amdgpu_drv.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287
  1. /*
  2. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/amdgpu_drm.h>
  26. #include <drm/drm_gem.h>
  27. #include "amdgpu_drv.h"
  28. #include <drm/drm_pciids.h>
  29. #include <linux/console.h>
  30. #include <linux/module.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_irq.h"
  36. #include "amdgpu_gem.h"
  37. #include "amdgpu_amdkfd.h"
  38. /*
  39. * KMS wrapper.
  40. * - 3.0.0 - initial driver
  41. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  42. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  43. * at the end of IBs.
  44. * - 3.3.0 - Add VM support for UVD on supported hardware.
  45. * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
  46. * - 3.5.0 - Add support for new UVD_NO_OP register.
  47. * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
  48. * - 3.7.0 - Add support for VCE clock list packet
  49. * - 3.8.0 - Add support raster config init in the kernel
  50. * - 3.9.0 - Add support for memory query info about VRAM and GTT.
  51. * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
  52. * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
  53. * - 3.12.0 - Add query for double offchip LDS buffers
  54. * - 3.13.0 - Add PRT support
  55. * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
  56. * - 3.15.0 - Export more gpu info for gfx9
  57. * - 3.16.0 - Add reserved vmid support
  58. * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
  59. * - 3.18.0 - Export gpu always on cu bitmap
  60. * - 3.19.0 - Add support for UVD MJPEG decode
  61. * - 3.20.0 - Add support for local BOs
  62. * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
  63. * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
  64. * - 3.23.0 - Add query for VRAM lost counter
  65. * - 3.24.0 - Add high priority compute support for gfx9
  66. * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
  67. * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
  68. * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
  69. */
  70. #define KMS_DRIVER_MAJOR 3
  71. #define KMS_DRIVER_MINOR 27
  72. #define KMS_DRIVER_PATCHLEVEL 0
  73. int amdgpu_vram_limit = 0;
  74. int amdgpu_vis_vram_limit = 0;
  75. int amdgpu_gart_size = -1; /* auto */
  76. int amdgpu_gtt_size = -1; /* auto */
  77. int amdgpu_moverate = -1; /* auto */
  78. int amdgpu_benchmarking = 0;
  79. int amdgpu_testing = 0;
  80. int amdgpu_audio = -1;
  81. int amdgpu_disp_priority = 0;
  82. int amdgpu_hw_i2c = 0;
  83. int amdgpu_pcie_gen2 = -1;
  84. int amdgpu_msi = -1;
  85. int amdgpu_lockup_timeout = 10000;
  86. int amdgpu_dpm = -1;
  87. int amdgpu_fw_load_type = -1;
  88. int amdgpu_aspm = -1;
  89. int amdgpu_runtime_pm = -1;
  90. uint amdgpu_ip_block_mask = 0xffffffff;
  91. int amdgpu_bapm = -1;
  92. int amdgpu_deep_color = 0;
  93. int amdgpu_vm_size = -1;
  94. int amdgpu_vm_fragment_size = -1;
  95. int amdgpu_vm_block_size = -1;
  96. int amdgpu_vm_fault_stop = 0;
  97. int amdgpu_vm_debug = 0;
  98. int amdgpu_vram_page_split = 512;
  99. int amdgpu_vm_update_mode = -1;
  100. int amdgpu_exp_hw_support = 0;
  101. int amdgpu_dc = -1;
  102. int amdgpu_sched_jobs = 32;
  103. int amdgpu_sched_hw_submission = 2;
  104. uint amdgpu_pcie_gen_cap = 0;
  105. uint amdgpu_pcie_lane_cap = 0;
  106. uint amdgpu_cg_mask = 0xffffffff;
  107. uint amdgpu_pg_mask = 0xffffffff;
  108. uint amdgpu_sdma_phase_quantum = 32;
  109. char *amdgpu_disable_cu = NULL;
  110. char *amdgpu_virtual_display = NULL;
  111. /* OverDrive(bit 14),gfxoff(bit 15),stutter mode(bit 17) disabled by default*/
  112. uint amdgpu_pp_feature_mask = 0xfffd3fff;
  113. int amdgpu_ngg = 0;
  114. int amdgpu_prim_buf_per_se = 0;
  115. int amdgpu_pos_buf_per_se = 0;
  116. int amdgpu_cntl_sb_buf_per_se = 0;
  117. int amdgpu_param_buf_per_se = 0;
  118. int amdgpu_job_hang_limit = 0;
  119. int amdgpu_lbpw = -1;
  120. int amdgpu_compute_multipipe = -1;
  121. int amdgpu_gpu_recovery = -1; /* auto */
  122. int amdgpu_emu_mode = 0;
  123. uint amdgpu_smu_memory_pool_size = 0;
  124. /* FBC (bit 0) disabled by default*/
  125. uint amdgpu_dc_feature_mask = 0;
  126. struct amdgpu_mgpu_info mgpu_info = {
  127. .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
  128. };
  129. /**
  130. * DOC: vramlimit (int)
  131. * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
  132. */
  133. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  134. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  135. /**
  136. * DOC: vis_vramlimit (int)
  137. * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
  138. */
  139. MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
  140. module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
  141. /**
  142. * DOC: gartsize (uint)
  143. * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
  144. */
  145. MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
  146. module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
  147. /**
  148. * DOC: gttsize (int)
  149. * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
  150. * otherwise 3/4 RAM size).
  151. */
  152. MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
  153. module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
  154. /**
  155. * DOC: moverate (int)
  156. * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
  157. */
  158. MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
  159. module_param_named(moverate, amdgpu_moverate, int, 0600);
  160. /**
  161. * DOC: benchmark (int)
  162. * Run benchmarks. The default is 0 (Skip benchmarks).
  163. */
  164. MODULE_PARM_DESC(benchmark, "Run benchmark");
  165. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  166. /**
  167. * DOC: test (int)
  168. * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
  169. */
  170. MODULE_PARM_DESC(test, "Run tests");
  171. module_param_named(test, amdgpu_testing, int, 0444);
  172. /**
  173. * DOC: audio (int)
  174. * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
  175. */
  176. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  177. module_param_named(audio, amdgpu_audio, int, 0444);
  178. /**
  179. * DOC: disp_priority (int)
  180. * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
  181. */
  182. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  183. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  184. /**
  185. * DOC: hw_i2c (int)
  186. * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
  187. */
  188. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  189. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  190. /**
  191. * DOC: pcie_gen2 (int)
  192. * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
  193. */
  194. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  195. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  196. /**
  197. * DOC: msi (int)
  198. * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  199. */
  200. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  201. module_param_named(msi, amdgpu_msi, int, 0444);
  202. /**
  203. * DOC: lockup_timeout (int)
  204. * Set GPU scheduler timeout value in ms. Value 0 is invalidated, will be adjusted to 10000.
  205. * Negative values mean 'infinite timeout' (MAX_JIFFY_OFFSET). The default is 10000.
  206. */
  207. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
  208. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  209. /**
  210. * DOC: dpm (int)
  211. * Override for dynamic power management setting (1 = enable, 0 = disable). The default is -1 (auto).
  212. */
  213. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  214. module_param_named(dpm, amdgpu_dpm, int, 0444);
  215. /**
  216. * DOC: fw_load_type (int)
  217. * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
  218. */
  219. MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
  220. module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
  221. /**
  222. * DOC: aspm (int)
  223. * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  224. */
  225. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  226. module_param_named(aspm, amdgpu_aspm, int, 0444);
  227. /**
  228. * DOC: runpm (int)
  229. * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
  230. * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
  231. */
  232. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  233. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  234. /**
  235. * DOC: ip_block_mask (uint)
  236. * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
  237. * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
  238. * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
  239. * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
  240. */
  241. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  242. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  243. /**
  244. * DOC: bapm (int)
  245. * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
  246. * The default -1 (auto, enabled)
  247. */
  248. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  249. module_param_named(bapm, amdgpu_bapm, int, 0444);
  250. /**
  251. * DOC: deep_color (int)
  252. * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
  253. */
  254. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  255. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  256. /**
  257. * DOC: vm_size (int)
  258. * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
  259. */
  260. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  261. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  262. /**
  263. * DOC: vm_fragment_size (int)
  264. * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
  265. */
  266. MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
  267. module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
  268. /**
  269. * DOC: vm_block_size (int)
  270. * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
  271. */
  272. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  273. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  274. /**
  275. * DOC: vm_fault_stop (int)
  276. * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
  277. */
  278. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  279. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  280. /**
  281. * DOC: vm_debug (int)
  282. * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
  283. */
  284. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  285. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  286. /**
  287. * DOC: vm_update_mode (int)
  288. * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
  289. * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
  290. */
  291. MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
  292. module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
  293. /**
  294. * DOC: vram_page_split (int)
  295. * Override the number of pages after we split VRAM allocations (default 512, -1 = disable). The default is 512.
  296. */
  297. MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
  298. module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
  299. /**
  300. * DOC: exp_hw_support (int)
  301. * Enable experimental hw support (1 = enable). The default is 0 (disabled).
  302. */
  303. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  304. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  305. /**
  306. * DOC: dc (int)
  307. * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
  308. */
  309. MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
  310. module_param_named(dc, amdgpu_dc, int, 0444);
  311. /**
  312. * DOC: sched_jobs (int)
  313. * Override the max number of jobs supported in the sw queue. The default is 32.
  314. */
  315. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  316. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  317. /**
  318. * DOC: sched_hw_submission (int)
  319. * Override the max number of HW submissions. The default is 2.
  320. */
  321. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  322. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  323. /**
  324. * DOC: ppfeaturemask (uint)
  325. * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
  326. * The default is the current set of stable power features.
  327. */
  328. MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
  329. module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
  330. /**
  331. * DOC: pcie_gen_cap (uint)
  332. * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
  333. * The default is 0 (automatic for each asic).
  334. */
  335. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  336. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  337. /**
  338. * DOC: pcie_lane_cap (uint)
  339. * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
  340. * The default is 0 (automatic for each asic).
  341. */
  342. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  343. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  344. /**
  345. * DOC: cg_mask (uint)
  346. * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
  347. * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
  348. */
  349. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  350. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  351. /**
  352. * DOC: pg_mask (uint)
  353. * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
  354. * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
  355. */
  356. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  357. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  358. /**
  359. * DOC: sdma_phase_quantum (uint)
  360. * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
  361. */
  362. MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
  363. module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
  364. /**
  365. * DOC: disable_cu (charp)
  366. * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
  367. */
  368. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  369. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  370. /**
  371. * DOC: virtual_display (charp)
  372. * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
  373. * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
  374. * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
  375. * device at 26:00.0. The default is NULL.
  376. */
  377. MODULE_PARM_DESC(virtual_display,
  378. "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
  379. module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
  380. /**
  381. * DOC: ngg (int)
  382. * Set to enable Next Generation Graphics (1 = enable). The default is 0 (disabled).
  383. */
  384. MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
  385. module_param_named(ngg, amdgpu_ngg, int, 0444);
  386. /**
  387. * DOC: prim_buf_per_se (int)
  388. * Override the size of Primitive Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
  389. */
  390. MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
  391. module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
  392. /**
  393. * DOC: pos_buf_per_se (int)
  394. * Override the size of Position Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
  395. */
  396. MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
  397. module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
  398. /**
  399. * DOC: cntl_sb_buf_per_se (int)
  400. * Override the size of Control Sideband per Shader Engine in Byte. The default is 0 (depending on gfx).
  401. */
  402. MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
  403. module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
  404. /**
  405. * DOC: param_buf_per_se (int)
  406. * Override the size of Off-Chip Pramater Cache per Shader Engine in Byte. The default is 0 (depending on gfx).
  407. */
  408. MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
  409. module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
  410. /**
  411. * DOC: job_hang_limit (int)
  412. * Set how much time allow a job hang and not drop it. The default is 0.
  413. */
  414. MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
  415. module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
  416. /**
  417. * DOC: lbpw (int)
  418. * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
  419. */
  420. MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
  421. module_param_named(lbpw, amdgpu_lbpw, int, 0444);
  422. MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
  423. module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
  424. /**
  425. * DOC: gpu_recovery (int)
  426. * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
  427. */
  428. MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
  429. module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
  430. /**
  431. * DOC: emu_mode (int)
  432. * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
  433. */
  434. MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
  435. module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
  436. /**
  437. * DOC: si_support (int)
  438. * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
  439. * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
  440. * otherwise using amdgpu driver.
  441. */
  442. #ifdef CONFIG_DRM_AMDGPU_SI
  443. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  444. int amdgpu_si_support = 0;
  445. MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
  446. #else
  447. int amdgpu_si_support = 1;
  448. MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
  449. #endif
  450. module_param_named(si_support, amdgpu_si_support, int, 0444);
  451. #endif
  452. /**
  453. * DOC: cik_support (int)
  454. * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
  455. * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
  456. * otherwise using amdgpu driver.
  457. */
  458. #ifdef CONFIG_DRM_AMDGPU_CIK
  459. #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
  460. int amdgpu_cik_support = 0;
  461. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
  462. #else
  463. int amdgpu_cik_support = 1;
  464. MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
  465. #endif
  466. module_param_named(cik_support, amdgpu_cik_support, int, 0444);
  467. #endif
  468. /**
  469. * DOC: smu_memory_pool_size (uint)
  470. * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
  471. * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
  472. */
  473. MODULE_PARM_DESC(smu_memory_pool_size,
  474. "reserve gtt for smu debug usage, 0 = disable,"
  475. "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
  476. module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
  477. #ifdef CONFIG_HSA_AMD
  478. /**
  479. * DOC: sched_policy (int)
  480. * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
  481. * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
  482. * assigns queues to HQDs.
  483. */
  484. int sched_policy = KFD_SCHED_POLICY_HWS;
  485. module_param(sched_policy, int, 0444);
  486. MODULE_PARM_DESC(sched_policy,
  487. "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
  488. /**
  489. * DOC: hws_max_conc_proc (int)
  490. * Maximum number of processes that HWS can schedule concurrently. The maximum is the
  491. * number of VMIDs assigned to the HWS, which is also the default.
  492. */
  493. int hws_max_conc_proc = 8;
  494. module_param(hws_max_conc_proc, int, 0444);
  495. MODULE_PARM_DESC(hws_max_conc_proc,
  496. "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
  497. /**
  498. * DOC: cwsr_enable (int)
  499. * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
  500. * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
  501. * disables it.
  502. */
  503. int cwsr_enable = 1;
  504. module_param(cwsr_enable, int, 0444);
  505. MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
  506. /**
  507. * DOC: max_num_of_queues_per_device (int)
  508. * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
  509. * is 4096.
  510. */
  511. int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
  512. module_param(max_num_of_queues_per_device, int, 0444);
  513. MODULE_PARM_DESC(max_num_of_queues_per_device,
  514. "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
  515. /**
  516. * DOC: send_sigterm (int)
  517. * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
  518. * but just print errors on dmesg. Setting 1 enables sending sigterm.
  519. */
  520. int send_sigterm;
  521. module_param(send_sigterm, int, 0444);
  522. MODULE_PARM_DESC(send_sigterm,
  523. "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
  524. /**
  525. * DOC: debug_largebar (int)
  526. * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
  527. * system. This limits the VRAM size reported to ROCm applications to the visible
  528. * size, usually 256MB.
  529. * Default value is 0, diabled.
  530. */
  531. int debug_largebar;
  532. module_param(debug_largebar, int, 0444);
  533. MODULE_PARM_DESC(debug_largebar,
  534. "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
  535. /**
  536. * DOC: ignore_crat (int)
  537. * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
  538. * table to get information about AMD APUs. This option can serve as a workaround on
  539. * systems with a broken CRAT table.
  540. */
  541. int ignore_crat;
  542. module_param(ignore_crat, int, 0444);
  543. MODULE_PARM_DESC(ignore_crat,
  544. "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
  545. /**
  546. * DOC: noretry (int)
  547. * This parameter sets sh_mem_config.retry_disable. Default value, 0, enables retry.
  548. * Setting 1 disables retry.
  549. * Retry is needed for recoverable page faults.
  550. */
  551. int noretry;
  552. module_param(noretry, int, 0644);
  553. MODULE_PARM_DESC(noretry,
  554. "Set sh_mem_config.retry_disable on Vega10 (0 = retry enabled (default), 1 = retry disabled)");
  555. /**
  556. * DOC: halt_if_hws_hang (int)
  557. * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
  558. * Setting 1 enables halt on hang.
  559. */
  560. int halt_if_hws_hang;
  561. module_param(halt_if_hws_hang, int, 0644);
  562. MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
  563. #endif
  564. /**
  565. * DOC: dcfeaturemask (uint)
  566. * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
  567. * The default is the current set of stable display features.
  568. */
  569. MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
  570. module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
  571. static const struct pci_device_id pciidlist[] = {
  572. #ifdef CONFIG_DRM_AMDGPU_SI
  573. {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  574. {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  575. {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  576. {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  577. {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  578. {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  579. {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  580. {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  581. {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  582. {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  583. {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  584. {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  585. {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
  586. {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  587. {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  588. {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
  589. {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  590. {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  591. {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  592. {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  593. {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  594. {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  595. {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  596. {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  597. {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
  598. {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  599. {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  600. {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  601. {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  602. {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  603. {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  604. {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  605. {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  606. {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  607. {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  608. {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  609. {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  610. {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  611. {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  612. {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  613. {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
  614. {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
  615. {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  616. {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  617. {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  618. {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  619. {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  620. {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  621. {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  622. {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  623. {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  624. {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  625. {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  626. {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  627. {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  628. {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  629. {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  630. {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  631. {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
  632. {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  633. {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  634. {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  635. {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  636. {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  637. {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  638. {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
  639. {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  640. {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  641. {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  642. {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  643. {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  644. {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
  645. #endif
  646. #ifdef CONFIG_DRM_AMDGPU_CIK
  647. /* Kaveri */
  648. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  649. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  650. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  651. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  652. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  653. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  654. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  655. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  656. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  657. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  658. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  659. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  660. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  661. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  662. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  663. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  664. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  665. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  666. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  667. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  668. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  669. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  670. /* Bonaire */
  671. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  672. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  673. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  674. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  675. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  676. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  677. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  678. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  679. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  680. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  681. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  682. /* Hawaii */
  683. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  684. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  685. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  686. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  687. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  688. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  689. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  690. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  691. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  692. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  693. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  694. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  695. /* Kabini */
  696. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  697. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  698. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  699. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  700. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  701. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  702. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  703. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  704. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  705. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  706. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  707. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  708. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  709. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  710. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  711. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  712. /* mullins */
  713. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  714. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  715. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  716. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  717. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  718. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  719. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  720. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  721. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  722. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  723. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  724. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  725. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  726. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  727. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  728. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  729. #endif
  730. /* topaz */
  731. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  732. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  733. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  734. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  735. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  736. /* tonga */
  737. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  738. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  739. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  740. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  741. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  742. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  743. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  744. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  745. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  746. /* fiji */
  747. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  748. {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  749. /* carrizo */
  750. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  751. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  752. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  753. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  754. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  755. /* stoney */
  756. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  757. /* Polaris11 */
  758. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  759. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  760. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  761. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  762. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  763. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  764. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  765. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  766. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  767. /* Polaris10 */
  768. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  769. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  770. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  771. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  772. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  773. {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  774. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  775. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  776. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  777. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  778. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  779. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  780. {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  781. /* Polaris12 */
  782. {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  783. {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  784. {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  785. {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  786. {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  787. {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  788. {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  789. {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
  790. /* VEGAM */
  791. {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  792. {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
  793. /* Vega 10 */
  794. {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  795. {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  796. {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  797. {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  798. {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  799. {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  800. {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  801. {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  802. {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
  803. /* Vega 12 */
  804. {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  805. {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  806. {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  807. {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  808. {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
  809. /* Vega 20 */
  810. {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  811. {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  812. {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  813. {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  814. {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  815. {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
  816. /* Raven */
  817. {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
  818. {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
  819. {0, 0, 0}
  820. };
  821. MODULE_DEVICE_TABLE(pci, pciidlist);
  822. static struct drm_driver kms_driver;
  823. static int amdgpu_pci_probe(struct pci_dev *pdev,
  824. const struct pci_device_id *ent)
  825. {
  826. struct drm_device *dev;
  827. unsigned long flags = ent->driver_data;
  828. int ret, retry = 0;
  829. bool supports_atomic = false;
  830. if (!amdgpu_virtual_display &&
  831. amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
  832. supports_atomic = true;
  833. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  834. DRM_INFO("This hardware requires experimental hardware support.\n"
  835. "See modparam exp_hw_support\n");
  836. return -ENODEV;
  837. }
  838. /* Get rid of things like offb */
  839. ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, 0, "amdgpudrmfb");
  840. if (ret)
  841. return ret;
  842. dev = drm_dev_alloc(&kms_driver, &pdev->dev);
  843. if (IS_ERR(dev))
  844. return PTR_ERR(dev);
  845. if (!supports_atomic)
  846. dev->driver_features &= ~DRIVER_ATOMIC;
  847. ret = pci_enable_device(pdev);
  848. if (ret)
  849. goto err_free;
  850. dev->pdev = pdev;
  851. pci_set_drvdata(pdev, dev);
  852. retry_init:
  853. ret = drm_dev_register(dev, ent->driver_data);
  854. if (ret == -EAGAIN && ++retry <= 3) {
  855. DRM_INFO("retry init %d\n", retry);
  856. /* Don't request EX mode too frequently which is attacking */
  857. msleep(5000);
  858. goto retry_init;
  859. } else if (ret)
  860. goto err_pci;
  861. return 0;
  862. err_pci:
  863. pci_disable_device(pdev);
  864. err_free:
  865. drm_dev_put(dev);
  866. return ret;
  867. }
  868. static void
  869. amdgpu_pci_remove(struct pci_dev *pdev)
  870. {
  871. struct drm_device *dev = pci_get_drvdata(pdev);
  872. DRM_ERROR("Device removal is currently not supported outside of fbcon\n");
  873. drm_dev_unplug(dev);
  874. pci_disable_device(pdev);
  875. pci_set_drvdata(pdev, NULL);
  876. }
  877. static void
  878. amdgpu_pci_shutdown(struct pci_dev *pdev)
  879. {
  880. struct drm_device *dev = pci_get_drvdata(pdev);
  881. struct amdgpu_device *adev = dev->dev_private;
  882. /* if we are running in a VM, make sure the device
  883. * torn down properly on reboot/shutdown.
  884. * unfortunately we can't detect certain
  885. * hypervisors so just do this all the time.
  886. */
  887. amdgpu_device_ip_suspend(adev);
  888. }
  889. static int amdgpu_pmops_suspend(struct device *dev)
  890. {
  891. struct pci_dev *pdev = to_pci_dev(dev);
  892. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  893. return amdgpu_device_suspend(drm_dev, true, true);
  894. }
  895. static int amdgpu_pmops_resume(struct device *dev)
  896. {
  897. struct pci_dev *pdev = to_pci_dev(dev);
  898. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  899. /* GPU comes up enabled by the bios on resume */
  900. if (amdgpu_device_is_px(drm_dev)) {
  901. pm_runtime_disable(dev);
  902. pm_runtime_set_active(dev);
  903. pm_runtime_enable(dev);
  904. }
  905. return amdgpu_device_resume(drm_dev, true, true);
  906. }
  907. static int amdgpu_pmops_freeze(struct device *dev)
  908. {
  909. struct pci_dev *pdev = to_pci_dev(dev);
  910. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  911. return amdgpu_device_suspend(drm_dev, false, true);
  912. }
  913. static int amdgpu_pmops_thaw(struct device *dev)
  914. {
  915. struct pci_dev *pdev = to_pci_dev(dev);
  916. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  917. return amdgpu_device_resume(drm_dev, false, true);
  918. }
  919. static int amdgpu_pmops_poweroff(struct device *dev)
  920. {
  921. struct pci_dev *pdev = to_pci_dev(dev);
  922. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  923. return amdgpu_device_suspend(drm_dev, true, true);
  924. }
  925. static int amdgpu_pmops_restore(struct device *dev)
  926. {
  927. struct pci_dev *pdev = to_pci_dev(dev);
  928. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  929. return amdgpu_device_resume(drm_dev, false, true);
  930. }
  931. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  932. {
  933. struct pci_dev *pdev = to_pci_dev(dev);
  934. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  935. int ret;
  936. if (!amdgpu_device_is_px(drm_dev)) {
  937. pm_runtime_forbid(dev);
  938. return -EBUSY;
  939. }
  940. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  941. drm_kms_helper_poll_disable(drm_dev);
  942. ret = amdgpu_device_suspend(drm_dev, false, false);
  943. pci_save_state(pdev);
  944. pci_disable_device(pdev);
  945. pci_ignore_hotplug(pdev);
  946. if (amdgpu_is_atpx_hybrid())
  947. pci_set_power_state(pdev, PCI_D3cold);
  948. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  949. pci_set_power_state(pdev, PCI_D3hot);
  950. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  951. return 0;
  952. }
  953. static int amdgpu_pmops_runtime_resume(struct device *dev)
  954. {
  955. struct pci_dev *pdev = to_pci_dev(dev);
  956. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  957. int ret;
  958. if (!amdgpu_device_is_px(drm_dev))
  959. return -EINVAL;
  960. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  961. if (amdgpu_is_atpx_hybrid() ||
  962. !amdgpu_has_atpx_dgpu_power_cntl())
  963. pci_set_power_state(pdev, PCI_D0);
  964. pci_restore_state(pdev);
  965. ret = pci_enable_device(pdev);
  966. if (ret)
  967. return ret;
  968. pci_set_master(pdev);
  969. ret = amdgpu_device_resume(drm_dev, false, false);
  970. drm_kms_helper_poll_enable(drm_dev);
  971. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  972. return 0;
  973. }
  974. static int amdgpu_pmops_runtime_idle(struct device *dev)
  975. {
  976. struct pci_dev *pdev = to_pci_dev(dev);
  977. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  978. struct drm_crtc *crtc;
  979. if (!amdgpu_device_is_px(drm_dev)) {
  980. pm_runtime_forbid(dev);
  981. return -EBUSY;
  982. }
  983. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  984. if (crtc->enabled) {
  985. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  986. return -EBUSY;
  987. }
  988. }
  989. pm_runtime_mark_last_busy(dev);
  990. pm_runtime_autosuspend(dev);
  991. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  992. return 1;
  993. }
  994. long amdgpu_drm_ioctl(struct file *filp,
  995. unsigned int cmd, unsigned long arg)
  996. {
  997. struct drm_file *file_priv = filp->private_data;
  998. struct drm_device *dev;
  999. long ret;
  1000. dev = file_priv->minor->dev;
  1001. ret = pm_runtime_get_sync(dev->dev);
  1002. if (ret < 0)
  1003. return ret;
  1004. ret = drm_ioctl(filp, cmd, arg);
  1005. pm_runtime_mark_last_busy(dev->dev);
  1006. pm_runtime_put_autosuspend(dev->dev);
  1007. return ret;
  1008. }
  1009. static const struct dev_pm_ops amdgpu_pm_ops = {
  1010. .suspend = amdgpu_pmops_suspend,
  1011. .resume = amdgpu_pmops_resume,
  1012. .freeze = amdgpu_pmops_freeze,
  1013. .thaw = amdgpu_pmops_thaw,
  1014. .poweroff = amdgpu_pmops_poweroff,
  1015. .restore = amdgpu_pmops_restore,
  1016. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  1017. .runtime_resume = amdgpu_pmops_runtime_resume,
  1018. .runtime_idle = amdgpu_pmops_runtime_idle,
  1019. };
  1020. static int amdgpu_flush(struct file *f, fl_owner_t id)
  1021. {
  1022. struct drm_file *file_priv = f->private_data;
  1023. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  1024. amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
  1025. return 0;
  1026. }
  1027. static const struct file_operations amdgpu_driver_kms_fops = {
  1028. .owner = THIS_MODULE,
  1029. .open = drm_open,
  1030. .flush = amdgpu_flush,
  1031. .release = drm_release,
  1032. .unlocked_ioctl = amdgpu_drm_ioctl,
  1033. .mmap = amdgpu_mmap,
  1034. .poll = drm_poll,
  1035. .read = drm_read,
  1036. #ifdef CONFIG_COMPAT
  1037. .compat_ioctl = amdgpu_kms_compat_ioctl,
  1038. #endif
  1039. };
  1040. static bool
  1041. amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
  1042. bool in_vblank_irq, int *vpos, int *hpos,
  1043. ktime_t *stime, ktime_t *etime,
  1044. const struct drm_display_mode *mode)
  1045. {
  1046. return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
  1047. stime, etime, mode);
  1048. }
  1049. static struct drm_driver kms_driver = {
  1050. .driver_features =
  1051. DRIVER_USE_AGP | DRIVER_ATOMIC |
  1052. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  1053. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
  1054. .load = amdgpu_driver_load_kms,
  1055. .open = amdgpu_driver_open_kms,
  1056. .postclose = amdgpu_driver_postclose_kms,
  1057. .lastclose = amdgpu_driver_lastclose_kms,
  1058. .unload = amdgpu_driver_unload_kms,
  1059. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  1060. .enable_vblank = amdgpu_enable_vblank_kms,
  1061. .disable_vblank = amdgpu_disable_vblank_kms,
  1062. .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
  1063. .get_scanout_position = amdgpu_get_crtc_scanout_position,
  1064. .irq_handler = amdgpu_irq_handler,
  1065. .ioctls = amdgpu_ioctls_kms,
  1066. .gem_free_object_unlocked = amdgpu_gem_object_free,
  1067. .gem_open_object = amdgpu_gem_object_open,
  1068. .gem_close_object = amdgpu_gem_object_close,
  1069. .dumb_create = amdgpu_mode_dumb_create,
  1070. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  1071. .fops = &amdgpu_driver_kms_fops,
  1072. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  1073. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  1074. .gem_prime_export = amdgpu_gem_prime_export,
  1075. .gem_prime_import = amdgpu_gem_prime_import,
  1076. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  1077. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  1078. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  1079. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  1080. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  1081. .gem_prime_mmap = amdgpu_gem_prime_mmap,
  1082. .name = DRIVER_NAME,
  1083. .desc = DRIVER_DESC,
  1084. .date = DRIVER_DATE,
  1085. .major = KMS_DRIVER_MAJOR,
  1086. .minor = KMS_DRIVER_MINOR,
  1087. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  1088. };
  1089. static struct drm_driver *driver;
  1090. static struct pci_driver *pdriver;
  1091. static struct pci_driver amdgpu_kms_pci_driver = {
  1092. .name = DRIVER_NAME,
  1093. .id_table = pciidlist,
  1094. .probe = amdgpu_pci_probe,
  1095. .remove = amdgpu_pci_remove,
  1096. .shutdown = amdgpu_pci_shutdown,
  1097. .driver.pm = &amdgpu_pm_ops,
  1098. };
  1099. static int __init amdgpu_init(void)
  1100. {
  1101. int r;
  1102. if (vgacon_text_force()) {
  1103. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  1104. return -EINVAL;
  1105. }
  1106. r = amdgpu_sync_init();
  1107. if (r)
  1108. goto error_sync;
  1109. r = amdgpu_fence_slab_init();
  1110. if (r)
  1111. goto error_fence;
  1112. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  1113. driver = &kms_driver;
  1114. pdriver = &amdgpu_kms_pci_driver;
  1115. driver->num_ioctls = amdgpu_max_kms_ioctl;
  1116. amdgpu_register_atpx_handler();
  1117. /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
  1118. amdgpu_amdkfd_init();
  1119. /* let modprobe override vga console setting */
  1120. return pci_register_driver(pdriver);
  1121. error_fence:
  1122. amdgpu_sync_fini();
  1123. error_sync:
  1124. return r;
  1125. }
  1126. static void __exit amdgpu_exit(void)
  1127. {
  1128. amdgpu_amdkfd_fini();
  1129. pci_unregister_driver(pdriver);
  1130. amdgpu_unregister_atpx_handler();
  1131. amdgpu_sync_fini();
  1132. amdgpu_fence_slab_fini();
  1133. }
  1134. module_init(amdgpu_init);
  1135. module_exit(amdgpu_exit);
  1136. MODULE_AUTHOR(DRIVER_AUTHOR);
  1137. MODULE_DESCRIPTION(DRIVER_DESC);
  1138. MODULE_LICENSE("GPL and additional rights");