uvd_v6_0.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. #include "ivsrcid/ivsrcid_vislands30.h"
  39. /* Polaris10/11/12 firmware version */
  40. #define FW_1_130_16 ((1 << 24) | (130 << 16) | (16 << 8))
  41. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  43. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  44. static int uvd_v6_0_start(struct amdgpu_device *adev);
  45. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  46. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  47. static int uvd_v6_0_set_clockgating_state(void *handle,
  48. enum amd_clockgating_state state);
  49. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  50. bool enable);
  51. /**
  52. * uvd_v6_0_enc_support - get encode support status
  53. *
  54. * @adev: amdgpu_device pointer
  55. *
  56. * Returns the current hardware encode support status
  57. */
  58. static inline bool uvd_v6_0_enc_support(struct amdgpu_device *adev)
  59. {
  60. return ((adev->asic_type >= CHIP_POLARIS10) &&
  61. (adev->asic_type <= CHIP_VEGAM) &&
  62. (!adev->uvd.fw_version || adev->uvd.fw_version >= FW_1_130_16));
  63. }
  64. /**
  65. * uvd_v6_0_ring_get_rptr - get read pointer
  66. *
  67. * @ring: amdgpu_ring pointer
  68. *
  69. * Returns the current hardware read pointer
  70. */
  71. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  72. {
  73. struct amdgpu_device *adev = ring->adev;
  74. return RREG32(mmUVD_RBC_RB_RPTR);
  75. }
  76. /**
  77. * uvd_v6_0_enc_ring_get_rptr - get enc read pointer
  78. *
  79. * @ring: amdgpu_ring pointer
  80. *
  81. * Returns the current hardware enc read pointer
  82. */
  83. static uint64_t uvd_v6_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  84. {
  85. struct amdgpu_device *adev = ring->adev;
  86. if (ring == &adev->uvd.inst->ring_enc[0])
  87. return RREG32(mmUVD_RB_RPTR);
  88. else
  89. return RREG32(mmUVD_RB_RPTR2);
  90. }
  91. /**
  92. * uvd_v6_0_ring_get_wptr - get write pointer
  93. *
  94. * @ring: amdgpu_ring pointer
  95. *
  96. * Returns the current hardware write pointer
  97. */
  98. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  99. {
  100. struct amdgpu_device *adev = ring->adev;
  101. return RREG32(mmUVD_RBC_RB_WPTR);
  102. }
  103. /**
  104. * uvd_v6_0_enc_ring_get_wptr - get enc write pointer
  105. *
  106. * @ring: amdgpu_ring pointer
  107. *
  108. * Returns the current hardware enc write pointer
  109. */
  110. static uint64_t uvd_v6_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  111. {
  112. struct amdgpu_device *adev = ring->adev;
  113. if (ring == &adev->uvd.inst->ring_enc[0])
  114. return RREG32(mmUVD_RB_WPTR);
  115. else
  116. return RREG32(mmUVD_RB_WPTR2);
  117. }
  118. /**
  119. * uvd_v6_0_ring_set_wptr - set write pointer
  120. *
  121. * @ring: amdgpu_ring pointer
  122. *
  123. * Commits the write pointer to the hardware
  124. */
  125. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  126. {
  127. struct amdgpu_device *adev = ring->adev;
  128. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  129. }
  130. /**
  131. * uvd_v6_0_enc_ring_set_wptr - set enc write pointer
  132. *
  133. * @ring: amdgpu_ring pointer
  134. *
  135. * Commits the enc write pointer to the hardware
  136. */
  137. static void uvd_v6_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  138. {
  139. struct amdgpu_device *adev = ring->adev;
  140. if (ring == &adev->uvd.inst->ring_enc[0])
  141. WREG32(mmUVD_RB_WPTR,
  142. lower_32_bits(ring->wptr));
  143. else
  144. WREG32(mmUVD_RB_WPTR2,
  145. lower_32_bits(ring->wptr));
  146. }
  147. /**
  148. * uvd_v6_0_enc_ring_test_ring - test if UVD ENC ring is working
  149. *
  150. * @ring: the engine to test on
  151. *
  152. */
  153. static int uvd_v6_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  154. {
  155. struct amdgpu_device *adev = ring->adev;
  156. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  157. unsigned i;
  158. int r;
  159. r = amdgpu_ring_alloc(ring, 16);
  160. if (r) {
  161. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  162. ring->idx, r);
  163. return r;
  164. }
  165. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  166. amdgpu_ring_commit(ring);
  167. for (i = 0; i < adev->usec_timeout; i++) {
  168. if (amdgpu_ring_get_rptr(ring) != rptr)
  169. break;
  170. DRM_UDELAY(1);
  171. }
  172. if (i < adev->usec_timeout) {
  173. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  174. ring->idx, i);
  175. } else {
  176. DRM_ERROR("amdgpu: ring %d test failed\n",
  177. ring->idx);
  178. r = -ETIMEDOUT;
  179. }
  180. return r;
  181. }
  182. /**
  183. * uvd_v6_0_enc_get_create_msg - generate a UVD ENC create msg
  184. *
  185. * @adev: amdgpu_device pointer
  186. * @ring: ring we should submit the msg to
  187. * @handle: session handle to use
  188. * @fence: optional fence to return
  189. *
  190. * Open up a stream for HW test
  191. */
  192. static int uvd_v6_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  193. struct dma_fence **fence)
  194. {
  195. const unsigned ib_size_dw = 16;
  196. struct amdgpu_job *job;
  197. struct amdgpu_ib *ib;
  198. struct dma_fence *f = NULL;
  199. uint64_t dummy;
  200. int i, r;
  201. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  202. if (r)
  203. return r;
  204. ib = &job->ibs[0];
  205. dummy = ib->gpu_addr + 1024;
  206. ib->length_dw = 0;
  207. ib->ptr[ib->length_dw++] = 0x00000018;
  208. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  209. ib->ptr[ib->length_dw++] = handle;
  210. ib->ptr[ib->length_dw++] = 0x00010000;
  211. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  212. ib->ptr[ib->length_dw++] = dummy;
  213. ib->ptr[ib->length_dw++] = 0x00000014;
  214. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  215. ib->ptr[ib->length_dw++] = 0x0000001c;
  216. ib->ptr[ib->length_dw++] = 0x00000001;
  217. ib->ptr[ib->length_dw++] = 0x00000000;
  218. ib->ptr[ib->length_dw++] = 0x00000008;
  219. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  220. for (i = ib->length_dw; i < ib_size_dw; ++i)
  221. ib->ptr[i] = 0x0;
  222. r = amdgpu_job_submit_direct(job, ring, &f);
  223. if (r)
  224. goto err;
  225. if (fence)
  226. *fence = dma_fence_get(f);
  227. dma_fence_put(f);
  228. return 0;
  229. err:
  230. amdgpu_job_free(job);
  231. return r;
  232. }
  233. /**
  234. * uvd_v6_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  235. *
  236. * @adev: amdgpu_device pointer
  237. * @ring: ring we should submit the msg to
  238. * @handle: session handle to use
  239. * @fence: optional fence to return
  240. *
  241. * Close up a stream for HW test or if userspace failed to do so
  242. */
  243. static int uvd_v6_0_enc_get_destroy_msg(struct amdgpu_ring *ring,
  244. uint32_t handle,
  245. bool direct, struct dma_fence **fence)
  246. {
  247. const unsigned ib_size_dw = 16;
  248. struct amdgpu_job *job;
  249. struct amdgpu_ib *ib;
  250. struct dma_fence *f = NULL;
  251. uint64_t dummy;
  252. int i, r;
  253. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  254. if (r)
  255. return r;
  256. ib = &job->ibs[0];
  257. dummy = ib->gpu_addr + 1024;
  258. ib->length_dw = 0;
  259. ib->ptr[ib->length_dw++] = 0x00000018;
  260. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  261. ib->ptr[ib->length_dw++] = handle;
  262. ib->ptr[ib->length_dw++] = 0x00010000;
  263. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  264. ib->ptr[ib->length_dw++] = dummy;
  265. ib->ptr[ib->length_dw++] = 0x00000014;
  266. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  267. ib->ptr[ib->length_dw++] = 0x0000001c;
  268. ib->ptr[ib->length_dw++] = 0x00000001;
  269. ib->ptr[ib->length_dw++] = 0x00000000;
  270. ib->ptr[ib->length_dw++] = 0x00000008;
  271. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  272. for (i = ib->length_dw; i < ib_size_dw; ++i)
  273. ib->ptr[i] = 0x0;
  274. if (direct)
  275. r = amdgpu_job_submit_direct(job, ring, &f);
  276. else
  277. r = amdgpu_job_submit(job, &ring->adev->vce.entity,
  278. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  279. if (r)
  280. goto err;
  281. if (fence)
  282. *fence = dma_fence_get(f);
  283. dma_fence_put(f);
  284. return 0;
  285. err:
  286. amdgpu_job_free(job);
  287. return r;
  288. }
  289. /**
  290. * uvd_v6_0_enc_ring_test_ib - test if UVD ENC IBs are working
  291. *
  292. * @ring: the engine to test on
  293. *
  294. */
  295. static int uvd_v6_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  296. {
  297. struct dma_fence *fence = NULL;
  298. long r;
  299. r = uvd_v6_0_enc_get_create_msg(ring, 1, NULL);
  300. if (r) {
  301. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  302. goto error;
  303. }
  304. r = uvd_v6_0_enc_get_destroy_msg(ring, 1, true, &fence);
  305. if (r) {
  306. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  307. goto error;
  308. }
  309. r = dma_fence_wait_timeout(fence, false, timeout);
  310. if (r == 0) {
  311. DRM_ERROR("amdgpu: IB test timed out.\n");
  312. r = -ETIMEDOUT;
  313. } else if (r < 0) {
  314. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  315. } else {
  316. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  317. r = 0;
  318. }
  319. error:
  320. dma_fence_put(fence);
  321. return r;
  322. }
  323. static int uvd_v6_0_early_init(void *handle)
  324. {
  325. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  326. adev->uvd.num_uvd_inst = 1;
  327. if (!(adev->flags & AMD_IS_APU) &&
  328. (RREG32_SMC(ixCC_HARVEST_FUSES) & CC_HARVEST_FUSES__UVD_DISABLE_MASK))
  329. return -ENOENT;
  330. uvd_v6_0_set_ring_funcs(adev);
  331. if (uvd_v6_0_enc_support(adev)) {
  332. adev->uvd.num_enc_rings = 2;
  333. uvd_v6_0_set_enc_ring_funcs(adev);
  334. }
  335. uvd_v6_0_set_irq_funcs(adev);
  336. return 0;
  337. }
  338. static int uvd_v6_0_sw_init(void *handle)
  339. {
  340. struct amdgpu_ring *ring;
  341. int i, r;
  342. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  343. /* UVD TRAP */
  344. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
  345. if (r)
  346. return r;
  347. /* UVD ENC TRAP */
  348. if (uvd_v6_0_enc_support(adev)) {
  349. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  350. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + VISLANDS30_IV_SRCID_UVD_ENC_GEN_PURP, &adev->uvd.inst->irq);
  351. if (r)
  352. return r;
  353. }
  354. }
  355. r = amdgpu_uvd_sw_init(adev);
  356. if (r)
  357. return r;
  358. if (!uvd_v6_0_enc_support(adev)) {
  359. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  360. adev->uvd.inst->ring_enc[i].funcs = NULL;
  361. adev->uvd.inst->irq.num_types = 1;
  362. adev->uvd.num_enc_rings = 0;
  363. DRM_INFO("UVD ENC is disabled\n");
  364. }
  365. r = amdgpu_uvd_resume(adev);
  366. if (r)
  367. return r;
  368. ring = &adev->uvd.inst->ring;
  369. sprintf(ring->name, "uvd");
  370. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  371. if (r)
  372. return r;
  373. if (uvd_v6_0_enc_support(adev)) {
  374. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  375. ring = &adev->uvd.inst->ring_enc[i];
  376. sprintf(ring->name, "uvd_enc%d", i);
  377. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  378. if (r)
  379. return r;
  380. }
  381. }
  382. r = amdgpu_uvd_entity_init(adev);
  383. return r;
  384. }
  385. static int uvd_v6_0_sw_fini(void *handle)
  386. {
  387. int i, r;
  388. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  389. r = amdgpu_uvd_suspend(adev);
  390. if (r)
  391. return r;
  392. if (uvd_v6_0_enc_support(adev)) {
  393. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  394. amdgpu_ring_fini(&adev->uvd.inst->ring_enc[i]);
  395. }
  396. return amdgpu_uvd_sw_fini(adev);
  397. }
  398. /**
  399. * uvd_v6_0_hw_init - start and test UVD block
  400. *
  401. * @adev: amdgpu_device pointer
  402. *
  403. * Initialize the hardware, boot up the VCPU and do some testing
  404. */
  405. static int uvd_v6_0_hw_init(void *handle)
  406. {
  407. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  408. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  409. uint32_t tmp;
  410. int i, r;
  411. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  412. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  413. uvd_v6_0_enable_mgcg(adev, true);
  414. ring->ready = true;
  415. r = amdgpu_ring_test_ring(ring);
  416. if (r) {
  417. ring->ready = false;
  418. goto done;
  419. }
  420. r = amdgpu_ring_alloc(ring, 10);
  421. if (r) {
  422. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  423. goto done;
  424. }
  425. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  426. amdgpu_ring_write(ring, tmp);
  427. amdgpu_ring_write(ring, 0xFFFFF);
  428. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  429. amdgpu_ring_write(ring, tmp);
  430. amdgpu_ring_write(ring, 0xFFFFF);
  431. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  432. amdgpu_ring_write(ring, tmp);
  433. amdgpu_ring_write(ring, 0xFFFFF);
  434. /* Clear timeout status bits */
  435. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  436. amdgpu_ring_write(ring, 0x8);
  437. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  438. amdgpu_ring_write(ring, 3);
  439. amdgpu_ring_commit(ring);
  440. if (uvd_v6_0_enc_support(adev)) {
  441. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  442. ring = &adev->uvd.inst->ring_enc[i];
  443. ring->ready = true;
  444. r = amdgpu_ring_test_ring(ring);
  445. if (r) {
  446. ring->ready = false;
  447. goto done;
  448. }
  449. }
  450. }
  451. done:
  452. if (!r) {
  453. if (uvd_v6_0_enc_support(adev))
  454. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  455. else
  456. DRM_INFO("UVD initialized successfully.\n");
  457. }
  458. return r;
  459. }
  460. /**
  461. * uvd_v6_0_hw_fini - stop the hardware block
  462. *
  463. * @adev: amdgpu_device pointer
  464. *
  465. * Stop the UVD block, mark ring as not ready any more
  466. */
  467. static int uvd_v6_0_hw_fini(void *handle)
  468. {
  469. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  470. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  471. if (RREG32(mmUVD_STATUS) != 0)
  472. uvd_v6_0_stop(adev);
  473. ring->ready = false;
  474. return 0;
  475. }
  476. static int uvd_v6_0_suspend(void *handle)
  477. {
  478. int r;
  479. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  480. r = uvd_v6_0_hw_fini(adev);
  481. if (r)
  482. return r;
  483. return amdgpu_uvd_suspend(adev);
  484. }
  485. static int uvd_v6_0_resume(void *handle)
  486. {
  487. int r;
  488. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  489. r = amdgpu_uvd_resume(adev);
  490. if (r)
  491. return r;
  492. return uvd_v6_0_hw_init(adev);
  493. }
  494. /**
  495. * uvd_v6_0_mc_resume - memory controller programming
  496. *
  497. * @adev: amdgpu_device pointer
  498. *
  499. * Let the UVD memory controller know it's offsets
  500. */
  501. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  502. {
  503. uint64_t offset;
  504. uint32_t size;
  505. /* programm memory controller bits 0-27 */
  506. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  507. lower_32_bits(adev->uvd.inst->gpu_addr));
  508. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  509. upper_32_bits(adev->uvd.inst->gpu_addr));
  510. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  511. size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  512. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  513. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  514. offset += size;
  515. size = AMDGPU_UVD_HEAP_SIZE;
  516. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  517. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  518. offset += size;
  519. size = AMDGPU_UVD_STACK_SIZE +
  520. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  521. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  522. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  523. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  524. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  525. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  526. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  527. }
  528. #if 0
  529. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  530. bool enable)
  531. {
  532. u32 data, data1;
  533. data = RREG32(mmUVD_CGC_GATE);
  534. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  535. if (enable) {
  536. data |= UVD_CGC_GATE__SYS_MASK |
  537. UVD_CGC_GATE__UDEC_MASK |
  538. UVD_CGC_GATE__MPEG2_MASK |
  539. UVD_CGC_GATE__RBC_MASK |
  540. UVD_CGC_GATE__LMI_MC_MASK |
  541. UVD_CGC_GATE__IDCT_MASK |
  542. UVD_CGC_GATE__MPRD_MASK |
  543. UVD_CGC_GATE__MPC_MASK |
  544. UVD_CGC_GATE__LBSI_MASK |
  545. UVD_CGC_GATE__LRBBM_MASK |
  546. UVD_CGC_GATE__UDEC_RE_MASK |
  547. UVD_CGC_GATE__UDEC_CM_MASK |
  548. UVD_CGC_GATE__UDEC_IT_MASK |
  549. UVD_CGC_GATE__UDEC_DB_MASK |
  550. UVD_CGC_GATE__UDEC_MP_MASK |
  551. UVD_CGC_GATE__WCB_MASK |
  552. UVD_CGC_GATE__VCPU_MASK |
  553. UVD_CGC_GATE__SCPU_MASK;
  554. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  555. UVD_SUVD_CGC_GATE__SIT_MASK |
  556. UVD_SUVD_CGC_GATE__SMP_MASK |
  557. UVD_SUVD_CGC_GATE__SCM_MASK |
  558. UVD_SUVD_CGC_GATE__SDB_MASK |
  559. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  560. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  561. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  562. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  563. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  564. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  565. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  566. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  567. } else {
  568. data &= ~(UVD_CGC_GATE__SYS_MASK |
  569. UVD_CGC_GATE__UDEC_MASK |
  570. UVD_CGC_GATE__MPEG2_MASK |
  571. UVD_CGC_GATE__RBC_MASK |
  572. UVD_CGC_GATE__LMI_MC_MASK |
  573. UVD_CGC_GATE__LMI_UMC_MASK |
  574. UVD_CGC_GATE__IDCT_MASK |
  575. UVD_CGC_GATE__MPRD_MASK |
  576. UVD_CGC_GATE__MPC_MASK |
  577. UVD_CGC_GATE__LBSI_MASK |
  578. UVD_CGC_GATE__LRBBM_MASK |
  579. UVD_CGC_GATE__UDEC_RE_MASK |
  580. UVD_CGC_GATE__UDEC_CM_MASK |
  581. UVD_CGC_GATE__UDEC_IT_MASK |
  582. UVD_CGC_GATE__UDEC_DB_MASK |
  583. UVD_CGC_GATE__UDEC_MP_MASK |
  584. UVD_CGC_GATE__WCB_MASK |
  585. UVD_CGC_GATE__VCPU_MASK |
  586. UVD_CGC_GATE__SCPU_MASK);
  587. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  588. UVD_SUVD_CGC_GATE__SIT_MASK |
  589. UVD_SUVD_CGC_GATE__SMP_MASK |
  590. UVD_SUVD_CGC_GATE__SCM_MASK |
  591. UVD_SUVD_CGC_GATE__SDB_MASK |
  592. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  593. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  594. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  595. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  596. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  597. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  598. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  599. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  600. }
  601. WREG32(mmUVD_CGC_GATE, data);
  602. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  603. }
  604. #endif
  605. /**
  606. * uvd_v6_0_start - start UVD block
  607. *
  608. * @adev: amdgpu_device pointer
  609. *
  610. * Setup and start the UVD block
  611. */
  612. static int uvd_v6_0_start(struct amdgpu_device *adev)
  613. {
  614. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  615. uint32_t rb_bufsz, tmp;
  616. uint32_t lmi_swap_cntl;
  617. uint32_t mp_swap_cntl;
  618. int i, j, r;
  619. /* disable DPG */
  620. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  621. /* disable byte swapping */
  622. lmi_swap_cntl = 0;
  623. mp_swap_cntl = 0;
  624. uvd_v6_0_mc_resume(adev);
  625. /* disable interupt */
  626. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  627. /* stall UMC and register bus before resetting VCPU */
  628. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  629. mdelay(1);
  630. /* put LMI, VCPU, RBC etc... into reset */
  631. WREG32(mmUVD_SOFT_RESET,
  632. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  633. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  634. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  635. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  636. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  637. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  638. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  639. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  640. mdelay(5);
  641. /* take UVD block out of reset */
  642. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  643. mdelay(5);
  644. /* initialize UVD memory controller */
  645. WREG32(mmUVD_LMI_CTRL,
  646. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  647. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  648. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  649. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  650. UVD_LMI_CTRL__REQ_MODE_MASK |
  651. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  652. #ifdef __BIG_ENDIAN
  653. /* swap (8 in 32) RB and IB */
  654. lmi_swap_cntl = 0xa;
  655. mp_swap_cntl = 0;
  656. #endif
  657. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  658. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  659. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  660. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  661. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  662. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  663. WREG32(mmUVD_MPC_SET_ALU, 0);
  664. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  665. /* take all subblocks out of reset, except VCPU */
  666. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  667. mdelay(5);
  668. /* enable VCPU clock */
  669. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  670. /* enable UMC */
  671. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  672. /* boot up the VCPU */
  673. WREG32(mmUVD_SOFT_RESET, 0);
  674. mdelay(10);
  675. for (i = 0; i < 10; ++i) {
  676. uint32_t status;
  677. for (j = 0; j < 100; ++j) {
  678. status = RREG32(mmUVD_STATUS);
  679. if (status & 2)
  680. break;
  681. mdelay(10);
  682. }
  683. r = 0;
  684. if (status & 2)
  685. break;
  686. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  687. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  688. mdelay(10);
  689. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  690. mdelay(10);
  691. r = -1;
  692. }
  693. if (r) {
  694. DRM_ERROR("UVD not responding, giving up!!!\n");
  695. return r;
  696. }
  697. /* enable master interrupt */
  698. WREG32_P(mmUVD_MASTINT_EN,
  699. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  700. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  701. /* clear the bit 4 of UVD_STATUS */
  702. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  703. /* force RBC into idle state */
  704. rb_bufsz = order_base_2(ring->ring_size);
  705. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  706. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  707. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  708. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  709. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  710. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  711. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  712. /* set the write pointer delay */
  713. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  714. /* set the wb address */
  715. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  716. /* programm the RB_BASE for ring buffer */
  717. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  718. lower_32_bits(ring->gpu_addr));
  719. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  720. upper_32_bits(ring->gpu_addr));
  721. /* Initialize the ring buffer's read and write pointers */
  722. WREG32(mmUVD_RBC_RB_RPTR, 0);
  723. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  724. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  725. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  726. if (uvd_v6_0_enc_support(adev)) {
  727. ring = &adev->uvd.inst->ring_enc[0];
  728. WREG32(mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  729. WREG32(mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  730. WREG32(mmUVD_RB_BASE_LO, ring->gpu_addr);
  731. WREG32(mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  732. WREG32(mmUVD_RB_SIZE, ring->ring_size / 4);
  733. ring = &adev->uvd.inst->ring_enc[1];
  734. WREG32(mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  735. WREG32(mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  736. WREG32(mmUVD_RB_BASE_LO2, ring->gpu_addr);
  737. WREG32(mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  738. WREG32(mmUVD_RB_SIZE2, ring->ring_size / 4);
  739. }
  740. return 0;
  741. }
  742. /**
  743. * uvd_v6_0_stop - stop UVD block
  744. *
  745. * @adev: amdgpu_device pointer
  746. *
  747. * stop the UVD block
  748. */
  749. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  750. {
  751. /* force RBC into idle state */
  752. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  753. /* Stall UMC and register bus before resetting VCPU */
  754. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  755. mdelay(1);
  756. /* put VCPU into reset */
  757. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  758. mdelay(5);
  759. /* disable VCPU clock */
  760. WREG32(mmUVD_VCPU_CNTL, 0x0);
  761. /* Unstall UMC and register bus */
  762. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  763. WREG32(mmUVD_STATUS, 0);
  764. }
  765. /**
  766. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  767. *
  768. * @ring: amdgpu_ring pointer
  769. * @fence: fence to emit
  770. *
  771. * Write a fence and a trap command to the ring.
  772. */
  773. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  774. unsigned flags)
  775. {
  776. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  777. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  778. amdgpu_ring_write(ring, seq);
  779. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  780. amdgpu_ring_write(ring, addr & 0xffffffff);
  781. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  782. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  783. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  784. amdgpu_ring_write(ring, 0);
  785. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  786. amdgpu_ring_write(ring, 0);
  787. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  788. amdgpu_ring_write(ring, 0);
  789. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  790. amdgpu_ring_write(ring, 2);
  791. }
  792. /**
  793. * uvd_v6_0_enc_ring_emit_fence - emit an enc fence & trap command
  794. *
  795. * @ring: amdgpu_ring pointer
  796. * @fence: fence to emit
  797. *
  798. * Write enc a fence and a trap command to the ring.
  799. */
  800. static void uvd_v6_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  801. u64 seq, unsigned flags)
  802. {
  803. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  804. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  805. amdgpu_ring_write(ring, addr);
  806. amdgpu_ring_write(ring, upper_32_bits(addr));
  807. amdgpu_ring_write(ring, seq);
  808. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  809. }
  810. /**
  811. * uvd_v6_0_ring_emit_hdp_flush - skip HDP flushing
  812. *
  813. * @ring: amdgpu_ring pointer
  814. */
  815. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  816. {
  817. /* The firmware doesn't seem to like touching registers at this point. */
  818. }
  819. /**
  820. * uvd_v6_0_ring_test_ring - register write test
  821. *
  822. * @ring: amdgpu_ring pointer
  823. *
  824. * Test if we can successfully write to the context register
  825. */
  826. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  827. {
  828. struct amdgpu_device *adev = ring->adev;
  829. uint32_t tmp = 0;
  830. unsigned i;
  831. int r;
  832. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  833. r = amdgpu_ring_alloc(ring, 3);
  834. if (r) {
  835. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  836. ring->idx, r);
  837. return r;
  838. }
  839. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  840. amdgpu_ring_write(ring, 0xDEADBEEF);
  841. amdgpu_ring_commit(ring);
  842. for (i = 0; i < adev->usec_timeout; i++) {
  843. tmp = RREG32(mmUVD_CONTEXT_ID);
  844. if (tmp == 0xDEADBEEF)
  845. break;
  846. DRM_UDELAY(1);
  847. }
  848. if (i < adev->usec_timeout) {
  849. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  850. ring->idx, i);
  851. } else {
  852. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  853. ring->idx, tmp);
  854. r = -EINVAL;
  855. }
  856. return r;
  857. }
  858. /**
  859. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  860. *
  861. * @ring: amdgpu_ring pointer
  862. * @ib: indirect buffer to execute
  863. *
  864. * Write ring commands to execute the indirect buffer
  865. */
  866. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  867. struct amdgpu_ib *ib,
  868. unsigned vmid, bool ctx_switch)
  869. {
  870. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  871. amdgpu_ring_write(ring, vmid);
  872. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  873. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  874. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  875. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  876. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  877. amdgpu_ring_write(ring, ib->length_dw);
  878. }
  879. /**
  880. * uvd_v6_0_enc_ring_emit_ib - enc execute indirect buffer
  881. *
  882. * @ring: amdgpu_ring pointer
  883. * @ib: indirect buffer to execute
  884. *
  885. * Write enc ring commands to execute the indirect buffer
  886. */
  887. static void uvd_v6_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  888. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  889. {
  890. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  891. amdgpu_ring_write(ring, vmid);
  892. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  893. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  894. amdgpu_ring_write(ring, ib->length_dw);
  895. }
  896. static void uvd_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
  897. uint32_t reg, uint32_t val)
  898. {
  899. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  900. amdgpu_ring_write(ring, reg << 2);
  901. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  902. amdgpu_ring_write(ring, val);
  903. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  904. amdgpu_ring_write(ring, 0x8);
  905. }
  906. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  907. unsigned vmid, uint64_t pd_addr)
  908. {
  909. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  910. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  911. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  912. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  913. amdgpu_ring_write(ring, 0);
  914. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  915. amdgpu_ring_write(ring, 1 << vmid); /* mask */
  916. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  917. amdgpu_ring_write(ring, 0xC);
  918. }
  919. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  920. {
  921. uint32_t seq = ring->fence_drv.sync_seq;
  922. uint64_t addr = ring->fence_drv.gpu_addr;
  923. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  924. amdgpu_ring_write(ring, lower_32_bits(addr));
  925. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  926. amdgpu_ring_write(ring, upper_32_bits(addr));
  927. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  928. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  929. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  930. amdgpu_ring_write(ring, seq);
  931. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  932. amdgpu_ring_write(ring, 0xE);
  933. }
  934. static void uvd_v6_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  935. {
  936. int i;
  937. WARN_ON(ring->wptr % 2 || count % 2);
  938. for (i = 0; i < count / 2; i++) {
  939. amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
  940. amdgpu_ring_write(ring, 0);
  941. }
  942. }
  943. static void uvd_v6_0_enc_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  944. {
  945. uint32_t seq = ring->fence_drv.sync_seq;
  946. uint64_t addr = ring->fence_drv.gpu_addr;
  947. amdgpu_ring_write(ring, HEVC_ENC_CMD_WAIT_GE);
  948. amdgpu_ring_write(ring, lower_32_bits(addr));
  949. amdgpu_ring_write(ring, upper_32_bits(addr));
  950. amdgpu_ring_write(ring, seq);
  951. }
  952. static void uvd_v6_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  953. {
  954. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  955. }
  956. static void uvd_v6_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  957. unsigned int vmid, uint64_t pd_addr)
  958. {
  959. amdgpu_ring_write(ring, HEVC_ENC_CMD_UPDATE_PTB);
  960. amdgpu_ring_write(ring, vmid);
  961. amdgpu_ring_write(ring, pd_addr >> 12);
  962. amdgpu_ring_write(ring, HEVC_ENC_CMD_FLUSH_TLB);
  963. amdgpu_ring_write(ring, vmid);
  964. }
  965. static bool uvd_v6_0_is_idle(void *handle)
  966. {
  967. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  968. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  969. }
  970. static int uvd_v6_0_wait_for_idle(void *handle)
  971. {
  972. unsigned i;
  973. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  974. for (i = 0; i < adev->usec_timeout; i++) {
  975. if (uvd_v6_0_is_idle(handle))
  976. return 0;
  977. }
  978. return -ETIMEDOUT;
  979. }
  980. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  981. static bool uvd_v6_0_check_soft_reset(void *handle)
  982. {
  983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  984. u32 srbm_soft_reset = 0;
  985. u32 tmp = RREG32(mmSRBM_STATUS);
  986. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  987. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  988. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  989. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  990. if (srbm_soft_reset) {
  991. adev->uvd.inst->srbm_soft_reset = srbm_soft_reset;
  992. return true;
  993. } else {
  994. adev->uvd.inst->srbm_soft_reset = 0;
  995. return false;
  996. }
  997. }
  998. static int uvd_v6_0_pre_soft_reset(void *handle)
  999. {
  1000. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1001. if (!adev->uvd.inst->srbm_soft_reset)
  1002. return 0;
  1003. uvd_v6_0_stop(adev);
  1004. return 0;
  1005. }
  1006. static int uvd_v6_0_soft_reset(void *handle)
  1007. {
  1008. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1009. u32 srbm_soft_reset;
  1010. if (!adev->uvd.inst->srbm_soft_reset)
  1011. return 0;
  1012. srbm_soft_reset = adev->uvd.inst->srbm_soft_reset;
  1013. if (srbm_soft_reset) {
  1014. u32 tmp;
  1015. tmp = RREG32(mmSRBM_SOFT_RESET);
  1016. tmp |= srbm_soft_reset;
  1017. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1018. WREG32(mmSRBM_SOFT_RESET, tmp);
  1019. tmp = RREG32(mmSRBM_SOFT_RESET);
  1020. udelay(50);
  1021. tmp &= ~srbm_soft_reset;
  1022. WREG32(mmSRBM_SOFT_RESET, tmp);
  1023. tmp = RREG32(mmSRBM_SOFT_RESET);
  1024. /* Wait a little for things to settle down */
  1025. udelay(50);
  1026. }
  1027. return 0;
  1028. }
  1029. static int uvd_v6_0_post_soft_reset(void *handle)
  1030. {
  1031. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1032. if (!adev->uvd.inst->srbm_soft_reset)
  1033. return 0;
  1034. mdelay(5);
  1035. return uvd_v6_0_start(adev);
  1036. }
  1037. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  1038. struct amdgpu_irq_src *source,
  1039. unsigned type,
  1040. enum amdgpu_interrupt_state state)
  1041. {
  1042. // TODO
  1043. return 0;
  1044. }
  1045. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  1046. struct amdgpu_irq_src *source,
  1047. struct amdgpu_iv_entry *entry)
  1048. {
  1049. bool int_handled = true;
  1050. DRM_DEBUG("IH: UVD TRAP\n");
  1051. switch (entry->src_id) {
  1052. case 124:
  1053. amdgpu_fence_process(&adev->uvd.inst->ring);
  1054. break;
  1055. case 119:
  1056. if (likely(uvd_v6_0_enc_support(adev)))
  1057. amdgpu_fence_process(&adev->uvd.inst->ring_enc[0]);
  1058. else
  1059. int_handled = false;
  1060. break;
  1061. case 120:
  1062. if (likely(uvd_v6_0_enc_support(adev)))
  1063. amdgpu_fence_process(&adev->uvd.inst->ring_enc[1]);
  1064. else
  1065. int_handled = false;
  1066. break;
  1067. }
  1068. if (false == int_handled)
  1069. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1070. entry->src_id, entry->src_data[0]);
  1071. return 0;
  1072. }
  1073. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  1074. {
  1075. uint32_t data1, data3;
  1076. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1077. data3 = RREG32(mmUVD_CGC_GATE);
  1078. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  1079. UVD_SUVD_CGC_GATE__SIT_MASK |
  1080. UVD_SUVD_CGC_GATE__SMP_MASK |
  1081. UVD_SUVD_CGC_GATE__SCM_MASK |
  1082. UVD_SUVD_CGC_GATE__SDB_MASK |
  1083. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  1084. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  1085. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  1086. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  1087. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  1088. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  1089. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  1090. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  1091. if (enable) {
  1092. data3 |= (UVD_CGC_GATE__SYS_MASK |
  1093. UVD_CGC_GATE__UDEC_MASK |
  1094. UVD_CGC_GATE__MPEG2_MASK |
  1095. UVD_CGC_GATE__RBC_MASK |
  1096. UVD_CGC_GATE__LMI_MC_MASK |
  1097. UVD_CGC_GATE__LMI_UMC_MASK |
  1098. UVD_CGC_GATE__IDCT_MASK |
  1099. UVD_CGC_GATE__MPRD_MASK |
  1100. UVD_CGC_GATE__MPC_MASK |
  1101. UVD_CGC_GATE__LBSI_MASK |
  1102. UVD_CGC_GATE__LRBBM_MASK |
  1103. UVD_CGC_GATE__UDEC_RE_MASK |
  1104. UVD_CGC_GATE__UDEC_CM_MASK |
  1105. UVD_CGC_GATE__UDEC_IT_MASK |
  1106. UVD_CGC_GATE__UDEC_DB_MASK |
  1107. UVD_CGC_GATE__UDEC_MP_MASK |
  1108. UVD_CGC_GATE__WCB_MASK |
  1109. UVD_CGC_GATE__JPEG_MASK |
  1110. UVD_CGC_GATE__SCPU_MASK |
  1111. UVD_CGC_GATE__JPEG2_MASK);
  1112. /* only in pg enabled, we can gate clock to vcpu*/
  1113. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  1114. data3 |= UVD_CGC_GATE__VCPU_MASK;
  1115. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  1116. } else {
  1117. data3 = 0;
  1118. }
  1119. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1120. WREG32(mmUVD_CGC_GATE, data3);
  1121. }
  1122. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1123. {
  1124. uint32_t data, data2;
  1125. data = RREG32(mmUVD_CGC_CTRL);
  1126. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  1127. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1128. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1129. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1130. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1131. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1132. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1133. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1134. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1135. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1136. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1137. UVD_CGC_CTRL__SYS_MODE_MASK |
  1138. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1139. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1140. UVD_CGC_CTRL__REGS_MODE_MASK |
  1141. UVD_CGC_CTRL__RBC_MODE_MASK |
  1142. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1143. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1144. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1145. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1146. UVD_CGC_CTRL__MPC_MODE_MASK |
  1147. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1148. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1149. UVD_CGC_CTRL__WCB_MODE_MASK |
  1150. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1151. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1152. UVD_CGC_CTRL__SCPU_MODE_MASK |
  1153. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  1154. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1155. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1156. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1157. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1158. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1159. WREG32(mmUVD_CGC_CTRL, data);
  1160. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  1161. }
  1162. #if 0
  1163. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1164. {
  1165. uint32_t data, data1, cgc_flags, suvd_flags;
  1166. data = RREG32(mmUVD_CGC_GATE);
  1167. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1168. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1169. UVD_CGC_GATE__UDEC_MASK |
  1170. UVD_CGC_GATE__MPEG2_MASK |
  1171. UVD_CGC_GATE__RBC_MASK |
  1172. UVD_CGC_GATE__LMI_MC_MASK |
  1173. UVD_CGC_GATE__IDCT_MASK |
  1174. UVD_CGC_GATE__MPRD_MASK |
  1175. UVD_CGC_GATE__MPC_MASK |
  1176. UVD_CGC_GATE__LBSI_MASK |
  1177. UVD_CGC_GATE__LRBBM_MASK |
  1178. UVD_CGC_GATE__UDEC_RE_MASK |
  1179. UVD_CGC_GATE__UDEC_CM_MASK |
  1180. UVD_CGC_GATE__UDEC_IT_MASK |
  1181. UVD_CGC_GATE__UDEC_DB_MASK |
  1182. UVD_CGC_GATE__UDEC_MP_MASK |
  1183. UVD_CGC_GATE__WCB_MASK |
  1184. UVD_CGC_GATE__VCPU_MASK |
  1185. UVD_CGC_GATE__SCPU_MASK |
  1186. UVD_CGC_GATE__JPEG_MASK |
  1187. UVD_CGC_GATE__JPEG2_MASK;
  1188. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1189. UVD_SUVD_CGC_GATE__SIT_MASK |
  1190. UVD_SUVD_CGC_GATE__SMP_MASK |
  1191. UVD_SUVD_CGC_GATE__SCM_MASK |
  1192. UVD_SUVD_CGC_GATE__SDB_MASK;
  1193. data |= cgc_flags;
  1194. data1 |= suvd_flags;
  1195. WREG32(mmUVD_CGC_GATE, data);
  1196. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1197. }
  1198. #endif
  1199. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  1200. bool enable)
  1201. {
  1202. u32 orig, data;
  1203. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  1204. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1205. data |= 0xfff;
  1206. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1207. orig = data = RREG32(mmUVD_CGC_CTRL);
  1208. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1209. if (orig != data)
  1210. WREG32(mmUVD_CGC_CTRL, data);
  1211. } else {
  1212. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1213. data &= ~0xfff;
  1214. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1215. orig = data = RREG32(mmUVD_CGC_CTRL);
  1216. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1217. if (orig != data)
  1218. WREG32(mmUVD_CGC_CTRL, data);
  1219. }
  1220. }
  1221. static int uvd_v6_0_set_clockgating_state(void *handle,
  1222. enum amd_clockgating_state state)
  1223. {
  1224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1225. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1226. if (enable) {
  1227. /* wait for STATUS to clear */
  1228. if (uvd_v6_0_wait_for_idle(handle))
  1229. return -EBUSY;
  1230. uvd_v6_0_enable_clock_gating(adev, true);
  1231. /* enable HW gates because UVD is idle */
  1232. /* uvd_v6_0_set_hw_clock_gating(adev); */
  1233. } else {
  1234. /* disable HW gating and enable Sw gating */
  1235. uvd_v6_0_enable_clock_gating(adev, false);
  1236. }
  1237. uvd_v6_0_set_sw_clock_gating(adev);
  1238. return 0;
  1239. }
  1240. static int uvd_v6_0_set_powergating_state(void *handle,
  1241. enum amd_powergating_state state)
  1242. {
  1243. /* This doesn't actually powergate the UVD block.
  1244. * That's done in the dpm code via the SMC. This
  1245. * just re-inits the block as necessary. The actual
  1246. * gating still happens in the dpm code. We should
  1247. * revisit this when there is a cleaner line between
  1248. * the smc and the hw blocks
  1249. */
  1250. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1251. int ret = 0;
  1252. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1253. if (state == AMD_PG_STATE_GATE) {
  1254. uvd_v6_0_stop(adev);
  1255. } else {
  1256. ret = uvd_v6_0_start(adev);
  1257. if (ret)
  1258. goto out;
  1259. }
  1260. out:
  1261. return ret;
  1262. }
  1263. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  1264. {
  1265. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1266. int data;
  1267. mutex_lock(&adev->pm.mutex);
  1268. if (adev->flags & AMD_IS_APU)
  1269. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  1270. else
  1271. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  1272. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  1273. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  1274. goto out;
  1275. }
  1276. /* AMD_CG_SUPPORT_UVD_MGCG */
  1277. data = RREG32(mmUVD_CGC_CTRL);
  1278. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  1279. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  1280. out:
  1281. mutex_unlock(&adev->pm.mutex);
  1282. }
  1283. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  1284. .name = "uvd_v6_0",
  1285. .early_init = uvd_v6_0_early_init,
  1286. .late_init = NULL,
  1287. .sw_init = uvd_v6_0_sw_init,
  1288. .sw_fini = uvd_v6_0_sw_fini,
  1289. .hw_init = uvd_v6_0_hw_init,
  1290. .hw_fini = uvd_v6_0_hw_fini,
  1291. .suspend = uvd_v6_0_suspend,
  1292. .resume = uvd_v6_0_resume,
  1293. .is_idle = uvd_v6_0_is_idle,
  1294. .wait_for_idle = uvd_v6_0_wait_for_idle,
  1295. .check_soft_reset = uvd_v6_0_check_soft_reset,
  1296. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  1297. .soft_reset = uvd_v6_0_soft_reset,
  1298. .post_soft_reset = uvd_v6_0_post_soft_reset,
  1299. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  1300. .set_powergating_state = uvd_v6_0_set_powergating_state,
  1301. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  1302. };
  1303. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  1304. .type = AMDGPU_RING_TYPE_UVD,
  1305. .align_mask = 0xf,
  1306. .support_64bit_ptrs = false,
  1307. .get_rptr = uvd_v6_0_ring_get_rptr,
  1308. .get_wptr = uvd_v6_0_ring_get_wptr,
  1309. .set_wptr = uvd_v6_0_ring_set_wptr,
  1310. .parse_cs = amdgpu_uvd_ring_parse_cs,
  1311. .emit_frame_size =
  1312. 6 + /* hdp invalidate */
  1313. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1314. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  1315. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1316. .emit_ib = uvd_v6_0_ring_emit_ib,
  1317. .emit_fence = uvd_v6_0_ring_emit_fence,
  1318. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1319. .test_ring = uvd_v6_0_ring_test_ring,
  1320. .test_ib = amdgpu_uvd_ring_test_ib,
  1321. .insert_nop = uvd_v6_0_ring_insert_nop,
  1322. .pad_ib = amdgpu_ring_generic_pad_ib,
  1323. .begin_use = amdgpu_uvd_ring_begin_use,
  1324. .end_use = amdgpu_uvd_ring_end_use,
  1325. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1326. };
  1327. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  1328. .type = AMDGPU_RING_TYPE_UVD,
  1329. .align_mask = 0xf,
  1330. .support_64bit_ptrs = false,
  1331. .get_rptr = uvd_v6_0_ring_get_rptr,
  1332. .get_wptr = uvd_v6_0_ring_get_wptr,
  1333. .set_wptr = uvd_v6_0_ring_set_wptr,
  1334. .emit_frame_size =
  1335. 6 + /* hdp invalidate */
  1336. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1337. VI_FLUSH_GPU_TLB_NUM_WREG * 6 + 8 + /* uvd_v6_0_ring_emit_vm_flush */
  1338. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  1339. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1340. .emit_ib = uvd_v6_0_ring_emit_ib,
  1341. .emit_fence = uvd_v6_0_ring_emit_fence,
  1342. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  1343. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  1344. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1345. .test_ring = uvd_v6_0_ring_test_ring,
  1346. .test_ib = amdgpu_uvd_ring_test_ib,
  1347. .insert_nop = uvd_v6_0_ring_insert_nop,
  1348. .pad_ib = amdgpu_ring_generic_pad_ib,
  1349. .begin_use = amdgpu_uvd_ring_begin_use,
  1350. .end_use = amdgpu_uvd_ring_end_use,
  1351. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1352. };
  1353. static const struct amdgpu_ring_funcs uvd_v6_0_enc_ring_vm_funcs = {
  1354. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1355. .align_mask = 0x3f,
  1356. .nop = HEVC_ENC_CMD_NO_OP,
  1357. .support_64bit_ptrs = false,
  1358. .get_rptr = uvd_v6_0_enc_ring_get_rptr,
  1359. .get_wptr = uvd_v6_0_enc_ring_get_wptr,
  1360. .set_wptr = uvd_v6_0_enc_ring_set_wptr,
  1361. .emit_frame_size =
  1362. 4 + /* uvd_v6_0_enc_ring_emit_pipeline_sync */
  1363. 5 + /* uvd_v6_0_enc_ring_emit_vm_flush */
  1364. 5 + 5 + /* uvd_v6_0_enc_ring_emit_fence x2 vm fence */
  1365. 1, /* uvd_v6_0_enc_ring_insert_end */
  1366. .emit_ib_size = 5, /* uvd_v6_0_enc_ring_emit_ib */
  1367. .emit_ib = uvd_v6_0_enc_ring_emit_ib,
  1368. .emit_fence = uvd_v6_0_enc_ring_emit_fence,
  1369. .emit_vm_flush = uvd_v6_0_enc_ring_emit_vm_flush,
  1370. .emit_pipeline_sync = uvd_v6_0_enc_ring_emit_pipeline_sync,
  1371. .test_ring = uvd_v6_0_enc_ring_test_ring,
  1372. .test_ib = uvd_v6_0_enc_ring_test_ib,
  1373. .insert_nop = amdgpu_ring_insert_nop,
  1374. .insert_end = uvd_v6_0_enc_ring_insert_end,
  1375. .pad_ib = amdgpu_ring_generic_pad_ib,
  1376. .begin_use = amdgpu_uvd_ring_begin_use,
  1377. .end_use = amdgpu_uvd_ring_end_use,
  1378. };
  1379. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  1380. {
  1381. if (adev->asic_type >= CHIP_POLARIS10) {
  1382. adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_vm_funcs;
  1383. DRM_INFO("UVD is enabled in VM mode\n");
  1384. } else {
  1385. adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_phys_funcs;
  1386. DRM_INFO("UVD is enabled in physical mode\n");
  1387. }
  1388. }
  1389. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1390. {
  1391. int i;
  1392. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1393. adev->uvd.inst->ring_enc[i].funcs = &uvd_v6_0_enc_ring_vm_funcs;
  1394. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1395. }
  1396. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1397. .set = uvd_v6_0_set_interrupt_state,
  1398. .process = uvd_v6_0_process_interrupt,
  1399. };
  1400. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1401. {
  1402. if (uvd_v6_0_enc_support(adev))
  1403. adev->uvd.inst->irq.num_types = adev->uvd.num_enc_rings + 1;
  1404. else
  1405. adev->uvd.inst->irq.num_types = 1;
  1406. adev->uvd.inst->irq.funcs = &uvd_v6_0_irq_funcs;
  1407. }
  1408. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1409. {
  1410. .type = AMD_IP_BLOCK_TYPE_UVD,
  1411. .major = 6,
  1412. .minor = 0,
  1413. .rev = 0,
  1414. .funcs = &uvd_v6_0_ip_funcs,
  1415. };
  1416. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1417. {
  1418. .type = AMD_IP_BLOCK_TYPE_UVD,
  1419. .major = 6,
  1420. .minor = 2,
  1421. .rev = 0,
  1422. .funcs = &uvd_v6_0_ip_funcs,
  1423. };
  1424. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1425. {
  1426. .type = AMD_IP_BLOCK_TYPE_UVD,
  1427. .major = 6,
  1428. .minor = 3,
  1429. .rev = 0,
  1430. .funcs = &uvd_v6_0_ip_funcs,
  1431. };