dce_v6_0.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_atombios.h"
  29. #include "atombios_crtc.h"
  30. #include "atombios_encoders.h"
  31. #include "amdgpu_pll.h"
  32. #include "amdgpu_connectors.h"
  33. #include "amdgpu_display.h"
  34. #include "bif/bif_3_0_d.h"
  35. #include "bif/bif_3_0_sh_mask.h"
  36. #include "oss/oss_1_0_d.h"
  37. #include "oss/oss_1_0_sh_mask.h"
  38. #include "gca/gfx_6_0_d.h"
  39. #include "gca/gfx_6_0_sh_mask.h"
  40. #include "gmc/gmc_6_0_d.h"
  41. #include "gmc/gmc_6_0_sh_mask.h"
  42. #include "dce/dce_6_0_d.h"
  43. #include "dce/dce_6_0_sh_mask.h"
  44. #include "gca/gfx_7_2_enum.h"
  45. #include "dce_v6_0.h"
  46. #include "si_enums.h"
  47. static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev);
  48. static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  49. static const u32 crtc_offsets[6] =
  50. {
  51. SI_CRTC0_REGISTER_OFFSET,
  52. SI_CRTC1_REGISTER_OFFSET,
  53. SI_CRTC2_REGISTER_OFFSET,
  54. SI_CRTC3_REGISTER_OFFSET,
  55. SI_CRTC4_REGISTER_OFFSET,
  56. SI_CRTC5_REGISTER_OFFSET
  57. };
  58. static const u32 hpd_offsets[] =
  59. {
  60. mmDC_HPD1_INT_STATUS - mmDC_HPD1_INT_STATUS,
  61. mmDC_HPD2_INT_STATUS - mmDC_HPD1_INT_STATUS,
  62. mmDC_HPD3_INT_STATUS - mmDC_HPD1_INT_STATUS,
  63. mmDC_HPD4_INT_STATUS - mmDC_HPD1_INT_STATUS,
  64. mmDC_HPD5_INT_STATUS - mmDC_HPD1_INT_STATUS,
  65. mmDC_HPD6_INT_STATUS - mmDC_HPD1_INT_STATUS,
  66. };
  67. static const uint32_t dig_offsets[] = {
  68. SI_CRTC0_REGISTER_OFFSET,
  69. SI_CRTC1_REGISTER_OFFSET,
  70. SI_CRTC2_REGISTER_OFFSET,
  71. SI_CRTC3_REGISTER_OFFSET,
  72. SI_CRTC4_REGISTER_OFFSET,
  73. SI_CRTC5_REGISTER_OFFSET,
  74. (0x13830 - 0x7030) >> 2,
  75. };
  76. static const struct {
  77. uint32_t reg;
  78. uint32_t vblank;
  79. uint32_t vline;
  80. uint32_t hpd;
  81. } interrupt_status_offsets[6] = { {
  82. .reg = mmDISP_INTERRUPT_STATUS,
  83. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  106. }, {
  107. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  108. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  109. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  110. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  111. } };
  112. static u32 dce_v6_0_audio_endpt_rreg(struct amdgpu_device *adev,
  113. u32 block_offset, u32 reg)
  114. {
  115. unsigned long flags;
  116. u32 r;
  117. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  118. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  119. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  120. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  121. return r;
  122. }
  123. static void dce_v6_0_audio_endpt_wreg(struct amdgpu_device *adev,
  124. u32 block_offset, u32 reg, u32 v)
  125. {
  126. unsigned long flags;
  127. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  128. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset,
  129. reg | AZALIA_F0_CODEC_ENDPOINT_INDEX__AZALIA_ENDPOINT_REG_WRITE_EN_MASK);
  130. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  131. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  132. }
  133. static u32 dce_v6_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  134. {
  135. if (crtc >= adev->mode_info.num_crtc)
  136. return 0;
  137. else
  138. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  139. }
  140. static void dce_v6_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  141. {
  142. unsigned i;
  143. /* Enable pflip interrupts */
  144. for (i = 0; i < adev->mode_info.num_crtc; i++)
  145. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  146. }
  147. static void dce_v6_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  148. {
  149. unsigned i;
  150. /* Disable pflip interrupts */
  151. for (i = 0; i < adev->mode_info.num_crtc; i++)
  152. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  153. }
  154. /**
  155. * dce_v6_0_page_flip - pageflip callback.
  156. *
  157. * @adev: amdgpu_device pointer
  158. * @crtc_id: crtc to cleanup pageflip on
  159. * @crtc_base: new address of the crtc (GPU MC address)
  160. *
  161. * Does the actual pageflip (evergreen+).
  162. * During vblank we take the crtc lock and wait for the update_pending
  163. * bit to go high, when it does, we release the lock, and allow the
  164. * double buffered update to take place.
  165. * Returns the current update pending status.
  166. */
  167. static void dce_v6_0_page_flip(struct amdgpu_device *adev,
  168. int crtc_id, u64 crtc_base, bool async)
  169. {
  170. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  171. /* flip at hsync for async, default is vsync */
  172. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
  173. GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
  174. /* update the scanout addresses */
  175. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  176. upper_32_bits(crtc_base));
  177. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  178. (u32)crtc_base);
  179. /* post the write */
  180. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  181. }
  182. static int dce_v6_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  183. u32 *vbl, u32 *position)
  184. {
  185. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  186. return -EINVAL;
  187. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  188. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  189. return 0;
  190. }
  191. /**
  192. * dce_v6_0_hpd_sense - hpd sense callback.
  193. *
  194. * @adev: amdgpu_device pointer
  195. * @hpd: hpd (hotplug detect) pin
  196. *
  197. * Checks if a digital monitor is connected (evergreen+).
  198. * Returns true if connected, false if not connected.
  199. */
  200. static bool dce_v6_0_hpd_sense(struct amdgpu_device *adev,
  201. enum amdgpu_hpd_id hpd)
  202. {
  203. bool connected = false;
  204. if (hpd >= adev->mode_info.num_hpd)
  205. return connected;
  206. if (RREG32(mmDC_HPD1_INT_STATUS + hpd_offsets[hpd]) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  207. connected = true;
  208. return connected;
  209. }
  210. /**
  211. * dce_v6_0_hpd_set_polarity - hpd set polarity callback.
  212. *
  213. * @adev: amdgpu_device pointer
  214. * @hpd: hpd (hotplug detect) pin
  215. *
  216. * Set the polarity of the hpd pin (evergreen+).
  217. */
  218. static void dce_v6_0_hpd_set_polarity(struct amdgpu_device *adev,
  219. enum amdgpu_hpd_id hpd)
  220. {
  221. u32 tmp;
  222. bool connected = dce_v6_0_hpd_sense(adev, hpd);
  223. if (hpd >= adev->mode_info.num_hpd)
  224. return;
  225. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
  226. if (connected)
  227. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  228. else
  229. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  230. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
  231. }
  232. /**
  233. * dce_v6_0_hpd_init - hpd setup callback.
  234. *
  235. * @adev: amdgpu_device pointer
  236. *
  237. * Setup the hpd pins used by the card (evergreen+).
  238. * Enable the pin, set the polarity, and enable the hpd interrupts.
  239. */
  240. static void dce_v6_0_hpd_init(struct amdgpu_device *adev)
  241. {
  242. struct drm_device *dev = adev->ddev;
  243. struct drm_connector *connector;
  244. u32 tmp;
  245. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  246. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  247. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  248. continue;
  249. tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  250. tmp |= DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  251. WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  252. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  253. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  254. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  255. * aux dp channel on imac and help (but not completely fix)
  256. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  257. * also avoid interrupt storms during dpms.
  258. */
  259. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  260. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  261. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  262. continue;
  263. }
  264. dce_v6_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  265. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  266. }
  267. }
  268. /**
  269. * dce_v6_0_hpd_fini - hpd tear down callback.
  270. *
  271. * @adev: amdgpu_device pointer
  272. *
  273. * Tear down the hpd pins used by the card (evergreen+).
  274. * Disable the hpd interrupts.
  275. */
  276. static void dce_v6_0_hpd_fini(struct amdgpu_device *adev)
  277. {
  278. struct drm_device *dev = adev->ddev;
  279. struct drm_connector *connector;
  280. u32 tmp;
  281. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  282. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  283. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  284. continue;
  285. tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  286. tmp &= ~DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  287. WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], 0);
  288. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  289. }
  290. }
  291. static u32 dce_v6_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  292. {
  293. return mmDC_GPIO_HPD_A;
  294. }
  295. static void dce_v6_0_set_vga_render_state(struct amdgpu_device *adev,
  296. bool render)
  297. {
  298. if (!render)
  299. WREG32(mmVGA_RENDER_CONTROL,
  300. RREG32(mmVGA_RENDER_CONTROL) & VGA_VSTATUS_CNTL);
  301. }
  302. static int dce_v6_0_get_num_crtc(struct amdgpu_device *adev)
  303. {
  304. switch (adev->asic_type) {
  305. case CHIP_TAHITI:
  306. case CHIP_PITCAIRN:
  307. case CHIP_VERDE:
  308. return 6;
  309. case CHIP_OLAND:
  310. return 2;
  311. default:
  312. return 0;
  313. }
  314. }
  315. void dce_v6_0_disable_dce(struct amdgpu_device *adev)
  316. {
  317. /*Disable VGA render and enabled crtc, if has DCE engine*/
  318. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  319. u32 tmp;
  320. int crtc_enabled, i;
  321. dce_v6_0_set_vga_render_state(adev, false);
  322. /*Disable crtc*/
  323. for (i = 0; i < dce_v6_0_get_num_crtc(adev); i++) {
  324. crtc_enabled = RREG32(mmCRTC_CONTROL + crtc_offsets[i]) &
  325. CRTC_CONTROL__CRTC_MASTER_EN_MASK;
  326. if (crtc_enabled) {
  327. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  328. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  329. tmp &= ~CRTC_CONTROL__CRTC_MASTER_EN_MASK;
  330. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  331. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  332. }
  333. }
  334. }
  335. }
  336. static void dce_v6_0_program_fmt(struct drm_encoder *encoder)
  337. {
  338. struct drm_device *dev = encoder->dev;
  339. struct amdgpu_device *adev = dev->dev_private;
  340. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  341. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  342. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  343. int bpc = 0;
  344. u32 tmp = 0;
  345. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  346. if (connector) {
  347. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  348. bpc = amdgpu_connector_get_monitor_bpc(connector);
  349. dither = amdgpu_connector->dither;
  350. }
  351. /* LVDS FMT is set up by atom */
  352. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  353. return;
  354. if (bpc == 0)
  355. return;
  356. switch (bpc) {
  357. case 6:
  358. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  359. /* XXX sort out optimal dither settings */
  360. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  361. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  362. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK);
  363. else
  364. tmp |= FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK;
  365. break;
  366. case 8:
  367. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  368. /* XXX sort out optimal dither settings */
  369. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  370. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  371. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  372. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  373. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH_MASK);
  374. else
  375. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  376. FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH_MASK);
  377. break;
  378. case 10:
  379. default:
  380. /* not needed */
  381. break;
  382. }
  383. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  384. }
  385. /**
  386. * cik_get_number_of_dram_channels - get the number of dram channels
  387. *
  388. * @adev: amdgpu_device pointer
  389. *
  390. * Look up the number of video ram channels (CIK).
  391. * Used for display watermark bandwidth calculations
  392. * Returns the number of dram channels
  393. */
  394. static u32 si_get_number_of_dram_channels(struct amdgpu_device *adev)
  395. {
  396. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  397. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  398. case 0:
  399. default:
  400. return 1;
  401. case 1:
  402. return 2;
  403. case 2:
  404. return 4;
  405. case 3:
  406. return 8;
  407. case 4:
  408. return 3;
  409. case 5:
  410. return 6;
  411. case 6:
  412. return 10;
  413. case 7:
  414. return 12;
  415. case 8:
  416. return 16;
  417. }
  418. }
  419. struct dce6_wm_params {
  420. u32 dram_channels; /* number of dram channels */
  421. u32 yclk; /* bandwidth per dram data pin in kHz */
  422. u32 sclk; /* engine clock in kHz */
  423. u32 disp_clk; /* display clock in kHz */
  424. u32 src_width; /* viewport width */
  425. u32 active_time; /* active display time in ns */
  426. u32 blank_time; /* blank time in ns */
  427. bool interlaced; /* mode is interlaced */
  428. fixed20_12 vsc; /* vertical scale ratio */
  429. u32 num_heads; /* number of active crtcs */
  430. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  431. u32 lb_size; /* line buffer allocated to pipe */
  432. u32 vtaps; /* vertical scaler taps */
  433. };
  434. /**
  435. * dce_v6_0_dram_bandwidth - get the dram bandwidth
  436. *
  437. * @wm: watermark calculation data
  438. *
  439. * Calculate the raw dram bandwidth (CIK).
  440. * Used for display watermark bandwidth calculations
  441. * Returns the dram bandwidth in MBytes/s
  442. */
  443. static u32 dce_v6_0_dram_bandwidth(struct dce6_wm_params *wm)
  444. {
  445. /* Calculate raw DRAM Bandwidth */
  446. fixed20_12 dram_efficiency; /* 0.7 */
  447. fixed20_12 yclk, dram_channels, bandwidth;
  448. fixed20_12 a;
  449. a.full = dfixed_const(1000);
  450. yclk.full = dfixed_const(wm->yclk);
  451. yclk.full = dfixed_div(yclk, a);
  452. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  453. a.full = dfixed_const(10);
  454. dram_efficiency.full = dfixed_const(7);
  455. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  456. bandwidth.full = dfixed_mul(dram_channels, yclk);
  457. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  458. return dfixed_trunc(bandwidth);
  459. }
  460. /**
  461. * dce_v6_0_dram_bandwidth_for_display - get the dram bandwidth for display
  462. *
  463. * @wm: watermark calculation data
  464. *
  465. * Calculate the dram bandwidth used for display (CIK).
  466. * Used for display watermark bandwidth calculations
  467. * Returns the dram bandwidth for display in MBytes/s
  468. */
  469. static u32 dce_v6_0_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  470. {
  471. /* Calculate DRAM Bandwidth and the part allocated to display. */
  472. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  473. fixed20_12 yclk, dram_channels, bandwidth;
  474. fixed20_12 a;
  475. a.full = dfixed_const(1000);
  476. yclk.full = dfixed_const(wm->yclk);
  477. yclk.full = dfixed_div(yclk, a);
  478. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  479. a.full = dfixed_const(10);
  480. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  481. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  482. bandwidth.full = dfixed_mul(dram_channels, yclk);
  483. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  484. return dfixed_trunc(bandwidth);
  485. }
  486. /**
  487. * dce_v6_0_data_return_bandwidth - get the data return bandwidth
  488. *
  489. * @wm: watermark calculation data
  490. *
  491. * Calculate the data return bandwidth used for display (CIK).
  492. * Used for display watermark bandwidth calculations
  493. * Returns the data return bandwidth in MBytes/s
  494. */
  495. static u32 dce_v6_0_data_return_bandwidth(struct dce6_wm_params *wm)
  496. {
  497. /* Calculate the display Data return Bandwidth */
  498. fixed20_12 return_efficiency; /* 0.8 */
  499. fixed20_12 sclk, bandwidth;
  500. fixed20_12 a;
  501. a.full = dfixed_const(1000);
  502. sclk.full = dfixed_const(wm->sclk);
  503. sclk.full = dfixed_div(sclk, a);
  504. a.full = dfixed_const(10);
  505. return_efficiency.full = dfixed_const(8);
  506. return_efficiency.full = dfixed_div(return_efficiency, a);
  507. a.full = dfixed_const(32);
  508. bandwidth.full = dfixed_mul(a, sclk);
  509. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  510. return dfixed_trunc(bandwidth);
  511. }
  512. /**
  513. * dce_v6_0_dmif_request_bandwidth - get the dmif bandwidth
  514. *
  515. * @wm: watermark calculation data
  516. *
  517. * Calculate the dmif bandwidth used for display (CIK).
  518. * Used for display watermark bandwidth calculations
  519. * Returns the dmif bandwidth in MBytes/s
  520. */
  521. static u32 dce_v6_0_dmif_request_bandwidth(struct dce6_wm_params *wm)
  522. {
  523. /* Calculate the DMIF Request Bandwidth */
  524. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  525. fixed20_12 disp_clk, bandwidth;
  526. fixed20_12 a, b;
  527. a.full = dfixed_const(1000);
  528. disp_clk.full = dfixed_const(wm->disp_clk);
  529. disp_clk.full = dfixed_div(disp_clk, a);
  530. a.full = dfixed_const(32);
  531. b.full = dfixed_mul(a, disp_clk);
  532. a.full = dfixed_const(10);
  533. disp_clk_request_efficiency.full = dfixed_const(8);
  534. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  535. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  536. return dfixed_trunc(bandwidth);
  537. }
  538. /**
  539. * dce_v6_0_available_bandwidth - get the min available bandwidth
  540. *
  541. * @wm: watermark calculation data
  542. *
  543. * Calculate the min available bandwidth used for display (CIK).
  544. * Used for display watermark bandwidth calculations
  545. * Returns the min available bandwidth in MBytes/s
  546. */
  547. static u32 dce_v6_0_available_bandwidth(struct dce6_wm_params *wm)
  548. {
  549. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  550. u32 dram_bandwidth = dce_v6_0_dram_bandwidth(wm);
  551. u32 data_return_bandwidth = dce_v6_0_data_return_bandwidth(wm);
  552. u32 dmif_req_bandwidth = dce_v6_0_dmif_request_bandwidth(wm);
  553. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  554. }
  555. /**
  556. * dce_v6_0_average_bandwidth - get the average available bandwidth
  557. *
  558. * @wm: watermark calculation data
  559. *
  560. * Calculate the average available bandwidth used for display (CIK).
  561. * Used for display watermark bandwidth calculations
  562. * Returns the average available bandwidth in MBytes/s
  563. */
  564. static u32 dce_v6_0_average_bandwidth(struct dce6_wm_params *wm)
  565. {
  566. /* Calculate the display mode Average Bandwidth
  567. * DisplayMode should contain the source and destination dimensions,
  568. * timing, etc.
  569. */
  570. fixed20_12 bpp;
  571. fixed20_12 line_time;
  572. fixed20_12 src_width;
  573. fixed20_12 bandwidth;
  574. fixed20_12 a;
  575. a.full = dfixed_const(1000);
  576. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  577. line_time.full = dfixed_div(line_time, a);
  578. bpp.full = dfixed_const(wm->bytes_per_pixel);
  579. src_width.full = dfixed_const(wm->src_width);
  580. bandwidth.full = dfixed_mul(src_width, bpp);
  581. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  582. bandwidth.full = dfixed_div(bandwidth, line_time);
  583. return dfixed_trunc(bandwidth);
  584. }
  585. /**
  586. * dce_v6_0_latency_watermark - get the latency watermark
  587. *
  588. * @wm: watermark calculation data
  589. *
  590. * Calculate the latency watermark (CIK).
  591. * Used for display watermark bandwidth calculations
  592. * Returns the latency watermark in ns
  593. */
  594. static u32 dce_v6_0_latency_watermark(struct dce6_wm_params *wm)
  595. {
  596. /* First calculate the latency in ns */
  597. u32 mc_latency = 2000; /* 2000 ns. */
  598. u32 available_bandwidth = dce_v6_0_available_bandwidth(wm);
  599. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  600. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  601. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  602. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  603. (wm->num_heads * cursor_line_pair_return_time);
  604. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  605. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  606. u32 tmp, dmif_size = 12288;
  607. fixed20_12 a, b, c;
  608. if (wm->num_heads == 0)
  609. return 0;
  610. a.full = dfixed_const(2);
  611. b.full = dfixed_const(1);
  612. if ((wm->vsc.full > a.full) ||
  613. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  614. (wm->vtaps >= 5) ||
  615. ((wm->vsc.full >= a.full) && wm->interlaced))
  616. max_src_lines_per_dst_line = 4;
  617. else
  618. max_src_lines_per_dst_line = 2;
  619. a.full = dfixed_const(available_bandwidth);
  620. b.full = dfixed_const(wm->num_heads);
  621. a.full = dfixed_div(a, b);
  622. tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
  623. tmp = min(dfixed_trunc(a), tmp);
  624. lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
  625. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  626. b.full = dfixed_const(1000);
  627. c.full = dfixed_const(lb_fill_bw);
  628. b.full = dfixed_div(c, b);
  629. a.full = dfixed_div(a, b);
  630. line_fill_time = dfixed_trunc(a);
  631. if (line_fill_time < wm->active_time)
  632. return latency;
  633. else
  634. return latency + (line_fill_time - wm->active_time);
  635. }
  636. /**
  637. * dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  638. * average and available dram bandwidth
  639. *
  640. * @wm: watermark calculation data
  641. *
  642. * Check if the display average bandwidth fits in the display
  643. * dram bandwidth (CIK).
  644. * Used for display watermark bandwidth calculations
  645. * Returns true if the display fits, false if not.
  646. */
  647. static bool dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  648. {
  649. if (dce_v6_0_average_bandwidth(wm) <=
  650. (dce_v6_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  651. return true;
  652. else
  653. return false;
  654. }
  655. /**
  656. * dce_v6_0_average_bandwidth_vs_available_bandwidth - check
  657. * average and available bandwidth
  658. *
  659. * @wm: watermark calculation data
  660. *
  661. * Check if the display average bandwidth fits in the display
  662. * available bandwidth (CIK).
  663. * Used for display watermark bandwidth calculations
  664. * Returns true if the display fits, false if not.
  665. */
  666. static bool dce_v6_0_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  667. {
  668. if (dce_v6_0_average_bandwidth(wm) <=
  669. (dce_v6_0_available_bandwidth(wm) / wm->num_heads))
  670. return true;
  671. else
  672. return false;
  673. }
  674. /**
  675. * dce_v6_0_check_latency_hiding - check latency hiding
  676. *
  677. * @wm: watermark calculation data
  678. *
  679. * Check latency hiding (CIK).
  680. * Used for display watermark bandwidth calculations
  681. * Returns true if the display fits, false if not.
  682. */
  683. static bool dce_v6_0_check_latency_hiding(struct dce6_wm_params *wm)
  684. {
  685. u32 lb_partitions = wm->lb_size / wm->src_width;
  686. u32 line_time = wm->active_time + wm->blank_time;
  687. u32 latency_tolerant_lines;
  688. u32 latency_hiding;
  689. fixed20_12 a;
  690. a.full = dfixed_const(1);
  691. if (wm->vsc.full > a.full)
  692. latency_tolerant_lines = 1;
  693. else {
  694. if (lb_partitions <= (wm->vtaps + 1))
  695. latency_tolerant_lines = 1;
  696. else
  697. latency_tolerant_lines = 2;
  698. }
  699. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  700. if (dce_v6_0_latency_watermark(wm) <= latency_hiding)
  701. return true;
  702. else
  703. return false;
  704. }
  705. /**
  706. * dce_v6_0_program_watermarks - program display watermarks
  707. *
  708. * @adev: amdgpu_device pointer
  709. * @amdgpu_crtc: the selected display controller
  710. * @lb_size: line buffer size
  711. * @num_heads: number of display controllers in use
  712. *
  713. * Calculate and program the display watermarks for the
  714. * selected display controller (CIK).
  715. */
  716. static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
  717. struct amdgpu_crtc *amdgpu_crtc,
  718. u32 lb_size, u32 num_heads)
  719. {
  720. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  721. struct dce6_wm_params wm_low, wm_high;
  722. u32 dram_channels;
  723. u32 active_time;
  724. u32 line_time = 0;
  725. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  726. u32 priority_a_mark = 0, priority_b_mark = 0;
  727. u32 priority_a_cnt = PRIORITY_OFF;
  728. u32 priority_b_cnt = PRIORITY_OFF;
  729. u32 tmp, arb_control3, lb_vblank_lead_lines = 0;
  730. fixed20_12 a, b, c;
  731. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  732. active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
  733. (u32)mode->clock);
  734. line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
  735. (u32)mode->clock);
  736. line_time = min(line_time, (u32)65535);
  737. priority_a_cnt = 0;
  738. priority_b_cnt = 0;
  739. dram_channels = si_get_number_of_dram_channels(adev);
  740. /* watermark for high clocks */
  741. if (adev->pm.dpm_enabled) {
  742. wm_high.yclk =
  743. amdgpu_dpm_get_mclk(adev, false) * 10;
  744. wm_high.sclk =
  745. amdgpu_dpm_get_sclk(adev, false) * 10;
  746. } else {
  747. wm_high.yclk = adev->pm.current_mclk * 10;
  748. wm_high.sclk = adev->pm.current_sclk * 10;
  749. }
  750. wm_high.disp_clk = mode->clock;
  751. wm_high.src_width = mode->crtc_hdisplay;
  752. wm_high.active_time = active_time;
  753. wm_high.blank_time = line_time - wm_high.active_time;
  754. wm_high.interlaced = false;
  755. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  756. wm_high.interlaced = true;
  757. wm_high.vsc = amdgpu_crtc->vsc;
  758. wm_high.vtaps = 1;
  759. if (amdgpu_crtc->rmx_type != RMX_OFF)
  760. wm_high.vtaps = 2;
  761. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  762. wm_high.lb_size = lb_size;
  763. wm_high.dram_channels = dram_channels;
  764. wm_high.num_heads = num_heads;
  765. if (adev->pm.dpm_enabled) {
  766. /* watermark for low clocks */
  767. wm_low.yclk =
  768. amdgpu_dpm_get_mclk(adev, true) * 10;
  769. wm_low.sclk =
  770. amdgpu_dpm_get_sclk(adev, true) * 10;
  771. } else {
  772. wm_low.yclk = adev->pm.current_mclk * 10;
  773. wm_low.sclk = adev->pm.current_sclk * 10;
  774. }
  775. wm_low.disp_clk = mode->clock;
  776. wm_low.src_width = mode->crtc_hdisplay;
  777. wm_low.active_time = active_time;
  778. wm_low.blank_time = line_time - wm_low.active_time;
  779. wm_low.interlaced = false;
  780. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  781. wm_low.interlaced = true;
  782. wm_low.vsc = amdgpu_crtc->vsc;
  783. wm_low.vtaps = 1;
  784. if (amdgpu_crtc->rmx_type != RMX_OFF)
  785. wm_low.vtaps = 2;
  786. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  787. wm_low.lb_size = lb_size;
  788. wm_low.dram_channels = dram_channels;
  789. wm_low.num_heads = num_heads;
  790. /* set for high clocks */
  791. latency_watermark_a = min(dce_v6_0_latency_watermark(&wm_high), (u32)65535);
  792. /* set for low clocks */
  793. latency_watermark_b = min(dce_v6_0_latency_watermark(&wm_low), (u32)65535);
  794. /* possibly force display priority to high */
  795. /* should really do this at mode validation time... */
  796. if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  797. !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  798. !dce_v6_0_check_latency_hiding(&wm_high) ||
  799. (adev->mode_info.disp_priority == 2)) {
  800. DRM_DEBUG_KMS("force priority to high\n");
  801. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  802. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  803. }
  804. if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  805. !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  806. !dce_v6_0_check_latency_hiding(&wm_low) ||
  807. (adev->mode_info.disp_priority == 2)) {
  808. DRM_DEBUG_KMS("force priority to high\n");
  809. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  810. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  811. }
  812. a.full = dfixed_const(1000);
  813. b.full = dfixed_const(mode->clock);
  814. b.full = dfixed_div(b, a);
  815. c.full = dfixed_const(latency_watermark_a);
  816. c.full = dfixed_mul(c, b);
  817. c.full = dfixed_mul(c, amdgpu_crtc->hsc);
  818. c.full = dfixed_div(c, a);
  819. a.full = dfixed_const(16);
  820. c.full = dfixed_div(c, a);
  821. priority_a_mark = dfixed_trunc(c);
  822. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  823. a.full = dfixed_const(1000);
  824. b.full = dfixed_const(mode->clock);
  825. b.full = dfixed_div(b, a);
  826. c.full = dfixed_const(latency_watermark_b);
  827. c.full = dfixed_mul(c, b);
  828. c.full = dfixed_mul(c, amdgpu_crtc->hsc);
  829. c.full = dfixed_div(c, a);
  830. a.full = dfixed_const(16);
  831. c.full = dfixed_div(c, a);
  832. priority_b_mark = dfixed_trunc(c);
  833. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  834. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  835. }
  836. /* select wm A */
  837. arb_control3 = RREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
  838. tmp = arb_control3;
  839. tmp &= ~LATENCY_WATERMARK_MASK(3);
  840. tmp |= LATENCY_WATERMARK_MASK(1);
  841. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
  842. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  843. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  844. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  845. /* select wm B */
  846. tmp = RREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
  847. tmp &= ~LATENCY_WATERMARK_MASK(3);
  848. tmp |= LATENCY_WATERMARK_MASK(2);
  849. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
  850. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  851. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  852. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  853. /* restore original selection */
  854. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, arb_control3);
  855. /* write the priority marks */
  856. WREG32(mmPRIORITY_A_CNT + amdgpu_crtc->crtc_offset, priority_a_cnt);
  857. WREG32(mmPRIORITY_B_CNT + amdgpu_crtc->crtc_offset, priority_b_cnt);
  858. /* save values for DPM */
  859. amdgpu_crtc->line_time = line_time;
  860. amdgpu_crtc->wm_high = latency_watermark_a;
  861. /* Save number of lines the linebuffer leads before the scanout */
  862. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  863. }
  864. /* watermark setup */
  865. static u32 dce_v6_0_line_buffer_adjust(struct amdgpu_device *adev,
  866. struct amdgpu_crtc *amdgpu_crtc,
  867. struct drm_display_mode *mode,
  868. struct drm_display_mode *other_mode)
  869. {
  870. u32 tmp, buffer_alloc, i;
  871. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  872. /*
  873. * Line Buffer Setup
  874. * There are 3 line buffers, each one shared by 2 display controllers.
  875. * mmDC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  876. * the display controllers. The paritioning is done via one of four
  877. * preset allocations specified in bits 21:20:
  878. * 0 - half lb
  879. * 2 - whole lb, other crtc must be disabled
  880. */
  881. /* this can get tricky if we have two large displays on a paired group
  882. * of crtcs. Ideally for multiple large displays we'd assign them to
  883. * non-linked crtcs for maximum line buffer allocation.
  884. */
  885. if (amdgpu_crtc->base.enabled && mode) {
  886. if (other_mode) {
  887. tmp = 0; /* 1/2 */
  888. buffer_alloc = 1;
  889. } else {
  890. tmp = 2; /* whole */
  891. buffer_alloc = 2;
  892. }
  893. } else {
  894. tmp = 0;
  895. buffer_alloc = 0;
  896. }
  897. WREG32(mmDC_LB_MEMORY_SPLIT + amdgpu_crtc->crtc_offset,
  898. DC_LB_MEMORY_CONFIG(tmp));
  899. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  900. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  901. for (i = 0; i < adev->usec_timeout; i++) {
  902. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  903. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  904. break;
  905. udelay(1);
  906. }
  907. if (amdgpu_crtc->base.enabled && mode) {
  908. switch (tmp) {
  909. case 0:
  910. default:
  911. return 4096 * 2;
  912. case 2:
  913. return 8192 * 2;
  914. }
  915. }
  916. /* controller not enabled, so no lb used */
  917. return 0;
  918. }
  919. /**
  920. *
  921. * dce_v6_0_bandwidth_update - program display watermarks
  922. *
  923. * @adev: amdgpu_device pointer
  924. *
  925. * Calculate and program the display watermarks and line
  926. * buffer allocation (CIK).
  927. */
  928. static void dce_v6_0_bandwidth_update(struct amdgpu_device *adev)
  929. {
  930. struct drm_display_mode *mode0 = NULL;
  931. struct drm_display_mode *mode1 = NULL;
  932. u32 num_heads = 0, lb_size;
  933. int i;
  934. if (!adev->mode_info.mode_config_initialized)
  935. return;
  936. amdgpu_display_update_priority(adev);
  937. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  938. if (adev->mode_info.crtcs[i]->base.enabled)
  939. num_heads++;
  940. }
  941. for (i = 0; i < adev->mode_info.num_crtc; i += 2) {
  942. mode0 = &adev->mode_info.crtcs[i]->base.mode;
  943. mode1 = &adev->mode_info.crtcs[i+1]->base.mode;
  944. lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode0, mode1);
  945. dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i], lb_size, num_heads);
  946. lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i+1], mode1, mode0);
  947. dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i+1], lb_size, num_heads);
  948. }
  949. }
  950. static void dce_v6_0_audio_get_connected_pins(struct amdgpu_device *adev)
  951. {
  952. int i;
  953. u32 tmp;
  954. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  955. tmp = RREG32_AUDIO_ENDPT(adev->mode_info.audio.pin[i].offset,
  956. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  957. if (REG_GET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT,
  958. PORT_CONNECTIVITY))
  959. adev->mode_info.audio.pin[i].connected = false;
  960. else
  961. adev->mode_info.audio.pin[i].connected = true;
  962. }
  963. }
  964. static struct amdgpu_audio_pin *dce_v6_0_audio_get_pin(struct amdgpu_device *adev)
  965. {
  966. int i;
  967. dce_v6_0_audio_get_connected_pins(adev);
  968. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  969. if (adev->mode_info.audio.pin[i].connected)
  970. return &adev->mode_info.audio.pin[i];
  971. }
  972. DRM_ERROR("No connected audio pins found!\n");
  973. return NULL;
  974. }
  975. static void dce_v6_0_audio_select_pin(struct drm_encoder *encoder)
  976. {
  977. struct amdgpu_device *adev = encoder->dev->dev_private;
  978. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  979. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  980. if (!dig || !dig->afmt || !dig->afmt->pin)
  981. return;
  982. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset,
  983. REG_SET_FIELD(0, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT,
  984. dig->afmt->pin->id));
  985. }
  986. static void dce_v6_0_audio_write_latency_fields(struct drm_encoder *encoder,
  987. struct drm_display_mode *mode)
  988. {
  989. struct amdgpu_device *adev = encoder->dev->dev_private;
  990. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  991. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  992. struct drm_connector *connector;
  993. struct amdgpu_connector *amdgpu_connector = NULL;
  994. int interlace = 0;
  995. u32 tmp;
  996. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  997. if (connector->encoder == encoder) {
  998. amdgpu_connector = to_amdgpu_connector(connector);
  999. break;
  1000. }
  1001. }
  1002. if (!amdgpu_connector) {
  1003. DRM_ERROR("Couldn't find encoder's connector\n");
  1004. return;
  1005. }
  1006. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1007. interlace = 1;
  1008. if (connector->latency_present[interlace]) {
  1009. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1010. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1011. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1012. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1013. } else {
  1014. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1015. VIDEO_LIPSYNC, 0);
  1016. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1017. AUDIO_LIPSYNC, 0);
  1018. }
  1019. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1020. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1021. }
  1022. static void dce_v6_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1023. {
  1024. struct amdgpu_device *adev = encoder->dev->dev_private;
  1025. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1026. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1027. struct drm_connector *connector;
  1028. struct amdgpu_connector *amdgpu_connector = NULL;
  1029. u8 *sadb = NULL;
  1030. int sad_count;
  1031. u32 tmp;
  1032. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1033. if (connector->encoder == encoder) {
  1034. amdgpu_connector = to_amdgpu_connector(connector);
  1035. break;
  1036. }
  1037. }
  1038. if (!amdgpu_connector) {
  1039. DRM_ERROR("Couldn't find encoder's connector\n");
  1040. return;
  1041. }
  1042. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1043. if (sad_count < 0) {
  1044. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1045. sad_count = 0;
  1046. }
  1047. /* program the speaker allocation */
  1048. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1049. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1050. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1051. HDMI_CONNECTION, 0);
  1052. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1053. DP_CONNECTION, 0);
  1054. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort)
  1055. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1056. DP_CONNECTION, 1);
  1057. else
  1058. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1059. HDMI_CONNECTION, 1);
  1060. if (sad_count)
  1061. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1062. SPEAKER_ALLOCATION, sadb[0]);
  1063. else
  1064. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1065. SPEAKER_ALLOCATION, 5); /* stereo */
  1066. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1067. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1068. kfree(sadb);
  1069. }
  1070. static void dce_v6_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1071. {
  1072. struct amdgpu_device *adev = encoder->dev->dev_private;
  1073. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1074. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1075. struct drm_connector *connector;
  1076. struct amdgpu_connector *amdgpu_connector = NULL;
  1077. struct cea_sad *sads;
  1078. int i, sad_count;
  1079. static const u16 eld_reg_to_type[][2] = {
  1080. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1081. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1082. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1083. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1084. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1085. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1086. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1087. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1088. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1089. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1090. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1091. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1092. };
  1093. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1094. if (connector->encoder == encoder) {
  1095. amdgpu_connector = to_amdgpu_connector(connector);
  1096. break;
  1097. }
  1098. }
  1099. if (!amdgpu_connector) {
  1100. DRM_ERROR("Couldn't find encoder's connector\n");
  1101. return;
  1102. }
  1103. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1104. if (sad_count <= 0) {
  1105. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1106. return;
  1107. }
  1108. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1109. u32 tmp = 0;
  1110. u8 stereo_freqs = 0;
  1111. int max_channels = -1;
  1112. int j;
  1113. for (j = 0; j < sad_count; j++) {
  1114. struct cea_sad *sad = &sads[j];
  1115. if (sad->format == eld_reg_to_type[i][1]) {
  1116. if (sad->channels > max_channels) {
  1117. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1118. MAX_CHANNELS, sad->channels);
  1119. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1120. DESCRIPTOR_BYTE_2, sad->byte2);
  1121. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1122. SUPPORTED_FREQUENCIES, sad->freq);
  1123. max_channels = sad->channels;
  1124. }
  1125. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1126. stereo_freqs |= sad->freq;
  1127. else
  1128. break;
  1129. }
  1130. }
  1131. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1132. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1133. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1134. }
  1135. kfree(sads);
  1136. }
  1137. static void dce_v6_0_audio_enable(struct amdgpu_device *adev,
  1138. struct amdgpu_audio_pin *pin,
  1139. bool enable)
  1140. {
  1141. if (!pin)
  1142. return;
  1143. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1144. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1145. }
  1146. static const u32 pin_offsets[7] =
  1147. {
  1148. (0x1780 - 0x1780),
  1149. (0x1786 - 0x1780),
  1150. (0x178c - 0x1780),
  1151. (0x1792 - 0x1780),
  1152. (0x1798 - 0x1780),
  1153. (0x179d - 0x1780),
  1154. (0x17a4 - 0x1780),
  1155. };
  1156. static int dce_v6_0_audio_init(struct amdgpu_device *adev)
  1157. {
  1158. int i;
  1159. if (!amdgpu_audio)
  1160. return 0;
  1161. adev->mode_info.audio.enabled = true;
  1162. switch (adev->asic_type) {
  1163. case CHIP_TAHITI:
  1164. case CHIP_PITCAIRN:
  1165. case CHIP_VERDE:
  1166. default:
  1167. adev->mode_info.audio.num_pins = 6;
  1168. break;
  1169. case CHIP_OLAND:
  1170. adev->mode_info.audio.num_pins = 2;
  1171. break;
  1172. }
  1173. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1174. adev->mode_info.audio.pin[i].channels = -1;
  1175. adev->mode_info.audio.pin[i].rate = -1;
  1176. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1177. adev->mode_info.audio.pin[i].status_bits = 0;
  1178. adev->mode_info.audio.pin[i].category_code = 0;
  1179. adev->mode_info.audio.pin[i].connected = false;
  1180. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1181. adev->mode_info.audio.pin[i].id = i;
  1182. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1183. }
  1184. return 0;
  1185. }
  1186. static void dce_v6_0_audio_fini(struct amdgpu_device *adev)
  1187. {
  1188. int i;
  1189. if (!amdgpu_audio)
  1190. return;
  1191. if (!adev->mode_info.audio.enabled)
  1192. return;
  1193. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1194. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1195. adev->mode_info.audio.enabled = false;
  1196. }
  1197. static void dce_v6_0_audio_set_vbi_packet(struct drm_encoder *encoder)
  1198. {
  1199. struct drm_device *dev = encoder->dev;
  1200. struct amdgpu_device *adev = dev->dev_private;
  1201. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1202. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1203. u32 tmp;
  1204. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1205. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1206. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1);
  1207. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1);
  1208. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1209. }
  1210. static void dce_v6_0_audio_set_acr(struct drm_encoder *encoder,
  1211. uint32_t clock, int bpc)
  1212. {
  1213. struct drm_device *dev = encoder->dev;
  1214. struct amdgpu_device *adev = dev->dev_private;
  1215. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1216. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1217. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1218. u32 tmp;
  1219. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1220. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1221. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE,
  1222. bpc > 8 ? 0 : 1);
  1223. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1224. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1225. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1226. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1227. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1228. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1229. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1230. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1231. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1232. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1233. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1234. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1235. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1236. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1237. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1238. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1239. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1240. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1241. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1242. }
  1243. static void dce_v6_0_audio_set_avi_infoframe(struct drm_encoder *encoder,
  1244. struct drm_display_mode *mode)
  1245. {
  1246. struct drm_device *dev = encoder->dev;
  1247. struct amdgpu_device *adev = dev->dev_private;
  1248. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1249. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1250. struct hdmi_avi_infoframe frame;
  1251. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1252. uint8_t *payload = buffer + 3;
  1253. uint8_t *header = buffer;
  1254. ssize_t err;
  1255. u32 tmp;
  1256. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
  1257. if (err < 0) {
  1258. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1259. return;
  1260. }
  1261. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1262. if (err < 0) {
  1263. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1264. return;
  1265. }
  1266. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1267. payload[0x0] | (payload[0x1] << 8) | (payload[0x2] << 16) | (payload[0x3] << 24));
  1268. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1269. payload[0x4] | (payload[0x5] << 8) | (payload[0x6] << 16) | (payload[0x7] << 24));
  1270. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1271. payload[0x8] | (payload[0x9] << 8) | (payload[0xA] << 16) | (payload[0xB] << 24));
  1272. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1273. payload[0xC] | (payload[0xD] << 8) | (header[1] << 24));
  1274. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1275. /* anything other than 0 */
  1276. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1,
  1277. HDMI_AUDIO_INFO_LINE, 2);
  1278. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1279. }
  1280. static void dce_v6_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1281. {
  1282. struct drm_device *dev = encoder->dev;
  1283. struct amdgpu_device *adev = dev->dev_private;
  1284. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1285. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  1286. u32 tmp;
  1287. /*
  1288. * Two dtos: generally use dto0 for hdmi, dto1 for dp.
  1289. * Express [24MHz / target pixel clock] as an exact rational
  1290. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1291. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1292. */
  1293. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1294. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1295. DCCG_AUDIO_DTO0_SOURCE_SEL, amdgpu_crtc->crtc_id);
  1296. if (em == ATOM_ENCODER_MODE_HDMI) {
  1297. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1298. DCCG_AUDIO_DTO_SEL, 0);
  1299. } else if (ENCODER_MODE_IS_DP(em)) {
  1300. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1301. DCCG_AUDIO_DTO_SEL, 1);
  1302. }
  1303. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1304. if (em == ATOM_ENCODER_MODE_HDMI) {
  1305. WREG32(mmDCCG_AUDIO_DTO0_PHASE, 24000);
  1306. WREG32(mmDCCG_AUDIO_DTO0_MODULE, clock);
  1307. } else if (ENCODER_MODE_IS_DP(em)) {
  1308. WREG32(mmDCCG_AUDIO_DTO1_PHASE, 24000);
  1309. WREG32(mmDCCG_AUDIO_DTO1_MODULE, clock);
  1310. }
  1311. }
  1312. static void dce_v6_0_audio_set_packet(struct drm_encoder *encoder)
  1313. {
  1314. struct drm_device *dev = encoder->dev;
  1315. struct amdgpu_device *adev = dev->dev_private;
  1316. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1317. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1318. u32 tmp;
  1319. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1320. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1321. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1322. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1323. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1324. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1325. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1326. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1327. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1328. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1329. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1330. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1331. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1332. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1333. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1334. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1335. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1336. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset);
  1337. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_CHANNEL_ENABLE, 0xff);
  1338. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset, tmp);
  1339. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1340. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1341. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1342. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1343. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1344. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_RESET_FIFO_WHEN_AUDIO_DIS, 1);
  1345. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1346. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1347. }
  1348. static void dce_v6_0_audio_set_mute(struct drm_encoder *encoder, bool mute)
  1349. {
  1350. struct drm_device *dev = encoder->dev;
  1351. struct amdgpu_device *adev = dev->dev_private;
  1352. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1353. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1354. u32 tmp;
  1355. tmp = RREG32(mmHDMI_GC + dig->afmt->offset);
  1356. tmp = REG_SET_FIELD(tmp, HDMI_GC, HDMI_GC_AVMUTE, mute ? 1 : 0);
  1357. WREG32(mmHDMI_GC + dig->afmt->offset, tmp);
  1358. }
  1359. static void dce_v6_0_audio_hdmi_enable(struct drm_encoder *encoder, bool enable)
  1360. {
  1361. struct drm_device *dev = encoder->dev;
  1362. struct amdgpu_device *adev = dev->dev_private;
  1363. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1364. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1365. u32 tmp;
  1366. if (enable) {
  1367. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1368. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1369. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1370. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1371. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1372. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1373. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1374. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1375. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1376. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1377. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1378. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1379. } else {
  1380. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1381. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 0);
  1382. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 0);
  1383. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 0);
  1384. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 0);
  1385. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1386. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1387. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 0);
  1388. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1389. }
  1390. }
  1391. static void dce_v6_0_audio_dp_enable(struct drm_encoder *encoder, bool enable)
  1392. {
  1393. struct drm_device *dev = encoder->dev;
  1394. struct amdgpu_device *adev = dev->dev_private;
  1395. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1396. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1397. u32 tmp;
  1398. if (enable) {
  1399. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1400. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1401. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1402. tmp = RREG32(mmDP_SEC_TIMESTAMP + dig->afmt->offset);
  1403. tmp = REG_SET_FIELD(tmp, DP_SEC_TIMESTAMP, DP_SEC_TIMESTAMP_MODE, 1);
  1404. WREG32(mmDP_SEC_TIMESTAMP + dig->afmt->offset, tmp);
  1405. tmp = RREG32(mmDP_SEC_CNTL + dig->afmt->offset);
  1406. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_ASP_ENABLE, 1);
  1407. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_ATP_ENABLE, 1);
  1408. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_AIP_ENABLE, 1);
  1409. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
  1410. WREG32(mmDP_SEC_CNTL + dig->afmt->offset, tmp);
  1411. } else {
  1412. WREG32(mmDP_SEC_CNTL + dig->afmt->offset, 0);
  1413. }
  1414. }
  1415. static void dce_v6_0_afmt_setmode(struct drm_encoder *encoder,
  1416. struct drm_display_mode *mode)
  1417. {
  1418. struct drm_device *dev = encoder->dev;
  1419. struct amdgpu_device *adev = dev->dev_private;
  1420. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1421. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1422. struct drm_connector *connector;
  1423. struct amdgpu_connector *amdgpu_connector = NULL;
  1424. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  1425. int bpc = 8;
  1426. if (!dig || !dig->afmt)
  1427. return;
  1428. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1429. if (connector->encoder == encoder) {
  1430. amdgpu_connector = to_amdgpu_connector(connector);
  1431. break;
  1432. }
  1433. }
  1434. if (!amdgpu_connector) {
  1435. DRM_ERROR("Couldn't find encoder's connector\n");
  1436. return;
  1437. }
  1438. if (!dig->afmt->enabled)
  1439. return;
  1440. dig->afmt->pin = dce_v6_0_audio_get_pin(adev);
  1441. if (!dig->afmt->pin)
  1442. return;
  1443. if (encoder->crtc) {
  1444. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1445. bpc = amdgpu_crtc->bpc;
  1446. }
  1447. /* disable audio before setting up hw */
  1448. dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
  1449. dce_v6_0_audio_set_mute(encoder, true);
  1450. dce_v6_0_audio_write_speaker_allocation(encoder);
  1451. dce_v6_0_audio_write_sad_regs(encoder);
  1452. dce_v6_0_audio_write_latency_fields(encoder, mode);
  1453. if (em == ATOM_ENCODER_MODE_HDMI) {
  1454. dce_v6_0_audio_set_dto(encoder, mode->clock);
  1455. dce_v6_0_audio_set_vbi_packet(encoder);
  1456. dce_v6_0_audio_set_acr(encoder, mode->clock, bpc);
  1457. } else if (ENCODER_MODE_IS_DP(em)) {
  1458. dce_v6_0_audio_set_dto(encoder, adev->clock.default_dispclk * 10);
  1459. }
  1460. dce_v6_0_audio_set_packet(encoder);
  1461. dce_v6_0_audio_select_pin(encoder);
  1462. dce_v6_0_audio_set_avi_infoframe(encoder, mode);
  1463. dce_v6_0_audio_set_mute(encoder, false);
  1464. if (em == ATOM_ENCODER_MODE_HDMI) {
  1465. dce_v6_0_audio_hdmi_enable(encoder, 1);
  1466. } else if (ENCODER_MODE_IS_DP(em)) {
  1467. dce_v6_0_audio_dp_enable(encoder, 1);
  1468. }
  1469. /* enable audio after setting up hw */
  1470. dce_v6_0_audio_enable(adev, dig->afmt->pin, true);
  1471. }
  1472. static void dce_v6_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1473. {
  1474. struct drm_device *dev = encoder->dev;
  1475. struct amdgpu_device *adev = dev->dev_private;
  1476. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1477. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1478. if (!dig || !dig->afmt)
  1479. return;
  1480. /* Silent, r600_hdmi_enable will raise WARN for us */
  1481. if (enable && dig->afmt->enabled)
  1482. return;
  1483. if (!enable && !dig->afmt->enabled)
  1484. return;
  1485. if (!enable && dig->afmt->pin) {
  1486. dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
  1487. dig->afmt->pin = NULL;
  1488. }
  1489. dig->afmt->enabled = enable;
  1490. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1491. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1492. }
  1493. static int dce_v6_0_afmt_init(struct amdgpu_device *adev)
  1494. {
  1495. int i, j;
  1496. for (i = 0; i < adev->mode_info.num_dig; i++)
  1497. adev->mode_info.afmt[i] = NULL;
  1498. /* DCE6 has audio blocks tied to DIG encoders */
  1499. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1500. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1501. if (adev->mode_info.afmt[i]) {
  1502. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1503. adev->mode_info.afmt[i]->id = i;
  1504. } else {
  1505. for (j = 0; j < i; j++) {
  1506. kfree(adev->mode_info.afmt[j]);
  1507. adev->mode_info.afmt[j] = NULL;
  1508. }
  1509. DRM_ERROR("Out of memory allocating afmt table\n");
  1510. return -ENOMEM;
  1511. }
  1512. }
  1513. return 0;
  1514. }
  1515. static void dce_v6_0_afmt_fini(struct amdgpu_device *adev)
  1516. {
  1517. int i;
  1518. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1519. kfree(adev->mode_info.afmt[i]);
  1520. adev->mode_info.afmt[i] = NULL;
  1521. }
  1522. }
  1523. static const u32 vga_control_regs[6] =
  1524. {
  1525. mmD1VGA_CONTROL,
  1526. mmD2VGA_CONTROL,
  1527. mmD3VGA_CONTROL,
  1528. mmD4VGA_CONTROL,
  1529. mmD5VGA_CONTROL,
  1530. mmD6VGA_CONTROL,
  1531. };
  1532. static void dce_v6_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1533. {
  1534. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1535. struct drm_device *dev = crtc->dev;
  1536. struct amdgpu_device *adev = dev->dev_private;
  1537. u32 vga_control;
  1538. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1539. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | (enable ? 1 : 0));
  1540. }
  1541. static void dce_v6_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1542. {
  1543. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1544. struct drm_device *dev = crtc->dev;
  1545. struct amdgpu_device *adev = dev->dev_private;
  1546. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, enable ? 1 : 0);
  1547. }
  1548. static int dce_v6_0_crtc_do_set_base(struct drm_crtc *crtc,
  1549. struct drm_framebuffer *fb,
  1550. int x, int y, int atomic)
  1551. {
  1552. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1553. struct drm_device *dev = crtc->dev;
  1554. struct amdgpu_device *adev = dev->dev_private;
  1555. struct drm_framebuffer *target_fb;
  1556. struct drm_gem_object *obj;
  1557. struct amdgpu_bo *abo;
  1558. uint64_t fb_location, tiling_flags;
  1559. uint32_t fb_format, fb_pitch_pixels, pipe_config;
  1560. u32 fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_NONE);
  1561. u32 viewport_w, viewport_h;
  1562. int r;
  1563. bool bypass_lut = false;
  1564. struct drm_format_name_buf format_name;
  1565. /* no fb bound */
  1566. if (!atomic && !crtc->primary->fb) {
  1567. DRM_DEBUG_KMS("No FB bound\n");
  1568. return 0;
  1569. }
  1570. if (atomic)
  1571. target_fb = fb;
  1572. else
  1573. target_fb = crtc->primary->fb;
  1574. /* If atomic, assume fb object is pinned & idle & fenced and
  1575. * just update base pointers
  1576. */
  1577. obj = target_fb->obj[0];
  1578. abo = gem_to_amdgpu_bo(obj);
  1579. r = amdgpu_bo_reserve(abo, false);
  1580. if (unlikely(r != 0))
  1581. return r;
  1582. if (!atomic) {
  1583. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM);
  1584. if (unlikely(r != 0)) {
  1585. amdgpu_bo_unreserve(abo);
  1586. return -EINVAL;
  1587. }
  1588. }
  1589. fb_location = amdgpu_bo_gpu_offset(abo);
  1590. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1591. amdgpu_bo_unreserve(abo);
  1592. switch (target_fb->format->format) {
  1593. case DRM_FORMAT_C8:
  1594. fb_format = (GRPH_DEPTH(GRPH_DEPTH_8BPP) |
  1595. GRPH_FORMAT(GRPH_FORMAT_INDEXED));
  1596. break;
  1597. case DRM_FORMAT_XRGB4444:
  1598. case DRM_FORMAT_ARGB4444:
  1599. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1600. GRPH_FORMAT(GRPH_FORMAT_ARGB4444));
  1601. #ifdef __BIG_ENDIAN
  1602. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1603. #endif
  1604. break;
  1605. case DRM_FORMAT_XRGB1555:
  1606. case DRM_FORMAT_ARGB1555:
  1607. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1608. GRPH_FORMAT(GRPH_FORMAT_ARGB1555));
  1609. #ifdef __BIG_ENDIAN
  1610. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1611. #endif
  1612. break;
  1613. case DRM_FORMAT_BGRX5551:
  1614. case DRM_FORMAT_BGRA5551:
  1615. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1616. GRPH_FORMAT(GRPH_FORMAT_BGRA5551));
  1617. #ifdef __BIG_ENDIAN
  1618. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1619. #endif
  1620. break;
  1621. case DRM_FORMAT_RGB565:
  1622. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1623. GRPH_FORMAT(GRPH_FORMAT_ARGB565));
  1624. #ifdef __BIG_ENDIAN
  1625. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1626. #endif
  1627. break;
  1628. case DRM_FORMAT_XRGB8888:
  1629. case DRM_FORMAT_ARGB8888:
  1630. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1631. GRPH_FORMAT(GRPH_FORMAT_ARGB8888));
  1632. #ifdef __BIG_ENDIAN
  1633. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1634. #endif
  1635. break;
  1636. case DRM_FORMAT_XRGB2101010:
  1637. case DRM_FORMAT_ARGB2101010:
  1638. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1639. GRPH_FORMAT(GRPH_FORMAT_ARGB2101010));
  1640. #ifdef __BIG_ENDIAN
  1641. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1642. #endif
  1643. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1644. bypass_lut = true;
  1645. break;
  1646. case DRM_FORMAT_BGRX1010102:
  1647. case DRM_FORMAT_BGRA1010102:
  1648. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1649. GRPH_FORMAT(GRPH_FORMAT_BGRA1010102));
  1650. #ifdef __BIG_ENDIAN
  1651. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1652. #endif
  1653. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1654. bypass_lut = true;
  1655. break;
  1656. case DRM_FORMAT_XBGR8888:
  1657. case DRM_FORMAT_ABGR8888:
  1658. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1659. GRPH_FORMAT(GRPH_FORMAT_ARGB8888));
  1660. fb_swap = (GRPH_RED_CROSSBAR(GRPH_RED_SEL_B) |
  1661. GRPH_BLUE_CROSSBAR(GRPH_BLUE_SEL_R));
  1662. #ifdef __BIG_ENDIAN
  1663. fb_swap |= GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1664. #endif
  1665. break;
  1666. default:
  1667. DRM_ERROR("Unsupported screen format %s\n",
  1668. drm_get_format_name(target_fb->format->format, &format_name));
  1669. return -EINVAL;
  1670. }
  1671. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1672. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1673. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1674. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1675. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1676. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1677. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1678. fb_format |= GRPH_NUM_BANKS(num_banks);
  1679. fb_format |= GRPH_ARRAY_MODE(GRPH_ARRAY_2D_TILED_THIN1);
  1680. fb_format |= GRPH_TILE_SPLIT(tile_split);
  1681. fb_format |= GRPH_BANK_WIDTH(bankw);
  1682. fb_format |= GRPH_BANK_HEIGHT(bankh);
  1683. fb_format |= GRPH_MACRO_TILE_ASPECT(mtaspect);
  1684. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1685. fb_format |= GRPH_ARRAY_MODE(GRPH_ARRAY_1D_TILED_THIN1);
  1686. }
  1687. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1688. fb_format |= GRPH_PIPE_CONFIG(pipe_config);
  1689. dce_v6_0_vga_enable(crtc, false);
  1690. /* Make sure surface address is updated at vertical blank rather than
  1691. * horizontal blank
  1692. */
  1693. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1694. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1695. upper_32_bits(fb_location));
  1696. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1697. upper_32_bits(fb_location));
  1698. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1699. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1700. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1701. (u32) fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1702. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1703. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1704. /*
  1705. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1706. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1707. * retain the full precision throughout the pipeline.
  1708. */
  1709. WREG32_P(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset,
  1710. (bypass_lut ? GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK : 0),
  1711. ~GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK);
  1712. if (bypass_lut)
  1713. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1714. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1715. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1716. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1717. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1718. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1719. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1720. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1721. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1722. dce_v6_0_grph_enable(crtc, true);
  1723. WREG32(mmDESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1724. target_fb->height);
  1725. x &= ~3;
  1726. y &= ~1;
  1727. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1728. (x << 16) | y);
  1729. viewport_w = crtc->mode.hdisplay;
  1730. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1731. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1732. (viewport_w << 16) | viewport_h);
  1733. /* set pageflip to happen anywhere in vblank interval */
  1734. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1735. if (!atomic && fb && fb != crtc->primary->fb) {
  1736. abo = gem_to_amdgpu_bo(fb->obj[0]);
  1737. r = amdgpu_bo_reserve(abo, true);
  1738. if (unlikely(r != 0))
  1739. return r;
  1740. amdgpu_bo_unpin(abo);
  1741. amdgpu_bo_unreserve(abo);
  1742. }
  1743. /* Bytes per pixel may have changed */
  1744. dce_v6_0_bandwidth_update(adev);
  1745. return 0;
  1746. }
  1747. static void dce_v6_0_set_interleave(struct drm_crtc *crtc,
  1748. struct drm_display_mode *mode)
  1749. {
  1750. struct drm_device *dev = crtc->dev;
  1751. struct amdgpu_device *adev = dev->dev_private;
  1752. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1753. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1754. WREG32(mmDATA_FORMAT + amdgpu_crtc->crtc_offset,
  1755. INTERLEAVE_EN);
  1756. else
  1757. WREG32(mmDATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1758. }
  1759. static void dce_v6_0_crtc_load_lut(struct drm_crtc *crtc)
  1760. {
  1761. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1762. struct drm_device *dev = crtc->dev;
  1763. struct amdgpu_device *adev = dev->dev_private;
  1764. u16 *r, *g, *b;
  1765. int i;
  1766. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1767. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1768. ((0 << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1769. (0 << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1770. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1771. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1772. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1773. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1774. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1775. ((0 << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1776. (0 << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1777. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1778. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1779. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1780. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1781. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1782. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1783. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1784. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1785. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1786. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1787. r = crtc->gamma_store;
  1788. g = r + crtc->gamma_size;
  1789. b = g + crtc->gamma_size;
  1790. for (i = 0; i < 256; i++) {
  1791. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1792. ((*r++ & 0xffc0) << 14) |
  1793. ((*g++ & 0xffc0) << 4) |
  1794. (*b++ >> 6));
  1795. }
  1796. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1797. ((0 << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1798. (0 << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1799. ICON_DEGAMMA_MODE(0) |
  1800. (0 << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1801. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1802. ((0 << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1803. (0 << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1804. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1805. ((0 << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1806. (0 << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1807. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1808. ((0 << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1809. (0 << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1810. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1811. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1812. }
  1813. static int dce_v6_0_pick_dig_encoder(struct drm_encoder *encoder)
  1814. {
  1815. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1816. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1817. switch (amdgpu_encoder->encoder_id) {
  1818. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1819. return dig->linkb ? 1 : 0;
  1820. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1821. return dig->linkb ? 3 : 2;
  1822. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1823. return dig->linkb ? 5 : 4;
  1824. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1825. return 6;
  1826. default:
  1827. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  1828. return 0;
  1829. }
  1830. }
  1831. /**
  1832. * dce_v6_0_pick_pll - Allocate a PPLL for use by the crtc.
  1833. *
  1834. * @crtc: drm crtc
  1835. *
  1836. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1837. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1838. * monitors a dedicated PPLL must be used. If a particular board has
  1839. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1840. * as there is no need to program the PLL itself. If we are not able to
  1841. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1842. * avoid messing up an existing monitor.
  1843. *
  1844. *
  1845. */
  1846. static u32 dce_v6_0_pick_pll(struct drm_crtc *crtc)
  1847. {
  1848. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1849. struct drm_device *dev = crtc->dev;
  1850. struct amdgpu_device *adev = dev->dev_private;
  1851. u32 pll_in_use;
  1852. int pll;
  1853. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  1854. if (adev->clock.dp_extclk)
  1855. /* skip PPLL programming if using ext clock */
  1856. return ATOM_PPLL_INVALID;
  1857. else
  1858. return ATOM_PPLL0;
  1859. } else {
  1860. /* use the same PPLL for all monitors with the same clock */
  1861. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  1862. if (pll != ATOM_PPLL_INVALID)
  1863. return pll;
  1864. }
  1865. /* PPLL1, and PPLL2 */
  1866. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  1867. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1868. return ATOM_PPLL2;
  1869. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1870. return ATOM_PPLL1;
  1871. DRM_ERROR("unable to allocate a PPLL\n");
  1872. return ATOM_PPLL_INVALID;
  1873. }
  1874. static void dce_v6_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  1875. {
  1876. struct amdgpu_device *adev = crtc->dev->dev_private;
  1877. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1878. uint32_t cur_lock;
  1879. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  1880. if (lock)
  1881. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  1882. else
  1883. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  1884. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  1885. }
  1886. static void dce_v6_0_hide_cursor(struct drm_crtc *crtc)
  1887. {
  1888. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1889. struct amdgpu_device *adev = crtc->dev->dev_private;
  1890. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  1891. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  1892. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  1893. }
  1894. static void dce_v6_0_show_cursor(struct drm_crtc *crtc)
  1895. {
  1896. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1897. struct amdgpu_device *adev = crtc->dev->dev_private;
  1898. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1899. upper_32_bits(amdgpu_crtc->cursor_addr));
  1900. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1901. lower_32_bits(amdgpu_crtc->cursor_addr));
  1902. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  1903. CUR_CONTROL__CURSOR_EN_MASK |
  1904. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  1905. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  1906. }
  1907. static int dce_v6_0_cursor_move_locked(struct drm_crtc *crtc,
  1908. int x, int y)
  1909. {
  1910. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1911. struct amdgpu_device *adev = crtc->dev->dev_private;
  1912. int xorigin = 0, yorigin = 0;
  1913. int w = amdgpu_crtc->cursor_width;
  1914. amdgpu_crtc->cursor_x = x;
  1915. amdgpu_crtc->cursor_y = y;
  1916. /* avivo cursor are offset into the total surface */
  1917. x += crtc->x;
  1918. y += crtc->y;
  1919. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  1920. if (x < 0) {
  1921. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  1922. x = 0;
  1923. }
  1924. if (y < 0) {
  1925. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  1926. y = 0;
  1927. }
  1928. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  1929. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  1930. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  1931. ((w - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  1932. return 0;
  1933. }
  1934. static int dce_v6_0_crtc_cursor_move(struct drm_crtc *crtc,
  1935. int x, int y)
  1936. {
  1937. int ret;
  1938. dce_v6_0_lock_cursor(crtc, true);
  1939. ret = dce_v6_0_cursor_move_locked(crtc, x, y);
  1940. dce_v6_0_lock_cursor(crtc, false);
  1941. return ret;
  1942. }
  1943. static int dce_v6_0_crtc_cursor_set2(struct drm_crtc *crtc,
  1944. struct drm_file *file_priv,
  1945. uint32_t handle,
  1946. uint32_t width,
  1947. uint32_t height,
  1948. int32_t hot_x,
  1949. int32_t hot_y)
  1950. {
  1951. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1952. struct drm_gem_object *obj;
  1953. struct amdgpu_bo *aobj;
  1954. int ret;
  1955. if (!handle) {
  1956. /* turn off cursor */
  1957. dce_v6_0_hide_cursor(crtc);
  1958. obj = NULL;
  1959. goto unpin;
  1960. }
  1961. if ((width > amdgpu_crtc->max_cursor_width) ||
  1962. (height > amdgpu_crtc->max_cursor_height)) {
  1963. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  1964. return -EINVAL;
  1965. }
  1966. obj = drm_gem_object_lookup(file_priv, handle);
  1967. if (!obj) {
  1968. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  1969. return -ENOENT;
  1970. }
  1971. aobj = gem_to_amdgpu_bo(obj);
  1972. ret = amdgpu_bo_reserve(aobj, false);
  1973. if (ret != 0) {
  1974. drm_gem_object_put_unlocked(obj);
  1975. return ret;
  1976. }
  1977. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
  1978. amdgpu_bo_unreserve(aobj);
  1979. if (ret) {
  1980. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  1981. drm_gem_object_put_unlocked(obj);
  1982. return ret;
  1983. }
  1984. amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
  1985. dce_v6_0_lock_cursor(crtc, true);
  1986. if (width != amdgpu_crtc->cursor_width ||
  1987. height != amdgpu_crtc->cursor_height ||
  1988. hot_x != amdgpu_crtc->cursor_hot_x ||
  1989. hot_y != amdgpu_crtc->cursor_hot_y) {
  1990. int x, y;
  1991. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  1992. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  1993. dce_v6_0_cursor_move_locked(crtc, x, y);
  1994. amdgpu_crtc->cursor_width = width;
  1995. amdgpu_crtc->cursor_height = height;
  1996. amdgpu_crtc->cursor_hot_x = hot_x;
  1997. amdgpu_crtc->cursor_hot_y = hot_y;
  1998. }
  1999. dce_v6_0_show_cursor(crtc);
  2000. dce_v6_0_lock_cursor(crtc, false);
  2001. unpin:
  2002. if (amdgpu_crtc->cursor_bo) {
  2003. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2004. ret = amdgpu_bo_reserve(aobj, true);
  2005. if (likely(ret == 0)) {
  2006. amdgpu_bo_unpin(aobj);
  2007. amdgpu_bo_unreserve(aobj);
  2008. }
  2009. drm_gem_object_put_unlocked(amdgpu_crtc->cursor_bo);
  2010. }
  2011. amdgpu_crtc->cursor_bo = obj;
  2012. return 0;
  2013. }
  2014. static void dce_v6_0_cursor_reset(struct drm_crtc *crtc)
  2015. {
  2016. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2017. if (amdgpu_crtc->cursor_bo) {
  2018. dce_v6_0_lock_cursor(crtc, true);
  2019. dce_v6_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2020. amdgpu_crtc->cursor_y);
  2021. dce_v6_0_show_cursor(crtc);
  2022. dce_v6_0_lock_cursor(crtc, false);
  2023. }
  2024. }
  2025. static int dce_v6_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2026. u16 *blue, uint32_t size,
  2027. struct drm_modeset_acquire_ctx *ctx)
  2028. {
  2029. dce_v6_0_crtc_load_lut(crtc);
  2030. return 0;
  2031. }
  2032. static void dce_v6_0_crtc_destroy(struct drm_crtc *crtc)
  2033. {
  2034. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2035. drm_crtc_cleanup(crtc);
  2036. kfree(amdgpu_crtc);
  2037. }
  2038. static const struct drm_crtc_funcs dce_v6_0_crtc_funcs = {
  2039. .cursor_set2 = dce_v6_0_crtc_cursor_set2,
  2040. .cursor_move = dce_v6_0_crtc_cursor_move,
  2041. .gamma_set = dce_v6_0_crtc_gamma_set,
  2042. .set_config = amdgpu_display_crtc_set_config,
  2043. .destroy = dce_v6_0_crtc_destroy,
  2044. .page_flip_target = amdgpu_display_crtc_page_flip_target,
  2045. };
  2046. static void dce_v6_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2047. {
  2048. struct drm_device *dev = crtc->dev;
  2049. struct amdgpu_device *adev = dev->dev_private;
  2050. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2051. unsigned type;
  2052. switch (mode) {
  2053. case DRM_MODE_DPMS_ON:
  2054. amdgpu_crtc->enabled = true;
  2055. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2056. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2057. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2058. type = amdgpu_display_crtc_idx_to_irq_type(adev,
  2059. amdgpu_crtc->crtc_id);
  2060. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2061. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2062. drm_crtc_vblank_on(crtc);
  2063. dce_v6_0_crtc_load_lut(crtc);
  2064. break;
  2065. case DRM_MODE_DPMS_STANDBY:
  2066. case DRM_MODE_DPMS_SUSPEND:
  2067. case DRM_MODE_DPMS_OFF:
  2068. drm_crtc_vblank_off(crtc);
  2069. if (amdgpu_crtc->enabled)
  2070. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2071. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2072. amdgpu_crtc->enabled = false;
  2073. break;
  2074. }
  2075. /* adjust pm to dpms */
  2076. amdgpu_pm_compute_clocks(adev);
  2077. }
  2078. static void dce_v6_0_crtc_prepare(struct drm_crtc *crtc)
  2079. {
  2080. /* disable crtc pair power gating before programming */
  2081. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2082. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2083. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2084. }
  2085. static void dce_v6_0_crtc_commit(struct drm_crtc *crtc)
  2086. {
  2087. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2088. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2089. }
  2090. static void dce_v6_0_crtc_disable(struct drm_crtc *crtc)
  2091. {
  2092. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2093. struct drm_device *dev = crtc->dev;
  2094. struct amdgpu_device *adev = dev->dev_private;
  2095. struct amdgpu_atom_ss ss;
  2096. int i;
  2097. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2098. if (crtc->primary->fb) {
  2099. int r;
  2100. struct amdgpu_bo *abo;
  2101. abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
  2102. r = amdgpu_bo_reserve(abo, true);
  2103. if (unlikely(r))
  2104. DRM_ERROR("failed to reserve abo before unpin\n");
  2105. else {
  2106. amdgpu_bo_unpin(abo);
  2107. amdgpu_bo_unreserve(abo);
  2108. }
  2109. }
  2110. /* disable the GRPH */
  2111. dce_v6_0_grph_enable(crtc, false);
  2112. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2113. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2114. if (adev->mode_info.crtcs[i] &&
  2115. adev->mode_info.crtcs[i]->enabled &&
  2116. i != amdgpu_crtc->crtc_id &&
  2117. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2118. /* one other crtc is using this pll don't turn
  2119. * off the pll
  2120. */
  2121. goto done;
  2122. }
  2123. }
  2124. switch (amdgpu_crtc->pll_id) {
  2125. case ATOM_PPLL1:
  2126. case ATOM_PPLL2:
  2127. /* disable the ppll */
  2128. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2129. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2130. break;
  2131. default:
  2132. break;
  2133. }
  2134. done:
  2135. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2136. amdgpu_crtc->adjusted_clock = 0;
  2137. amdgpu_crtc->encoder = NULL;
  2138. amdgpu_crtc->connector = NULL;
  2139. }
  2140. static int dce_v6_0_crtc_mode_set(struct drm_crtc *crtc,
  2141. struct drm_display_mode *mode,
  2142. struct drm_display_mode *adjusted_mode,
  2143. int x, int y, struct drm_framebuffer *old_fb)
  2144. {
  2145. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2146. if (!amdgpu_crtc->adjusted_clock)
  2147. return -EINVAL;
  2148. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2149. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2150. dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2151. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2152. amdgpu_atombios_crtc_scaler_setup(crtc);
  2153. dce_v6_0_cursor_reset(crtc);
  2154. /* update the hw version fpr dpm */
  2155. amdgpu_crtc->hw_mode = *adjusted_mode;
  2156. return 0;
  2157. }
  2158. static bool dce_v6_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2159. const struct drm_display_mode *mode,
  2160. struct drm_display_mode *adjusted_mode)
  2161. {
  2162. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2163. struct drm_device *dev = crtc->dev;
  2164. struct drm_encoder *encoder;
  2165. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2166. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2167. if (encoder->crtc == crtc) {
  2168. amdgpu_crtc->encoder = encoder;
  2169. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2170. break;
  2171. }
  2172. }
  2173. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2174. amdgpu_crtc->encoder = NULL;
  2175. amdgpu_crtc->connector = NULL;
  2176. return false;
  2177. }
  2178. if (!amdgpu_display_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2179. return false;
  2180. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2181. return false;
  2182. /* pick pll */
  2183. amdgpu_crtc->pll_id = dce_v6_0_pick_pll(crtc);
  2184. /* if we can't get a PPLL for a non-DP encoder, fail */
  2185. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2186. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2187. return false;
  2188. return true;
  2189. }
  2190. static int dce_v6_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2191. struct drm_framebuffer *old_fb)
  2192. {
  2193. return dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2194. }
  2195. static int dce_v6_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2196. struct drm_framebuffer *fb,
  2197. int x, int y, enum mode_set_atomic state)
  2198. {
  2199. return dce_v6_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2200. }
  2201. static const struct drm_crtc_helper_funcs dce_v6_0_crtc_helper_funcs = {
  2202. .dpms = dce_v6_0_crtc_dpms,
  2203. .mode_fixup = dce_v6_0_crtc_mode_fixup,
  2204. .mode_set = dce_v6_0_crtc_mode_set,
  2205. .mode_set_base = dce_v6_0_crtc_set_base,
  2206. .mode_set_base_atomic = dce_v6_0_crtc_set_base_atomic,
  2207. .prepare = dce_v6_0_crtc_prepare,
  2208. .commit = dce_v6_0_crtc_commit,
  2209. .disable = dce_v6_0_crtc_disable,
  2210. };
  2211. static int dce_v6_0_crtc_init(struct amdgpu_device *adev, int index)
  2212. {
  2213. struct amdgpu_crtc *amdgpu_crtc;
  2214. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2215. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2216. if (amdgpu_crtc == NULL)
  2217. return -ENOMEM;
  2218. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v6_0_crtc_funcs);
  2219. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2220. amdgpu_crtc->crtc_id = index;
  2221. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2222. amdgpu_crtc->max_cursor_width = CURSOR_WIDTH;
  2223. amdgpu_crtc->max_cursor_height = CURSOR_HEIGHT;
  2224. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2225. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2226. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2227. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2228. amdgpu_crtc->adjusted_clock = 0;
  2229. amdgpu_crtc->encoder = NULL;
  2230. amdgpu_crtc->connector = NULL;
  2231. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v6_0_crtc_helper_funcs);
  2232. return 0;
  2233. }
  2234. static int dce_v6_0_early_init(void *handle)
  2235. {
  2236. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2237. adev->audio_endpt_rreg = &dce_v6_0_audio_endpt_rreg;
  2238. adev->audio_endpt_wreg = &dce_v6_0_audio_endpt_wreg;
  2239. dce_v6_0_set_display_funcs(adev);
  2240. adev->mode_info.num_crtc = dce_v6_0_get_num_crtc(adev);
  2241. switch (adev->asic_type) {
  2242. case CHIP_TAHITI:
  2243. case CHIP_PITCAIRN:
  2244. case CHIP_VERDE:
  2245. adev->mode_info.num_hpd = 6;
  2246. adev->mode_info.num_dig = 6;
  2247. break;
  2248. case CHIP_OLAND:
  2249. adev->mode_info.num_hpd = 2;
  2250. adev->mode_info.num_dig = 2;
  2251. break;
  2252. default:
  2253. return -EINVAL;
  2254. }
  2255. dce_v6_0_set_irq_funcs(adev);
  2256. return 0;
  2257. }
  2258. static int dce_v6_0_sw_init(void *handle)
  2259. {
  2260. int r, i;
  2261. bool ret;
  2262. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2263. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2264. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
  2265. if (r)
  2266. return r;
  2267. }
  2268. for (i = 8; i < 20; i += 2) {
  2269. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
  2270. if (r)
  2271. return r;
  2272. }
  2273. /* HPD hotplug */
  2274. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 42, &adev->hpd_irq);
  2275. if (r)
  2276. return r;
  2277. adev->mode_info.mode_config_initialized = true;
  2278. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2279. adev->ddev->mode_config.async_page_flip = true;
  2280. adev->ddev->mode_config.max_width = 16384;
  2281. adev->ddev->mode_config.max_height = 16384;
  2282. adev->ddev->mode_config.preferred_depth = 24;
  2283. adev->ddev->mode_config.prefer_shadow = 1;
  2284. adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
  2285. r = amdgpu_display_modeset_create_props(adev);
  2286. if (r)
  2287. return r;
  2288. adev->ddev->mode_config.max_width = 16384;
  2289. adev->ddev->mode_config.max_height = 16384;
  2290. /* allocate crtcs */
  2291. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2292. r = dce_v6_0_crtc_init(adev, i);
  2293. if (r)
  2294. return r;
  2295. }
  2296. ret = amdgpu_atombios_get_connector_info_from_object_table(adev);
  2297. if (ret)
  2298. amdgpu_display_print_display_setup(adev->ddev);
  2299. else
  2300. return -EINVAL;
  2301. /* setup afmt */
  2302. r = dce_v6_0_afmt_init(adev);
  2303. if (r)
  2304. return r;
  2305. r = dce_v6_0_audio_init(adev);
  2306. if (r)
  2307. return r;
  2308. drm_kms_helper_poll_init(adev->ddev);
  2309. return r;
  2310. }
  2311. static int dce_v6_0_sw_fini(void *handle)
  2312. {
  2313. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2314. kfree(adev->mode_info.bios_hardcoded_edid);
  2315. drm_kms_helper_poll_fini(adev->ddev);
  2316. dce_v6_0_audio_fini(adev);
  2317. dce_v6_0_afmt_fini(adev);
  2318. drm_mode_config_cleanup(adev->ddev);
  2319. adev->mode_info.mode_config_initialized = false;
  2320. return 0;
  2321. }
  2322. static int dce_v6_0_hw_init(void *handle)
  2323. {
  2324. int i;
  2325. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2326. /* disable vga render */
  2327. dce_v6_0_set_vga_render_state(adev, false);
  2328. /* init dig PHYs, disp eng pll */
  2329. amdgpu_atombios_encoder_init_dig(adev);
  2330. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2331. /* initialize hpd */
  2332. dce_v6_0_hpd_init(adev);
  2333. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2334. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2335. }
  2336. dce_v6_0_pageflip_interrupt_init(adev);
  2337. return 0;
  2338. }
  2339. static int dce_v6_0_hw_fini(void *handle)
  2340. {
  2341. int i;
  2342. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2343. dce_v6_0_hpd_fini(adev);
  2344. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2345. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2346. }
  2347. dce_v6_0_pageflip_interrupt_fini(adev);
  2348. return 0;
  2349. }
  2350. static int dce_v6_0_suspend(void *handle)
  2351. {
  2352. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2353. adev->mode_info.bl_level =
  2354. amdgpu_atombios_encoder_get_backlight_level_from_reg(adev);
  2355. return dce_v6_0_hw_fini(handle);
  2356. }
  2357. static int dce_v6_0_resume(void *handle)
  2358. {
  2359. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2360. int ret;
  2361. amdgpu_atombios_encoder_set_backlight_level_to_reg(adev,
  2362. adev->mode_info.bl_level);
  2363. ret = dce_v6_0_hw_init(handle);
  2364. /* turn on the BL */
  2365. if (adev->mode_info.bl_encoder) {
  2366. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2367. adev->mode_info.bl_encoder);
  2368. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2369. bl_level);
  2370. }
  2371. return ret;
  2372. }
  2373. static bool dce_v6_0_is_idle(void *handle)
  2374. {
  2375. return true;
  2376. }
  2377. static int dce_v6_0_wait_for_idle(void *handle)
  2378. {
  2379. return 0;
  2380. }
  2381. static int dce_v6_0_soft_reset(void *handle)
  2382. {
  2383. DRM_INFO("xxxx: dce_v6_0_soft_reset --- no impl!!\n");
  2384. return 0;
  2385. }
  2386. static void dce_v6_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2387. int crtc,
  2388. enum amdgpu_interrupt_state state)
  2389. {
  2390. u32 reg_block, interrupt_mask;
  2391. if (crtc >= adev->mode_info.num_crtc) {
  2392. DRM_DEBUG("invalid crtc %d\n", crtc);
  2393. return;
  2394. }
  2395. switch (crtc) {
  2396. case 0:
  2397. reg_block = SI_CRTC0_REGISTER_OFFSET;
  2398. break;
  2399. case 1:
  2400. reg_block = SI_CRTC1_REGISTER_OFFSET;
  2401. break;
  2402. case 2:
  2403. reg_block = SI_CRTC2_REGISTER_OFFSET;
  2404. break;
  2405. case 3:
  2406. reg_block = SI_CRTC3_REGISTER_OFFSET;
  2407. break;
  2408. case 4:
  2409. reg_block = SI_CRTC4_REGISTER_OFFSET;
  2410. break;
  2411. case 5:
  2412. reg_block = SI_CRTC5_REGISTER_OFFSET;
  2413. break;
  2414. default:
  2415. DRM_DEBUG("invalid crtc %d\n", crtc);
  2416. return;
  2417. }
  2418. switch (state) {
  2419. case AMDGPU_IRQ_STATE_DISABLE:
  2420. interrupt_mask = RREG32(mmINT_MASK + reg_block);
  2421. interrupt_mask &= ~VBLANK_INT_MASK;
  2422. WREG32(mmINT_MASK + reg_block, interrupt_mask);
  2423. break;
  2424. case AMDGPU_IRQ_STATE_ENABLE:
  2425. interrupt_mask = RREG32(mmINT_MASK + reg_block);
  2426. interrupt_mask |= VBLANK_INT_MASK;
  2427. WREG32(mmINT_MASK + reg_block, interrupt_mask);
  2428. break;
  2429. default:
  2430. break;
  2431. }
  2432. }
  2433. static void dce_v6_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2434. int crtc,
  2435. enum amdgpu_interrupt_state state)
  2436. {
  2437. }
  2438. static int dce_v6_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2439. struct amdgpu_irq_src *src,
  2440. unsigned type,
  2441. enum amdgpu_interrupt_state state)
  2442. {
  2443. u32 dc_hpd_int_cntl;
  2444. if (type >= adev->mode_info.num_hpd) {
  2445. DRM_DEBUG("invalid hdp %d\n", type);
  2446. return 0;
  2447. }
  2448. switch (state) {
  2449. case AMDGPU_IRQ_STATE_DISABLE:
  2450. dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
  2451. dc_hpd_int_cntl &= ~DC_HPDx_INT_EN;
  2452. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
  2453. break;
  2454. case AMDGPU_IRQ_STATE_ENABLE:
  2455. dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
  2456. dc_hpd_int_cntl |= DC_HPDx_INT_EN;
  2457. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
  2458. break;
  2459. default:
  2460. break;
  2461. }
  2462. return 0;
  2463. }
  2464. static int dce_v6_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2465. struct amdgpu_irq_src *src,
  2466. unsigned type,
  2467. enum amdgpu_interrupt_state state)
  2468. {
  2469. switch (type) {
  2470. case AMDGPU_CRTC_IRQ_VBLANK1:
  2471. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2472. break;
  2473. case AMDGPU_CRTC_IRQ_VBLANK2:
  2474. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2475. break;
  2476. case AMDGPU_CRTC_IRQ_VBLANK3:
  2477. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2478. break;
  2479. case AMDGPU_CRTC_IRQ_VBLANK4:
  2480. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2481. break;
  2482. case AMDGPU_CRTC_IRQ_VBLANK5:
  2483. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2484. break;
  2485. case AMDGPU_CRTC_IRQ_VBLANK6:
  2486. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2487. break;
  2488. case AMDGPU_CRTC_IRQ_VLINE1:
  2489. dce_v6_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2490. break;
  2491. case AMDGPU_CRTC_IRQ_VLINE2:
  2492. dce_v6_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2493. break;
  2494. case AMDGPU_CRTC_IRQ_VLINE3:
  2495. dce_v6_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2496. break;
  2497. case AMDGPU_CRTC_IRQ_VLINE4:
  2498. dce_v6_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2499. break;
  2500. case AMDGPU_CRTC_IRQ_VLINE5:
  2501. dce_v6_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2502. break;
  2503. case AMDGPU_CRTC_IRQ_VLINE6:
  2504. dce_v6_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2505. break;
  2506. default:
  2507. break;
  2508. }
  2509. return 0;
  2510. }
  2511. static int dce_v6_0_crtc_irq(struct amdgpu_device *adev,
  2512. struct amdgpu_irq_src *source,
  2513. struct amdgpu_iv_entry *entry)
  2514. {
  2515. unsigned crtc = entry->src_id - 1;
  2516. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2517. unsigned int irq_type = amdgpu_display_crtc_idx_to_irq_type(adev,
  2518. crtc);
  2519. switch (entry->src_data[0]) {
  2520. case 0: /* vblank */
  2521. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2522. WREG32(mmVBLANK_STATUS + crtc_offsets[crtc], VBLANK_ACK);
  2523. else
  2524. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2525. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2526. drm_handle_vblank(adev->ddev, crtc);
  2527. }
  2528. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2529. break;
  2530. case 1: /* vline */
  2531. if (disp_int & interrupt_status_offsets[crtc].vline)
  2532. WREG32(mmVLINE_STATUS + crtc_offsets[crtc], VLINE_ACK);
  2533. else
  2534. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2535. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2536. break;
  2537. default:
  2538. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2539. break;
  2540. }
  2541. return 0;
  2542. }
  2543. static int dce_v6_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2544. struct amdgpu_irq_src *src,
  2545. unsigned type,
  2546. enum amdgpu_interrupt_state state)
  2547. {
  2548. u32 reg;
  2549. if (type >= adev->mode_info.num_crtc) {
  2550. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2551. return -EINVAL;
  2552. }
  2553. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2554. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2555. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2556. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2557. else
  2558. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2559. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2560. return 0;
  2561. }
  2562. static int dce_v6_0_pageflip_irq(struct amdgpu_device *adev,
  2563. struct amdgpu_irq_src *source,
  2564. struct amdgpu_iv_entry *entry)
  2565. {
  2566. unsigned long flags;
  2567. unsigned crtc_id;
  2568. struct amdgpu_crtc *amdgpu_crtc;
  2569. struct amdgpu_flip_work *works;
  2570. crtc_id = (entry->src_id - 8) >> 1;
  2571. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2572. if (crtc_id >= adev->mode_info.num_crtc) {
  2573. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2574. return -EINVAL;
  2575. }
  2576. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2577. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2578. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2579. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2580. /* IRQ could occur when in initial stage */
  2581. if (amdgpu_crtc == NULL)
  2582. return 0;
  2583. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2584. works = amdgpu_crtc->pflip_works;
  2585. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2586. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2587. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2588. amdgpu_crtc->pflip_status,
  2589. AMDGPU_FLIP_SUBMITTED);
  2590. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2591. return 0;
  2592. }
  2593. /* page flip completed. clean up */
  2594. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2595. amdgpu_crtc->pflip_works = NULL;
  2596. /* wakeup usersapce */
  2597. if (works->event)
  2598. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2599. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2600. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2601. schedule_work(&works->unpin_work);
  2602. return 0;
  2603. }
  2604. static int dce_v6_0_hpd_irq(struct amdgpu_device *adev,
  2605. struct amdgpu_irq_src *source,
  2606. struct amdgpu_iv_entry *entry)
  2607. {
  2608. uint32_t disp_int, mask, tmp;
  2609. unsigned hpd;
  2610. if (entry->src_data[0] >= adev->mode_info.num_hpd) {
  2611. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2612. return 0;
  2613. }
  2614. hpd = entry->src_data[0];
  2615. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2616. mask = interrupt_status_offsets[hpd].hpd;
  2617. if (disp_int & mask) {
  2618. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
  2619. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2620. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
  2621. schedule_work(&adev->hotplug_work);
  2622. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2623. }
  2624. return 0;
  2625. }
  2626. static int dce_v6_0_set_clockgating_state(void *handle,
  2627. enum amd_clockgating_state state)
  2628. {
  2629. return 0;
  2630. }
  2631. static int dce_v6_0_set_powergating_state(void *handle,
  2632. enum amd_powergating_state state)
  2633. {
  2634. return 0;
  2635. }
  2636. static const struct amd_ip_funcs dce_v6_0_ip_funcs = {
  2637. .name = "dce_v6_0",
  2638. .early_init = dce_v6_0_early_init,
  2639. .late_init = NULL,
  2640. .sw_init = dce_v6_0_sw_init,
  2641. .sw_fini = dce_v6_0_sw_fini,
  2642. .hw_init = dce_v6_0_hw_init,
  2643. .hw_fini = dce_v6_0_hw_fini,
  2644. .suspend = dce_v6_0_suspend,
  2645. .resume = dce_v6_0_resume,
  2646. .is_idle = dce_v6_0_is_idle,
  2647. .wait_for_idle = dce_v6_0_wait_for_idle,
  2648. .soft_reset = dce_v6_0_soft_reset,
  2649. .set_clockgating_state = dce_v6_0_set_clockgating_state,
  2650. .set_powergating_state = dce_v6_0_set_powergating_state,
  2651. };
  2652. static void
  2653. dce_v6_0_encoder_mode_set(struct drm_encoder *encoder,
  2654. struct drm_display_mode *mode,
  2655. struct drm_display_mode *adjusted_mode)
  2656. {
  2657. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2658. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  2659. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2660. /* need to call this here rather than in prepare() since we need some crtc info */
  2661. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2662. /* set scaler clears this on some chips */
  2663. dce_v6_0_set_interleave(encoder->crtc, mode);
  2664. if (em == ATOM_ENCODER_MODE_HDMI || ENCODER_MODE_IS_DP(em)) {
  2665. dce_v6_0_afmt_enable(encoder, true);
  2666. dce_v6_0_afmt_setmode(encoder, adjusted_mode);
  2667. }
  2668. }
  2669. static void dce_v6_0_encoder_prepare(struct drm_encoder *encoder)
  2670. {
  2671. struct amdgpu_device *adev = encoder->dev->dev_private;
  2672. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2673. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2674. if ((amdgpu_encoder->active_device &
  2675. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2676. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2677. ENCODER_OBJECT_ID_NONE)) {
  2678. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2679. if (dig) {
  2680. dig->dig_encoder = dce_v6_0_pick_dig_encoder(encoder);
  2681. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  2682. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  2683. }
  2684. }
  2685. amdgpu_atombios_scratch_regs_lock(adev, true);
  2686. if (connector) {
  2687. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  2688. /* select the clock/data port if it uses a router */
  2689. if (amdgpu_connector->router.cd_valid)
  2690. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  2691. /* turn eDP panel on for mode set */
  2692. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2693. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  2694. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2695. }
  2696. /* this is needed for the pll/ss setup to work correctly in some cases */
  2697. amdgpu_atombios_encoder_set_crtc_source(encoder);
  2698. /* set up the FMT blocks */
  2699. dce_v6_0_program_fmt(encoder);
  2700. }
  2701. static void dce_v6_0_encoder_commit(struct drm_encoder *encoder)
  2702. {
  2703. struct drm_device *dev = encoder->dev;
  2704. struct amdgpu_device *adev = dev->dev_private;
  2705. /* need to call this here as we need the crtc set up */
  2706. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2707. amdgpu_atombios_scratch_regs_lock(adev, false);
  2708. }
  2709. static void dce_v6_0_encoder_disable(struct drm_encoder *encoder)
  2710. {
  2711. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2712. struct amdgpu_encoder_atom_dig *dig;
  2713. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  2714. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2715. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  2716. if (em == ATOM_ENCODER_MODE_HDMI || ENCODER_MODE_IS_DP(em))
  2717. dce_v6_0_afmt_enable(encoder, false);
  2718. dig = amdgpu_encoder->enc_priv;
  2719. dig->dig_encoder = -1;
  2720. }
  2721. amdgpu_encoder->active_device = 0;
  2722. }
  2723. /* these are handled by the primary encoders */
  2724. static void dce_v6_0_ext_prepare(struct drm_encoder *encoder)
  2725. {
  2726. }
  2727. static void dce_v6_0_ext_commit(struct drm_encoder *encoder)
  2728. {
  2729. }
  2730. static void
  2731. dce_v6_0_ext_mode_set(struct drm_encoder *encoder,
  2732. struct drm_display_mode *mode,
  2733. struct drm_display_mode *adjusted_mode)
  2734. {
  2735. }
  2736. static void dce_v6_0_ext_disable(struct drm_encoder *encoder)
  2737. {
  2738. }
  2739. static void
  2740. dce_v6_0_ext_dpms(struct drm_encoder *encoder, int mode)
  2741. {
  2742. }
  2743. static bool dce_v6_0_ext_mode_fixup(struct drm_encoder *encoder,
  2744. const struct drm_display_mode *mode,
  2745. struct drm_display_mode *adjusted_mode)
  2746. {
  2747. return true;
  2748. }
  2749. static const struct drm_encoder_helper_funcs dce_v6_0_ext_helper_funcs = {
  2750. .dpms = dce_v6_0_ext_dpms,
  2751. .mode_fixup = dce_v6_0_ext_mode_fixup,
  2752. .prepare = dce_v6_0_ext_prepare,
  2753. .mode_set = dce_v6_0_ext_mode_set,
  2754. .commit = dce_v6_0_ext_commit,
  2755. .disable = dce_v6_0_ext_disable,
  2756. /* no detect for TMDS/LVDS yet */
  2757. };
  2758. static const struct drm_encoder_helper_funcs dce_v6_0_dig_helper_funcs = {
  2759. .dpms = amdgpu_atombios_encoder_dpms,
  2760. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2761. .prepare = dce_v6_0_encoder_prepare,
  2762. .mode_set = dce_v6_0_encoder_mode_set,
  2763. .commit = dce_v6_0_encoder_commit,
  2764. .disable = dce_v6_0_encoder_disable,
  2765. .detect = amdgpu_atombios_encoder_dig_detect,
  2766. };
  2767. static const struct drm_encoder_helper_funcs dce_v6_0_dac_helper_funcs = {
  2768. .dpms = amdgpu_atombios_encoder_dpms,
  2769. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2770. .prepare = dce_v6_0_encoder_prepare,
  2771. .mode_set = dce_v6_0_encoder_mode_set,
  2772. .commit = dce_v6_0_encoder_commit,
  2773. .detect = amdgpu_atombios_encoder_dac_detect,
  2774. };
  2775. static void dce_v6_0_encoder_destroy(struct drm_encoder *encoder)
  2776. {
  2777. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2778. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2779. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  2780. kfree(amdgpu_encoder->enc_priv);
  2781. drm_encoder_cleanup(encoder);
  2782. kfree(amdgpu_encoder);
  2783. }
  2784. static const struct drm_encoder_funcs dce_v6_0_encoder_funcs = {
  2785. .destroy = dce_v6_0_encoder_destroy,
  2786. };
  2787. static void dce_v6_0_encoder_add(struct amdgpu_device *adev,
  2788. uint32_t encoder_enum,
  2789. uint32_t supported_device,
  2790. u16 caps)
  2791. {
  2792. struct drm_device *dev = adev->ddev;
  2793. struct drm_encoder *encoder;
  2794. struct amdgpu_encoder *amdgpu_encoder;
  2795. /* see if we already added it */
  2796. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2797. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2798. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  2799. amdgpu_encoder->devices |= supported_device;
  2800. return;
  2801. }
  2802. }
  2803. /* add a new one */
  2804. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  2805. if (!amdgpu_encoder)
  2806. return;
  2807. encoder = &amdgpu_encoder->base;
  2808. switch (adev->mode_info.num_crtc) {
  2809. case 1:
  2810. encoder->possible_crtcs = 0x1;
  2811. break;
  2812. case 2:
  2813. default:
  2814. encoder->possible_crtcs = 0x3;
  2815. break;
  2816. case 4:
  2817. encoder->possible_crtcs = 0xf;
  2818. break;
  2819. case 6:
  2820. encoder->possible_crtcs = 0x3f;
  2821. break;
  2822. }
  2823. amdgpu_encoder->enc_priv = NULL;
  2824. amdgpu_encoder->encoder_enum = encoder_enum;
  2825. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2826. amdgpu_encoder->devices = supported_device;
  2827. amdgpu_encoder->rmx_type = RMX_OFF;
  2828. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  2829. amdgpu_encoder->is_ext_encoder = false;
  2830. amdgpu_encoder->caps = caps;
  2831. switch (amdgpu_encoder->encoder_id) {
  2832. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2833. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2834. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2835. DRM_MODE_ENCODER_DAC, NULL);
  2836. drm_encoder_helper_add(encoder, &dce_v6_0_dac_helper_funcs);
  2837. break;
  2838. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2839. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2840. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2841. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2842. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2843. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2844. amdgpu_encoder->rmx_type = RMX_FULL;
  2845. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2846. DRM_MODE_ENCODER_LVDS, NULL);
  2847. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  2848. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2849. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2850. DRM_MODE_ENCODER_DAC, NULL);
  2851. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  2852. } else {
  2853. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2854. DRM_MODE_ENCODER_TMDS, NULL);
  2855. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  2856. }
  2857. drm_encoder_helper_add(encoder, &dce_v6_0_dig_helper_funcs);
  2858. break;
  2859. case ENCODER_OBJECT_ID_SI170B:
  2860. case ENCODER_OBJECT_ID_CH7303:
  2861. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2862. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2863. case ENCODER_OBJECT_ID_TITFP513:
  2864. case ENCODER_OBJECT_ID_VT1623:
  2865. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2866. case ENCODER_OBJECT_ID_TRAVIS:
  2867. case ENCODER_OBJECT_ID_NUTMEG:
  2868. /* these are handled by the primary encoders */
  2869. amdgpu_encoder->is_ext_encoder = true;
  2870. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2871. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2872. DRM_MODE_ENCODER_LVDS, NULL);
  2873. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2874. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2875. DRM_MODE_ENCODER_DAC, NULL);
  2876. else
  2877. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2878. DRM_MODE_ENCODER_TMDS, NULL);
  2879. drm_encoder_helper_add(encoder, &dce_v6_0_ext_helper_funcs);
  2880. break;
  2881. }
  2882. }
  2883. static const struct amdgpu_display_funcs dce_v6_0_display_funcs = {
  2884. .bandwidth_update = &dce_v6_0_bandwidth_update,
  2885. .vblank_get_counter = &dce_v6_0_vblank_get_counter,
  2886. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  2887. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  2888. .hpd_sense = &dce_v6_0_hpd_sense,
  2889. .hpd_set_polarity = &dce_v6_0_hpd_set_polarity,
  2890. .hpd_get_gpio_reg = &dce_v6_0_hpd_get_gpio_reg,
  2891. .page_flip = &dce_v6_0_page_flip,
  2892. .page_flip_get_scanoutpos = &dce_v6_0_crtc_get_scanoutpos,
  2893. .add_encoder = &dce_v6_0_encoder_add,
  2894. .add_connector = &amdgpu_connector_add,
  2895. };
  2896. static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev)
  2897. {
  2898. adev->mode_info.funcs = &dce_v6_0_display_funcs;
  2899. }
  2900. static const struct amdgpu_irq_src_funcs dce_v6_0_crtc_irq_funcs = {
  2901. .set = dce_v6_0_set_crtc_interrupt_state,
  2902. .process = dce_v6_0_crtc_irq,
  2903. };
  2904. static const struct amdgpu_irq_src_funcs dce_v6_0_pageflip_irq_funcs = {
  2905. .set = dce_v6_0_set_pageflip_interrupt_state,
  2906. .process = dce_v6_0_pageflip_irq,
  2907. };
  2908. static const struct amdgpu_irq_src_funcs dce_v6_0_hpd_irq_funcs = {
  2909. .set = dce_v6_0_set_hpd_interrupt_state,
  2910. .process = dce_v6_0_hpd_irq,
  2911. };
  2912. static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  2913. {
  2914. if (adev->mode_info.num_crtc > 0)
  2915. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VLINE1 + adev->mode_info.num_crtc;
  2916. else
  2917. adev->crtc_irq.num_types = 0;
  2918. adev->crtc_irq.funcs = &dce_v6_0_crtc_irq_funcs;
  2919. adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
  2920. adev->pageflip_irq.funcs = &dce_v6_0_pageflip_irq_funcs;
  2921. adev->hpd_irq.num_types = adev->mode_info.num_hpd;
  2922. adev->hpd_irq.funcs = &dce_v6_0_hpd_irq_funcs;
  2923. }
  2924. const struct amdgpu_ip_block_version dce_v6_0_ip_block =
  2925. {
  2926. .type = AMD_IP_BLOCK_TYPE_DCE,
  2927. .major = 6,
  2928. .minor = 0,
  2929. .rev = 0,
  2930. .funcs = &dce_v6_0_ip_funcs,
  2931. };
  2932. const struct amdgpu_ip_block_version dce_v6_4_ip_block =
  2933. {
  2934. .type = AMD_IP_BLOCK_TYPE_DCE,
  2935. .major = 6,
  2936. .minor = 4,
  2937. .rev = 0,
  2938. .funcs = &dce_v6_0_ip_funcs,
  2939. };