exynos_drm_fimd.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fb.h"
  30. #include "exynos_drm_fbdev.h"
  31. #include "exynos_drm_crtc.h"
  32. #include "exynos_drm_plane.h"
  33. #include "exynos_drm_iommu.h"
  34. /*
  35. * FIMD stands for Fully Interactive Mobile Display and
  36. * as a display controller, it transfers contents drawn on memory
  37. * to a LCD Panel through Display Interfaces such as RGB or
  38. * CPU Interface.
  39. */
  40. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  41. /* position control register for hardware window 0, 2 ~ 4.*/
  42. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  43. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  44. /*
  45. * size control register for hardware windows 0 and alpha control register
  46. * for hardware windows 1 ~ 4
  47. */
  48. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  49. /* size control register for hardware windows 1 ~ 2. */
  50. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  51. #define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
  52. #define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
  53. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  54. #define VIDWx_BUF_START_S(win, buf) (VIDW_BUF_START_S(buf) + (win) * 8)
  55. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  56. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  57. /* color key control register for hardware window 1 ~ 4. */
  58. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  59. /* color key value register for hardware window 1 ~ 4. */
  60. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  61. /* I80 / RGB trigger control register */
  62. #define TRIGCON 0x1A4
  63. #define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
  64. #define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
  65. /* display mode change control register except exynos4 */
  66. #define VIDOUT_CON 0x000
  67. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  68. /* I80 interface control for main LDI register */
  69. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  70. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  71. #define LCD_CS_SETUP(x) ((x) << 16)
  72. #define LCD_WR_SETUP(x) ((x) << 12)
  73. #define LCD_WR_ACTIVE(x) ((x) << 8)
  74. #define LCD_WR_HOLD(x) ((x) << 4)
  75. #define I80IFEN_ENABLE (1 << 0)
  76. /* FIMD has totally five hardware windows. */
  77. #define WINDOWS_NR 5
  78. struct fimd_driver_data {
  79. unsigned int timing_base;
  80. unsigned int lcdblk_offset;
  81. unsigned int lcdblk_vt_shift;
  82. unsigned int lcdblk_bypass_shift;
  83. unsigned int lcdblk_mic_bypass_shift;
  84. unsigned int has_shadowcon:1;
  85. unsigned int has_clksel:1;
  86. unsigned int has_limited_fmt:1;
  87. unsigned int has_vidoutcon:1;
  88. unsigned int has_vtsel:1;
  89. unsigned int has_mic_bypass:1;
  90. };
  91. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  92. .timing_base = 0x0,
  93. .has_clksel = 1,
  94. .has_limited_fmt = 1,
  95. };
  96. static struct fimd_driver_data exynos3_fimd_driver_data = {
  97. .timing_base = 0x20000,
  98. .lcdblk_offset = 0x210,
  99. .lcdblk_bypass_shift = 1,
  100. .has_shadowcon = 1,
  101. .has_vidoutcon = 1,
  102. };
  103. static struct fimd_driver_data exynos4_fimd_driver_data = {
  104. .timing_base = 0x0,
  105. .lcdblk_offset = 0x210,
  106. .lcdblk_vt_shift = 10,
  107. .lcdblk_bypass_shift = 1,
  108. .has_shadowcon = 1,
  109. .has_vtsel = 1,
  110. };
  111. static struct fimd_driver_data exynos4415_fimd_driver_data = {
  112. .timing_base = 0x20000,
  113. .lcdblk_offset = 0x210,
  114. .lcdblk_vt_shift = 10,
  115. .lcdblk_bypass_shift = 1,
  116. .has_shadowcon = 1,
  117. .has_vidoutcon = 1,
  118. .has_vtsel = 1,
  119. };
  120. static struct fimd_driver_data exynos5_fimd_driver_data = {
  121. .timing_base = 0x20000,
  122. .lcdblk_offset = 0x214,
  123. .lcdblk_vt_shift = 24,
  124. .lcdblk_bypass_shift = 15,
  125. .has_shadowcon = 1,
  126. .has_vidoutcon = 1,
  127. .has_vtsel = 1,
  128. };
  129. static struct fimd_driver_data exynos5420_fimd_driver_data = {
  130. .timing_base = 0x20000,
  131. .lcdblk_offset = 0x214,
  132. .lcdblk_vt_shift = 24,
  133. .lcdblk_bypass_shift = 15,
  134. .lcdblk_mic_bypass_shift = 11,
  135. .has_shadowcon = 1,
  136. .has_vidoutcon = 1,
  137. .has_vtsel = 1,
  138. .has_mic_bypass = 1,
  139. };
  140. struct fimd_context {
  141. struct device *dev;
  142. struct drm_device *drm_dev;
  143. struct exynos_drm_crtc *crtc;
  144. struct exynos_drm_plane planes[WINDOWS_NR];
  145. struct exynos_drm_plane_config configs[WINDOWS_NR];
  146. struct clk *bus_clk;
  147. struct clk *lcd_clk;
  148. void __iomem *regs;
  149. struct regmap *sysreg;
  150. unsigned long irq_flags;
  151. u32 vidcon0;
  152. u32 vidcon1;
  153. u32 vidout_con;
  154. u32 i80ifcon;
  155. bool i80_if;
  156. bool suspended;
  157. int pipe;
  158. wait_queue_head_t wait_vsync_queue;
  159. atomic_t wait_vsync_event;
  160. atomic_t win_updated;
  161. atomic_t triggering;
  162. struct exynos_drm_panel_info panel;
  163. struct fimd_driver_data *driver_data;
  164. struct drm_encoder *encoder;
  165. };
  166. static const struct of_device_id fimd_driver_dt_match[] = {
  167. { .compatible = "samsung,s3c6400-fimd",
  168. .data = &s3c64xx_fimd_driver_data },
  169. { .compatible = "samsung,exynos3250-fimd",
  170. .data = &exynos3_fimd_driver_data },
  171. { .compatible = "samsung,exynos4210-fimd",
  172. .data = &exynos4_fimd_driver_data },
  173. { .compatible = "samsung,exynos4415-fimd",
  174. .data = &exynos4415_fimd_driver_data },
  175. { .compatible = "samsung,exynos5250-fimd",
  176. .data = &exynos5_fimd_driver_data },
  177. { .compatible = "samsung,exynos5420-fimd",
  178. .data = &exynos5420_fimd_driver_data },
  179. {},
  180. };
  181. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  182. static const enum drm_plane_type fimd_win_types[WINDOWS_NR] = {
  183. DRM_PLANE_TYPE_PRIMARY,
  184. DRM_PLANE_TYPE_OVERLAY,
  185. DRM_PLANE_TYPE_OVERLAY,
  186. DRM_PLANE_TYPE_OVERLAY,
  187. DRM_PLANE_TYPE_CURSOR,
  188. };
  189. static const uint32_t fimd_formats[] = {
  190. DRM_FORMAT_C8,
  191. DRM_FORMAT_XRGB1555,
  192. DRM_FORMAT_RGB565,
  193. DRM_FORMAT_XRGB8888,
  194. DRM_FORMAT_ARGB8888,
  195. };
  196. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  197. struct platform_device *pdev)
  198. {
  199. const struct of_device_id *of_id =
  200. of_match_device(fimd_driver_dt_match, &pdev->dev);
  201. return (struct fimd_driver_data *)of_id->data;
  202. }
  203. static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
  204. {
  205. struct fimd_context *ctx = crtc->ctx;
  206. u32 val;
  207. if (ctx->suspended)
  208. return -EPERM;
  209. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  210. val = readl(ctx->regs + VIDINTCON0);
  211. val |= VIDINTCON0_INT_ENABLE;
  212. if (ctx->i80_if) {
  213. val |= VIDINTCON0_INT_I80IFDONE;
  214. val |= VIDINTCON0_INT_SYSMAINCON;
  215. val &= ~VIDINTCON0_INT_SYSSUBCON;
  216. } else {
  217. val |= VIDINTCON0_INT_FRAME;
  218. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  219. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  220. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  221. val |= VIDINTCON0_FRAMESEL1_NONE;
  222. }
  223. writel(val, ctx->regs + VIDINTCON0);
  224. }
  225. return 0;
  226. }
  227. static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
  228. {
  229. struct fimd_context *ctx = crtc->ctx;
  230. u32 val;
  231. if (ctx->suspended)
  232. return;
  233. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  234. val = readl(ctx->regs + VIDINTCON0);
  235. val &= ~VIDINTCON0_INT_ENABLE;
  236. if (ctx->i80_if) {
  237. val &= ~VIDINTCON0_INT_I80IFDONE;
  238. val &= ~VIDINTCON0_INT_SYSMAINCON;
  239. val &= ~VIDINTCON0_INT_SYSSUBCON;
  240. } else
  241. val &= ~VIDINTCON0_INT_FRAME;
  242. writel(val, ctx->regs + VIDINTCON0);
  243. }
  244. }
  245. static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
  246. {
  247. struct fimd_context *ctx = crtc->ctx;
  248. if (ctx->suspended)
  249. return;
  250. atomic_set(&ctx->wait_vsync_event, 1);
  251. /*
  252. * wait for FIMD to signal VSYNC interrupt or return after
  253. * timeout which is set to 50ms (refresh rate of 20).
  254. */
  255. if (!wait_event_timeout(ctx->wait_vsync_queue,
  256. !atomic_read(&ctx->wait_vsync_event),
  257. HZ/20))
  258. DRM_DEBUG_KMS("vblank wait timed out.\n");
  259. }
  260. static void fimd_enable_video_output(struct fimd_context *ctx, unsigned int win,
  261. bool enable)
  262. {
  263. u32 val = readl(ctx->regs + WINCON(win));
  264. if (enable)
  265. val |= WINCONx_ENWIN;
  266. else
  267. val &= ~WINCONx_ENWIN;
  268. writel(val, ctx->regs + WINCON(win));
  269. }
  270. static void fimd_enable_shadow_channel_path(struct fimd_context *ctx,
  271. unsigned int win,
  272. bool enable)
  273. {
  274. u32 val = readl(ctx->regs + SHADOWCON);
  275. if (enable)
  276. val |= SHADOWCON_CHx_ENABLE(win);
  277. else
  278. val &= ~SHADOWCON_CHx_ENABLE(win);
  279. writel(val, ctx->regs + SHADOWCON);
  280. }
  281. static void fimd_clear_channels(struct exynos_drm_crtc *crtc)
  282. {
  283. struct fimd_context *ctx = crtc->ctx;
  284. unsigned int win, ch_enabled = 0;
  285. DRM_DEBUG_KMS("%s\n", __FILE__);
  286. /* Hardware is in unknown state, so ensure it gets enabled properly */
  287. pm_runtime_get_sync(ctx->dev);
  288. clk_prepare_enable(ctx->bus_clk);
  289. clk_prepare_enable(ctx->lcd_clk);
  290. /* Check if any channel is enabled. */
  291. for (win = 0; win < WINDOWS_NR; win++) {
  292. u32 val = readl(ctx->regs + WINCON(win));
  293. if (val & WINCONx_ENWIN) {
  294. fimd_enable_video_output(ctx, win, false);
  295. if (ctx->driver_data->has_shadowcon)
  296. fimd_enable_shadow_channel_path(ctx, win,
  297. false);
  298. ch_enabled = 1;
  299. }
  300. }
  301. /* Wait for vsync, as disable channel takes effect at next vsync */
  302. if (ch_enabled) {
  303. int pipe = ctx->pipe;
  304. /* ensure that vblank interrupt won't be reported to core */
  305. ctx->suspended = false;
  306. ctx->pipe = -1;
  307. fimd_enable_vblank(ctx->crtc);
  308. fimd_wait_for_vblank(ctx->crtc);
  309. fimd_disable_vblank(ctx->crtc);
  310. ctx->suspended = true;
  311. ctx->pipe = pipe;
  312. }
  313. clk_disable_unprepare(ctx->lcd_clk);
  314. clk_disable_unprepare(ctx->bus_clk);
  315. pm_runtime_put(ctx->dev);
  316. }
  317. static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
  318. const struct drm_display_mode *mode)
  319. {
  320. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  321. u32 clkdiv;
  322. if (ctx->i80_if) {
  323. /*
  324. * The frame done interrupt should be occurred prior to the
  325. * next TE signal.
  326. */
  327. ideal_clk *= 2;
  328. }
  329. /* Find the clock divider value that gets us closest to ideal_clk */
  330. clkdiv = DIV_ROUND_CLOSEST(clk_get_rate(ctx->lcd_clk), ideal_clk);
  331. return (clkdiv < 0x100) ? clkdiv : 0xff;
  332. }
  333. static void fimd_commit(struct exynos_drm_crtc *crtc)
  334. {
  335. struct fimd_context *ctx = crtc->ctx;
  336. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  337. struct fimd_driver_data *driver_data = ctx->driver_data;
  338. void *timing_base = ctx->regs + driver_data->timing_base;
  339. u32 val, clkdiv;
  340. if (ctx->suspended)
  341. return;
  342. /* nothing to do if we haven't set the mode yet */
  343. if (mode->htotal == 0 || mode->vtotal == 0)
  344. return;
  345. if (ctx->i80_if) {
  346. val = ctx->i80ifcon | I80IFEN_ENABLE;
  347. writel(val, timing_base + I80IFCONFAx(0));
  348. /* disable auto frame rate */
  349. writel(0, timing_base + I80IFCONFBx(0));
  350. /* set video type selection to I80 interface */
  351. if (driver_data->has_vtsel && ctx->sysreg &&
  352. regmap_update_bits(ctx->sysreg,
  353. driver_data->lcdblk_offset,
  354. 0x3 << driver_data->lcdblk_vt_shift,
  355. 0x1 << driver_data->lcdblk_vt_shift)) {
  356. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  357. return;
  358. }
  359. } else {
  360. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  361. u32 vidcon1;
  362. /* setup polarity values */
  363. vidcon1 = ctx->vidcon1;
  364. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  365. vidcon1 |= VIDCON1_INV_VSYNC;
  366. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  367. vidcon1 |= VIDCON1_INV_HSYNC;
  368. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  369. /* setup vertical timing values. */
  370. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  371. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  372. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  373. val = VIDTCON0_VBPD(vbpd - 1) |
  374. VIDTCON0_VFPD(vfpd - 1) |
  375. VIDTCON0_VSPW(vsync_len - 1);
  376. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  377. /* setup horizontal timing values. */
  378. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  379. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  380. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  381. val = VIDTCON1_HBPD(hbpd - 1) |
  382. VIDTCON1_HFPD(hfpd - 1) |
  383. VIDTCON1_HSPW(hsync_len - 1);
  384. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  385. }
  386. if (driver_data->has_vidoutcon)
  387. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  388. /* set bypass selection */
  389. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  390. driver_data->lcdblk_offset,
  391. 0x1 << driver_data->lcdblk_bypass_shift,
  392. 0x1 << driver_data->lcdblk_bypass_shift)) {
  393. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  394. return;
  395. }
  396. /* TODO: When MIC is enabled for display path, the lcdblk_mic_bypass
  397. * bit should be cleared.
  398. */
  399. if (driver_data->has_mic_bypass && ctx->sysreg &&
  400. regmap_update_bits(ctx->sysreg,
  401. driver_data->lcdblk_offset,
  402. 0x1 << driver_data->lcdblk_mic_bypass_shift,
  403. 0x1 << driver_data->lcdblk_mic_bypass_shift)) {
  404. DRM_ERROR("Failed to update sysreg for bypass mic.\n");
  405. return;
  406. }
  407. /* setup horizontal and vertical display size. */
  408. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  409. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  410. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  411. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  412. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  413. /*
  414. * fields of register with prefix '_F' would be updated
  415. * at vsync(same as dma start)
  416. */
  417. val = ctx->vidcon0;
  418. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  419. if (ctx->driver_data->has_clksel)
  420. val |= VIDCON0_CLKSEL_LCD;
  421. clkdiv = fimd_calc_clkdiv(ctx, mode);
  422. if (clkdiv > 1)
  423. val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
  424. writel(val, ctx->regs + VIDCON0);
  425. }
  426. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win,
  427. uint32_t pixel_format, int width)
  428. {
  429. unsigned long val;
  430. val = WINCONx_ENWIN;
  431. /*
  432. * In case of s3c64xx, window 0 doesn't support alpha channel.
  433. * So the request format is ARGB8888 then change it to XRGB8888.
  434. */
  435. if (ctx->driver_data->has_limited_fmt && !win) {
  436. if (pixel_format == DRM_FORMAT_ARGB8888)
  437. pixel_format = DRM_FORMAT_XRGB8888;
  438. }
  439. switch (pixel_format) {
  440. case DRM_FORMAT_C8:
  441. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  442. val |= WINCONx_BURSTLEN_8WORD;
  443. val |= WINCONx_BYTSWP;
  444. break;
  445. case DRM_FORMAT_XRGB1555:
  446. val |= WINCON0_BPPMODE_16BPP_1555;
  447. val |= WINCONx_HAWSWP;
  448. val |= WINCONx_BURSTLEN_16WORD;
  449. break;
  450. case DRM_FORMAT_RGB565:
  451. val |= WINCON0_BPPMODE_16BPP_565;
  452. val |= WINCONx_HAWSWP;
  453. val |= WINCONx_BURSTLEN_16WORD;
  454. break;
  455. case DRM_FORMAT_XRGB8888:
  456. val |= WINCON0_BPPMODE_24BPP_888;
  457. val |= WINCONx_WSWP;
  458. val |= WINCONx_BURSTLEN_16WORD;
  459. break;
  460. case DRM_FORMAT_ARGB8888:
  461. val |= WINCON1_BPPMODE_25BPP_A1888
  462. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  463. val |= WINCONx_WSWP;
  464. val |= WINCONx_BURSTLEN_16WORD;
  465. break;
  466. default:
  467. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  468. val |= WINCON0_BPPMODE_24BPP_888;
  469. val |= WINCONx_WSWP;
  470. val |= WINCONx_BURSTLEN_16WORD;
  471. break;
  472. }
  473. /*
  474. * Setting dma-burst to 16Word causes permanent tearing for very small
  475. * buffers, e.g. cursor buffer. Burst Mode switching which based on
  476. * plane size is not recommended as plane size varies alot towards the
  477. * end of the screen and rapid movement causes unstable DMA, but it is
  478. * still better to change dma-burst than displaying garbage.
  479. */
  480. if (width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  481. val &= ~WINCONx_BURSTLEN_MASK;
  482. val |= WINCONx_BURSTLEN_4WORD;
  483. }
  484. writel(val, ctx->regs + WINCON(win));
  485. /* hardware window 0 doesn't support alpha channel. */
  486. if (win != 0) {
  487. /* OSD alpha */
  488. val = VIDISD14C_ALPHA0_R(0xf) |
  489. VIDISD14C_ALPHA0_G(0xf) |
  490. VIDISD14C_ALPHA0_B(0xf) |
  491. VIDISD14C_ALPHA1_R(0xf) |
  492. VIDISD14C_ALPHA1_G(0xf) |
  493. VIDISD14C_ALPHA1_B(0xf);
  494. writel(val, ctx->regs + VIDOSD_C(win));
  495. val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
  496. VIDW_ALPHA_G(0xf);
  497. writel(val, ctx->regs + VIDWnALPHA0(win));
  498. writel(val, ctx->regs + VIDWnALPHA1(win));
  499. }
  500. }
  501. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  502. {
  503. unsigned int keycon0 = 0, keycon1 = 0;
  504. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  505. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  506. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  507. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  508. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  509. }
  510. /**
  511. * shadow_protect_win() - disable updating values from shadow registers at vsync
  512. *
  513. * @win: window to protect registers for
  514. * @protect: 1 to protect (disable updates)
  515. */
  516. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  517. unsigned int win, bool protect)
  518. {
  519. u32 reg, bits, val;
  520. /*
  521. * SHADOWCON/PRTCON register is used for enabling timing.
  522. *
  523. * for example, once only width value of a register is set,
  524. * if the dma is started then fimd hardware could malfunction so
  525. * with protect window setting, the register fields with prefix '_F'
  526. * wouldn't be updated at vsync also but updated once unprotect window
  527. * is set.
  528. */
  529. if (ctx->driver_data->has_shadowcon) {
  530. reg = SHADOWCON;
  531. bits = SHADOWCON_WINx_PROTECT(win);
  532. } else {
  533. reg = PRTCON;
  534. bits = PRTCON_PROTECT;
  535. }
  536. val = readl(ctx->regs + reg);
  537. if (protect)
  538. val |= bits;
  539. else
  540. val &= ~bits;
  541. writel(val, ctx->regs + reg);
  542. }
  543. static void fimd_atomic_begin(struct exynos_drm_crtc *crtc)
  544. {
  545. struct fimd_context *ctx = crtc->ctx;
  546. int i;
  547. if (ctx->suspended)
  548. return;
  549. for (i = 0; i < WINDOWS_NR; i++)
  550. fimd_shadow_protect_win(ctx, i, true);
  551. }
  552. static void fimd_atomic_flush(struct exynos_drm_crtc *crtc)
  553. {
  554. struct fimd_context *ctx = crtc->ctx;
  555. int i;
  556. if (ctx->suspended)
  557. return;
  558. for (i = 0; i < WINDOWS_NR; i++)
  559. fimd_shadow_protect_win(ctx, i, false);
  560. }
  561. static void fimd_update_plane(struct exynos_drm_crtc *crtc,
  562. struct exynos_drm_plane *plane)
  563. {
  564. struct exynos_drm_plane_state *state =
  565. to_exynos_plane_state(plane->base.state);
  566. struct fimd_context *ctx = crtc->ctx;
  567. struct drm_framebuffer *fb = state->base.fb;
  568. dma_addr_t dma_addr;
  569. unsigned long val, size, offset;
  570. unsigned int last_x, last_y, buf_offsize, line_size;
  571. unsigned int win = plane->index;
  572. unsigned int bpp = fb->bits_per_pixel >> 3;
  573. unsigned int pitch = fb->pitches[0];
  574. if (ctx->suspended)
  575. return;
  576. offset = state->src.x * bpp;
  577. offset += state->src.y * pitch;
  578. /* buffer start address */
  579. dma_addr = exynos_drm_fb_dma_addr(fb, 0) + offset;
  580. val = (unsigned long)dma_addr;
  581. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  582. /* buffer end address */
  583. size = pitch * state->crtc.h;
  584. val = (unsigned long)(dma_addr + size);
  585. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  586. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  587. (unsigned long)dma_addr, val, size);
  588. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  589. state->crtc.w, state->crtc.h);
  590. /* buffer size */
  591. buf_offsize = pitch - (state->crtc.w * bpp);
  592. line_size = state->crtc.w * bpp;
  593. val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
  594. VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
  595. VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
  596. VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
  597. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  598. /* OSD position */
  599. val = VIDOSDxA_TOPLEFT_X(state->crtc.x) |
  600. VIDOSDxA_TOPLEFT_Y(state->crtc.y) |
  601. VIDOSDxA_TOPLEFT_X_E(state->crtc.x) |
  602. VIDOSDxA_TOPLEFT_Y_E(state->crtc.y);
  603. writel(val, ctx->regs + VIDOSD_A(win));
  604. last_x = state->crtc.x + state->crtc.w;
  605. if (last_x)
  606. last_x--;
  607. last_y = state->crtc.y + state->crtc.h;
  608. if (last_y)
  609. last_y--;
  610. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  611. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  612. writel(val, ctx->regs + VIDOSD_B(win));
  613. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  614. state->crtc.x, state->crtc.y, last_x, last_y);
  615. /* OSD size */
  616. if (win != 3 && win != 4) {
  617. u32 offset = VIDOSD_D(win);
  618. if (win == 0)
  619. offset = VIDOSD_C(win);
  620. val = state->crtc.w * state->crtc.h;
  621. writel(val, ctx->regs + offset);
  622. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  623. }
  624. fimd_win_set_pixfmt(ctx, win, fb->pixel_format, state->src.w);
  625. /* hardware window 0 doesn't support color key. */
  626. if (win != 0)
  627. fimd_win_set_colkey(ctx, win);
  628. fimd_enable_video_output(ctx, win, true);
  629. if (ctx->driver_data->has_shadowcon)
  630. fimd_enable_shadow_channel_path(ctx, win, true);
  631. if (ctx->i80_if)
  632. atomic_set(&ctx->win_updated, 1);
  633. }
  634. static void fimd_disable_plane(struct exynos_drm_crtc *crtc,
  635. struct exynos_drm_plane *plane)
  636. {
  637. struct fimd_context *ctx = crtc->ctx;
  638. unsigned int win = plane->index;
  639. if (ctx->suspended)
  640. return;
  641. fimd_enable_video_output(ctx, win, false);
  642. if (ctx->driver_data->has_shadowcon)
  643. fimd_enable_shadow_channel_path(ctx, win, false);
  644. }
  645. static void fimd_enable(struct exynos_drm_crtc *crtc)
  646. {
  647. struct fimd_context *ctx = crtc->ctx;
  648. if (!ctx->suspended)
  649. return;
  650. ctx->suspended = false;
  651. pm_runtime_get_sync(ctx->dev);
  652. /* if vblank was enabled status, enable it again. */
  653. if (test_and_clear_bit(0, &ctx->irq_flags))
  654. fimd_enable_vblank(ctx->crtc);
  655. fimd_commit(ctx->crtc);
  656. }
  657. static void fimd_disable(struct exynos_drm_crtc *crtc)
  658. {
  659. struct fimd_context *ctx = crtc->ctx;
  660. int i;
  661. if (ctx->suspended)
  662. return;
  663. /*
  664. * We need to make sure that all windows are disabled before we
  665. * suspend that connector. Otherwise we might try to scan from
  666. * a destroyed buffer later.
  667. */
  668. for (i = 0; i < WINDOWS_NR; i++)
  669. fimd_disable_plane(crtc, &ctx->planes[i]);
  670. fimd_enable_vblank(crtc);
  671. fimd_wait_for_vblank(crtc);
  672. fimd_disable_vblank(crtc);
  673. writel(0, ctx->regs + VIDCON0);
  674. pm_runtime_put_sync(ctx->dev);
  675. ctx->suspended = true;
  676. }
  677. static void fimd_trigger(struct device *dev)
  678. {
  679. struct fimd_context *ctx = dev_get_drvdata(dev);
  680. struct fimd_driver_data *driver_data = ctx->driver_data;
  681. void *timing_base = ctx->regs + driver_data->timing_base;
  682. u32 reg;
  683. /*
  684. * Skips triggering if in triggering state, because multiple triggering
  685. * requests can cause panel reset.
  686. */
  687. if (atomic_read(&ctx->triggering))
  688. return;
  689. /* Enters triggering mode */
  690. atomic_set(&ctx->triggering, 1);
  691. reg = readl(timing_base + TRIGCON);
  692. reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
  693. writel(reg, timing_base + TRIGCON);
  694. /*
  695. * Exits triggering mode if vblank is not enabled yet, because when the
  696. * VIDINTCON0 register is not set, it can not exit from triggering mode.
  697. */
  698. if (!test_bit(0, &ctx->irq_flags))
  699. atomic_set(&ctx->triggering, 0);
  700. }
  701. static void fimd_te_handler(struct exynos_drm_crtc *crtc)
  702. {
  703. struct fimd_context *ctx = crtc->ctx;
  704. /* Checks the crtc is detached already from encoder */
  705. if (ctx->pipe < 0 || !ctx->drm_dev)
  706. return;
  707. /*
  708. * If there is a page flip request, triggers and handles the page flip
  709. * event so that current fb can be updated into panel GRAM.
  710. */
  711. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  712. fimd_trigger(ctx->dev);
  713. /* Wakes up vsync event queue */
  714. if (atomic_read(&ctx->wait_vsync_event)) {
  715. atomic_set(&ctx->wait_vsync_event, 0);
  716. wake_up(&ctx->wait_vsync_queue);
  717. }
  718. if (test_bit(0, &ctx->irq_flags))
  719. drm_crtc_handle_vblank(&ctx->crtc->base);
  720. }
  721. static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
  722. {
  723. struct fimd_context *ctx = crtc->ctx;
  724. u32 val;
  725. /*
  726. * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
  727. * clock. On these SoCs the bootloader may enable it but any
  728. * power domain off/on will reset it to disable state.
  729. */
  730. if (ctx->driver_data != &exynos5_fimd_driver_data ||
  731. ctx->driver_data != &exynos5420_fimd_driver_data)
  732. return;
  733. val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
  734. writel(val, ctx->regs + DP_MIE_CLKCON);
  735. }
  736. static const struct exynos_drm_crtc_ops fimd_crtc_ops = {
  737. .enable = fimd_enable,
  738. .disable = fimd_disable,
  739. .commit = fimd_commit,
  740. .enable_vblank = fimd_enable_vblank,
  741. .disable_vblank = fimd_disable_vblank,
  742. .wait_for_vblank = fimd_wait_for_vblank,
  743. .atomic_begin = fimd_atomic_begin,
  744. .update_plane = fimd_update_plane,
  745. .disable_plane = fimd_disable_plane,
  746. .atomic_flush = fimd_atomic_flush,
  747. .te_handler = fimd_te_handler,
  748. .clock_enable = fimd_dp_clock_enable,
  749. };
  750. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  751. {
  752. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  753. u32 val, clear_bit, start, start_s;
  754. int win;
  755. val = readl(ctx->regs + VIDINTCON1);
  756. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  757. if (val & clear_bit)
  758. writel(clear_bit, ctx->regs + VIDINTCON1);
  759. /* check the crtc is detached already from encoder */
  760. if (ctx->pipe < 0 || !ctx->drm_dev)
  761. goto out;
  762. if (!ctx->i80_if)
  763. drm_crtc_handle_vblank(&ctx->crtc->base);
  764. for (win = 0 ; win < WINDOWS_NR ; win++) {
  765. struct exynos_drm_plane *plane = &ctx->planes[win];
  766. if (!plane->pending_fb)
  767. continue;
  768. start = readl(ctx->regs + VIDWx_BUF_START(win, 0));
  769. start_s = readl(ctx->regs + VIDWx_BUF_START_S(win, 0));
  770. if (start == start_s)
  771. exynos_drm_crtc_finish_update(ctx->crtc, plane);
  772. }
  773. if (ctx->i80_if) {
  774. /* Exits triggering mode */
  775. atomic_set(&ctx->triggering, 0);
  776. } else {
  777. /* set wait vsync event to zero and wake up queue. */
  778. if (atomic_read(&ctx->wait_vsync_event)) {
  779. atomic_set(&ctx->wait_vsync_event, 0);
  780. wake_up(&ctx->wait_vsync_queue);
  781. }
  782. }
  783. out:
  784. return IRQ_HANDLED;
  785. }
  786. static int fimd_bind(struct device *dev, struct device *master, void *data)
  787. {
  788. struct fimd_context *ctx = dev_get_drvdata(dev);
  789. struct drm_device *drm_dev = data;
  790. struct exynos_drm_private *priv = drm_dev->dev_private;
  791. struct exynos_drm_plane *exynos_plane;
  792. unsigned int i;
  793. int ret;
  794. ctx->drm_dev = drm_dev;
  795. ctx->pipe = priv->pipe++;
  796. for (i = 0; i < WINDOWS_NR; i++) {
  797. ctx->configs[i].pixel_formats = fimd_formats;
  798. ctx->configs[i].num_pixel_formats = ARRAY_SIZE(fimd_formats);
  799. ctx->configs[i].zpos = i;
  800. ctx->configs[i].type = fimd_win_types[i];
  801. ret = exynos_plane_init(drm_dev, &ctx->planes[i], i,
  802. 1 << ctx->pipe, &ctx->configs[i]);
  803. if (ret)
  804. return ret;
  805. }
  806. exynos_plane = &ctx->planes[DEFAULT_WIN];
  807. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  808. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  809. &fimd_crtc_ops, ctx);
  810. if (IS_ERR(ctx->crtc))
  811. return PTR_ERR(ctx->crtc);
  812. if (ctx->encoder)
  813. exynos_dpi_bind(drm_dev, ctx->encoder);
  814. if (is_drm_iommu_supported(drm_dev))
  815. fimd_clear_channels(ctx->crtc);
  816. ret = drm_iommu_attach_device(drm_dev, dev);
  817. if (ret)
  818. priv->pipe--;
  819. return ret;
  820. }
  821. static void fimd_unbind(struct device *dev, struct device *master,
  822. void *data)
  823. {
  824. struct fimd_context *ctx = dev_get_drvdata(dev);
  825. fimd_disable(ctx->crtc);
  826. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  827. if (ctx->encoder)
  828. exynos_dpi_remove(ctx->encoder);
  829. }
  830. static const struct component_ops fimd_component_ops = {
  831. .bind = fimd_bind,
  832. .unbind = fimd_unbind,
  833. };
  834. static int fimd_probe(struct platform_device *pdev)
  835. {
  836. struct device *dev = &pdev->dev;
  837. struct fimd_context *ctx;
  838. struct device_node *i80_if_timings;
  839. struct resource *res;
  840. int ret;
  841. if (!dev->of_node)
  842. return -ENODEV;
  843. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  844. if (!ctx)
  845. return -ENOMEM;
  846. ctx->dev = dev;
  847. ctx->suspended = true;
  848. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  849. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  850. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  851. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  852. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  853. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  854. if (i80_if_timings) {
  855. u32 val;
  856. ctx->i80_if = true;
  857. if (ctx->driver_data->has_vidoutcon)
  858. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  859. else
  860. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  861. /*
  862. * The user manual describes that this "DSI_EN" bit is required
  863. * to enable I80 24-bit data interface.
  864. */
  865. ctx->vidcon0 |= VIDCON0_DSI_EN;
  866. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  867. val = 0;
  868. ctx->i80ifcon = LCD_CS_SETUP(val);
  869. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  870. val = 0;
  871. ctx->i80ifcon |= LCD_WR_SETUP(val);
  872. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  873. val = 1;
  874. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  875. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  876. val = 0;
  877. ctx->i80ifcon |= LCD_WR_HOLD(val);
  878. }
  879. of_node_put(i80_if_timings);
  880. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  881. "samsung,sysreg");
  882. if (IS_ERR(ctx->sysreg)) {
  883. dev_warn(dev, "failed to get system register.\n");
  884. ctx->sysreg = NULL;
  885. }
  886. ctx->bus_clk = devm_clk_get(dev, "fimd");
  887. if (IS_ERR(ctx->bus_clk)) {
  888. dev_err(dev, "failed to get bus clock\n");
  889. return PTR_ERR(ctx->bus_clk);
  890. }
  891. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  892. if (IS_ERR(ctx->lcd_clk)) {
  893. dev_err(dev, "failed to get lcd clock\n");
  894. return PTR_ERR(ctx->lcd_clk);
  895. }
  896. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  897. ctx->regs = devm_ioremap_resource(dev, res);
  898. if (IS_ERR(ctx->regs))
  899. return PTR_ERR(ctx->regs);
  900. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  901. ctx->i80_if ? "lcd_sys" : "vsync");
  902. if (!res) {
  903. dev_err(dev, "irq request failed.\n");
  904. return -ENXIO;
  905. }
  906. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  907. 0, "drm_fimd", ctx);
  908. if (ret) {
  909. dev_err(dev, "irq request failed.\n");
  910. return ret;
  911. }
  912. init_waitqueue_head(&ctx->wait_vsync_queue);
  913. atomic_set(&ctx->wait_vsync_event, 0);
  914. platform_set_drvdata(pdev, ctx);
  915. ctx->encoder = exynos_dpi_probe(dev);
  916. if (IS_ERR(ctx->encoder))
  917. return PTR_ERR(ctx->encoder);
  918. pm_runtime_enable(dev);
  919. ret = component_add(dev, &fimd_component_ops);
  920. if (ret)
  921. goto err_disable_pm_runtime;
  922. return ret;
  923. err_disable_pm_runtime:
  924. pm_runtime_disable(dev);
  925. return ret;
  926. }
  927. static int fimd_remove(struct platform_device *pdev)
  928. {
  929. pm_runtime_disable(&pdev->dev);
  930. component_del(&pdev->dev, &fimd_component_ops);
  931. return 0;
  932. }
  933. #ifdef CONFIG_PM
  934. static int exynos_fimd_suspend(struct device *dev)
  935. {
  936. struct fimd_context *ctx = dev_get_drvdata(dev);
  937. clk_disable_unprepare(ctx->lcd_clk);
  938. clk_disable_unprepare(ctx->bus_clk);
  939. return 0;
  940. }
  941. static int exynos_fimd_resume(struct device *dev)
  942. {
  943. struct fimd_context *ctx = dev_get_drvdata(dev);
  944. int ret;
  945. ret = clk_prepare_enable(ctx->bus_clk);
  946. if (ret < 0) {
  947. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  948. return ret;
  949. }
  950. ret = clk_prepare_enable(ctx->lcd_clk);
  951. if (ret < 0) {
  952. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  953. return ret;
  954. }
  955. return 0;
  956. }
  957. #endif
  958. static const struct dev_pm_ops exynos_fimd_pm_ops = {
  959. SET_RUNTIME_PM_OPS(exynos_fimd_suspend, exynos_fimd_resume, NULL)
  960. };
  961. struct platform_driver fimd_driver = {
  962. .probe = fimd_probe,
  963. .remove = fimd_remove,
  964. .driver = {
  965. .name = "exynos4-fb",
  966. .owner = THIS_MODULE,
  967. .pm = &exynos_fimd_pm_ops,
  968. .of_match_table = fimd_driver_dt_match,
  969. },
  970. };