vce_v2_0.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. * Authors: Christian König <christian.koenig@amd.com>
  26. */
  27. #include <linux/firmware.h>
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include "amdgpu_vce.h"
  31. #include "cikd.h"
  32. #include "vce/vce_2_0_d.h"
  33. #include "vce/vce_2_0_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. static void vce_v2_0_mc_resume(struct amdgpu_device *adev);
  37. static void vce_v2_0_set_ring_funcs(struct amdgpu_device *adev);
  38. static void vce_v2_0_set_irq_funcs(struct amdgpu_device *adev);
  39. /**
  40. * vce_v2_0_ring_get_rptr - get read pointer
  41. *
  42. * @ring: amdgpu_ring pointer
  43. *
  44. * Returns the current hardware read pointer
  45. */
  46. static uint32_t vce_v2_0_ring_get_rptr(struct amdgpu_ring *ring)
  47. {
  48. struct amdgpu_device *adev = ring->adev;
  49. if (ring == &adev->vce.ring[0])
  50. return RREG32(mmVCE_RB_RPTR);
  51. else
  52. return RREG32(mmVCE_RB_RPTR2);
  53. }
  54. /**
  55. * vce_v2_0_ring_get_wptr - get write pointer
  56. *
  57. * @ring: amdgpu_ring pointer
  58. *
  59. * Returns the current hardware write pointer
  60. */
  61. static uint32_t vce_v2_0_ring_get_wptr(struct amdgpu_ring *ring)
  62. {
  63. struct amdgpu_device *adev = ring->adev;
  64. if (ring == &adev->vce.ring[0])
  65. return RREG32(mmVCE_RB_WPTR);
  66. else
  67. return RREG32(mmVCE_RB_WPTR2);
  68. }
  69. /**
  70. * vce_v2_0_ring_set_wptr - set write pointer
  71. *
  72. * @ring: amdgpu_ring pointer
  73. *
  74. * Commits the write pointer to the hardware
  75. */
  76. static void vce_v2_0_ring_set_wptr(struct amdgpu_ring *ring)
  77. {
  78. struct amdgpu_device *adev = ring->adev;
  79. if (ring == &adev->vce.ring[0])
  80. WREG32(mmVCE_RB_WPTR, ring->wptr);
  81. else
  82. WREG32(mmVCE_RB_WPTR2, ring->wptr);
  83. }
  84. /**
  85. * vce_v2_0_start - start VCE block
  86. *
  87. * @adev: amdgpu_device pointer
  88. *
  89. * Setup and start the VCE block
  90. */
  91. static int vce_v2_0_start(struct amdgpu_device *adev)
  92. {
  93. struct amdgpu_ring *ring;
  94. int i, j, r;
  95. vce_v2_0_mc_resume(adev);
  96. /* set BUSY flag */
  97. WREG32_P(mmVCE_STATUS, 1, ~1);
  98. ring = &adev->vce.ring[0];
  99. WREG32(mmVCE_RB_RPTR, ring->wptr);
  100. WREG32(mmVCE_RB_WPTR, ring->wptr);
  101. WREG32(mmVCE_RB_BASE_LO, ring->gpu_addr);
  102. WREG32(mmVCE_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  103. WREG32(mmVCE_RB_SIZE, ring->ring_size / 4);
  104. ring = &adev->vce.ring[1];
  105. WREG32(mmVCE_RB_RPTR2, ring->wptr);
  106. WREG32(mmVCE_RB_WPTR2, ring->wptr);
  107. WREG32(mmVCE_RB_BASE_LO2, ring->gpu_addr);
  108. WREG32(mmVCE_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  109. WREG32(mmVCE_RB_SIZE2, ring->ring_size / 4);
  110. WREG32_P(mmVCE_VCPU_CNTL, VCE_VCPU_CNTL__CLK_EN_MASK, ~VCE_VCPU_CNTL__CLK_EN_MASK);
  111. WREG32_P(mmVCE_SOFT_RESET,
  112. VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK,
  113. ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK);
  114. mdelay(100);
  115. WREG32_P(mmVCE_SOFT_RESET, 0, ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK);
  116. for (i = 0; i < 10; ++i) {
  117. uint32_t status;
  118. for (j = 0; j < 100; ++j) {
  119. status = RREG32(mmVCE_STATUS);
  120. if (status & 2)
  121. break;
  122. mdelay(10);
  123. }
  124. r = 0;
  125. if (status & 2)
  126. break;
  127. DRM_ERROR("VCE not responding, trying to reset the ECPU!!!\n");
  128. WREG32_P(mmVCE_SOFT_RESET, VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK,
  129. ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK);
  130. mdelay(10);
  131. WREG32_P(mmVCE_SOFT_RESET, 0, ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK);
  132. mdelay(10);
  133. r = -1;
  134. }
  135. /* clear BUSY flag */
  136. WREG32_P(mmVCE_STATUS, 0, ~1);
  137. if (r) {
  138. DRM_ERROR("VCE not responding, giving up!!!\n");
  139. return r;
  140. }
  141. return 0;
  142. }
  143. static int vce_v2_0_early_init(struct amdgpu_device *adev)
  144. {
  145. vce_v2_0_set_ring_funcs(adev);
  146. vce_v2_0_set_irq_funcs(adev);
  147. return 0;
  148. }
  149. static int vce_v2_0_sw_init(struct amdgpu_device *adev)
  150. {
  151. struct amdgpu_ring *ring;
  152. int r;
  153. /* VCE */
  154. r = amdgpu_irq_add_id(adev, 167, &adev->vce.irq);
  155. if (r)
  156. return r;
  157. r = amdgpu_vce_sw_init(adev);
  158. if (r)
  159. return r;
  160. r = amdgpu_vce_resume(adev);
  161. if (r)
  162. return r;
  163. ring = &adev->vce.ring[0];
  164. sprintf(ring->name, "vce0");
  165. r = amdgpu_ring_init(adev, ring, 4096, VCE_CMD_NO_OP, 0xf,
  166. &adev->vce.irq, 0, AMDGPU_RING_TYPE_VCE);
  167. if (r)
  168. return r;
  169. ring = &adev->vce.ring[1];
  170. sprintf(ring->name, "vce1");
  171. r = amdgpu_ring_init(adev, ring, 4096, VCE_CMD_NO_OP, 0xf,
  172. &adev->vce.irq, 0, AMDGPU_RING_TYPE_VCE);
  173. if (r)
  174. return r;
  175. return r;
  176. }
  177. static int vce_v2_0_sw_fini(struct amdgpu_device *adev)
  178. {
  179. int r;
  180. r = amdgpu_vce_suspend(adev);
  181. if (r)
  182. return r;
  183. r = amdgpu_vce_sw_fini(adev);
  184. if (r)
  185. return r;
  186. return r;
  187. }
  188. static int vce_v2_0_hw_init(struct amdgpu_device *adev)
  189. {
  190. struct amdgpu_ring *ring;
  191. int r;
  192. r = vce_v2_0_start(adev);
  193. if (r)
  194. return r;
  195. ring = &adev->vce.ring[0];
  196. ring->ready = true;
  197. r = amdgpu_ring_test_ring(ring);
  198. if (r) {
  199. ring->ready = false;
  200. return r;
  201. }
  202. ring = &adev->vce.ring[1];
  203. ring->ready = true;
  204. r = amdgpu_ring_test_ring(ring);
  205. if (r) {
  206. ring->ready = false;
  207. return r;
  208. }
  209. DRM_INFO("VCE initialized successfully.\n");
  210. return 0;
  211. }
  212. static int vce_v2_0_hw_fini(struct amdgpu_device *adev)
  213. {
  214. // TODO
  215. return 0;
  216. }
  217. static int vce_v2_0_suspend(struct amdgpu_device *adev)
  218. {
  219. int r;
  220. r = vce_v2_0_hw_fini(adev);
  221. if (r)
  222. return r;
  223. r = amdgpu_vce_suspend(adev);
  224. if (r)
  225. return r;
  226. return r;
  227. }
  228. static int vce_v2_0_resume(struct amdgpu_device *adev)
  229. {
  230. int r;
  231. r = amdgpu_vce_resume(adev);
  232. if (r)
  233. return r;
  234. r = vce_v2_0_hw_init(adev);
  235. if (r)
  236. return r;
  237. return r;
  238. }
  239. static void vce_v2_0_set_sw_cg(struct amdgpu_device *adev, bool gated)
  240. {
  241. u32 tmp;
  242. if (gated) {
  243. tmp = RREG32(mmVCE_CLOCK_GATING_B);
  244. tmp |= 0xe70000;
  245. WREG32(mmVCE_CLOCK_GATING_B, tmp);
  246. tmp = RREG32(mmVCE_UENC_CLOCK_GATING);
  247. tmp |= 0xff000000;
  248. WREG32(mmVCE_UENC_CLOCK_GATING, tmp);
  249. tmp = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
  250. tmp &= ~0x3fc;
  251. WREG32(mmVCE_UENC_REG_CLOCK_GATING, tmp);
  252. WREG32(mmVCE_CGTT_CLK_OVERRIDE, 0);
  253. } else {
  254. tmp = RREG32(mmVCE_CLOCK_GATING_B);
  255. tmp |= 0xe7;
  256. tmp &= ~0xe70000;
  257. WREG32(mmVCE_CLOCK_GATING_B, tmp);
  258. tmp = RREG32(mmVCE_UENC_CLOCK_GATING);
  259. tmp |= 0x1fe000;
  260. tmp &= ~0xff000000;
  261. WREG32(mmVCE_UENC_CLOCK_GATING, tmp);
  262. tmp = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
  263. tmp |= 0x3fc;
  264. WREG32(mmVCE_UENC_REG_CLOCK_GATING, tmp);
  265. }
  266. }
  267. static void vce_v2_0_set_dyn_cg(struct amdgpu_device *adev, bool gated)
  268. {
  269. u32 orig, tmp;
  270. tmp = RREG32(mmVCE_CLOCK_GATING_B);
  271. tmp &= ~0x00060006;
  272. if (gated) {
  273. tmp |= 0xe10000;
  274. } else {
  275. tmp |= 0xe1;
  276. tmp &= ~0xe10000;
  277. }
  278. WREG32(mmVCE_CLOCK_GATING_B, tmp);
  279. orig = tmp = RREG32(mmVCE_UENC_CLOCK_GATING);
  280. tmp &= ~0x1fe000;
  281. tmp &= ~0xff000000;
  282. if (tmp != orig)
  283. WREG32(mmVCE_UENC_CLOCK_GATING, tmp);
  284. orig = tmp = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
  285. tmp &= ~0x3fc;
  286. if (tmp != orig)
  287. WREG32(mmVCE_UENC_REG_CLOCK_GATING, tmp);
  288. if (gated)
  289. WREG32(mmVCE_CGTT_CLK_OVERRIDE, 0);
  290. }
  291. static void vce_v2_0_disable_cg(struct amdgpu_device *adev)
  292. {
  293. WREG32(mmVCE_CGTT_CLK_OVERRIDE, 7);
  294. }
  295. static void vce_v2_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  296. {
  297. bool sw_cg = false;
  298. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_VCE_MGCG)) {
  299. if (sw_cg)
  300. vce_v2_0_set_sw_cg(adev, true);
  301. else
  302. vce_v2_0_set_dyn_cg(adev, true);
  303. } else {
  304. vce_v2_0_disable_cg(adev);
  305. if (sw_cg)
  306. vce_v2_0_set_sw_cg(adev, false);
  307. else
  308. vce_v2_0_set_dyn_cg(adev, false);
  309. }
  310. }
  311. static void vce_v2_0_init_cg(struct amdgpu_device *adev)
  312. {
  313. u32 tmp;
  314. tmp = RREG32(mmVCE_CLOCK_GATING_A);
  315. tmp &= ~0xfff;
  316. tmp |= ((0 << 0) | (4 << 4));
  317. tmp |= 0x40000;
  318. WREG32(mmVCE_CLOCK_GATING_A, tmp);
  319. tmp = RREG32(mmVCE_UENC_CLOCK_GATING);
  320. tmp &= ~0xfff;
  321. tmp |= ((0 << 0) | (4 << 4));
  322. WREG32(mmVCE_UENC_CLOCK_GATING, tmp);
  323. tmp = RREG32(mmVCE_CLOCK_GATING_B);
  324. tmp |= 0x10;
  325. tmp &= ~0x100000;
  326. WREG32(mmVCE_CLOCK_GATING_B, tmp);
  327. }
  328. static void vce_v2_0_mc_resume(struct amdgpu_device *adev)
  329. {
  330. uint64_t addr = adev->vce.gpu_addr;
  331. uint32_t size;
  332. WREG32_P(mmVCE_CLOCK_GATING_A, 0, ~(1 << 16));
  333. WREG32_P(mmVCE_UENC_CLOCK_GATING, 0x1FF000, ~0xFF9FF000);
  334. WREG32_P(mmVCE_UENC_REG_CLOCK_GATING, 0x3F, ~0x3F);
  335. WREG32(mmVCE_CLOCK_GATING_B, 0xf7);
  336. WREG32(mmVCE_LMI_CTRL, 0x00398000);
  337. WREG32_P(mmVCE_LMI_CACHE_CTRL, 0x0, ~0x1);
  338. WREG32(mmVCE_LMI_SWAP_CNTL, 0);
  339. WREG32(mmVCE_LMI_SWAP_CNTL1, 0);
  340. WREG32(mmVCE_LMI_VM_CTRL, 0);
  341. addr += AMDGPU_VCE_FIRMWARE_OFFSET;
  342. size = AMDGPU_GPU_PAGE_ALIGN(adev->vce.fw->size);
  343. WREG32(mmVCE_VCPU_CACHE_OFFSET0, addr & 0x7fffffff);
  344. WREG32(mmVCE_VCPU_CACHE_SIZE0, size);
  345. addr += size;
  346. size = AMDGPU_VCE_STACK_SIZE;
  347. WREG32(mmVCE_VCPU_CACHE_OFFSET1, addr & 0x7fffffff);
  348. WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
  349. addr += size;
  350. size = AMDGPU_VCE_HEAP_SIZE;
  351. WREG32(mmVCE_VCPU_CACHE_OFFSET2, addr & 0x7fffffff);
  352. WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
  353. WREG32_P(mmVCE_LMI_CTRL2, 0x0, ~0x100);
  354. WREG32_P(mmVCE_SYS_INT_EN, VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK,
  355. ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
  356. vce_v2_0_init_cg(adev);
  357. }
  358. static bool vce_v2_0_is_idle(struct amdgpu_device *adev)
  359. {
  360. return !(RREG32(mmSRBM_STATUS2) & SRBM_STATUS2__VCE_BUSY_MASK);
  361. }
  362. static int vce_v2_0_wait_for_idle(struct amdgpu_device *adev)
  363. {
  364. unsigned i;
  365. for (i = 0; i < adev->usec_timeout; i++) {
  366. if (!(RREG32(mmSRBM_STATUS2) & SRBM_STATUS2__VCE_BUSY_MASK))
  367. return 0;
  368. }
  369. return -ETIMEDOUT;
  370. }
  371. static int vce_v2_0_soft_reset(struct amdgpu_device *adev)
  372. {
  373. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_VCE_MASK,
  374. ~SRBM_SOFT_RESET__SOFT_RESET_VCE_MASK);
  375. mdelay(5);
  376. return vce_v2_0_start(adev);
  377. }
  378. static void vce_v2_0_print_status(struct amdgpu_device *adev)
  379. {
  380. dev_info(adev->dev, "VCE 2.0 registers\n");
  381. dev_info(adev->dev, " VCE_STATUS=0x%08X\n",
  382. RREG32(mmVCE_STATUS));
  383. dev_info(adev->dev, " VCE_VCPU_CNTL=0x%08X\n",
  384. RREG32(mmVCE_VCPU_CNTL));
  385. dev_info(adev->dev, " VCE_VCPU_CACHE_OFFSET0=0x%08X\n",
  386. RREG32(mmVCE_VCPU_CACHE_OFFSET0));
  387. dev_info(adev->dev, " VCE_VCPU_CACHE_SIZE0=0x%08X\n",
  388. RREG32(mmVCE_VCPU_CACHE_SIZE0));
  389. dev_info(adev->dev, " VCE_VCPU_CACHE_OFFSET1=0x%08X\n",
  390. RREG32(mmVCE_VCPU_CACHE_OFFSET1));
  391. dev_info(adev->dev, " VCE_VCPU_CACHE_SIZE1=0x%08X\n",
  392. RREG32(mmVCE_VCPU_CACHE_SIZE1));
  393. dev_info(adev->dev, " VCE_VCPU_CACHE_OFFSET2=0x%08X\n",
  394. RREG32(mmVCE_VCPU_CACHE_OFFSET2));
  395. dev_info(adev->dev, " VCE_VCPU_CACHE_SIZE2=0x%08X\n",
  396. RREG32(mmVCE_VCPU_CACHE_SIZE2));
  397. dev_info(adev->dev, " VCE_SOFT_RESET=0x%08X\n",
  398. RREG32(mmVCE_SOFT_RESET));
  399. dev_info(adev->dev, " VCE_RB_BASE_LO2=0x%08X\n",
  400. RREG32(mmVCE_RB_BASE_LO2));
  401. dev_info(adev->dev, " VCE_RB_BASE_HI2=0x%08X\n",
  402. RREG32(mmVCE_RB_BASE_HI2));
  403. dev_info(adev->dev, " VCE_RB_SIZE2=0x%08X\n",
  404. RREG32(mmVCE_RB_SIZE2));
  405. dev_info(adev->dev, " VCE_RB_RPTR2=0x%08X\n",
  406. RREG32(mmVCE_RB_RPTR2));
  407. dev_info(adev->dev, " VCE_RB_WPTR2=0x%08X\n",
  408. RREG32(mmVCE_RB_WPTR2));
  409. dev_info(adev->dev, " VCE_RB_BASE_LO=0x%08X\n",
  410. RREG32(mmVCE_RB_BASE_LO));
  411. dev_info(adev->dev, " VCE_RB_BASE_HI=0x%08X\n",
  412. RREG32(mmVCE_RB_BASE_HI));
  413. dev_info(adev->dev, " VCE_RB_SIZE=0x%08X\n",
  414. RREG32(mmVCE_RB_SIZE));
  415. dev_info(adev->dev, " VCE_RB_RPTR=0x%08X\n",
  416. RREG32(mmVCE_RB_RPTR));
  417. dev_info(adev->dev, " VCE_RB_WPTR=0x%08X\n",
  418. RREG32(mmVCE_RB_WPTR));
  419. dev_info(adev->dev, " VCE_CLOCK_GATING_A=0x%08X\n",
  420. RREG32(mmVCE_CLOCK_GATING_A));
  421. dev_info(adev->dev, " VCE_CLOCK_GATING_B=0x%08X\n",
  422. RREG32(mmVCE_CLOCK_GATING_B));
  423. dev_info(adev->dev, " VCE_CGTT_CLK_OVERRIDE=0x%08X\n",
  424. RREG32(mmVCE_CGTT_CLK_OVERRIDE));
  425. dev_info(adev->dev, " VCE_UENC_CLOCK_GATING=0x%08X\n",
  426. RREG32(mmVCE_UENC_CLOCK_GATING));
  427. dev_info(adev->dev, " VCE_UENC_REG_CLOCK_GATING=0x%08X\n",
  428. RREG32(mmVCE_UENC_REG_CLOCK_GATING));
  429. dev_info(adev->dev, " VCE_SYS_INT_EN=0x%08X\n",
  430. RREG32(mmVCE_SYS_INT_EN));
  431. dev_info(adev->dev, " VCE_LMI_CTRL2=0x%08X\n",
  432. RREG32(mmVCE_LMI_CTRL2));
  433. dev_info(adev->dev, " VCE_LMI_CTRL=0x%08X\n",
  434. RREG32(mmVCE_LMI_CTRL));
  435. dev_info(adev->dev, " VCE_LMI_VM_CTRL=0x%08X\n",
  436. RREG32(mmVCE_LMI_VM_CTRL));
  437. dev_info(adev->dev, " VCE_LMI_SWAP_CNTL=0x%08X\n",
  438. RREG32(mmVCE_LMI_SWAP_CNTL));
  439. dev_info(adev->dev, " VCE_LMI_SWAP_CNTL1=0x%08X\n",
  440. RREG32(mmVCE_LMI_SWAP_CNTL1));
  441. dev_info(adev->dev, " VCE_LMI_CACHE_CTRL=0x%08X\n",
  442. RREG32(mmVCE_LMI_CACHE_CTRL));
  443. }
  444. static int vce_v2_0_set_interrupt_state(struct amdgpu_device *adev,
  445. struct amdgpu_irq_src *source,
  446. unsigned type,
  447. enum amdgpu_interrupt_state state)
  448. {
  449. uint32_t val = 0;
  450. if (state == AMDGPU_IRQ_STATE_ENABLE)
  451. val |= VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK;
  452. WREG32_P(mmVCE_SYS_INT_EN, val, ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
  453. return 0;
  454. }
  455. static int vce_v2_0_process_interrupt(struct amdgpu_device *adev,
  456. struct amdgpu_irq_src *source,
  457. struct amdgpu_iv_entry *entry)
  458. {
  459. DRM_DEBUG("IH: VCE\n");
  460. switch (entry->src_data) {
  461. case 0:
  462. amdgpu_fence_process(&adev->vce.ring[0]);
  463. break;
  464. case 1:
  465. amdgpu_fence_process(&adev->vce.ring[1]);
  466. break;
  467. default:
  468. DRM_ERROR("Unhandled interrupt: %d %d\n",
  469. entry->src_id, entry->src_data);
  470. break;
  471. }
  472. return 0;
  473. }
  474. static int vce_v2_0_set_clockgating_state(struct amdgpu_device *adev,
  475. enum amdgpu_clockgating_state state)
  476. {
  477. bool gate = false;
  478. if (state == AMDGPU_CG_STATE_GATE)
  479. gate = true;
  480. vce_v2_0_enable_mgcg(adev, gate);
  481. return 0;
  482. }
  483. static int vce_v2_0_set_powergating_state(struct amdgpu_device *adev,
  484. enum amdgpu_powergating_state state)
  485. {
  486. /* This doesn't actually powergate the VCE block.
  487. * That's done in the dpm code via the SMC. This
  488. * just re-inits the block as necessary. The actual
  489. * gating still happens in the dpm code. We should
  490. * revisit this when there is a cleaner line between
  491. * the smc and the hw blocks
  492. */
  493. if (state == AMDGPU_PG_STATE_GATE)
  494. /* XXX do we need a vce_v2_0_stop()? */
  495. return 0;
  496. else
  497. return vce_v2_0_start(adev);
  498. }
  499. const struct amdgpu_ip_funcs vce_v2_0_ip_funcs = {
  500. .early_init = vce_v2_0_early_init,
  501. .late_init = NULL,
  502. .sw_init = vce_v2_0_sw_init,
  503. .sw_fini = vce_v2_0_sw_fini,
  504. .hw_init = vce_v2_0_hw_init,
  505. .hw_fini = vce_v2_0_hw_fini,
  506. .suspend = vce_v2_0_suspend,
  507. .resume = vce_v2_0_resume,
  508. .is_idle = vce_v2_0_is_idle,
  509. .wait_for_idle = vce_v2_0_wait_for_idle,
  510. .soft_reset = vce_v2_0_soft_reset,
  511. .print_status = vce_v2_0_print_status,
  512. .set_clockgating_state = vce_v2_0_set_clockgating_state,
  513. .set_powergating_state = vce_v2_0_set_powergating_state,
  514. };
  515. static const struct amdgpu_ring_funcs vce_v2_0_ring_funcs = {
  516. .get_rptr = vce_v2_0_ring_get_rptr,
  517. .get_wptr = vce_v2_0_ring_get_wptr,
  518. .set_wptr = vce_v2_0_ring_set_wptr,
  519. .parse_cs = amdgpu_vce_ring_parse_cs,
  520. .emit_ib = amdgpu_vce_ring_emit_ib,
  521. .emit_fence = amdgpu_vce_ring_emit_fence,
  522. .emit_semaphore = amdgpu_vce_ring_emit_semaphore,
  523. .test_ring = amdgpu_vce_ring_test_ring,
  524. .test_ib = amdgpu_vce_ring_test_ib,
  525. .is_lockup = amdgpu_ring_test_lockup,
  526. };
  527. static void vce_v2_0_set_ring_funcs(struct amdgpu_device *adev)
  528. {
  529. adev->vce.ring[0].funcs = &vce_v2_0_ring_funcs;
  530. adev->vce.ring[1].funcs = &vce_v2_0_ring_funcs;
  531. }
  532. static const struct amdgpu_irq_src_funcs vce_v2_0_irq_funcs = {
  533. .set = vce_v2_0_set_interrupt_state,
  534. .process = vce_v2_0_process_interrupt,
  535. };
  536. static void vce_v2_0_set_irq_funcs(struct amdgpu_device *adev)
  537. {
  538. adev->vce.irq.num_types = 1;
  539. adev->vce.irq.funcs = &vce_v2_0_irq_funcs;
  540. };