uvd_v4_2.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "cikd.h"
  29. #include "uvd/uvd_4_2_d.h"
  30. #include "uvd/uvd_4_2_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. static void uvd_v4_2_mc_resume(struct amdgpu_device *adev);
  34. static void uvd_v4_2_init_cg(struct amdgpu_device *adev);
  35. static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev);
  36. static void uvd_v4_2_set_irq_funcs(struct amdgpu_device *adev);
  37. static int uvd_v4_2_start(struct amdgpu_device *adev);
  38. static void uvd_v4_2_stop(struct amdgpu_device *adev);
  39. /**
  40. * uvd_v4_2_ring_get_rptr - get read pointer
  41. *
  42. * @ring: amdgpu_ring pointer
  43. *
  44. * Returns the current hardware read pointer
  45. */
  46. static uint32_t uvd_v4_2_ring_get_rptr(struct amdgpu_ring *ring)
  47. {
  48. struct amdgpu_device *adev = ring->adev;
  49. return RREG32(mmUVD_RBC_RB_RPTR);
  50. }
  51. /**
  52. * uvd_v4_2_ring_get_wptr - get write pointer
  53. *
  54. * @ring: amdgpu_ring pointer
  55. *
  56. * Returns the current hardware write pointer
  57. */
  58. static uint32_t uvd_v4_2_ring_get_wptr(struct amdgpu_ring *ring)
  59. {
  60. struct amdgpu_device *adev = ring->adev;
  61. return RREG32(mmUVD_RBC_RB_WPTR);
  62. }
  63. /**
  64. * uvd_v4_2_ring_set_wptr - set write pointer
  65. *
  66. * @ring: amdgpu_ring pointer
  67. *
  68. * Commits the write pointer to the hardware
  69. */
  70. static void uvd_v4_2_ring_set_wptr(struct amdgpu_ring *ring)
  71. {
  72. struct amdgpu_device *adev = ring->adev;
  73. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  74. }
  75. static int uvd_v4_2_early_init(struct amdgpu_device *adev)
  76. {
  77. uvd_v4_2_set_ring_funcs(adev);
  78. uvd_v4_2_set_irq_funcs(adev);
  79. return 0;
  80. }
  81. static int uvd_v4_2_sw_init(struct amdgpu_device *adev)
  82. {
  83. struct amdgpu_ring *ring;
  84. int r;
  85. /* UVD TRAP */
  86. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  87. if (r)
  88. return r;
  89. r = amdgpu_uvd_sw_init(adev);
  90. if (r)
  91. return r;
  92. r = amdgpu_uvd_resume(adev);
  93. if (r)
  94. return r;
  95. ring = &adev->uvd.ring;
  96. sprintf(ring->name, "uvd");
  97. r = amdgpu_ring_init(adev, ring, 4096, CP_PACKET2, 0xf,
  98. &adev->uvd.irq, 0, AMDGPU_RING_TYPE_UVD);
  99. return r;
  100. }
  101. static int uvd_v4_2_sw_fini(struct amdgpu_device *adev)
  102. {
  103. int r;
  104. r = amdgpu_uvd_suspend(adev);
  105. if (r)
  106. return r;
  107. r = amdgpu_uvd_sw_fini(adev);
  108. if (r)
  109. return r;
  110. return r;
  111. }
  112. /**
  113. * uvd_v4_2_hw_init - start and test UVD block
  114. *
  115. * @adev: amdgpu_device pointer
  116. *
  117. * Initialize the hardware, boot up the VCPU and do some testing
  118. */
  119. static int uvd_v4_2_hw_init(struct amdgpu_device *adev)
  120. {
  121. struct amdgpu_ring *ring = &adev->uvd.ring;
  122. uint32_t tmp;
  123. int r;
  124. /* raise clocks while booting up the VCPU */
  125. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  126. r = uvd_v4_2_start(adev);
  127. if (r)
  128. goto done;
  129. ring->ready = true;
  130. r = amdgpu_ring_test_ring(ring);
  131. if (r) {
  132. ring->ready = false;
  133. goto done;
  134. }
  135. r = amdgpu_ring_lock(ring, 10);
  136. if (r) {
  137. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  138. goto done;
  139. }
  140. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  141. amdgpu_ring_write(ring, tmp);
  142. amdgpu_ring_write(ring, 0xFFFFF);
  143. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  144. amdgpu_ring_write(ring, tmp);
  145. amdgpu_ring_write(ring, 0xFFFFF);
  146. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  147. amdgpu_ring_write(ring, tmp);
  148. amdgpu_ring_write(ring, 0xFFFFF);
  149. /* Clear timeout status bits */
  150. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  151. amdgpu_ring_write(ring, 0x8);
  152. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  153. amdgpu_ring_write(ring, 3);
  154. amdgpu_ring_unlock_commit(ring);
  155. done:
  156. /* lower clocks again */
  157. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  158. if (!r)
  159. DRM_INFO("UVD initialized successfully.\n");
  160. return r;
  161. }
  162. /**
  163. * uvd_v4_2_hw_fini - stop the hardware block
  164. *
  165. * @adev: amdgpu_device pointer
  166. *
  167. * Stop the UVD block, mark ring as not ready any more
  168. */
  169. static int uvd_v4_2_hw_fini(struct amdgpu_device *adev)
  170. {
  171. struct amdgpu_ring *ring = &adev->uvd.ring;
  172. uvd_v4_2_stop(adev);
  173. ring->ready = false;
  174. return 0;
  175. }
  176. static int uvd_v4_2_suspend(struct amdgpu_device *adev)
  177. {
  178. int r;
  179. r = uvd_v4_2_hw_fini(adev);
  180. if (r)
  181. return r;
  182. r = amdgpu_uvd_suspend(adev);
  183. if (r)
  184. return r;
  185. return r;
  186. }
  187. static int uvd_v4_2_resume(struct amdgpu_device *adev)
  188. {
  189. int r;
  190. r = amdgpu_uvd_resume(adev);
  191. if (r)
  192. return r;
  193. r = uvd_v4_2_hw_init(adev);
  194. if (r)
  195. return r;
  196. return r;
  197. }
  198. /**
  199. * uvd_v4_2_start - start UVD block
  200. *
  201. * @adev: amdgpu_device pointer
  202. *
  203. * Setup and start the UVD block
  204. */
  205. static int uvd_v4_2_start(struct amdgpu_device *adev)
  206. {
  207. struct amdgpu_ring *ring = &adev->uvd.ring;
  208. uint32_t rb_bufsz;
  209. int i, j, r;
  210. /* disable byte swapping */
  211. u32 lmi_swap_cntl = 0;
  212. u32 mp_swap_cntl = 0;
  213. uvd_v4_2_mc_resume(adev);
  214. /* disable clock gating */
  215. WREG32(mmUVD_CGC_GATE, 0);
  216. /* disable interupt */
  217. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  218. /* Stall UMC and register bus before resetting VCPU */
  219. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  220. mdelay(1);
  221. /* put LMI, VCPU, RBC etc... into reset */
  222. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  223. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  224. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  225. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  226. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  227. mdelay(5);
  228. /* take UVD block out of reset */
  229. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  230. mdelay(5);
  231. /* initialize UVD memory controller */
  232. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  233. (1 << 21) | (1 << 9) | (1 << 20));
  234. #ifdef __BIG_ENDIAN
  235. /* swap (8 in 32) RB and IB */
  236. lmi_swap_cntl = 0xa;
  237. mp_swap_cntl = 0;
  238. #endif
  239. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  240. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  241. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  242. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  243. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  244. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  245. WREG32(mmUVD_MPC_SET_ALU, 0);
  246. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  247. /* take all subblocks out of reset, except VCPU */
  248. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  249. mdelay(5);
  250. /* enable VCPU clock */
  251. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  252. /* enable UMC */
  253. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  254. /* boot up the VCPU */
  255. WREG32(mmUVD_SOFT_RESET, 0);
  256. mdelay(10);
  257. for (i = 0; i < 10; ++i) {
  258. uint32_t status;
  259. for (j = 0; j < 100; ++j) {
  260. status = RREG32(mmUVD_STATUS);
  261. if (status & 2)
  262. break;
  263. mdelay(10);
  264. }
  265. r = 0;
  266. if (status & 2)
  267. break;
  268. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  269. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  270. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  271. mdelay(10);
  272. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  273. mdelay(10);
  274. r = -1;
  275. }
  276. if (r) {
  277. DRM_ERROR("UVD not responding, giving up!!!\n");
  278. return r;
  279. }
  280. /* enable interupt */
  281. WREG32_P(mmUVD_MASTINT_EN, 3<<1, ~(3 << 1));
  282. /* force RBC into idle state */
  283. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  284. /* Set the write pointer delay */
  285. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  286. /* programm the 4GB memory segment for rptr and ring buffer */
  287. WREG32(mmUVD_LMI_EXT40_ADDR, upper_32_bits(ring->gpu_addr) |
  288. (0x7 << 16) | (0x1 << 31));
  289. /* Initialize the ring buffer's read and write pointers */
  290. WREG32(mmUVD_RBC_RB_RPTR, 0x0);
  291. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  292. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  293. /* set the ring address */
  294. WREG32(mmUVD_RBC_RB_BASE, ring->gpu_addr);
  295. /* Set ring buffer size */
  296. rb_bufsz = order_base_2(ring->ring_size);
  297. rb_bufsz = (0x1 << 8) | rb_bufsz;
  298. WREG32_P(mmUVD_RBC_RB_CNTL, rb_bufsz, ~0x11f1f);
  299. return 0;
  300. }
  301. /**
  302. * uvd_v4_2_stop - stop UVD block
  303. *
  304. * @adev: amdgpu_device pointer
  305. *
  306. * stop the UVD block
  307. */
  308. static void uvd_v4_2_stop(struct amdgpu_device *adev)
  309. {
  310. /* force RBC into idle state */
  311. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  312. /* Stall UMC and register bus before resetting VCPU */
  313. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  314. mdelay(1);
  315. /* put VCPU into reset */
  316. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  317. mdelay(5);
  318. /* disable VCPU clock */
  319. WREG32(mmUVD_VCPU_CNTL, 0x0);
  320. /* Unstall UMC and register bus */
  321. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  322. }
  323. /**
  324. * uvd_v4_2_ring_emit_fence - emit an fence & trap command
  325. *
  326. * @ring: amdgpu_ring pointer
  327. * @fence: fence to emit
  328. *
  329. * Write a fence and a trap command to the ring.
  330. */
  331. static void uvd_v4_2_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  332. bool write64bit)
  333. {
  334. WARN_ON(write64bit);
  335. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  336. amdgpu_ring_write(ring, seq);
  337. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  338. amdgpu_ring_write(ring, addr & 0xffffffff);
  339. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  340. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  341. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  342. amdgpu_ring_write(ring, 0);
  343. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  344. amdgpu_ring_write(ring, 0);
  345. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  346. amdgpu_ring_write(ring, 0);
  347. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  348. amdgpu_ring_write(ring, 2);
  349. }
  350. /**
  351. * uvd_v4_2_ring_emit_semaphore - emit semaphore command
  352. *
  353. * @ring: amdgpu_ring pointer
  354. * @semaphore: semaphore to emit commands for
  355. * @emit_wait: true if we should emit a wait command
  356. *
  357. * Emit a semaphore command (either wait or signal) to the UVD ring.
  358. */
  359. static bool uvd_v4_2_ring_emit_semaphore(struct amdgpu_ring *ring,
  360. struct amdgpu_semaphore *semaphore,
  361. bool emit_wait)
  362. {
  363. uint64_t addr = semaphore->gpu_addr;
  364. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_ADDR_LOW, 0));
  365. amdgpu_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  366. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_ADDR_HIGH, 0));
  367. amdgpu_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  368. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CMD, 0));
  369. amdgpu_ring_write(ring, 0x80 | (emit_wait ? 1 : 0));
  370. return true;
  371. }
  372. /**
  373. * uvd_v4_2_ring_test_ring - register write test
  374. *
  375. * @ring: amdgpu_ring pointer
  376. *
  377. * Test if we can successfully write to the context register
  378. */
  379. static int uvd_v4_2_ring_test_ring(struct amdgpu_ring *ring)
  380. {
  381. struct amdgpu_device *adev = ring->adev;
  382. uint32_t tmp = 0;
  383. unsigned i;
  384. int r;
  385. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  386. r = amdgpu_ring_lock(ring, 3);
  387. if (r) {
  388. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  389. ring->idx, r);
  390. return r;
  391. }
  392. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  393. amdgpu_ring_write(ring, 0xDEADBEEF);
  394. amdgpu_ring_unlock_commit(ring);
  395. for (i = 0; i < adev->usec_timeout; i++) {
  396. tmp = RREG32(mmUVD_CONTEXT_ID);
  397. if (tmp == 0xDEADBEEF)
  398. break;
  399. DRM_UDELAY(1);
  400. }
  401. if (i < adev->usec_timeout) {
  402. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  403. ring->idx, i);
  404. } else {
  405. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  406. ring->idx, tmp);
  407. r = -EINVAL;
  408. }
  409. return r;
  410. }
  411. /**
  412. * uvd_v4_2_ring_emit_ib - execute indirect buffer
  413. *
  414. * @ring: amdgpu_ring pointer
  415. * @ib: indirect buffer to execute
  416. *
  417. * Write ring commands to execute the indirect buffer
  418. */
  419. static void uvd_v4_2_ring_emit_ib(struct amdgpu_ring *ring,
  420. struct amdgpu_ib *ib)
  421. {
  422. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_BASE, 0));
  423. amdgpu_ring_write(ring, ib->gpu_addr);
  424. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  425. amdgpu_ring_write(ring, ib->length_dw);
  426. }
  427. /**
  428. * uvd_v4_2_ring_test_ib - test ib execution
  429. *
  430. * @ring: amdgpu_ring pointer
  431. *
  432. * Test if we can successfully execute an IB
  433. */
  434. static int uvd_v4_2_ring_test_ib(struct amdgpu_ring *ring)
  435. {
  436. struct amdgpu_device *adev = ring->adev;
  437. struct amdgpu_fence *fence = NULL;
  438. int r;
  439. r = amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  440. if (r) {
  441. DRM_ERROR("amdgpu: failed to raise UVD clocks (%d).\n", r);
  442. return r;
  443. }
  444. r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
  445. if (r) {
  446. DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r);
  447. goto error;
  448. }
  449. r = amdgpu_uvd_get_destroy_msg(ring, 1, &fence);
  450. if (r) {
  451. DRM_ERROR("amdgpu: failed to get destroy ib (%d).\n", r);
  452. goto error;
  453. }
  454. r = amdgpu_fence_wait(fence, false);
  455. if (r) {
  456. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  457. goto error;
  458. }
  459. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  460. error:
  461. amdgpu_fence_unref(&fence);
  462. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  463. return r;
  464. }
  465. /**
  466. * uvd_v4_2_mc_resume - memory controller programming
  467. *
  468. * @adev: amdgpu_device pointer
  469. *
  470. * Let the UVD memory controller know it's offsets
  471. */
  472. static void uvd_v4_2_mc_resume(struct amdgpu_device *adev)
  473. {
  474. uint64_t addr;
  475. uint32_t size;
  476. /* programm the VCPU memory controller bits 0-27 */
  477. addr = (adev->uvd.gpu_addr + AMDGPU_UVD_FIRMWARE_OFFSET) >> 3;
  478. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4) >> 3;
  479. WREG32(mmUVD_VCPU_CACHE_OFFSET0, addr);
  480. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  481. addr += size;
  482. size = AMDGPU_UVD_STACK_SIZE >> 3;
  483. WREG32(mmUVD_VCPU_CACHE_OFFSET1, addr);
  484. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  485. addr += size;
  486. size = AMDGPU_UVD_HEAP_SIZE >> 3;
  487. WREG32(mmUVD_VCPU_CACHE_OFFSET2, addr);
  488. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  489. /* bits 28-31 */
  490. addr = (adev->uvd.gpu_addr >> 28) & 0xF;
  491. WREG32(mmUVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  492. /* bits 32-39 */
  493. addr = (adev->uvd.gpu_addr >> 32) & 0xFF;
  494. WREG32(mmUVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  495. uvd_v4_2_init_cg(adev);
  496. }
  497. static void uvd_v4_2_enable_mgcg(struct amdgpu_device *adev,
  498. bool enable)
  499. {
  500. u32 orig, data;
  501. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_UVD_MGCG)) {
  502. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  503. data = 0xfff;
  504. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  505. orig = data = RREG32(mmUVD_CGC_CTRL);
  506. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  507. if (orig != data)
  508. WREG32(mmUVD_CGC_CTRL, data);
  509. } else {
  510. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  511. data &= ~0xfff;
  512. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  513. orig = data = RREG32(mmUVD_CGC_CTRL);
  514. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  515. if (orig != data)
  516. WREG32(mmUVD_CGC_CTRL, data);
  517. }
  518. }
  519. static void uvd_v4_2_set_dcm(struct amdgpu_device *adev,
  520. bool sw_mode)
  521. {
  522. u32 tmp, tmp2;
  523. tmp = RREG32(mmUVD_CGC_CTRL);
  524. tmp &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK | UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  525. tmp |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  526. (1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT) |
  527. (4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT);
  528. if (sw_mode) {
  529. tmp &= ~0x7ffff800;
  530. tmp2 = UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN_MASK |
  531. UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN_MASK |
  532. (7 << UVD_CGC_CTRL2__GATER_DIV_ID__SHIFT);
  533. } else {
  534. tmp |= 0x7ffff800;
  535. tmp2 = 0;
  536. }
  537. WREG32(mmUVD_CGC_CTRL, tmp);
  538. WREG32_UVD_CTX(ixUVD_CGC_CTRL2, tmp2);
  539. }
  540. static void uvd_v4_2_init_cg(struct amdgpu_device *adev)
  541. {
  542. bool hw_mode = true;
  543. if (hw_mode) {
  544. uvd_v4_2_set_dcm(adev, false);
  545. } else {
  546. u32 tmp = RREG32(mmUVD_CGC_CTRL);
  547. tmp &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  548. WREG32(mmUVD_CGC_CTRL, tmp);
  549. }
  550. }
  551. static bool uvd_v4_2_is_idle(struct amdgpu_device *adev)
  552. {
  553. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  554. }
  555. static int uvd_v4_2_wait_for_idle(struct amdgpu_device *adev)
  556. {
  557. unsigned i;
  558. for (i = 0; i < adev->usec_timeout; i++) {
  559. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  560. return 0;
  561. }
  562. return -ETIMEDOUT;
  563. }
  564. static int uvd_v4_2_soft_reset(struct amdgpu_device *adev)
  565. {
  566. uvd_v4_2_stop(adev);
  567. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  568. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  569. mdelay(5);
  570. return uvd_v4_2_start(adev);
  571. }
  572. static void uvd_v4_2_print_status(struct amdgpu_device *adev)
  573. {
  574. dev_info(adev->dev, "UVD 4.2 registers\n");
  575. dev_info(adev->dev, " UVD_SEMA_ADDR_LOW=0x%08X\n",
  576. RREG32(mmUVD_SEMA_ADDR_LOW));
  577. dev_info(adev->dev, " UVD_SEMA_ADDR_HIGH=0x%08X\n",
  578. RREG32(mmUVD_SEMA_ADDR_HIGH));
  579. dev_info(adev->dev, " UVD_SEMA_CMD=0x%08X\n",
  580. RREG32(mmUVD_SEMA_CMD));
  581. dev_info(adev->dev, " UVD_GPCOM_VCPU_CMD=0x%08X\n",
  582. RREG32(mmUVD_GPCOM_VCPU_CMD));
  583. dev_info(adev->dev, " UVD_GPCOM_VCPU_DATA0=0x%08X\n",
  584. RREG32(mmUVD_GPCOM_VCPU_DATA0));
  585. dev_info(adev->dev, " UVD_GPCOM_VCPU_DATA1=0x%08X\n",
  586. RREG32(mmUVD_GPCOM_VCPU_DATA1));
  587. dev_info(adev->dev, " UVD_ENGINE_CNTL=0x%08X\n",
  588. RREG32(mmUVD_ENGINE_CNTL));
  589. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  590. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  591. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  592. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  593. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  594. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  595. dev_info(adev->dev, " UVD_SEMA_CNTL=0x%08X\n",
  596. RREG32(mmUVD_SEMA_CNTL));
  597. dev_info(adev->dev, " UVD_LMI_EXT40_ADDR=0x%08X\n",
  598. RREG32(mmUVD_LMI_EXT40_ADDR));
  599. dev_info(adev->dev, " UVD_CTX_INDEX=0x%08X\n",
  600. RREG32(mmUVD_CTX_INDEX));
  601. dev_info(adev->dev, " UVD_CTX_DATA=0x%08X\n",
  602. RREG32(mmUVD_CTX_DATA));
  603. dev_info(adev->dev, " UVD_CGC_GATE=0x%08X\n",
  604. RREG32(mmUVD_CGC_GATE));
  605. dev_info(adev->dev, " UVD_CGC_CTRL=0x%08X\n",
  606. RREG32(mmUVD_CGC_CTRL));
  607. dev_info(adev->dev, " UVD_LMI_CTRL2=0x%08X\n",
  608. RREG32(mmUVD_LMI_CTRL2));
  609. dev_info(adev->dev, " UVD_MASTINT_EN=0x%08X\n",
  610. RREG32(mmUVD_MASTINT_EN));
  611. dev_info(adev->dev, " UVD_LMI_ADDR_EXT=0x%08X\n",
  612. RREG32(mmUVD_LMI_ADDR_EXT));
  613. dev_info(adev->dev, " UVD_LMI_CTRL=0x%08X\n",
  614. RREG32(mmUVD_LMI_CTRL));
  615. dev_info(adev->dev, " UVD_LMI_SWAP_CNTL=0x%08X\n",
  616. RREG32(mmUVD_LMI_SWAP_CNTL));
  617. dev_info(adev->dev, " UVD_MP_SWAP_CNTL=0x%08X\n",
  618. RREG32(mmUVD_MP_SWAP_CNTL));
  619. dev_info(adev->dev, " UVD_MPC_SET_MUXA0=0x%08X\n",
  620. RREG32(mmUVD_MPC_SET_MUXA0));
  621. dev_info(adev->dev, " UVD_MPC_SET_MUXA1=0x%08X\n",
  622. RREG32(mmUVD_MPC_SET_MUXA1));
  623. dev_info(adev->dev, " UVD_MPC_SET_MUXB0=0x%08X\n",
  624. RREG32(mmUVD_MPC_SET_MUXB0));
  625. dev_info(adev->dev, " UVD_MPC_SET_MUXB1=0x%08X\n",
  626. RREG32(mmUVD_MPC_SET_MUXB1));
  627. dev_info(adev->dev, " UVD_MPC_SET_MUX=0x%08X\n",
  628. RREG32(mmUVD_MPC_SET_MUX));
  629. dev_info(adev->dev, " UVD_MPC_SET_ALU=0x%08X\n",
  630. RREG32(mmUVD_MPC_SET_ALU));
  631. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET0=0x%08X\n",
  632. RREG32(mmUVD_VCPU_CACHE_OFFSET0));
  633. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE0=0x%08X\n",
  634. RREG32(mmUVD_VCPU_CACHE_SIZE0));
  635. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET1=0x%08X\n",
  636. RREG32(mmUVD_VCPU_CACHE_OFFSET1));
  637. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE1=0x%08X\n",
  638. RREG32(mmUVD_VCPU_CACHE_SIZE1));
  639. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET2=0x%08X\n",
  640. RREG32(mmUVD_VCPU_CACHE_OFFSET2));
  641. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE2=0x%08X\n",
  642. RREG32(mmUVD_VCPU_CACHE_SIZE2));
  643. dev_info(adev->dev, " UVD_VCPU_CNTL=0x%08X\n",
  644. RREG32(mmUVD_VCPU_CNTL));
  645. dev_info(adev->dev, " UVD_SOFT_RESET=0x%08X\n",
  646. RREG32(mmUVD_SOFT_RESET));
  647. dev_info(adev->dev, " UVD_RBC_IB_BASE=0x%08X\n",
  648. RREG32(mmUVD_RBC_IB_BASE));
  649. dev_info(adev->dev, " UVD_RBC_IB_SIZE=0x%08X\n",
  650. RREG32(mmUVD_RBC_IB_SIZE));
  651. dev_info(adev->dev, " UVD_RBC_RB_BASE=0x%08X\n",
  652. RREG32(mmUVD_RBC_RB_BASE));
  653. dev_info(adev->dev, " UVD_RBC_RB_RPTR=0x%08X\n",
  654. RREG32(mmUVD_RBC_RB_RPTR));
  655. dev_info(adev->dev, " UVD_RBC_RB_WPTR=0x%08X\n",
  656. RREG32(mmUVD_RBC_RB_WPTR));
  657. dev_info(adev->dev, " UVD_RBC_RB_WPTR_CNTL=0x%08X\n",
  658. RREG32(mmUVD_RBC_RB_WPTR_CNTL));
  659. dev_info(adev->dev, " UVD_RBC_RB_CNTL=0x%08X\n",
  660. RREG32(mmUVD_RBC_RB_CNTL));
  661. dev_info(adev->dev, " UVD_STATUS=0x%08X\n",
  662. RREG32(mmUVD_STATUS));
  663. dev_info(adev->dev, " UVD_SEMA_TIMEOUT_STATUS=0x%08X\n",
  664. RREG32(mmUVD_SEMA_TIMEOUT_STATUS));
  665. dev_info(adev->dev, " UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL=0x%08X\n",
  666. RREG32(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL));
  667. dev_info(adev->dev, " UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL=0x%08X\n",
  668. RREG32(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL));
  669. dev_info(adev->dev, " UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL=0x%08X\n",
  670. RREG32(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL));
  671. dev_info(adev->dev, " UVD_CONTEXT_ID=0x%08X\n",
  672. RREG32(mmUVD_CONTEXT_ID));
  673. }
  674. static int uvd_v4_2_set_interrupt_state(struct amdgpu_device *adev,
  675. struct amdgpu_irq_src *source,
  676. unsigned type,
  677. enum amdgpu_interrupt_state state)
  678. {
  679. // TODO
  680. return 0;
  681. }
  682. static int uvd_v4_2_process_interrupt(struct amdgpu_device *adev,
  683. struct amdgpu_irq_src *source,
  684. struct amdgpu_iv_entry *entry)
  685. {
  686. DRM_DEBUG("IH: UVD TRAP\n");
  687. amdgpu_fence_process(&adev->uvd.ring);
  688. return 0;
  689. }
  690. static int uvd_v4_2_set_clockgating_state(struct amdgpu_device *adev,
  691. enum amdgpu_clockgating_state state)
  692. {
  693. bool gate = false;
  694. if (state == AMDGPU_CG_STATE_GATE)
  695. gate = true;
  696. uvd_v4_2_enable_mgcg(adev, gate);
  697. return 0;
  698. }
  699. static int uvd_v4_2_set_powergating_state(struct amdgpu_device *adev,
  700. enum amdgpu_powergating_state state)
  701. {
  702. /* This doesn't actually powergate the UVD block.
  703. * That's done in the dpm code via the SMC. This
  704. * just re-inits the block as necessary. The actual
  705. * gating still happens in the dpm code. We should
  706. * revisit this when there is a cleaner line between
  707. * the smc and the hw blocks
  708. */
  709. if (state == AMDGPU_PG_STATE_GATE) {
  710. uvd_v4_2_stop(adev);
  711. return 0;
  712. } else {
  713. return uvd_v4_2_start(adev);
  714. }
  715. }
  716. const struct amdgpu_ip_funcs uvd_v4_2_ip_funcs = {
  717. .early_init = uvd_v4_2_early_init,
  718. .late_init = NULL,
  719. .sw_init = uvd_v4_2_sw_init,
  720. .sw_fini = uvd_v4_2_sw_fini,
  721. .hw_init = uvd_v4_2_hw_init,
  722. .hw_fini = uvd_v4_2_hw_fini,
  723. .suspend = uvd_v4_2_suspend,
  724. .resume = uvd_v4_2_resume,
  725. .is_idle = uvd_v4_2_is_idle,
  726. .wait_for_idle = uvd_v4_2_wait_for_idle,
  727. .soft_reset = uvd_v4_2_soft_reset,
  728. .print_status = uvd_v4_2_print_status,
  729. .set_clockgating_state = uvd_v4_2_set_clockgating_state,
  730. .set_powergating_state = uvd_v4_2_set_powergating_state,
  731. };
  732. static const struct amdgpu_ring_funcs uvd_v4_2_ring_funcs = {
  733. .get_rptr = uvd_v4_2_ring_get_rptr,
  734. .get_wptr = uvd_v4_2_ring_get_wptr,
  735. .set_wptr = uvd_v4_2_ring_set_wptr,
  736. .parse_cs = amdgpu_uvd_ring_parse_cs,
  737. .emit_ib = uvd_v4_2_ring_emit_ib,
  738. .emit_fence = uvd_v4_2_ring_emit_fence,
  739. .emit_semaphore = uvd_v4_2_ring_emit_semaphore,
  740. .test_ring = uvd_v4_2_ring_test_ring,
  741. .test_ib = uvd_v4_2_ring_test_ib,
  742. .is_lockup = amdgpu_ring_test_lockup,
  743. };
  744. static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev)
  745. {
  746. adev->uvd.ring.funcs = &uvd_v4_2_ring_funcs;
  747. }
  748. static const struct amdgpu_irq_src_funcs uvd_v4_2_irq_funcs = {
  749. .set = uvd_v4_2_set_interrupt_state,
  750. .process = uvd_v4_2_process_interrupt,
  751. };
  752. static void uvd_v4_2_set_irq_funcs(struct amdgpu_device *adev)
  753. {
  754. adev->uvd.irq.num_types = 1;
  755. adev->uvd.irq.funcs = &uvd_v4_2_irq_funcs;
  756. }