gfx_v8_0.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  68. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  71. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  72. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  74. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  75. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 golden_settings_tonga_a11[] =
  97. {
  98. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  99. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  100. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  101. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  102. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  103. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  104. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  105. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  106. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  107. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  108. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  109. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  110. };
  111. static const u32 tonga_golden_common_all[] =
  112. {
  113. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  114. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  115. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  116. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  117. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  118. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  119. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  120. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  121. };
  122. static const u32 tonga_mgcg_cgcg_init[] =
  123. {
  124. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  125. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  126. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  127. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  128. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  129. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  130. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  131. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  132. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  133. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  134. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  135. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  136. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  137. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  138. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  139. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  140. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  142. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  143. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  144. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  145. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  146. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  147. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  149. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  150. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  151. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  152. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  153. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  154. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  155. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  156. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  157. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  158. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  159. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  160. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  161. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  162. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  163. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  164. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  165. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  166. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  167. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  168. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  169. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  170. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  171. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  172. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  173. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  174. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  175. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  176. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  177. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  178. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  179. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  180. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  181. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  182. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  183. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  184. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  185. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  186. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  187. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  188. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  189. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  190. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  191. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  192. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  193. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  194. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  195. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  196. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  197. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  198. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  199. };
  200. static const u32 golden_settings_iceland_a11[] =
  201. {
  202. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  203. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  204. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  205. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  206. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  207. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  208. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  209. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  210. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  211. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  212. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  213. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  214. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  215. };
  216. static const u32 iceland_golden_common_all[] =
  217. {
  218. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  219. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  220. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  221. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  222. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  223. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  224. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  225. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  226. };
  227. static const u32 iceland_mgcg_cgcg_init[] =
  228. {
  229. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  230. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  231. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  232. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  233. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  234. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  235. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  236. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  237. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  238. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  239. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  240. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  241. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  242. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  243. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  244. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  245. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  246. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  247. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  248. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  249. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  250. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  251. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  252. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  253. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  254. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  255. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  256. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  257. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  258. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  259. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  260. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  261. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  262. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  263. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  264. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  265. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  266. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  267. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  268. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  269. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  270. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  271. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  272. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  273. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  274. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  275. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  276. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  277. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  278. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  279. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  280. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  281. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  282. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  283. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  284. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  285. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  286. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  287. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  288. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  289. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  290. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  291. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  292. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  293. };
  294. static const u32 cz_golden_settings_a11[] =
  295. {
  296. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  297. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  298. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  299. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  300. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  301. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  302. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  303. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  304. };
  305. static const u32 cz_golden_common_all[] =
  306. {
  307. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  308. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  309. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  310. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  311. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  312. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  315. };
  316. static const u32 cz_mgcg_cgcg_init[] =
  317. {
  318. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  319. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  320. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  321. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  322. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  323. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  324. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  325. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  326. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  327. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  329. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  330. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  334. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  336. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  337. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  338. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  339. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  340. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  343. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  344. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  345. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  347. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  348. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  349. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  350. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  351. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  352. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  353. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  354. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  355. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  356. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  357. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  358. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  359. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  360. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  361. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  362. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  363. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  364. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  365. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  366. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  367. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  368. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  369. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  370. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  371. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  372. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  373. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  374. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  375. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  376. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  377. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  378. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  379. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  380. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  381. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  382. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  383. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  384. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  385. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  386. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  387. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  388. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  389. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  390. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  391. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  392. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  393. };
  394. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  395. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  396. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  397. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  398. {
  399. switch (adev->asic_type) {
  400. case CHIP_TOPAZ:
  401. amdgpu_program_register_sequence(adev,
  402. iceland_mgcg_cgcg_init,
  403. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  404. amdgpu_program_register_sequence(adev,
  405. golden_settings_iceland_a11,
  406. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  407. amdgpu_program_register_sequence(adev,
  408. iceland_golden_common_all,
  409. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  410. break;
  411. case CHIP_TONGA:
  412. amdgpu_program_register_sequence(adev,
  413. tonga_mgcg_cgcg_init,
  414. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  415. amdgpu_program_register_sequence(adev,
  416. golden_settings_tonga_a11,
  417. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  418. amdgpu_program_register_sequence(adev,
  419. tonga_golden_common_all,
  420. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  421. break;
  422. case CHIP_CARRIZO:
  423. amdgpu_program_register_sequence(adev,
  424. cz_mgcg_cgcg_init,
  425. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  426. amdgpu_program_register_sequence(adev,
  427. cz_golden_settings_a11,
  428. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  429. amdgpu_program_register_sequence(adev,
  430. cz_golden_common_all,
  431. (const u32)ARRAY_SIZE(cz_golden_common_all));
  432. break;
  433. default:
  434. break;
  435. }
  436. }
  437. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  438. {
  439. int i;
  440. adev->gfx.scratch.num_reg = 7;
  441. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  442. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  443. adev->gfx.scratch.free[i] = true;
  444. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  445. }
  446. }
  447. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  448. {
  449. struct amdgpu_device *adev = ring->adev;
  450. uint32_t scratch;
  451. uint32_t tmp = 0;
  452. unsigned i;
  453. int r;
  454. r = amdgpu_gfx_scratch_get(adev, &scratch);
  455. if (r) {
  456. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  457. return r;
  458. }
  459. WREG32(scratch, 0xCAFEDEAD);
  460. r = amdgpu_ring_lock(ring, 3);
  461. if (r) {
  462. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  463. ring->idx, r);
  464. amdgpu_gfx_scratch_free(adev, scratch);
  465. return r;
  466. }
  467. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  468. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  469. amdgpu_ring_write(ring, 0xDEADBEEF);
  470. amdgpu_ring_unlock_commit(ring);
  471. for (i = 0; i < adev->usec_timeout; i++) {
  472. tmp = RREG32(scratch);
  473. if (tmp == 0xDEADBEEF)
  474. break;
  475. DRM_UDELAY(1);
  476. }
  477. if (i < adev->usec_timeout) {
  478. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  479. ring->idx, i);
  480. } else {
  481. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  482. ring->idx, scratch, tmp);
  483. r = -EINVAL;
  484. }
  485. amdgpu_gfx_scratch_free(adev, scratch);
  486. return r;
  487. }
  488. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  489. {
  490. struct amdgpu_device *adev = ring->adev;
  491. struct amdgpu_ib ib;
  492. uint32_t scratch;
  493. uint32_t tmp = 0;
  494. unsigned i;
  495. int r;
  496. r = amdgpu_gfx_scratch_get(adev, &scratch);
  497. if (r) {
  498. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  499. return r;
  500. }
  501. WREG32(scratch, 0xCAFEDEAD);
  502. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  503. if (r) {
  504. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  505. amdgpu_gfx_scratch_free(adev, scratch);
  506. return r;
  507. }
  508. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  509. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  510. ib.ptr[2] = 0xDEADBEEF;
  511. ib.length_dw = 3;
  512. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  513. if (r) {
  514. amdgpu_gfx_scratch_free(adev, scratch);
  515. amdgpu_ib_free(adev, &ib);
  516. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  517. return r;
  518. }
  519. r = amdgpu_fence_wait(ib.fence, false);
  520. if (r) {
  521. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  522. amdgpu_gfx_scratch_free(adev, scratch);
  523. amdgpu_ib_free(adev, &ib);
  524. return r;
  525. }
  526. for (i = 0; i < adev->usec_timeout; i++) {
  527. tmp = RREG32(scratch);
  528. if (tmp == 0xDEADBEEF)
  529. break;
  530. DRM_UDELAY(1);
  531. }
  532. if (i < adev->usec_timeout) {
  533. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  534. ib.fence->ring->idx, i);
  535. } else {
  536. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  537. scratch, tmp);
  538. r = -EINVAL;
  539. }
  540. amdgpu_gfx_scratch_free(adev, scratch);
  541. amdgpu_ib_free(adev, &ib);
  542. return r;
  543. }
  544. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  545. {
  546. const char *chip_name;
  547. char fw_name[30];
  548. int err;
  549. struct amdgpu_firmware_info *info = NULL;
  550. const struct common_firmware_header *header = NULL;
  551. DRM_DEBUG("\n");
  552. switch (adev->asic_type) {
  553. case CHIP_TOPAZ:
  554. chip_name = "topaz";
  555. break;
  556. case CHIP_TONGA:
  557. chip_name = "tonga";
  558. break;
  559. case CHIP_CARRIZO:
  560. chip_name = "carrizo";
  561. break;
  562. default:
  563. BUG();
  564. }
  565. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  566. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  567. if (err)
  568. goto out;
  569. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  570. if (err)
  571. goto out;
  572. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  573. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  574. if (err)
  575. goto out;
  576. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  577. if (err)
  578. goto out;
  579. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  580. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  581. if (err)
  582. goto out;
  583. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  584. if (err)
  585. goto out;
  586. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  587. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  588. if (err)
  589. goto out;
  590. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  591. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  592. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  593. if (err)
  594. goto out;
  595. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  596. if (err)
  597. goto out;
  598. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  599. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  600. if (!err) {
  601. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  602. if (err)
  603. goto out;
  604. } else {
  605. err = 0;
  606. adev->gfx.mec2_fw = NULL;
  607. }
  608. if (adev->firmware.smu_load) {
  609. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  610. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  611. info->fw = adev->gfx.pfp_fw;
  612. header = (const struct common_firmware_header *)info->fw->data;
  613. adev->firmware.fw_size +=
  614. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  615. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  616. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  617. info->fw = adev->gfx.me_fw;
  618. header = (const struct common_firmware_header *)info->fw->data;
  619. adev->firmware.fw_size +=
  620. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  621. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  622. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  623. info->fw = adev->gfx.ce_fw;
  624. header = (const struct common_firmware_header *)info->fw->data;
  625. adev->firmware.fw_size +=
  626. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  627. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  628. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  629. info->fw = adev->gfx.rlc_fw;
  630. header = (const struct common_firmware_header *)info->fw->data;
  631. adev->firmware.fw_size +=
  632. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  633. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  634. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  635. info->fw = adev->gfx.mec_fw;
  636. header = (const struct common_firmware_header *)info->fw->data;
  637. adev->firmware.fw_size +=
  638. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  639. if (adev->gfx.mec2_fw) {
  640. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  641. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  642. info->fw = adev->gfx.mec2_fw;
  643. header = (const struct common_firmware_header *)info->fw->data;
  644. adev->firmware.fw_size +=
  645. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  646. }
  647. }
  648. out:
  649. if (err) {
  650. dev_err(adev->dev,
  651. "gfx8: Failed to load firmware \"%s\"\n",
  652. fw_name);
  653. release_firmware(adev->gfx.pfp_fw);
  654. adev->gfx.pfp_fw = NULL;
  655. release_firmware(adev->gfx.me_fw);
  656. adev->gfx.me_fw = NULL;
  657. release_firmware(adev->gfx.ce_fw);
  658. adev->gfx.ce_fw = NULL;
  659. release_firmware(adev->gfx.rlc_fw);
  660. adev->gfx.rlc_fw = NULL;
  661. release_firmware(adev->gfx.mec_fw);
  662. adev->gfx.mec_fw = NULL;
  663. release_firmware(adev->gfx.mec2_fw);
  664. adev->gfx.mec2_fw = NULL;
  665. }
  666. return err;
  667. }
  668. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  669. {
  670. int r;
  671. if (adev->gfx.mec.hpd_eop_obj) {
  672. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  673. if (unlikely(r != 0))
  674. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  675. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  676. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  677. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  678. adev->gfx.mec.hpd_eop_obj = NULL;
  679. }
  680. }
  681. #define MEC_HPD_SIZE 2048
  682. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  683. {
  684. int r;
  685. u32 *hpd;
  686. /*
  687. * we assign only 1 pipe because all other pipes will
  688. * be handled by KFD
  689. */
  690. adev->gfx.mec.num_mec = 1;
  691. adev->gfx.mec.num_pipe = 1;
  692. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  693. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  694. r = amdgpu_bo_create(adev,
  695. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  696. PAGE_SIZE, true,
  697. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  698. &adev->gfx.mec.hpd_eop_obj);
  699. if (r) {
  700. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  701. return r;
  702. }
  703. }
  704. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  705. if (unlikely(r != 0)) {
  706. gfx_v8_0_mec_fini(adev);
  707. return r;
  708. }
  709. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  710. &adev->gfx.mec.hpd_eop_gpu_addr);
  711. if (r) {
  712. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  713. gfx_v8_0_mec_fini(adev);
  714. return r;
  715. }
  716. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  717. if (r) {
  718. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  719. gfx_v8_0_mec_fini(adev);
  720. return r;
  721. }
  722. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  723. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  724. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  725. return 0;
  726. }
  727. static int gfx_v8_0_sw_init(struct amdgpu_device *adev)
  728. {
  729. int i, r;
  730. struct amdgpu_ring *ring;
  731. /* EOP Event */
  732. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  733. if (r)
  734. return r;
  735. /* Privileged reg */
  736. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  737. if (r)
  738. return r;
  739. /* Privileged inst */
  740. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  741. if (r)
  742. return r;
  743. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  744. gfx_v8_0_scratch_init(adev);
  745. r = gfx_v8_0_init_microcode(adev);
  746. if (r) {
  747. DRM_ERROR("Failed to load gfx firmware!\n");
  748. return r;
  749. }
  750. r = gfx_v8_0_mec_init(adev);
  751. if (r) {
  752. DRM_ERROR("Failed to init MEC BOs!\n");
  753. return r;
  754. }
  755. r = amdgpu_wb_get(adev, &adev->gfx.ce_sync_offs);
  756. if (r) {
  757. DRM_ERROR("(%d) gfx.ce_sync_offs wb alloc failed\n", r);
  758. return r;
  759. }
  760. /* set up the gfx ring */
  761. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  762. ring = &adev->gfx.gfx_ring[i];
  763. ring->ring_obj = NULL;
  764. sprintf(ring->name, "gfx");
  765. /* no gfx doorbells on iceland */
  766. if (adev->asic_type != CHIP_TOPAZ) {
  767. ring->use_doorbell = true;
  768. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  769. }
  770. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  771. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  772. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  773. AMDGPU_RING_TYPE_GFX);
  774. if (r)
  775. return r;
  776. }
  777. /* set up the compute queues */
  778. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  779. unsigned irq_type;
  780. /* max 32 queues per MEC */
  781. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  782. DRM_ERROR("Too many (%d) compute rings!\n", i);
  783. break;
  784. }
  785. ring = &adev->gfx.compute_ring[i];
  786. ring->ring_obj = NULL;
  787. ring->use_doorbell = true;
  788. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  789. ring->me = 1; /* first MEC */
  790. ring->pipe = i / 8;
  791. ring->queue = i % 8;
  792. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  793. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  794. /* type-2 packets are deprecated on MEC, use type-3 instead */
  795. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  796. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  797. &adev->gfx.eop_irq, irq_type,
  798. AMDGPU_RING_TYPE_COMPUTE);
  799. if (r)
  800. return r;
  801. }
  802. /* reserve GDS, GWS and OA resource for gfx */
  803. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  804. PAGE_SIZE, true,
  805. AMDGPU_GEM_DOMAIN_GDS, 0,
  806. NULL, &adev->gds.gds_gfx_bo);
  807. if (r)
  808. return r;
  809. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  810. PAGE_SIZE, true,
  811. AMDGPU_GEM_DOMAIN_GWS, 0,
  812. NULL, &adev->gds.gws_gfx_bo);
  813. if (r)
  814. return r;
  815. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  816. PAGE_SIZE, true,
  817. AMDGPU_GEM_DOMAIN_OA, 0,
  818. NULL, &adev->gds.oa_gfx_bo);
  819. if (r)
  820. return r;
  821. return 0;
  822. }
  823. static int gfx_v8_0_sw_fini(struct amdgpu_device *adev)
  824. {
  825. int i;
  826. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  827. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  828. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  829. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  830. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  831. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  832. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  833. amdgpu_wb_free(adev, adev->gfx.ce_sync_offs);
  834. gfx_v8_0_mec_fini(adev);
  835. return 0;
  836. }
  837. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  838. {
  839. const u32 num_tile_mode_states = 32;
  840. const u32 num_secondary_tile_mode_states = 16;
  841. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  842. switch (adev->gfx.config.mem_row_size_in_kb) {
  843. case 1:
  844. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  845. break;
  846. case 2:
  847. default:
  848. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  849. break;
  850. case 4:
  851. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  852. break;
  853. }
  854. switch (adev->asic_type) {
  855. case CHIP_TOPAZ:
  856. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  857. switch (reg_offset) {
  858. case 0:
  859. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  860. PIPE_CONFIG(ADDR_SURF_P2) |
  861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  863. break;
  864. case 1:
  865. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  866. PIPE_CONFIG(ADDR_SURF_P2) |
  867. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  868. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  869. break;
  870. case 2:
  871. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  872. PIPE_CONFIG(ADDR_SURF_P2) |
  873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  875. break;
  876. case 3:
  877. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  878. PIPE_CONFIG(ADDR_SURF_P2) |
  879. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  880. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  881. break;
  882. case 4:
  883. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  884. PIPE_CONFIG(ADDR_SURF_P2) |
  885. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  886. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  887. break;
  888. case 5:
  889. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  890. PIPE_CONFIG(ADDR_SURF_P2) |
  891. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  892. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  893. break;
  894. case 6:
  895. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  896. PIPE_CONFIG(ADDR_SURF_P2) |
  897. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  898. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  899. break;
  900. case 8:
  901. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  902. PIPE_CONFIG(ADDR_SURF_P2));
  903. break;
  904. case 9:
  905. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  906. PIPE_CONFIG(ADDR_SURF_P2) |
  907. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  909. break;
  910. case 10:
  911. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  912. PIPE_CONFIG(ADDR_SURF_P2) |
  913. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  915. break;
  916. case 11:
  917. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  918. PIPE_CONFIG(ADDR_SURF_P2) |
  919. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  921. break;
  922. case 13:
  923. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  924. PIPE_CONFIG(ADDR_SURF_P2) |
  925. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  927. break;
  928. case 14:
  929. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  930. PIPE_CONFIG(ADDR_SURF_P2) |
  931. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  933. break;
  934. case 15:
  935. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  936. PIPE_CONFIG(ADDR_SURF_P2) |
  937. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  939. break;
  940. case 16:
  941. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  942. PIPE_CONFIG(ADDR_SURF_P2) |
  943. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  945. break;
  946. case 18:
  947. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  948. PIPE_CONFIG(ADDR_SURF_P2) |
  949. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  951. break;
  952. case 19:
  953. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  954. PIPE_CONFIG(ADDR_SURF_P2) |
  955. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  956. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  957. break;
  958. case 20:
  959. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  960. PIPE_CONFIG(ADDR_SURF_P2) |
  961. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  962. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  963. break;
  964. case 21:
  965. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  966. PIPE_CONFIG(ADDR_SURF_P2) |
  967. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  968. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  969. break;
  970. case 22:
  971. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  972. PIPE_CONFIG(ADDR_SURF_P2) |
  973. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  975. break;
  976. case 24:
  977. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  978. PIPE_CONFIG(ADDR_SURF_P2) |
  979. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  981. break;
  982. case 25:
  983. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  984. PIPE_CONFIG(ADDR_SURF_P2) |
  985. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  987. break;
  988. case 26:
  989. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  990. PIPE_CONFIG(ADDR_SURF_P2) |
  991. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  993. break;
  994. case 27:
  995. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  996. PIPE_CONFIG(ADDR_SURF_P2) |
  997. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  999. break;
  1000. case 28:
  1001. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1002. PIPE_CONFIG(ADDR_SURF_P2) |
  1003. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1005. break;
  1006. case 29:
  1007. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1008. PIPE_CONFIG(ADDR_SURF_P2) |
  1009. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1011. break;
  1012. case 7:
  1013. case 12:
  1014. case 17:
  1015. case 23:
  1016. /* unused idx */
  1017. continue;
  1018. default:
  1019. gb_tile_moden = 0;
  1020. break;
  1021. };
  1022. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1023. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1024. }
  1025. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1026. switch (reg_offset) {
  1027. case 0:
  1028. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1031. NUM_BANKS(ADDR_SURF_8_BANK));
  1032. break;
  1033. case 1:
  1034. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1035. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1036. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1037. NUM_BANKS(ADDR_SURF_8_BANK));
  1038. break;
  1039. case 2:
  1040. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1041. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1042. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1043. NUM_BANKS(ADDR_SURF_8_BANK));
  1044. break;
  1045. case 3:
  1046. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1047. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1048. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1049. NUM_BANKS(ADDR_SURF_8_BANK));
  1050. break;
  1051. case 4:
  1052. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1055. NUM_BANKS(ADDR_SURF_8_BANK));
  1056. break;
  1057. case 5:
  1058. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1061. NUM_BANKS(ADDR_SURF_8_BANK));
  1062. break;
  1063. case 6:
  1064. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1067. NUM_BANKS(ADDR_SURF_8_BANK));
  1068. break;
  1069. case 8:
  1070. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1073. NUM_BANKS(ADDR_SURF_16_BANK));
  1074. break;
  1075. case 9:
  1076. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1079. NUM_BANKS(ADDR_SURF_16_BANK));
  1080. break;
  1081. case 10:
  1082. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1085. NUM_BANKS(ADDR_SURF_16_BANK));
  1086. break;
  1087. case 11:
  1088. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1091. NUM_BANKS(ADDR_SURF_16_BANK));
  1092. break;
  1093. case 12:
  1094. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1097. NUM_BANKS(ADDR_SURF_16_BANK));
  1098. break;
  1099. case 13:
  1100. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1103. NUM_BANKS(ADDR_SURF_16_BANK));
  1104. break;
  1105. case 14:
  1106. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1109. NUM_BANKS(ADDR_SURF_8_BANK));
  1110. break;
  1111. case 7:
  1112. /* unused idx */
  1113. continue;
  1114. default:
  1115. gb_tile_moden = 0;
  1116. break;
  1117. };
  1118. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1119. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1120. }
  1121. case CHIP_TONGA:
  1122. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1123. switch (reg_offset) {
  1124. case 0:
  1125. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1126. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1128. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1129. break;
  1130. case 1:
  1131. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1132. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1135. break;
  1136. case 2:
  1137. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1138. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1140. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1141. break;
  1142. case 3:
  1143. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1144. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1145. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1147. break;
  1148. case 4:
  1149. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1150. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1151. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1152. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1153. break;
  1154. case 5:
  1155. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1156. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1157. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1158. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1159. break;
  1160. case 6:
  1161. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1162. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1163. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1164. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1165. break;
  1166. case 7:
  1167. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1168. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1169. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1170. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1171. break;
  1172. case 8:
  1173. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1174. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1175. break;
  1176. case 9:
  1177. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1178. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1179. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1181. break;
  1182. case 10:
  1183. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1184. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1185. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1187. break;
  1188. case 11:
  1189. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1190. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1191. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1193. break;
  1194. case 12:
  1195. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1196. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1199. break;
  1200. case 13:
  1201. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1202. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1203. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1205. break;
  1206. case 14:
  1207. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1208. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1209. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1211. break;
  1212. case 15:
  1213. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1214. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1215. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1217. break;
  1218. case 16:
  1219. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1220. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1221. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1223. break;
  1224. case 17:
  1225. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1226. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1227. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1229. break;
  1230. case 18:
  1231. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1232. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1233. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1235. break;
  1236. case 19:
  1237. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1238. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1239. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1240. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1241. break;
  1242. case 20:
  1243. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1244. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1245. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1246. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1247. break;
  1248. case 21:
  1249. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1250. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1251. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1252. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1253. break;
  1254. case 22:
  1255. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1256. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1257. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1258. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1259. break;
  1260. case 23:
  1261. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1262. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1263. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1265. break;
  1266. case 24:
  1267. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1268. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1269. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1270. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1271. break;
  1272. case 25:
  1273. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1274. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1277. break;
  1278. case 26:
  1279. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1280. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1281. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1282. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1283. break;
  1284. case 27:
  1285. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1286. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1289. break;
  1290. case 28:
  1291. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1292. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1293. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1294. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1295. break;
  1296. case 29:
  1297. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1298. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1299. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1301. break;
  1302. case 30:
  1303. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1304. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1305. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1306. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1307. break;
  1308. default:
  1309. gb_tile_moden = 0;
  1310. break;
  1311. };
  1312. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1313. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1314. }
  1315. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1316. switch (reg_offset) {
  1317. case 0:
  1318. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1319. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1320. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1321. NUM_BANKS(ADDR_SURF_16_BANK));
  1322. break;
  1323. case 1:
  1324. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1325. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1326. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1327. NUM_BANKS(ADDR_SURF_16_BANK));
  1328. break;
  1329. case 2:
  1330. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1331. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1332. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1333. NUM_BANKS(ADDR_SURF_16_BANK));
  1334. break;
  1335. case 3:
  1336. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1337. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1338. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1339. NUM_BANKS(ADDR_SURF_16_BANK));
  1340. break;
  1341. case 4:
  1342. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1345. NUM_BANKS(ADDR_SURF_16_BANK));
  1346. break;
  1347. case 5:
  1348. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1351. NUM_BANKS(ADDR_SURF_16_BANK));
  1352. break;
  1353. case 6:
  1354. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1357. NUM_BANKS(ADDR_SURF_16_BANK));
  1358. break;
  1359. case 8:
  1360. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1361. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1362. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1363. NUM_BANKS(ADDR_SURF_16_BANK));
  1364. break;
  1365. case 9:
  1366. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1369. NUM_BANKS(ADDR_SURF_16_BANK));
  1370. break;
  1371. case 10:
  1372. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1373. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1374. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1375. NUM_BANKS(ADDR_SURF_16_BANK));
  1376. break;
  1377. case 11:
  1378. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1381. NUM_BANKS(ADDR_SURF_16_BANK));
  1382. break;
  1383. case 12:
  1384. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1385. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1386. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1387. NUM_BANKS(ADDR_SURF_8_BANK));
  1388. break;
  1389. case 13:
  1390. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1391. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1392. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1393. NUM_BANKS(ADDR_SURF_4_BANK));
  1394. break;
  1395. case 14:
  1396. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1397. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1398. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1399. NUM_BANKS(ADDR_SURF_4_BANK));
  1400. break;
  1401. case 7:
  1402. /* unused idx */
  1403. continue;
  1404. default:
  1405. gb_tile_moden = 0;
  1406. break;
  1407. };
  1408. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1409. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1410. }
  1411. break;
  1412. case CHIP_CARRIZO:
  1413. default:
  1414. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1415. switch (reg_offset) {
  1416. case 0:
  1417. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1418. PIPE_CONFIG(ADDR_SURF_P2) |
  1419. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1420. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1421. break;
  1422. case 1:
  1423. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1424. PIPE_CONFIG(ADDR_SURF_P2) |
  1425. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1426. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1427. break;
  1428. case 2:
  1429. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1430. PIPE_CONFIG(ADDR_SURF_P2) |
  1431. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1432. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1433. break;
  1434. case 3:
  1435. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1436. PIPE_CONFIG(ADDR_SURF_P2) |
  1437. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1438. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1439. break;
  1440. case 4:
  1441. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1442. PIPE_CONFIG(ADDR_SURF_P2) |
  1443. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1444. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1445. break;
  1446. case 5:
  1447. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1448. PIPE_CONFIG(ADDR_SURF_P2) |
  1449. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1451. break;
  1452. case 6:
  1453. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1454. PIPE_CONFIG(ADDR_SURF_P2) |
  1455. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1456. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1457. break;
  1458. case 8:
  1459. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1460. PIPE_CONFIG(ADDR_SURF_P2));
  1461. break;
  1462. case 9:
  1463. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1464. PIPE_CONFIG(ADDR_SURF_P2) |
  1465. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1467. break;
  1468. case 10:
  1469. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1470. PIPE_CONFIG(ADDR_SURF_P2) |
  1471. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1472. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1473. break;
  1474. case 11:
  1475. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1476. PIPE_CONFIG(ADDR_SURF_P2) |
  1477. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1478. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1479. break;
  1480. case 13:
  1481. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1482. PIPE_CONFIG(ADDR_SURF_P2) |
  1483. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1484. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1485. break;
  1486. case 14:
  1487. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1488. PIPE_CONFIG(ADDR_SURF_P2) |
  1489. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1490. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1491. break;
  1492. case 15:
  1493. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1494. PIPE_CONFIG(ADDR_SURF_P2) |
  1495. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1496. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1497. break;
  1498. case 16:
  1499. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1500. PIPE_CONFIG(ADDR_SURF_P2) |
  1501. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1502. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1503. break;
  1504. case 18:
  1505. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1506. PIPE_CONFIG(ADDR_SURF_P2) |
  1507. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1508. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1509. break;
  1510. case 19:
  1511. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1512. PIPE_CONFIG(ADDR_SURF_P2) |
  1513. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1514. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1515. break;
  1516. case 20:
  1517. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1518. PIPE_CONFIG(ADDR_SURF_P2) |
  1519. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1520. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1521. break;
  1522. case 21:
  1523. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1524. PIPE_CONFIG(ADDR_SURF_P2) |
  1525. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1527. break;
  1528. case 22:
  1529. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1530. PIPE_CONFIG(ADDR_SURF_P2) |
  1531. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1532. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1533. break;
  1534. case 24:
  1535. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1536. PIPE_CONFIG(ADDR_SURF_P2) |
  1537. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1539. break;
  1540. case 25:
  1541. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1542. PIPE_CONFIG(ADDR_SURF_P2) |
  1543. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1544. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1545. break;
  1546. case 26:
  1547. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1548. PIPE_CONFIG(ADDR_SURF_P2) |
  1549. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1551. break;
  1552. case 27:
  1553. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1554. PIPE_CONFIG(ADDR_SURF_P2) |
  1555. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1556. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1557. break;
  1558. case 28:
  1559. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1560. PIPE_CONFIG(ADDR_SURF_P2) |
  1561. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1563. break;
  1564. case 29:
  1565. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1566. PIPE_CONFIG(ADDR_SURF_P2) |
  1567. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1569. break;
  1570. case 7:
  1571. case 12:
  1572. case 17:
  1573. case 23:
  1574. /* unused idx */
  1575. continue;
  1576. default:
  1577. gb_tile_moden = 0;
  1578. break;
  1579. };
  1580. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1581. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1582. }
  1583. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1584. switch (reg_offset) {
  1585. case 0:
  1586. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1587. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1588. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1589. NUM_BANKS(ADDR_SURF_8_BANK));
  1590. break;
  1591. case 1:
  1592. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1593. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1594. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1595. NUM_BANKS(ADDR_SURF_8_BANK));
  1596. break;
  1597. case 2:
  1598. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1599. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1600. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1601. NUM_BANKS(ADDR_SURF_8_BANK));
  1602. break;
  1603. case 3:
  1604. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1605. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1606. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1607. NUM_BANKS(ADDR_SURF_8_BANK));
  1608. break;
  1609. case 4:
  1610. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1611. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1612. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1613. NUM_BANKS(ADDR_SURF_8_BANK));
  1614. break;
  1615. case 5:
  1616. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1617. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1618. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1619. NUM_BANKS(ADDR_SURF_8_BANK));
  1620. break;
  1621. case 6:
  1622. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1623. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1624. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1625. NUM_BANKS(ADDR_SURF_8_BANK));
  1626. break;
  1627. case 8:
  1628. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1629. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1630. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1631. NUM_BANKS(ADDR_SURF_16_BANK));
  1632. break;
  1633. case 9:
  1634. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1635. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1636. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1637. NUM_BANKS(ADDR_SURF_16_BANK));
  1638. break;
  1639. case 10:
  1640. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1641. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1642. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1643. NUM_BANKS(ADDR_SURF_16_BANK));
  1644. break;
  1645. case 11:
  1646. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1649. NUM_BANKS(ADDR_SURF_16_BANK));
  1650. break;
  1651. case 12:
  1652. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1653. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1654. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1655. NUM_BANKS(ADDR_SURF_16_BANK));
  1656. break;
  1657. case 13:
  1658. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1659. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1660. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1661. NUM_BANKS(ADDR_SURF_16_BANK));
  1662. break;
  1663. case 14:
  1664. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1665. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1666. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1667. NUM_BANKS(ADDR_SURF_8_BANK));
  1668. break;
  1669. case 7:
  1670. /* unused idx */
  1671. continue;
  1672. default:
  1673. gb_tile_moden = 0;
  1674. break;
  1675. };
  1676. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1677. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1678. }
  1679. }
  1680. }
  1681. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1682. {
  1683. u32 i, mask = 0;
  1684. for (i = 0; i < bit_width; i++) {
  1685. mask <<= 1;
  1686. mask |= 1;
  1687. }
  1688. return mask;
  1689. }
  1690. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1691. {
  1692. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1693. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1694. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1695. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1696. } else if (se_num == 0xffffffff) {
  1697. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1698. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1699. } else if (sh_num == 0xffffffff) {
  1700. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1701. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1702. } else {
  1703. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1704. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1705. }
  1706. WREG32(mmGRBM_GFX_INDEX, data);
  1707. }
  1708. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1709. u32 max_rb_num_per_se,
  1710. u32 sh_per_se)
  1711. {
  1712. u32 data, mask;
  1713. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1714. if (data & 1)
  1715. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1716. else
  1717. data = 0;
  1718. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1719. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1720. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1721. return data & mask;
  1722. }
  1723. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1724. u32 se_num, u32 sh_per_se,
  1725. u32 max_rb_num_per_se)
  1726. {
  1727. int i, j;
  1728. u32 data, mask;
  1729. u32 disabled_rbs = 0;
  1730. u32 enabled_rbs = 0;
  1731. mutex_lock(&adev->grbm_idx_mutex);
  1732. for (i = 0; i < se_num; i++) {
  1733. for (j = 0; j < sh_per_se; j++) {
  1734. gfx_v8_0_select_se_sh(adev, i, j);
  1735. data = gfx_v8_0_get_rb_disabled(adev,
  1736. max_rb_num_per_se, sh_per_se);
  1737. disabled_rbs |= data << ((i * sh_per_se + j) *
  1738. RB_BITMAP_WIDTH_PER_SH);
  1739. }
  1740. }
  1741. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1742. mutex_unlock(&adev->grbm_idx_mutex);
  1743. mask = 1;
  1744. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1745. if (!(disabled_rbs & mask))
  1746. enabled_rbs |= mask;
  1747. mask <<= 1;
  1748. }
  1749. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1750. mutex_lock(&adev->grbm_idx_mutex);
  1751. for (i = 0; i < se_num; i++) {
  1752. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1753. data = 0;
  1754. for (j = 0; j < sh_per_se; j++) {
  1755. switch (enabled_rbs & 3) {
  1756. case 0:
  1757. if (j == 0)
  1758. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1759. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1760. else
  1761. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1762. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1763. break;
  1764. case 1:
  1765. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1766. (i * sh_per_se + j) * 2);
  1767. break;
  1768. case 2:
  1769. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1770. (i * sh_per_se + j) * 2);
  1771. break;
  1772. case 3:
  1773. default:
  1774. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1775. (i * sh_per_se + j) * 2);
  1776. break;
  1777. }
  1778. enabled_rbs >>= 2;
  1779. }
  1780. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1781. }
  1782. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1783. mutex_unlock(&adev->grbm_idx_mutex);
  1784. }
  1785. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1786. {
  1787. u32 gb_addr_config;
  1788. u32 mc_shared_chmap, mc_arb_ramcfg;
  1789. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1790. u32 tmp;
  1791. int i;
  1792. switch (adev->asic_type) {
  1793. case CHIP_TOPAZ:
  1794. adev->gfx.config.max_shader_engines = 1;
  1795. adev->gfx.config.max_tile_pipes = 2;
  1796. adev->gfx.config.max_cu_per_sh = 6;
  1797. adev->gfx.config.max_sh_per_se = 1;
  1798. adev->gfx.config.max_backends_per_se = 2;
  1799. adev->gfx.config.max_texture_channel_caches = 2;
  1800. adev->gfx.config.max_gprs = 256;
  1801. adev->gfx.config.max_gs_threads = 32;
  1802. adev->gfx.config.max_hw_contexts = 8;
  1803. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1804. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1805. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1806. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1807. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1808. break;
  1809. case CHIP_TONGA:
  1810. adev->gfx.config.max_shader_engines = 4;
  1811. adev->gfx.config.max_tile_pipes = 8;
  1812. adev->gfx.config.max_cu_per_sh = 8;
  1813. adev->gfx.config.max_sh_per_se = 1;
  1814. adev->gfx.config.max_backends_per_se = 2;
  1815. adev->gfx.config.max_texture_channel_caches = 8;
  1816. adev->gfx.config.max_gprs = 256;
  1817. adev->gfx.config.max_gs_threads = 32;
  1818. adev->gfx.config.max_hw_contexts = 8;
  1819. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1820. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1821. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1822. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1823. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1824. break;
  1825. case CHIP_CARRIZO:
  1826. adev->gfx.config.max_shader_engines = 1;
  1827. adev->gfx.config.max_tile_pipes = 2;
  1828. adev->gfx.config.max_cu_per_sh = 8;
  1829. adev->gfx.config.max_sh_per_se = 1;
  1830. adev->gfx.config.max_backends_per_se = 2;
  1831. adev->gfx.config.max_texture_channel_caches = 2;
  1832. adev->gfx.config.max_gprs = 256;
  1833. adev->gfx.config.max_gs_threads = 32;
  1834. adev->gfx.config.max_hw_contexts = 8;
  1835. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1836. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1837. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1838. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1839. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1840. break;
  1841. default:
  1842. adev->gfx.config.max_shader_engines = 2;
  1843. adev->gfx.config.max_tile_pipes = 4;
  1844. adev->gfx.config.max_cu_per_sh = 2;
  1845. adev->gfx.config.max_sh_per_se = 1;
  1846. adev->gfx.config.max_backends_per_se = 2;
  1847. adev->gfx.config.max_texture_channel_caches = 4;
  1848. adev->gfx.config.max_gprs = 256;
  1849. adev->gfx.config.max_gs_threads = 32;
  1850. adev->gfx.config.max_hw_contexts = 8;
  1851. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1852. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1853. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1854. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1855. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1856. break;
  1857. }
  1858. tmp = RREG32(mmGRBM_CNTL);
  1859. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1860. WREG32(mmGRBM_CNTL, tmp);
  1861. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1862. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1863. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1864. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1865. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1866. if (adev->flags & AMDGPU_IS_APU) {
  1867. /* Get memory bank mapping mode. */
  1868. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1869. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1870. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1871. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1872. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1873. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1874. /* Validate settings in case only one DIMM installed. */
  1875. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1876. dimm00_addr_map = 0;
  1877. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1878. dimm01_addr_map = 0;
  1879. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1880. dimm10_addr_map = 0;
  1881. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1882. dimm11_addr_map = 0;
  1883. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1884. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1885. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1886. adev->gfx.config.mem_row_size_in_kb = 2;
  1887. else
  1888. adev->gfx.config.mem_row_size_in_kb = 1;
  1889. } else {
  1890. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1891. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1892. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1893. adev->gfx.config.mem_row_size_in_kb = 4;
  1894. }
  1895. adev->gfx.config.shader_engine_tile_size = 32;
  1896. adev->gfx.config.num_gpus = 1;
  1897. adev->gfx.config.multi_gpu_tile_size = 64;
  1898. /* fix up row size */
  1899. switch (adev->gfx.config.mem_row_size_in_kb) {
  1900. case 1:
  1901. default:
  1902. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1903. break;
  1904. case 2:
  1905. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1906. break;
  1907. case 4:
  1908. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1909. break;
  1910. }
  1911. adev->gfx.config.gb_addr_config = gb_addr_config;
  1912. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1913. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1914. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1915. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  1916. gb_addr_config & 0x70);
  1917. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  1918. gb_addr_config & 0x70);
  1919. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1920. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1921. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1922. gfx_v8_0_tiling_mode_table_init(adev);
  1923. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1924. adev->gfx.config.max_sh_per_se,
  1925. adev->gfx.config.max_backends_per_se);
  1926. /* XXX SH_MEM regs */
  1927. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1928. mutex_lock(&adev->srbm_mutex);
  1929. for (i = 0; i < 16; i++) {
  1930. vi_srbm_select(adev, 0, 0, 0, i);
  1931. /* CP and shaders */
  1932. if (i == 0) {
  1933. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  1934. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  1935. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1936. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1937. WREG32(mmSH_MEM_CONFIG, tmp);
  1938. } else {
  1939. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  1940. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  1941. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1942. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1943. WREG32(mmSH_MEM_CONFIG, tmp);
  1944. }
  1945. WREG32(mmSH_MEM_APE1_BASE, 1);
  1946. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1947. WREG32(mmSH_MEM_BASES, 0);
  1948. }
  1949. vi_srbm_select(adev, 0, 0, 0, 0);
  1950. mutex_unlock(&adev->srbm_mutex);
  1951. mutex_lock(&adev->grbm_idx_mutex);
  1952. /*
  1953. * making sure that the following register writes will be broadcasted
  1954. * to all the shaders
  1955. */
  1956. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1957. WREG32(mmPA_SC_FIFO_SIZE,
  1958. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1959. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1960. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1961. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1962. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1963. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1964. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1965. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1966. mutex_unlock(&adev->grbm_idx_mutex);
  1967. }
  1968. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1969. {
  1970. u32 i, j, k;
  1971. u32 mask;
  1972. mutex_lock(&adev->grbm_idx_mutex);
  1973. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1974. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1975. gfx_v8_0_select_se_sh(adev, i, j);
  1976. for (k = 0; k < adev->usec_timeout; k++) {
  1977. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1978. break;
  1979. udelay(1);
  1980. }
  1981. }
  1982. }
  1983. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1984. mutex_unlock(&adev->grbm_idx_mutex);
  1985. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1986. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1987. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1988. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1989. for (k = 0; k < adev->usec_timeout; k++) {
  1990. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1991. break;
  1992. udelay(1);
  1993. }
  1994. }
  1995. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1996. bool enable)
  1997. {
  1998. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  1999. if (enable) {
  2000. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2001. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2002. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2003. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2004. } else {
  2005. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2006. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2007. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2008. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2009. }
  2010. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2011. }
  2012. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2013. {
  2014. u32 tmp = RREG32(mmRLC_CNTL);
  2015. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2016. WREG32(mmRLC_CNTL, tmp);
  2017. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2018. gfx_v8_0_wait_for_rlc_serdes(adev);
  2019. }
  2020. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2021. {
  2022. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2023. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2024. WREG32(mmGRBM_SOFT_RESET, tmp);
  2025. udelay(50);
  2026. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2027. WREG32(mmGRBM_SOFT_RESET, tmp);
  2028. udelay(50);
  2029. }
  2030. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2031. {
  2032. u32 tmp = RREG32(mmRLC_CNTL);
  2033. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2034. WREG32(mmRLC_CNTL, tmp);
  2035. /* carrizo do enable cp interrupt after cp inited */
  2036. if (adev->asic_type != CHIP_CARRIZO)
  2037. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2038. udelay(50);
  2039. }
  2040. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2041. {
  2042. const struct rlc_firmware_header_v2_0 *hdr;
  2043. const __le32 *fw_data;
  2044. unsigned i, fw_size;
  2045. if (!adev->gfx.rlc_fw)
  2046. return -EINVAL;
  2047. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2048. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2049. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  2050. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2051. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2052. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2053. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2054. for (i = 0; i < fw_size; i++)
  2055. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2056. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2057. return 0;
  2058. }
  2059. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2060. {
  2061. int r;
  2062. gfx_v8_0_rlc_stop(adev);
  2063. /* disable CG */
  2064. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2065. /* disable PG */
  2066. WREG32(mmRLC_PG_CNTL, 0);
  2067. gfx_v8_0_rlc_reset(adev);
  2068. if (!adev->firmware.smu_load) {
  2069. /* legacy rlc firmware loading */
  2070. r = gfx_v8_0_rlc_load_microcode(adev);
  2071. if (r)
  2072. return r;
  2073. } else {
  2074. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2075. AMDGPU_UCODE_ID_RLC_G);
  2076. if (r)
  2077. return -EINVAL;
  2078. }
  2079. gfx_v8_0_rlc_start(adev);
  2080. return 0;
  2081. }
  2082. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2083. {
  2084. int i;
  2085. u32 tmp = RREG32(mmCP_ME_CNTL);
  2086. if (enable) {
  2087. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2088. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2089. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2090. } else {
  2091. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2092. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2093. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2094. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2095. adev->gfx.gfx_ring[i].ready = false;
  2096. }
  2097. WREG32(mmCP_ME_CNTL, tmp);
  2098. udelay(50);
  2099. }
  2100. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2101. {
  2102. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2103. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2104. const struct gfx_firmware_header_v1_0 *me_hdr;
  2105. const __le32 *fw_data;
  2106. unsigned i, fw_size;
  2107. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2108. return -EINVAL;
  2109. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2110. adev->gfx.pfp_fw->data;
  2111. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2112. adev->gfx.ce_fw->data;
  2113. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2114. adev->gfx.me_fw->data;
  2115. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2116. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2117. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2118. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2119. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2120. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2121. gfx_v8_0_cp_gfx_enable(adev, false);
  2122. /* PFP */
  2123. fw_data = (const __le32 *)
  2124. (adev->gfx.pfp_fw->data +
  2125. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2126. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2127. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2128. for (i = 0; i < fw_size; i++)
  2129. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2130. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2131. /* CE */
  2132. fw_data = (const __le32 *)
  2133. (adev->gfx.ce_fw->data +
  2134. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2135. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2136. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2137. for (i = 0; i < fw_size; i++)
  2138. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2139. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2140. /* ME */
  2141. fw_data = (const __le32 *)
  2142. (adev->gfx.me_fw->data +
  2143. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2144. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2145. WREG32(mmCP_ME_RAM_WADDR, 0);
  2146. for (i = 0; i < fw_size; i++)
  2147. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2148. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2149. return 0;
  2150. }
  2151. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2152. {
  2153. u32 count = 0;
  2154. const struct cs_section_def *sect = NULL;
  2155. const struct cs_extent_def *ext = NULL;
  2156. /* begin clear state */
  2157. count += 2;
  2158. /* context control state */
  2159. count += 3;
  2160. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2161. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2162. if (sect->id == SECT_CONTEXT)
  2163. count += 2 + ext->reg_count;
  2164. else
  2165. return 0;
  2166. }
  2167. }
  2168. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2169. count += 4;
  2170. /* end clear state */
  2171. count += 2;
  2172. /* clear state */
  2173. count += 2;
  2174. return count;
  2175. }
  2176. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2177. {
  2178. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2179. const struct cs_section_def *sect = NULL;
  2180. const struct cs_extent_def *ext = NULL;
  2181. int r, i;
  2182. /* init the CP */
  2183. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2184. WREG32(mmCP_ENDIAN_SWAP, 0);
  2185. WREG32(mmCP_DEVICE_ID, 1);
  2186. gfx_v8_0_cp_gfx_enable(adev, true);
  2187. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2188. if (r) {
  2189. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2190. return r;
  2191. }
  2192. /* clear state buffer */
  2193. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2194. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2195. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2196. amdgpu_ring_write(ring, 0x80000000);
  2197. amdgpu_ring_write(ring, 0x80000000);
  2198. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2199. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2200. if (sect->id == SECT_CONTEXT) {
  2201. amdgpu_ring_write(ring,
  2202. PACKET3(PACKET3_SET_CONTEXT_REG,
  2203. ext->reg_count));
  2204. amdgpu_ring_write(ring,
  2205. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2206. for (i = 0; i < ext->reg_count; i++)
  2207. amdgpu_ring_write(ring, ext->extent[i]);
  2208. }
  2209. }
  2210. }
  2211. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2212. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2213. switch (adev->asic_type) {
  2214. case CHIP_TONGA:
  2215. amdgpu_ring_write(ring, 0x16000012);
  2216. amdgpu_ring_write(ring, 0x0000002A);
  2217. break;
  2218. case CHIP_TOPAZ:
  2219. case CHIP_CARRIZO:
  2220. amdgpu_ring_write(ring, 0x00000002);
  2221. amdgpu_ring_write(ring, 0x00000000);
  2222. break;
  2223. default:
  2224. BUG();
  2225. }
  2226. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2227. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2228. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2229. amdgpu_ring_write(ring, 0);
  2230. /* init the CE partitions */
  2231. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2232. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2233. amdgpu_ring_write(ring, 0x8000);
  2234. amdgpu_ring_write(ring, 0x8000);
  2235. amdgpu_ring_unlock_commit(ring);
  2236. return 0;
  2237. }
  2238. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2239. {
  2240. struct amdgpu_ring *ring;
  2241. u32 tmp;
  2242. u32 rb_bufsz;
  2243. u64 rb_addr, rptr_addr;
  2244. int r;
  2245. /* Set the write pointer delay */
  2246. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2247. /* set the RB to use vmid 0 */
  2248. WREG32(mmCP_RB_VMID, 0);
  2249. /* Set ring buffer size */
  2250. ring = &adev->gfx.gfx_ring[0];
  2251. rb_bufsz = order_base_2(ring->ring_size / 8);
  2252. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2253. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2254. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2255. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2256. #ifdef __BIG_ENDIAN
  2257. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2258. #endif
  2259. WREG32(mmCP_RB0_CNTL, tmp);
  2260. /* Initialize the ring buffer's read and write pointers */
  2261. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2262. ring->wptr = 0;
  2263. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2264. /* set the wb address wether it's enabled or not */
  2265. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2266. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2267. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2268. mdelay(1);
  2269. WREG32(mmCP_RB0_CNTL, tmp);
  2270. rb_addr = ring->gpu_addr >> 8;
  2271. WREG32(mmCP_RB0_BASE, rb_addr);
  2272. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2273. /* no gfx doorbells on iceland */
  2274. if (adev->asic_type != CHIP_TOPAZ) {
  2275. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2276. if (ring->use_doorbell) {
  2277. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2278. DOORBELL_OFFSET, ring->doorbell_index);
  2279. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2280. DOORBELL_EN, 1);
  2281. } else {
  2282. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2283. DOORBELL_EN, 0);
  2284. }
  2285. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2286. if (adev->asic_type == CHIP_TONGA) {
  2287. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2288. DOORBELL_RANGE_LOWER,
  2289. AMDGPU_DOORBELL_GFX_RING0);
  2290. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2291. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2292. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2293. }
  2294. }
  2295. /* start the ring */
  2296. gfx_v8_0_cp_gfx_start(adev);
  2297. ring->ready = true;
  2298. r = amdgpu_ring_test_ring(ring);
  2299. if (r) {
  2300. ring->ready = false;
  2301. return r;
  2302. }
  2303. return 0;
  2304. }
  2305. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2306. {
  2307. int i;
  2308. if (enable) {
  2309. WREG32(mmCP_MEC_CNTL, 0);
  2310. } else {
  2311. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2312. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2313. adev->gfx.compute_ring[i].ready = false;
  2314. }
  2315. udelay(50);
  2316. }
  2317. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2318. {
  2319. gfx_v8_0_cp_compute_enable(adev, true);
  2320. return 0;
  2321. }
  2322. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2323. {
  2324. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2325. const __le32 *fw_data;
  2326. unsigned i, fw_size;
  2327. if (!adev->gfx.mec_fw)
  2328. return -EINVAL;
  2329. gfx_v8_0_cp_compute_enable(adev, false);
  2330. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2331. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2332. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2333. fw_data = (const __le32 *)
  2334. (adev->gfx.mec_fw->data +
  2335. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2336. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2337. /* MEC1 */
  2338. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2339. for (i = 0; i < fw_size; i++)
  2340. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2341. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2342. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2343. if (adev->gfx.mec2_fw) {
  2344. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2345. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2346. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2347. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2348. fw_data = (const __le32 *)
  2349. (adev->gfx.mec2_fw->data +
  2350. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2351. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2352. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2353. for (i = 0; i < fw_size; i++)
  2354. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2355. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2356. }
  2357. return 0;
  2358. }
  2359. struct vi_mqd {
  2360. uint32_t header; /* ordinal0 */
  2361. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2362. uint32_t compute_dim_x; /* ordinal2 */
  2363. uint32_t compute_dim_y; /* ordinal3 */
  2364. uint32_t compute_dim_z; /* ordinal4 */
  2365. uint32_t compute_start_x; /* ordinal5 */
  2366. uint32_t compute_start_y; /* ordinal6 */
  2367. uint32_t compute_start_z; /* ordinal7 */
  2368. uint32_t compute_num_thread_x; /* ordinal8 */
  2369. uint32_t compute_num_thread_y; /* ordinal9 */
  2370. uint32_t compute_num_thread_z; /* ordinal10 */
  2371. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2372. uint32_t compute_perfcount_enable; /* ordinal12 */
  2373. uint32_t compute_pgm_lo; /* ordinal13 */
  2374. uint32_t compute_pgm_hi; /* ordinal14 */
  2375. uint32_t compute_tba_lo; /* ordinal15 */
  2376. uint32_t compute_tba_hi; /* ordinal16 */
  2377. uint32_t compute_tma_lo; /* ordinal17 */
  2378. uint32_t compute_tma_hi; /* ordinal18 */
  2379. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2380. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2381. uint32_t compute_vmid; /* ordinal21 */
  2382. uint32_t compute_resource_limits; /* ordinal22 */
  2383. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2384. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2385. uint32_t compute_tmpring_size; /* ordinal25 */
  2386. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2387. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2388. uint32_t compute_restart_x; /* ordinal28 */
  2389. uint32_t compute_restart_y; /* ordinal29 */
  2390. uint32_t compute_restart_z; /* ordinal30 */
  2391. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2392. uint32_t compute_misc_reserved; /* ordinal32 */
  2393. uint32_t compute_dispatch_id; /* ordinal33 */
  2394. uint32_t compute_threadgroup_id; /* ordinal34 */
  2395. uint32_t compute_relaunch; /* ordinal35 */
  2396. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2397. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2398. uint32_t compute_wave_restore_control; /* ordinal38 */
  2399. uint32_t reserved9; /* ordinal39 */
  2400. uint32_t reserved10; /* ordinal40 */
  2401. uint32_t reserved11; /* ordinal41 */
  2402. uint32_t reserved12; /* ordinal42 */
  2403. uint32_t reserved13; /* ordinal43 */
  2404. uint32_t reserved14; /* ordinal44 */
  2405. uint32_t reserved15; /* ordinal45 */
  2406. uint32_t reserved16; /* ordinal46 */
  2407. uint32_t reserved17; /* ordinal47 */
  2408. uint32_t reserved18; /* ordinal48 */
  2409. uint32_t reserved19; /* ordinal49 */
  2410. uint32_t reserved20; /* ordinal50 */
  2411. uint32_t reserved21; /* ordinal51 */
  2412. uint32_t reserved22; /* ordinal52 */
  2413. uint32_t reserved23; /* ordinal53 */
  2414. uint32_t reserved24; /* ordinal54 */
  2415. uint32_t reserved25; /* ordinal55 */
  2416. uint32_t reserved26; /* ordinal56 */
  2417. uint32_t reserved27; /* ordinal57 */
  2418. uint32_t reserved28; /* ordinal58 */
  2419. uint32_t reserved29; /* ordinal59 */
  2420. uint32_t reserved30; /* ordinal60 */
  2421. uint32_t reserved31; /* ordinal61 */
  2422. uint32_t reserved32; /* ordinal62 */
  2423. uint32_t reserved33; /* ordinal63 */
  2424. uint32_t reserved34; /* ordinal64 */
  2425. uint32_t compute_user_data_0; /* ordinal65 */
  2426. uint32_t compute_user_data_1; /* ordinal66 */
  2427. uint32_t compute_user_data_2; /* ordinal67 */
  2428. uint32_t compute_user_data_3; /* ordinal68 */
  2429. uint32_t compute_user_data_4; /* ordinal69 */
  2430. uint32_t compute_user_data_5; /* ordinal70 */
  2431. uint32_t compute_user_data_6; /* ordinal71 */
  2432. uint32_t compute_user_data_7; /* ordinal72 */
  2433. uint32_t compute_user_data_8; /* ordinal73 */
  2434. uint32_t compute_user_data_9; /* ordinal74 */
  2435. uint32_t compute_user_data_10; /* ordinal75 */
  2436. uint32_t compute_user_data_11; /* ordinal76 */
  2437. uint32_t compute_user_data_12; /* ordinal77 */
  2438. uint32_t compute_user_data_13; /* ordinal78 */
  2439. uint32_t compute_user_data_14; /* ordinal79 */
  2440. uint32_t compute_user_data_15; /* ordinal80 */
  2441. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2442. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2443. uint32_t reserved35; /* ordinal83 */
  2444. uint32_t reserved36; /* ordinal84 */
  2445. uint32_t reserved37; /* ordinal85 */
  2446. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2447. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2448. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2449. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2450. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2451. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2452. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2453. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2454. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2455. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2456. uint32_t reserved38; /* ordinal96 */
  2457. uint32_t reserved39; /* ordinal97 */
  2458. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2459. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2460. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2461. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2462. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2463. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2464. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2465. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2466. uint32_t reserved40; /* ordinal106 */
  2467. uint32_t reserved41; /* ordinal107 */
  2468. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2469. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2470. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2471. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2472. uint32_t reserved42; /* ordinal112 */
  2473. uint32_t reserved43; /* ordinal113 */
  2474. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2475. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2476. uint32_t cp_packet_id_lo; /* ordinal116 */
  2477. uint32_t cp_packet_id_hi; /* ordinal117 */
  2478. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2479. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2480. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2481. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2482. uint32_t gds_save_mask_lo; /* ordinal122 */
  2483. uint32_t gds_save_mask_hi; /* ordinal123 */
  2484. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2485. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2486. uint32_t reserved44; /* ordinal126 */
  2487. uint32_t reserved45; /* ordinal127 */
  2488. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2489. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2490. uint32_t cp_hqd_active; /* ordinal130 */
  2491. uint32_t cp_hqd_vmid; /* ordinal131 */
  2492. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2493. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2494. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2495. uint32_t cp_hqd_quantum; /* ordinal135 */
  2496. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2497. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2498. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2499. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2500. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2501. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2502. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2503. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2504. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2505. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2506. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2507. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2508. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2509. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2510. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2511. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2512. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2513. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2514. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2515. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2516. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2517. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2518. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2519. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2520. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2521. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2522. uint32_t cp_mqd_control; /* ordinal162 */
  2523. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2524. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2525. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2526. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2527. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2528. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2529. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2530. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2531. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2532. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2533. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2534. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2535. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2536. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2537. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2538. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2539. uint32_t cp_hqd_error; /* ordinal179 */
  2540. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2541. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2542. uint32_t reserved46; /* ordinal182 */
  2543. uint32_t reserved47; /* ordinal183 */
  2544. uint32_t reserved48; /* ordinal184 */
  2545. uint32_t reserved49; /* ordinal185 */
  2546. uint32_t reserved50; /* ordinal186 */
  2547. uint32_t reserved51; /* ordinal187 */
  2548. uint32_t reserved52; /* ordinal188 */
  2549. uint32_t reserved53; /* ordinal189 */
  2550. uint32_t reserved54; /* ordinal190 */
  2551. uint32_t reserved55; /* ordinal191 */
  2552. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2553. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2554. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2555. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2556. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2557. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2558. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2559. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2560. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2561. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2562. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2563. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2564. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2565. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2566. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2567. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2568. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2569. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2570. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2571. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2572. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2573. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2574. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2575. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2576. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2577. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2578. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2579. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2580. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2581. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2582. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2583. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2584. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2585. uint32_t reserved56; /* ordinal225 */
  2586. uint32_t reserved57; /* ordinal226 */
  2587. uint32_t reserved58; /* ordinal227 */
  2588. uint32_t set_resources_header; /* ordinal228 */
  2589. uint32_t set_resources_dw1; /* ordinal229 */
  2590. uint32_t set_resources_dw2; /* ordinal230 */
  2591. uint32_t set_resources_dw3; /* ordinal231 */
  2592. uint32_t set_resources_dw4; /* ordinal232 */
  2593. uint32_t set_resources_dw5; /* ordinal233 */
  2594. uint32_t set_resources_dw6; /* ordinal234 */
  2595. uint32_t set_resources_dw7; /* ordinal235 */
  2596. uint32_t reserved59; /* ordinal236 */
  2597. uint32_t reserved60; /* ordinal237 */
  2598. uint32_t reserved61; /* ordinal238 */
  2599. uint32_t reserved62; /* ordinal239 */
  2600. uint32_t reserved63; /* ordinal240 */
  2601. uint32_t reserved64; /* ordinal241 */
  2602. uint32_t reserved65; /* ordinal242 */
  2603. uint32_t reserved66; /* ordinal243 */
  2604. uint32_t reserved67; /* ordinal244 */
  2605. uint32_t reserved68; /* ordinal245 */
  2606. uint32_t reserved69; /* ordinal246 */
  2607. uint32_t reserved70; /* ordinal247 */
  2608. uint32_t reserved71; /* ordinal248 */
  2609. uint32_t reserved72; /* ordinal249 */
  2610. uint32_t reserved73; /* ordinal250 */
  2611. uint32_t reserved74; /* ordinal251 */
  2612. uint32_t reserved75; /* ordinal252 */
  2613. uint32_t reserved76; /* ordinal253 */
  2614. uint32_t reserved77; /* ordinal254 */
  2615. uint32_t reserved78; /* ordinal255 */
  2616. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2617. };
  2618. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2619. {
  2620. int i, r;
  2621. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2622. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2623. if (ring->mqd_obj) {
  2624. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2625. if (unlikely(r != 0))
  2626. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2627. amdgpu_bo_unpin(ring->mqd_obj);
  2628. amdgpu_bo_unreserve(ring->mqd_obj);
  2629. amdgpu_bo_unref(&ring->mqd_obj);
  2630. ring->mqd_obj = NULL;
  2631. }
  2632. }
  2633. }
  2634. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2635. {
  2636. int r, i, j;
  2637. u32 tmp;
  2638. bool use_doorbell = true;
  2639. u64 hqd_gpu_addr;
  2640. u64 mqd_gpu_addr;
  2641. u64 eop_gpu_addr;
  2642. u64 wb_gpu_addr;
  2643. u32 *buf;
  2644. struct vi_mqd *mqd;
  2645. /* init the pipes */
  2646. mutex_lock(&adev->srbm_mutex);
  2647. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2648. int me = (i < 4) ? 1 : 2;
  2649. int pipe = (i < 4) ? i : (i - 4);
  2650. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2651. eop_gpu_addr >>= 8;
  2652. vi_srbm_select(adev, me, pipe, 0, 0);
  2653. /* write the EOP addr */
  2654. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2655. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2656. /* set the VMID assigned */
  2657. WREG32(mmCP_HQD_VMID, 0);
  2658. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2659. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2660. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2661. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2662. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2663. }
  2664. vi_srbm_select(adev, 0, 0, 0, 0);
  2665. mutex_unlock(&adev->srbm_mutex);
  2666. /* init the queues. Just two for now. */
  2667. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2668. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2669. if (ring->mqd_obj == NULL) {
  2670. r = amdgpu_bo_create(adev,
  2671. sizeof(struct vi_mqd),
  2672. PAGE_SIZE, true,
  2673. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2674. &ring->mqd_obj);
  2675. if (r) {
  2676. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2677. return r;
  2678. }
  2679. }
  2680. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2681. if (unlikely(r != 0)) {
  2682. gfx_v8_0_cp_compute_fini(adev);
  2683. return r;
  2684. }
  2685. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2686. &mqd_gpu_addr);
  2687. if (r) {
  2688. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2689. gfx_v8_0_cp_compute_fini(adev);
  2690. return r;
  2691. }
  2692. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2693. if (r) {
  2694. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2695. gfx_v8_0_cp_compute_fini(adev);
  2696. return r;
  2697. }
  2698. /* init the mqd struct */
  2699. memset(buf, 0, sizeof(struct vi_mqd));
  2700. mqd = (struct vi_mqd *)buf;
  2701. mqd->header = 0xC0310800;
  2702. mqd->compute_pipelinestat_enable = 0x00000001;
  2703. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2704. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2705. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2706. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2707. mqd->compute_misc_reserved = 0x00000003;
  2708. mutex_lock(&adev->srbm_mutex);
  2709. vi_srbm_select(adev, ring->me,
  2710. ring->pipe,
  2711. ring->queue, 0);
  2712. /* disable wptr polling */
  2713. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2714. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2715. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2716. mqd->cp_hqd_eop_base_addr_lo =
  2717. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2718. mqd->cp_hqd_eop_base_addr_hi =
  2719. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2720. /* enable doorbell? */
  2721. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2722. if (use_doorbell) {
  2723. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2724. } else {
  2725. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2726. }
  2727. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2728. mqd->cp_hqd_pq_doorbell_control = tmp;
  2729. /* disable the queue if it's active */
  2730. mqd->cp_hqd_dequeue_request = 0;
  2731. mqd->cp_hqd_pq_rptr = 0;
  2732. mqd->cp_hqd_pq_wptr= 0;
  2733. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2734. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2735. for (j = 0; j < adev->usec_timeout; j++) {
  2736. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2737. break;
  2738. udelay(1);
  2739. }
  2740. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2741. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2742. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2743. }
  2744. /* set the pointer to the MQD */
  2745. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2746. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2747. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2748. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2749. /* set MQD vmid to 0 */
  2750. tmp = RREG32(mmCP_MQD_CONTROL);
  2751. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2752. WREG32(mmCP_MQD_CONTROL, tmp);
  2753. mqd->cp_mqd_control = tmp;
  2754. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2755. hqd_gpu_addr = ring->gpu_addr >> 8;
  2756. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2757. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2758. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2759. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2760. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2761. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2762. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2763. (order_base_2(ring->ring_size / 4) - 1));
  2764. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2765. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2766. #ifdef __BIG_ENDIAN
  2767. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2768. #endif
  2769. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2770. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2771. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2772. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2773. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2774. mqd->cp_hqd_pq_control = tmp;
  2775. /* set the wb address wether it's enabled or not */
  2776. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2777. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2778. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2779. upper_32_bits(wb_gpu_addr) & 0xffff;
  2780. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2781. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2782. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2783. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2784. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2785. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2786. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2787. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2788. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2789. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2790. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2791. /* enable the doorbell if requested */
  2792. if (use_doorbell) {
  2793. if (adev->asic_type == CHIP_CARRIZO) {
  2794. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2795. AMDGPU_DOORBELL_KIQ << 2);
  2796. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2797. AMDGPU_DOORBELL_MEC_RING7 << 2);
  2798. }
  2799. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2800. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2801. DOORBELL_OFFSET, ring->doorbell_index);
  2802. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2803. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2804. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2805. mqd->cp_hqd_pq_doorbell_control = tmp;
  2806. } else {
  2807. mqd->cp_hqd_pq_doorbell_control = 0;
  2808. }
  2809. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2810. mqd->cp_hqd_pq_doorbell_control);
  2811. /* set the vmid for the queue */
  2812. mqd->cp_hqd_vmid = 0;
  2813. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2814. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2815. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2816. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  2817. mqd->cp_hqd_persistent_state = tmp;
  2818. /* activate the queue */
  2819. mqd->cp_hqd_active = 1;
  2820. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  2821. vi_srbm_select(adev, 0, 0, 0, 0);
  2822. mutex_unlock(&adev->srbm_mutex);
  2823. amdgpu_bo_kunmap(ring->mqd_obj);
  2824. amdgpu_bo_unreserve(ring->mqd_obj);
  2825. }
  2826. if (use_doorbell) {
  2827. tmp = RREG32(mmCP_PQ_STATUS);
  2828. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2829. WREG32(mmCP_PQ_STATUS, tmp);
  2830. }
  2831. r = gfx_v8_0_cp_compute_start(adev);
  2832. if (r)
  2833. return r;
  2834. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2835. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2836. ring->ready = true;
  2837. r = amdgpu_ring_test_ring(ring);
  2838. if (r)
  2839. ring->ready = false;
  2840. }
  2841. return 0;
  2842. }
  2843. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  2844. {
  2845. int r;
  2846. if (adev->asic_type != CHIP_CARRIZO)
  2847. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2848. if (!adev->firmware.smu_load) {
  2849. /* legacy firmware loading */
  2850. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  2851. if (r)
  2852. return r;
  2853. r = gfx_v8_0_cp_compute_load_microcode(adev);
  2854. if (r)
  2855. return r;
  2856. } else {
  2857. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2858. AMDGPU_UCODE_ID_CP_CE);
  2859. if (r)
  2860. return -EINVAL;
  2861. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2862. AMDGPU_UCODE_ID_CP_PFP);
  2863. if (r)
  2864. return -EINVAL;
  2865. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2866. AMDGPU_UCODE_ID_CP_ME);
  2867. if (r)
  2868. return -EINVAL;
  2869. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2870. AMDGPU_UCODE_ID_CP_MEC1);
  2871. if (r)
  2872. return -EINVAL;
  2873. }
  2874. r = gfx_v8_0_cp_gfx_resume(adev);
  2875. if (r)
  2876. return r;
  2877. r = gfx_v8_0_cp_compute_resume(adev);
  2878. if (r)
  2879. return r;
  2880. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2881. return 0;
  2882. }
  2883. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2884. {
  2885. gfx_v8_0_cp_gfx_enable(adev, enable);
  2886. gfx_v8_0_cp_compute_enable(adev, enable);
  2887. }
  2888. static int gfx_v8_0_hw_init(struct amdgpu_device *adev)
  2889. {
  2890. int r;
  2891. gfx_v8_0_init_golden_registers(adev);
  2892. gfx_v8_0_gpu_init(adev);
  2893. r = gfx_v8_0_rlc_resume(adev);
  2894. if (r)
  2895. return r;
  2896. r = gfx_v8_0_cp_resume(adev);
  2897. if (r)
  2898. return r;
  2899. return r;
  2900. }
  2901. static int gfx_v8_0_hw_fini(struct amdgpu_device *adev)
  2902. {
  2903. gfx_v8_0_cp_enable(adev, false);
  2904. gfx_v8_0_rlc_stop(adev);
  2905. gfx_v8_0_cp_compute_fini(adev);
  2906. return 0;
  2907. }
  2908. static int gfx_v8_0_suspend(struct amdgpu_device *adev)
  2909. {
  2910. return gfx_v8_0_hw_fini(adev);
  2911. }
  2912. static int gfx_v8_0_resume(struct amdgpu_device *adev)
  2913. {
  2914. return gfx_v8_0_hw_init(adev);
  2915. }
  2916. static bool gfx_v8_0_is_idle(struct amdgpu_device *adev)
  2917. {
  2918. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  2919. return false;
  2920. else
  2921. return true;
  2922. }
  2923. static int gfx_v8_0_wait_for_idle(struct amdgpu_device *adev)
  2924. {
  2925. unsigned i;
  2926. u32 tmp;
  2927. for (i = 0; i < adev->usec_timeout; i++) {
  2928. /* read MC_STATUS */
  2929. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  2930. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2931. return 0;
  2932. udelay(1);
  2933. }
  2934. return -ETIMEDOUT;
  2935. }
  2936. static void gfx_v8_0_print_status(struct amdgpu_device *adev)
  2937. {
  2938. int i;
  2939. dev_info(adev->dev, "GFX 8.x registers\n");
  2940. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  2941. RREG32(mmGRBM_STATUS));
  2942. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  2943. RREG32(mmGRBM_STATUS2));
  2944. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2945. RREG32(mmGRBM_STATUS_SE0));
  2946. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2947. RREG32(mmGRBM_STATUS_SE1));
  2948. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2949. RREG32(mmGRBM_STATUS_SE2));
  2950. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2951. RREG32(mmGRBM_STATUS_SE3));
  2952. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  2953. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  2954. RREG32(mmCP_STALLED_STAT1));
  2955. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  2956. RREG32(mmCP_STALLED_STAT2));
  2957. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  2958. RREG32(mmCP_STALLED_STAT3));
  2959. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  2960. RREG32(mmCP_CPF_BUSY_STAT));
  2961. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  2962. RREG32(mmCP_CPF_STALLED_STAT1));
  2963. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  2964. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  2965. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  2966. RREG32(mmCP_CPC_STALLED_STAT1));
  2967. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  2968. for (i = 0; i < 32; i++) {
  2969. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  2970. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  2971. }
  2972. for (i = 0; i < 16; i++) {
  2973. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  2974. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  2975. }
  2976. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2977. dev_info(adev->dev, " se: %d\n", i);
  2978. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  2979. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  2980. RREG32(mmPA_SC_RASTER_CONFIG));
  2981. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  2982. RREG32(mmPA_SC_RASTER_CONFIG_1));
  2983. }
  2984. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2985. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  2986. RREG32(mmGB_ADDR_CONFIG));
  2987. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  2988. RREG32(mmHDP_ADDR_CONFIG));
  2989. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  2990. RREG32(mmDMIF_ADDR_CALC));
  2991. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  2992. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  2993. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  2994. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  2995. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  2996. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  2997. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  2998. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  2999. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3000. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3001. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3002. RREG32(mmCP_MEQ_THRESHOLDS));
  3003. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3004. RREG32(mmSX_DEBUG_1));
  3005. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3006. RREG32(mmTA_CNTL_AUX));
  3007. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3008. RREG32(mmSPI_CONFIG_CNTL));
  3009. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3010. RREG32(mmSQ_CONFIG));
  3011. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3012. RREG32(mmDB_DEBUG));
  3013. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3014. RREG32(mmDB_DEBUG2));
  3015. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3016. RREG32(mmDB_DEBUG3));
  3017. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3018. RREG32(mmCB_HW_CONTROL));
  3019. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3020. RREG32(mmSPI_CONFIG_CNTL_1));
  3021. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3022. RREG32(mmPA_SC_FIFO_SIZE));
  3023. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3024. RREG32(mmVGT_NUM_INSTANCES));
  3025. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3026. RREG32(mmCP_PERFMON_CNTL));
  3027. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3028. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3029. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3030. RREG32(mmVGT_CACHE_INVALIDATION));
  3031. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3032. RREG32(mmVGT_GS_VERTEX_REUSE));
  3033. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3034. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3035. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3036. RREG32(mmPA_CL_ENHANCE));
  3037. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3038. RREG32(mmPA_SC_ENHANCE));
  3039. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3040. RREG32(mmCP_ME_CNTL));
  3041. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3042. RREG32(mmCP_MAX_CONTEXT));
  3043. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3044. RREG32(mmCP_ENDIAN_SWAP));
  3045. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3046. RREG32(mmCP_DEVICE_ID));
  3047. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3048. RREG32(mmCP_SEM_WAIT_TIMER));
  3049. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3050. RREG32(mmCP_RB_WPTR_DELAY));
  3051. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3052. RREG32(mmCP_RB_VMID));
  3053. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3054. RREG32(mmCP_RB0_CNTL));
  3055. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3056. RREG32(mmCP_RB0_WPTR));
  3057. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3058. RREG32(mmCP_RB0_RPTR_ADDR));
  3059. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3060. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3061. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3062. RREG32(mmCP_RB0_CNTL));
  3063. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3064. RREG32(mmCP_RB0_BASE));
  3065. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3066. RREG32(mmCP_RB0_BASE_HI));
  3067. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3068. RREG32(mmCP_MEC_CNTL));
  3069. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3070. RREG32(mmCP_CPF_DEBUG));
  3071. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3072. RREG32(mmSCRATCH_ADDR));
  3073. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3074. RREG32(mmSCRATCH_UMSK));
  3075. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3076. RREG32(mmCP_INT_CNTL_RING0));
  3077. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3078. RREG32(mmRLC_LB_CNTL));
  3079. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3080. RREG32(mmRLC_CNTL));
  3081. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3082. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3083. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3084. RREG32(mmRLC_LB_CNTR_INIT));
  3085. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3086. RREG32(mmRLC_LB_CNTR_MAX));
  3087. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3088. RREG32(mmRLC_LB_INIT_CU_MASK));
  3089. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3090. RREG32(mmRLC_LB_PARAMS));
  3091. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3092. RREG32(mmRLC_LB_CNTL));
  3093. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3094. RREG32(mmRLC_MC_CNTL));
  3095. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3096. RREG32(mmRLC_UCODE_CNTL));
  3097. mutex_lock(&adev->srbm_mutex);
  3098. for (i = 0; i < 16; i++) {
  3099. vi_srbm_select(adev, 0, 0, 0, i);
  3100. dev_info(adev->dev, " VM %d:\n", i);
  3101. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3102. RREG32(mmSH_MEM_CONFIG));
  3103. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3104. RREG32(mmSH_MEM_APE1_BASE));
  3105. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3106. RREG32(mmSH_MEM_APE1_LIMIT));
  3107. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3108. RREG32(mmSH_MEM_BASES));
  3109. }
  3110. vi_srbm_select(adev, 0, 0, 0, 0);
  3111. mutex_unlock(&adev->srbm_mutex);
  3112. }
  3113. static int gfx_v8_0_soft_reset(struct amdgpu_device *adev)
  3114. {
  3115. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3116. u32 tmp;
  3117. /* GRBM_STATUS */
  3118. tmp = RREG32(mmGRBM_STATUS);
  3119. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3120. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3121. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3122. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3123. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3124. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3125. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3126. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3127. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3128. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3129. }
  3130. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3131. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3132. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3133. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3134. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3135. }
  3136. /* GRBM_STATUS2 */
  3137. tmp = RREG32(mmGRBM_STATUS2);
  3138. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3139. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3140. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3141. /* SRBM_STATUS */
  3142. tmp = RREG32(mmSRBM_STATUS);
  3143. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3144. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3145. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3146. if (grbm_soft_reset || srbm_soft_reset) {
  3147. gfx_v8_0_print_status(adev);
  3148. /* stop the rlc */
  3149. gfx_v8_0_rlc_stop(adev);
  3150. /* Disable GFX parsing/prefetching */
  3151. gfx_v8_0_cp_gfx_enable(adev, false);
  3152. /* Disable MEC parsing/prefetching */
  3153. /* XXX todo */
  3154. if (grbm_soft_reset) {
  3155. tmp = RREG32(mmGRBM_SOFT_RESET);
  3156. tmp |= grbm_soft_reset;
  3157. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3158. WREG32(mmGRBM_SOFT_RESET, tmp);
  3159. tmp = RREG32(mmGRBM_SOFT_RESET);
  3160. udelay(50);
  3161. tmp &= ~grbm_soft_reset;
  3162. WREG32(mmGRBM_SOFT_RESET, tmp);
  3163. tmp = RREG32(mmGRBM_SOFT_RESET);
  3164. }
  3165. if (srbm_soft_reset) {
  3166. tmp = RREG32(mmSRBM_SOFT_RESET);
  3167. tmp |= srbm_soft_reset;
  3168. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3169. WREG32(mmSRBM_SOFT_RESET, tmp);
  3170. tmp = RREG32(mmSRBM_SOFT_RESET);
  3171. udelay(50);
  3172. tmp &= ~srbm_soft_reset;
  3173. WREG32(mmSRBM_SOFT_RESET, tmp);
  3174. tmp = RREG32(mmSRBM_SOFT_RESET);
  3175. }
  3176. /* Wait a little for things to settle down */
  3177. udelay(50);
  3178. gfx_v8_0_print_status(adev);
  3179. }
  3180. return 0;
  3181. }
  3182. /**
  3183. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3184. *
  3185. * @adev: amdgpu_device pointer
  3186. *
  3187. * Fetches a GPU clock counter snapshot.
  3188. * Returns the 64 bit clock counter snapshot.
  3189. */
  3190. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3191. {
  3192. uint64_t clock;
  3193. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3194. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3195. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3196. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3197. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3198. return clock;
  3199. }
  3200. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3201. uint32_t vmid,
  3202. uint32_t gds_base, uint32_t gds_size,
  3203. uint32_t gws_base, uint32_t gws_size,
  3204. uint32_t oa_base, uint32_t oa_size)
  3205. {
  3206. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3207. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3208. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3209. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3210. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3211. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3212. /* GDS Base */
  3213. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3214. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3215. WRITE_DATA_DST_SEL(0)));
  3216. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3217. amdgpu_ring_write(ring, 0);
  3218. amdgpu_ring_write(ring, gds_base);
  3219. /* GDS Size */
  3220. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3221. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3222. WRITE_DATA_DST_SEL(0)));
  3223. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3224. amdgpu_ring_write(ring, 0);
  3225. amdgpu_ring_write(ring, gds_size);
  3226. /* GWS */
  3227. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3228. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3229. WRITE_DATA_DST_SEL(0)));
  3230. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3231. amdgpu_ring_write(ring, 0);
  3232. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3233. /* OA */
  3234. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3235. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3236. WRITE_DATA_DST_SEL(0)));
  3237. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3238. amdgpu_ring_write(ring, 0);
  3239. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3240. }
  3241. static int gfx_v8_0_early_init(struct amdgpu_device *adev)
  3242. {
  3243. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3244. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3245. gfx_v8_0_set_ring_funcs(adev);
  3246. gfx_v8_0_set_irq_funcs(adev);
  3247. gfx_v8_0_set_gds_init(adev);
  3248. return 0;
  3249. }
  3250. static int gfx_v8_0_set_powergating_state(struct amdgpu_device *adev,
  3251. enum amdgpu_powergating_state state)
  3252. {
  3253. return 0;
  3254. }
  3255. static int gfx_v8_0_set_clockgating_state(struct amdgpu_device *adev,
  3256. enum amdgpu_clockgating_state state)
  3257. {
  3258. return 0;
  3259. }
  3260. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3261. {
  3262. u32 rptr;
  3263. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3264. return rptr;
  3265. }
  3266. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3267. {
  3268. struct amdgpu_device *adev = ring->adev;
  3269. u32 wptr;
  3270. if (ring->use_doorbell)
  3271. /* XXX check if swapping is necessary on BE */
  3272. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3273. else
  3274. wptr = RREG32(mmCP_RB0_WPTR);
  3275. return wptr;
  3276. }
  3277. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3278. {
  3279. struct amdgpu_device *adev = ring->adev;
  3280. if (ring->use_doorbell) {
  3281. /* XXX check if swapping is necessary on BE */
  3282. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3283. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3284. } else {
  3285. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3286. (void)RREG32(mmCP_RB0_WPTR);
  3287. }
  3288. }
  3289. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3290. {
  3291. u32 ref_and_mask, reg_mem_engine;
  3292. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3293. switch (ring->me) {
  3294. case 1:
  3295. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3296. break;
  3297. case 2:
  3298. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3299. break;
  3300. default:
  3301. return;
  3302. }
  3303. reg_mem_engine = 0;
  3304. } else {
  3305. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3306. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3307. }
  3308. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3309. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3310. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3311. reg_mem_engine));
  3312. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3313. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3314. amdgpu_ring_write(ring, ref_and_mask);
  3315. amdgpu_ring_write(ring, ref_and_mask);
  3316. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3317. }
  3318. static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring,
  3319. struct amdgpu_ib *ib)
  3320. {
  3321. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3322. u32 header, control = 0;
  3323. u32 next_rptr = ring->wptr + 5;
  3324. /* drop the CE preamble IB for the same context */
  3325. if ((ring->type == AMDGPU_RING_TYPE_GFX) &&
  3326. (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
  3327. !need_ctx_switch)
  3328. return;
  3329. if (ring->type == AMDGPU_RING_TYPE_COMPUTE)
  3330. control |= INDIRECT_BUFFER_VALID;
  3331. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX)
  3332. next_rptr += 2;
  3333. next_rptr += 4;
  3334. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3335. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3336. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3337. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3338. amdgpu_ring_write(ring, next_rptr);
  3339. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3340. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) {
  3341. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3342. amdgpu_ring_write(ring, 0);
  3343. }
  3344. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3345. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3346. else
  3347. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3348. control |= ib->length_dw |
  3349. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3350. amdgpu_ring_write(ring, header);
  3351. amdgpu_ring_write(ring,
  3352. #ifdef __BIG_ENDIAN
  3353. (2 << 0) |
  3354. #endif
  3355. (ib->gpu_addr & 0xFFFFFFFC));
  3356. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3357. amdgpu_ring_write(ring, control);
  3358. }
  3359. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3360. u64 seq, bool write64bit)
  3361. {
  3362. /* EVENT_WRITE_EOP - flush caches, send int */
  3363. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3364. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3365. EOP_TC_ACTION_EN |
  3366. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3367. EVENT_INDEX(5)));
  3368. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3369. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3370. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(2));
  3371. amdgpu_ring_write(ring, lower_32_bits(seq));
  3372. amdgpu_ring_write(ring, upper_32_bits(seq));
  3373. }
  3374. /**
  3375. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3376. *
  3377. * @ring: amdgpu ring buffer object
  3378. * @semaphore: amdgpu semaphore object
  3379. * @emit_wait: Is this a sempahore wait?
  3380. *
  3381. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3382. * from running ahead of semaphore waits.
  3383. */
  3384. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3385. struct amdgpu_semaphore *semaphore,
  3386. bool emit_wait)
  3387. {
  3388. uint64_t addr = semaphore->gpu_addr;
  3389. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3390. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3391. ring->adev->asic_type == CHIP_TONGA) {
  3392. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3393. amdgpu_ring_write(ring, lower_32_bits(addr));
  3394. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3395. } else {
  3396. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3397. amdgpu_ring_write(ring, lower_32_bits(addr));
  3398. amdgpu_ring_write(ring, upper_32_bits(addr));
  3399. amdgpu_ring_write(ring, sel);
  3400. }
  3401. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3402. /* Prevent the PFP from running ahead of the semaphore wait */
  3403. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3404. amdgpu_ring_write(ring, 0x0);
  3405. }
  3406. return true;
  3407. }
  3408. static void gfx_v8_0_ce_sync_me(struct amdgpu_ring *ring)
  3409. {
  3410. struct amdgpu_device *adev = ring->adev;
  3411. u64 gpu_addr = adev->wb.gpu_addr + adev->gfx.ce_sync_offs * 4;
  3412. /* instruct DE to set a magic number */
  3413. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3414. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3415. WRITE_DATA_DST_SEL(5)));
  3416. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3417. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3418. amdgpu_ring_write(ring, 1);
  3419. /* let CE wait till condition satisfied */
  3420. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3421. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3422. WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3423. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3424. WAIT_REG_MEM_ENGINE(2))); /* ce */
  3425. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3426. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3427. amdgpu_ring_write(ring, 1);
  3428. amdgpu_ring_write(ring, 0xffffffff);
  3429. amdgpu_ring_write(ring, 4); /* poll interval */
  3430. /* instruct CE to reset wb of ce_sync to zero */
  3431. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3432. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3433. WRITE_DATA_DST_SEL(5) |
  3434. WR_CONFIRM));
  3435. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3436. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3437. amdgpu_ring_write(ring, 0);
  3438. }
  3439. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3440. unsigned vm_id, uint64_t pd_addr)
  3441. {
  3442. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3443. u32 srbm_gfx_cntl = 0;
  3444. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3445. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3446. WRITE_DATA_DST_SEL(0)));
  3447. if (vm_id < 8) {
  3448. amdgpu_ring_write(ring,
  3449. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3450. } else {
  3451. amdgpu_ring_write(ring,
  3452. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3453. }
  3454. amdgpu_ring_write(ring, 0);
  3455. amdgpu_ring_write(ring, pd_addr >> 12);
  3456. /* update SH_MEM_* regs */
  3457. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vm_id);
  3458. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3459. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3460. WRITE_DATA_DST_SEL(0)));
  3461. amdgpu_ring_write(ring, mmSRBM_GFX_CNTL);
  3462. amdgpu_ring_write(ring, 0);
  3463. amdgpu_ring_write(ring, srbm_gfx_cntl);
  3464. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  3465. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3466. WRITE_DATA_DST_SEL(0)));
  3467. amdgpu_ring_write(ring, mmSH_MEM_BASES);
  3468. amdgpu_ring_write(ring, 0);
  3469. amdgpu_ring_write(ring, 0); /* SH_MEM_BASES */
  3470. amdgpu_ring_write(ring, 0); /* SH_MEM_CONFIG */
  3471. amdgpu_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  3472. amdgpu_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  3473. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, 0);
  3474. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3475. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3476. WRITE_DATA_DST_SEL(0)));
  3477. amdgpu_ring_write(ring, mmSRBM_GFX_CNTL);
  3478. amdgpu_ring_write(ring, 0);
  3479. amdgpu_ring_write(ring, srbm_gfx_cntl);
  3480. /* bits 0-15 are the VM contexts0-15 */
  3481. /* invalidate the cache */
  3482. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3483. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3484. WRITE_DATA_DST_SEL(0)));
  3485. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3486. amdgpu_ring_write(ring, 0);
  3487. amdgpu_ring_write(ring, 1 << vm_id);
  3488. /* wait for the invalidate to complete */
  3489. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3490. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3491. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3492. WAIT_REG_MEM_ENGINE(0))); /* me */
  3493. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3494. amdgpu_ring_write(ring, 0);
  3495. amdgpu_ring_write(ring, 0); /* ref */
  3496. amdgpu_ring_write(ring, 0); /* mask */
  3497. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3498. /* compute doesn't have PFP */
  3499. if (usepfp) {
  3500. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3501. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3502. amdgpu_ring_write(ring, 0x0);
  3503. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3504. gfx_v8_0_ce_sync_me(ring);
  3505. }
  3506. }
  3507. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3508. {
  3509. if (gfx_v8_0_is_idle(ring->adev)) {
  3510. amdgpu_ring_lockup_update(ring);
  3511. return false;
  3512. }
  3513. return amdgpu_ring_test_lockup(ring);
  3514. }
  3515. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3516. {
  3517. return ring->adev->wb.wb[ring->rptr_offs];
  3518. }
  3519. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3520. {
  3521. return ring->adev->wb.wb[ring->wptr_offs];
  3522. }
  3523. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3524. {
  3525. struct amdgpu_device *adev = ring->adev;
  3526. /* XXX check if swapping is necessary on BE */
  3527. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3528. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3529. }
  3530. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3531. u64 addr, u64 seq,
  3532. bool write64bits)
  3533. {
  3534. /* RELEASE_MEM - flush caches, send int */
  3535. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3536. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3537. EOP_TC_ACTION_EN |
  3538. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3539. EVENT_INDEX(5)));
  3540. amdgpu_ring_write(ring, DATA_SEL(write64bits ? 2 : 1) | INT_SEL(2));
  3541. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3542. amdgpu_ring_write(ring, upper_32_bits(addr));
  3543. amdgpu_ring_write(ring, lower_32_bits(seq));
  3544. amdgpu_ring_write(ring, upper_32_bits(seq));
  3545. }
  3546. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3547. enum amdgpu_interrupt_state state)
  3548. {
  3549. u32 cp_int_cntl;
  3550. switch (state) {
  3551. case AMDGPU_IRQ_STATE_DISABLE:
  3552. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3553. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3554. TIME_STAMP_INT_ENABLE, 0);
  3555. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3556. break;
  3557. case AMDGPU_IRQ_STATE_ENABLE:
  3558. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3559. cp_int_cntl =
  3560. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3561. TIME_STAMP_INT_ENABLE, 1);
  3562. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3563. break;
  3564. default:
  3565. break;
  3566. }
  3567. }
  3568. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3569. int me, int pipe,
  3570. enum amdgpu_interrupt_state state)
  3571. {
  3572. u32 mec_int_cntl, mec_int_cntl_reg;
  3573. /*
  3574. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3575. * handles the setting of interrupts for this specific pipe. All other
  3576. * pipes' interrupts are set by amdkfd.
  3577. */
  3578. if (me == 1) {
  3579. switch (pipe) {
  3580. case 0:
  3581. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3582. break;
  3583. default:
  3584. DRM_DEBUG("invalid pipe %d\n", pipe);
  3585. return;
  3586. }
  3587. } else {
  3588. DRM_DEBUG("invalid me %d\n", me);
  3589. return;
  3590. }
  3591. switch (state) {
  3592. case AMDGPU_IRQ_STATE_DISABLE:
  3593. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3594. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3595. TIME_STAMP_INT_ENABLE, 0);
  3596. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3597. break;
  3598. case AMDGPU_IRQ_STATE_ENABLE:
  3599. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3600. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3601. TIME_STAMP_INT_ENABLE, 1);
  3602. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3603. break;
  3604. default:
  3605. break;
  3606. }
  3607. }
  3608. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3609. struct amdgpu_irq_src *source,
  3610. unsigned type,
  3611. enum amdgpu_interrupt_state state)
  3612. {
  3613. u32 cp_int_cntl;
  3614. switch (state) {
  3615. case AMDGPU_IRQ_STATE_DISABLE:
  3616. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3617. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3618. PRIV_REG_INT_ENABLE, 0);
  3619. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3620. break;
  3621. case AMDGPU_IRQ_STATE_ENABLE:
  3622. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3623. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3624. PRIV_REG_INT_ENABLE, 0);
  3625. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3626. break;
  3627. default:
  3628. break;
  3629. }
  3630. return 0;
  3631. }
  3632. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3633. struct amdgpu_irq_src *source,
  3634. unsigned type,
  3635. enum amdgpu_interrupt_state state)
  3636. {
  3637. u32 cp_int_cntl;
  3638. switch (state) {
  3639. case AMDGPU_IRQ_STATE_DISABLE:
  3640. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3641. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3642. PRIV_INSTR_INT_ENABLE, 0);
  3643. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3644. break;
  3645. case AMDGPU_IRQ_STATE_ENABLE:
  3646. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3647. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3648. PRIV_INSTR_INT_ENABLE, 1);
  3649. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3650. break;
  3651. default:
  3652. break;
  3653. }
  3654. return 0;
  3655. }
  3656. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3657. struct amdgpu_irq_src *src,
  3658. unsigned type,
  3659. enum amdgpu_interrupt_state state)
  3660. {
  3661. switch (type) {
  3662. case AMDGPU_CP_IRQ_GFX_EOP:
  3663. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3664. break;
  3665. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3666. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3667. break;
  3668. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3669. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3670. break;
  3671. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3672. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3673. break;
  3674. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3675. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3676. break;
  3677. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3678. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3679. break;
  3680. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3681. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3682. break;
  3683. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3684. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3685. break;
  3686. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3687. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3688. break;
  3689. default:
  3690. break;
  3691. }
  3692. return 0;
  3693. }
  3694. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3695. struct amdgpu_irq_src *source,
  3696. struct amdgpu_iv_entry *entry)
  3697. {
  3698. int i;
  3699. u8 me_id, pipe_id, queue_id;
  3700. struct amdgpu_ring *ring;
  3701. DRM_DEBUG("IH: CP EOP\n");
  3702. me_id = (entry->ring_id & 0x0c) >> 2;
  3703. pipe_id = (entry->ring_id & 0x03) >> 0;
  3704. queue_id = (entry->ring_id & 0x70) >> 4;
  3705. switch (me_id) {
  3706. case 0:
  3707. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3708. break;
  3709. case 1:
  3710. case 2:
  3711. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3712. ring = &adev->gfx.compute_ring[i];
  3713. /* Per-queue interrupt is supported for MEC starting from VI.
  3714. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3715. */
  3716. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3717. amdgpu_fence_process(ring);
  3718. }
  3719. break;
  3720. }
  3721. return 0;
  3722. }
  3723. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3724. struct amdgpu_irq_src *source,
  3725. struct amdgpu_iv_entry *entry)
  3726. {
  3727. DRM_ERROR("Illegal register access in command stream\n");
  3728. schedule_work(&adev->reset_work);
  3729. return 0;
  3730. }
  3731. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3732. struct amdgpu_irq_src *source,
  3733. struct amdgpu_iv_entry *entry)
  3734. {
  3735. DRM_ERROR("Illegal instruction in command stream\n");
  3736. schedule_work(&adev->reset_work);
  3737. return 0;
  3738. }
  3739. const struct amdgpu_ip_funcs gfx_v8_0_ip_funcs = {
  3740. .early_init = gfx_v8_0_early_init,
  3741. .late_init = NULL,
  3742. .sw_init = gfx_v8_0_sw_init,
  3743. .sw_fini = gfx_v8_0_sw_fini,
  3744. .hw_init = gfx_v8_0_hw_init,
  3745. .hw_fini = gfx_v8_0_hw_fini,
  3746. .suspend = gfx_v8_0_suspend,
  3747. .resume = gfx_v8_0_resume,
  3748. .is_idle = gfx_v8_0_is_idle,
  3749. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3750. .soft_reset = gfx_v8_0_soft_reset,
  3751. .print_status = gfx_v8_0_print_status,
  3752. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3753. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3754. };
  3755. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3756. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3757. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3758. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3759. .parse_cs = NULL,
  3760. .emit_ib = gfx_v8_0_ring_emit_ib,
  3761. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3762. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3763. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3764. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3765. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3766. .test_ring = gfx_v8_0_ring_test_ring,
  3767. .test_ib = gfx_v8_0_ring_test_ib,
  3768. .is_lockup = gfx_v8_0_ring_is_lockup,
  3769. };
  3770. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3771. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3772. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3773. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3774. .parse_cs = NULL,
  3775. .emit_ib = gfx_v8_0_ring_emit_ib,
  3776. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3777. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3778. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3779. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3780. .test_ring = gfx_v8_0_ring_test_ring,
  3781. .test_ib = gfx_v8_0_ring_test_ib,
  3782. .is_lockup = gfx_v8_0_ring_is_lockup,
  3783. };
  3784. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3785. {
  3786. int i;
  3787. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3788. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3789. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3790. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3791. }
  3792. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  3793. .set = gfx_v8_0_set_eop_interrupt_state,
  3794. .process = gfx_v8_0_eop_irq,
  3795. };
  3796. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  3797. .set = gfx_v8_0_set_priv_reg_fault_state,
  3798. .process = gfx_v8_0_priv_reg_irq,
  3799. };
  3800. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  3801. .set = gfx_v8_0_set_priv_inst_fault_state,
  3802. .process = gfx_v8_0_priv_inst_irq,
  3803. };
  3804. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3805. {
  3806. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3807. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  3808. adev->gfx.priv_reg_irq.num_types = 1;
  3809. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  3810. adev->gfx.priv_inst_irq.num_types = 1;
  3811. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  3812. }
  3813. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  3814. {
  3815. /* init asci gds info */
  3816. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  3817. adev->gds.gws.total_size = 64;
  3818. adev->gds.oa.total_size = 16;
  3819. if (adev->gds.mem.total_size == 64 * 1024) {
  3820. adev->gds.mem.gfx_partition_size = 4096;
  3821. adev->gds.mem.cs_partition_size = 4096;
  3822. adev->gds.gws.gfx_partition_size = 4;
  3823. adev->gds.gws.cs_partition_size = 4;
  3824. adev->gds.oa.gfx_partition_size = 4;
  3825. adev->gds.oa.cs_partition_size = 1;
  3826. } else {
  3827. adev->gds.mem.gfx_partition_size = 1024;
  3828. adev->gds.mem.cs_partition_size = 1024;
  3829. adev->gds.gws.gfx_partition_size = 16;
  3830. adev->gds.gws.cs_partition_size = 16;
  3831. adev->gds.oa.gfx_partition_size = 4;
  3832. adev->gds.oa.cs_partition_size = 4;
  3833. }
  3834. }
  3835. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  3836. u32 se, u32 sh)
  3837. {
  3838. u32 mask = 0, tmp, tmp1;
  3839. int i;
  3840. gfx_v8_0_select_se_sh(adev, se, sh);
  3841. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3842. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3843. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3844. tmp &= 0xffff0000;
  3845. tmp |= tmp1;
  3846. tmp >>= 16;
  3847. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  3848. mask <<= 1;
  3849. mask |= 1;
  3850. }
  3851. return (~tmp) & mask;
  3852. }
  3853. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  3854. struct amdgpu_cu_info *cu_info)
  3855. {
  3856. int i, j, k, counter, active_cu_number = 0;
  3857. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3858. if (!adev || !cu_info)
  3859. return -EINVAL;
  3860. mutex_lock(&adev->grbm_idx_mutex);
  3861. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3862. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3863. mask = 1;
  3864. ao_bitmap = 0;
  3865. counter = 0;
  3866. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  3867. cu_info->bitmap[i][j] = bitmap;
  3868. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3869. if (bitmap & mask) {
  3870. if (counter < 2)
  3871. ao_bitmap |= mask;
  3872. counter ++;
  3873. }
  3874. mask <<= 1;
  3875. }
  3876. active_cu_number += counter;
  3877. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3878. }
  3879. }
  3880. cu_info->number = active_cu_number;
  3881. cu_info->ao_cu_mask = ao_cu_mask;
  3882. mutex_unlock(&adev->grbm_idx_mutex);
  3883. return 0;
  3884. }