dce_v8_0.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "cikd.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "gca/gfx_7_2_enum.h"
  37. #include "gmc/gmc_7_1_d.h"
  38. #include "gmc/gmc_7_1_sh_mask.h"
  39. #include "oss/oss_2_0_d.h"
  40. #include "oss/oss_2_0_sh_mask.h"
  41. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[6] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET
  51. };
  52. static const uint32_t dig_offsets[] = {
  53. CRTC0_REGISTER_OFFSET,
  54. CRTC1_REGISTER_OFFSET,
  55. CRTC2_REGISTER_OFFSET,
  56. CRTC3_REGISTER_OFFSET,
  57. CRTC4_REGISTER_OFFSET,
  58. CRTC5_REGISTER_OFFSET,
  59. (0x13830 - 0x7030) >> 2,
  60. };
  61. static const struct {
  62. uint32_t reg;
  63. uint32_t vblank;
  64. uint32_t vline;
  65. uint32_t hpd;
  66. } interrupt_status_offsets[6] = { {
  67. .reg = mmDISP_INTERRUPT_STATUS,
  68. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  69. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  70. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  71. }, {
  72. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  73. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  74. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  75. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  76. }, {
  77. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  78. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  96. } };
  97. static const uint32_t hpd_int_control_offsets[6] = {
  98. mmDC_HPD1_INT_CONTROL,
  99. mmDC_HPD2_INT_CONTROL,
  100. mmDC_HPD3_INT_CONTROL,
  101. mmDC_HPD4_INT_CONTROL,
  102. mmDC_HPD5_INT_CONTROL,
  103. mmDC_HPD6_INT_CONTROL,
  104. };
  105. static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  111. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  112. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  113. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  114. return r;
  115. }
  116. static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
  117. u32 block_offset, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  121. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  122. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  123. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  124. }
  125. static bool dce_v8_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  126. {
  127. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  128. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  129. return true;
  130. else
  131. return false;
  132. }
  133. static bool dce_v8_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  134. {
  135. u32 pos1, pos2;
  136. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  137. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  138. if (pos1 != pos2)
  139. return true;
  140. else
  141. return false;
  142. }
  143. /**
  144. * dce_v8_0_vblank_wait - vblank wait asic callback.
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @crtc: crtc to wait for vblank on
  148. *
  149. * Wait for vblank on the requested crtc (evergreen+).
  150. */
  151. static void dce_v8_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  152. {
  153. unsigned i = 0;
  154. if (crtc >= adev->mode_info.num_crtc)
  155. return;
  156. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  157. return;
  158. /* depending on when we hit vblank, we may be close to active; if so,
  159. * wait for another frame.
  160. */
  161. while (dce_v8_0_is_in_vblank(adev, crtc)) {
  162. if (i++ % 100 == 0) {
  163. if (!dce_v8_0_is_counter_moving(adev, crtc))
  164. break;
  165. }
  166. }
  167. while (!dce_v8_0_is_in_vblank(adev, crtc)) {
  168. if (i++ % 100 == 0) {
  169. if (!dce_v8_0_is_counter_moving(adev, crtc))
  170. break;
  171. }
  172. }
  173. }
  174. static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (crtc >= adev->mode_info.num_crtc)
  177. return 0;
  178. else
  179. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  180. }
  181. /**
  182. * dce_v8_0_page_flip - pageflip callback.
  183. *
  184. * @adev: amdgpu_device pointer
  185. * @crtc_id: crtc to cleanup pageflip on
  186. * @crtc_base: new address of the crtc (GPU MC address)
  187. *
  188. * Does the actual pageflip (evergreen+).
  189. * During vblank we take the crtc lock and wait for the update_pending
  190. * bit to go high, when it does, we release the lock, and allow the
  191. * double buffered update to take place.
  192. * Returns the current update pending status.
  193. */
  194. static void dce_v8_0_page_flip(struct amdgpu_device *adev,
  195. int crtc_id, u64 crtc_base)
  196. {
  197. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  198. u32 tmp = RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset);
  199. int i;
  200. /* Lock the graphics update lock */
  201. tmp |= GRPH_UPDATE__GRPH_UPDATE_LOCK_MASK;
  202. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  203. /* update the scanout addresses */
  204. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  205. upper_32_bits(crtc_base));
  206. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  207. (u32)crtc_base);
  208. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  209. upper_32_bits(crtc_base));
  210. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  211. (u32)crtc_base);
  212. /* Wait for update_pending to go high. */
  213. for (i = 0; i < adev->usec_timeout; i++) {
  214. if (RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset) &
  215. GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK)
  216. break;
  217. udelay(1);
  218. }
  219. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  220. /* Unlock the lock, so double-buffering can take place inside vblank */
  221. tmp &= ~GRPH_UPDATE__GRPH_UPDATE_LOCK_MASK;
  222. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  223. }
  224. static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  225. u32 *vbl, u32 *position)
  226. {
  227. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  228. return -EINVAL;
  229. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  230. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  231. return 0;
  232. }
  233. /**
  234. * dce_v8_0_hpd_sense - hpd sense callback.
  235. *
  236. * @adev: amdgpu_device pointer
  237. * @hpd: hpd (hotplug detect) pin
  238. *
  239. * Checks if a digital monitor is connected (evergreen+).
  240. * Returns true if connected, false if not connected.
  241. */
  242. static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
  243. enum amdgpu_hpd_id hpd)
  244. {
  245. bool connected = false;
  246. switch (hpd) {
  247. case AMDGPU_HPD_1:
  248. if (RREG32(mmDC_HPD1_INT_STATUS) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  249. connected = true;
  250. break;
  251. case AMDGPU_HPD_2:
  252. if (RREG32(mmDC_HPD2_INT_STATUS) & DC_HPD2_INT_STATUS__DC_HPD2_SENSE_MASK)
  253. connected = true;
  254. break;
  255. case AMDGPU_HPD_3:
  256. if (RREG32(mmDC_HPD3_INT_STATUS) & DC_HPD3_INT_STATUS__DC_HPD3_SENSE_MASK)
  257. connected = true;
  258. break;
  259. case AMDGPU_HPD_4:
  260. if (RREG32(mmDC_HPD4_INT_STATUS) & DC_HPD4_INT_STATUS__DC_HPD4_SENSE_MASK)
  261. connected = true;
  262. break;
  263. case AMDGPU_HPD_5:
  264. if (RREG32(mmDC_HPD5_INT_STATUS) & DC_HPD5_INT_STATUS__DC_HPD5_SENSE_MASK)
  265. connected = true;
  266. break;
  267. case AMDGPU_HPD_6:
  268. if (RREG32(mmDC_HPD6_INT_STATUS) & DC_HPD6_INT_STATUS__DC_HPD6_SENSE_MASK)
  269. connected = true;
  270. break;
  271. default:
  272. break;
  273. }
  274. return connected;
  275. }
  276. /**
  277. * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
  278. *
  279. * @adev: amdgpu_device pointer
  280. * @hpd: hpd (hotplug detect) pin
  281. *
  282. * Set the polarity of the hpd pin (evergreen+).
  283. */
  284. static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
  285. enum amdgpu_hpd_id hpd)
  286. {
  287. u32 tmp;
  288. bool connected = dce_v8_0_hpd_sense(adev, hpd);
  289. switch (hpd) {
  290. case AMDGPU_HPD_1:
  291. tmp = RREG32(mmDC_HPD1_INT_CONTROL);
  292. if (connected)
  293. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  294. else
  295. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  296. WREG32(mmDC_HPD1_INT_CONTROL, tmp);
  297. break;
  298. case AMDGPU_HPD_2:
  299. tmp = RREG32(mmDC_HPD2_INT_CONTROL);
  300. if (connected)
  301. tmp &= ~DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  302. else
  303. tmp |= DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  304. WREG32(mmDC_HPD2_INT_CONTROL, tmp);
  305. break;
  306. case AMDGPU_HPD_3:
  307. tmp = RREG32(mmDC_HPD3_INT_CONTROL);
  308. if (connected)
  309. tmp &= ~DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  310. else
  311. tmp |= DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  312. WREG32(mmDC_HPD3_INT_CONTROL, tmp);
  313. break;
  314. case AMDGPU_HPD_4:
  315. tmp = RREG32(mmDC_HPD4_INT_CONTROL);
  316. if (connected)
  317. tmp &= ~DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  318. else
  319. tmp |= DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  320. WREG32(mmDC_HPD4_INT_CONTROL, tmp);
  321. break;
  322. case AMDGPU_HPD_5:
  323. tmp = RREG32(mmDC_HPD5_INT_CONTROL);
  324. if (connected)
  325. tmp &= ~DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  326. else
  327. tmp |= DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  328. WREG32(mmDC_HPD5_INT_CONTROL, tmp);
  329. break;
  330. case AMDGPU_HPD_6:
  331. tmp = RREG32(mmDC_HPD6_INT_CONTROL);
  332. if (connected)
  333. tmp &= ~DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  334. else
  335. tmp |= DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  336. WREG32(mmDC_HPD6_INT_CONTROL, tmp);
  337. break;
  338. default:
  339. break;
  340. }
  341. }
  342. /**
  343. * dce_v8_0_hpd_init - hpd setup callback.
  344. *
  345. * @adev: amdgpu_device pointer
  346. *
  347. * Setup the hpd pins used by the card (evergreen+).
  348. * Enable the pin, set the polarity, and enable the hpd interrupts.
  349. */
  350. static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
  351. {
  352. struct drm_device *dev = adev->ddev;
  353. struct drm_connector *connector;
  354. u32 tmp = (0x9c4 << DC_HPD1_CONTROL__DC_HPD1_CONNECTION_TIMER__SHIFT) |
  355. (0xfa << DC_HPD1_CONTROL__DC_HPD1_RX_INT_TIMER__SHIFT) |
  356. DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  357. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  358. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  359. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  360. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  361. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  362. * aux dp channel on imac and help (but not completely fix)
  363. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  364. * also avoid interrupt storms during dpms.
  365. */
  366. continue;
  367. }
  368. switch (amdgpu_connector->hpd.hpd) {
  369. case AMDGPU_HPD_1:
  370. WREG32(mmDC_HPD1_CONTROL, tmp);
  371. break;
  372. case AMDGPU_HPD_2:
  373. WREG32(mmDC_HPD2_CONTROL, tmp);
  374. break;
  375. case AMDGPU_HPD_3:
  376. WREG32(mmDC_HPD3_CONTROL, tmp);
  377. break;
  378. case AMDGPU_HPD_4:
  379. WREG32(mmDC_HPD4_CONTROL, tmp);
  380. break;
  381. case AMDGPU_HPD_5:
  382. WREG32(mmDC_HPD5_CONTROL, tmp);
  383. break;
  384. case AMDGPU_HPD_6:
  385. WREG32(mmDC_HPD6_CONTROL, tmp);
  386. break;
  387. default:
  388. break;
  389. }
  390. dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  391. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  392. }
  393. }
  394. /**
  395. * dce_v8_0_hpd_fini - hpd tear down callback.
  396. *
  397. * @adev: amdgpu_device pointer
  398. *
  399. * Tear down the hpd pins used by the card (evergreen+).
  400. * Disable the hpd interrupts.
  401. */
  402. static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
  403. {
  404. struct drm_device *dev = adev->ddev;
  405. struct drm_connector *connector;
  406. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  407. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  408. switch (amdgpu_connector->hpd.hpd) {
  409. case AMDGPU_HPD_1:
  410. WREG32(mmDC_HPD1_CONTROL, 0);
  411. break;
  412. case AMDGPU_HPD_2:
  413. WREG32(mmDC_HPD2_CONTROL, 0);
  414. break;
  415. case AMDGPU_HPD_3:
  416. WREG32(mmDC_HPD3_CONTROL, 0);
  417. break;
  418. case AMDGPU_HPD_4:
  419. WREG32(mmDC_HPD4_CONTROL, 0);
  420. break;
  421. case AMDGPU_HPD_5:
  422. WREG32(mmDC_HPD5_CONTROL, 0);
  423. break;
  424. case AMDGPU_HPD_6:
  425. WREG32(mmDC_HPD6_CONTROL, 0);
  426. break;
  427. default:
  428. break;
  429. }
  430. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  431. }
  432. }
  433. static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  434. {
  435. return mmDC_GPIO_HPD_A;
  436. }
  437. static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
  438. {
  439. u32 crtc_hung = 0;
  440. u32 crtc_status[6];
  441. u32 i, j, tmp;
  442. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  443. if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
  444. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  445. crtc_hung |= (1 << i);
  446. }
  447. }
  448. for (j = 0; j < 10; j++) {
  449. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  450. if (crtc_hung & (1 << i)) {
  451. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  452. if (tmp != crtc_status[i])
  453. crtc_hung &= ~(1 << i);
  454. }
  455. }
  456. if (crtc_hung == 0)
  457. return false;
  458. udelay(100);
  459. }
  460. return true;
  461. }
  462. static void dce_v8_0_stop_mc_access(struct amdgpu_device *adev,
  463. struct amdgpu_mode_mc_save *save)
  464. {
  465. u32 crtc_enabled, tmp;
  466. int i;
  467. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  468. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  469. /* disable VGA render */
  470. tmp = RREG32(mmVGA_RENDER_CONTROL);
  471. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  472. WREG32(mmVGA_RENDER_CONTROL, tmp);
  473. /* blank the display controllers */
  474. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  475. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  476. CRTC_CONTROL, CRTC_MASTER_EN);
  477. if (crtc_enabled) {
  478. #if 0
  479. u32 frame_count;
  480. int j;
  481. save->crtc_enabled[i] = true;
  482. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  483. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  484. amdgpu_display_vblank_wait(adev, i);
  485. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  486. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  487. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  488. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  489. }
  490. /* wait for the next frame */
  491. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  492. for (j = 0; j < adev->usec_timeout; j++) {
  493. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  494. break;
  495. udelay(1);
  496. }
  497. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  498. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  499. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  500. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  501. }
  502. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  503. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  504. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  505. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  506. }
  507. #else
  508. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  509. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  510. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  511. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  512. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  513. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  514. save->crtc_enabled[i] = false;
  515. /* ***** */
  516. #endif
  517. } else {
  518. save->crtc_enabled[i] = false;
  519. }
  520. }
  521. }
  522. static void dce_v8_0_resume_mc_access(struct amdgpu_device *adev,
  523. struct amdgpu_mode_mc_save *save)
  524. {
  525. u32 tmp, frame_count;
  526. int i, j;
  527. /* update crtc base addresses */
  528. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  529. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  530. upper_32_bits(adev->mc.vram_start));
  531. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  532. upper_32_bits(adev->mc.vram_start));
  533. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  534. (u32)adev->mc.vram_start);
  535. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  536. (u32)adev->mc.vram_start);
  537. if (save->crtc_enabled[i]) {
  538. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  539. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  540. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  541. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  542. }
  543. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  544. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  545. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  546. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  547. }
  548. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  549. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  550. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  551. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  552. }
  553. for (j = 0; j < adev->usec_timeout; j++) {
  554. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  555. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  556. break;
  557. udelay(1);
  558. }
  559. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  560. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  561. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  562. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  563. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  564. /* wait for the next frame */
  565. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  566. for (j = 0; j < adev->usec_timeout; j++) {
  567. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  568. break;
  569. udelay(1);
  570. }
  571. }
  572. }
  573. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  574. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  575. /* Unlock vga access */
  576. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  577. mdelay(1);
  578. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  579. }
  580. static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
  581. bool render)
  582. {
  583. u32 tmp;
  584. /* Lockout access through VGA aperture*/
  585. tmp = RREG32(mmVGA_HDP_CONTROL);
  586. if (render)
  587. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  588. else
  589. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  590. WREG32(mmVGA_HDP_CONTROL, tmp);
  591. /* disable VGA render */
  592. tmp = RREG32(mmVGA_RENDER_CONTROL);
  593. if (render)
  594. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  595. else
  596. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  597. WREG32(mmVGA_RENDER_CONTROL, tmp);
  598. }
  599. static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
  600. {
  601. struct drm_device *dev = encoder->dev;
  602. struct amdgpu_device *adev = dev->dev_private;
  603. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  604. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  605. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  606. int bpc = 0;
  607. u32 tmp = 0;
  608. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  609. if (connector) {
  610. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  611. bpc = amdgpu_connector_get_monitor_bpc(connector);
  612. dither = amdgpu_connector->dither;
  613. }
  614. /* LVDS/eDP FMT is set up by atom */
  615. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  616. return;
  617. /* not needed for analog */
  618. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  619. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  620. return;
  621. if (bpc == 0)
  622. return;
  623. switch (bpc) {
  624. case 6:
  625. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  626. /* XXX sort out optimal dither settings */
  627. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  628. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  629. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  630. (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  631. else
  632. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  633. (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  634. break;
  635. case 8:
  636. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  637. /* XXX sort out optimal dither settings */
  638. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  639. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  640. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  641. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  642. (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  643. else
  644. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  645. (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  646. break;
  647. case 10:
  648. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  649. /* XXX sort out optimal dither settings */
  650. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  651. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  652. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  653. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  654. (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  655. else
  656. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  657. (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  658. break;
  659. default:
  660. /* not needed */
  661. break;
  662. }
  663. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  664. }
  665. /* display watermark setup */
  666. /**
  667. * dce_v8_0_line_buffer_adjust - Set up the line buffer
  668. *
  669. * @adev: amdgpu_device pointer
  670. * @amdgpu_crtc: the selected display controller
  671. * @mode: the current display mode on the selected display
  672. * controller
  673. *
  674. * Setup up the line buffer allocation for
  675. * the selected display controller (CIK).
  676. * Returns the line buffer size in pixels.
  677. */
  678. static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
  679. struct amdgpu_crtc *amdgpu_crtc,
  680. struct drm_display_mode *mode)
  681. {
  682. u32 tmp, buffer_alloc, i;
  683. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  684. /*
  685. * Line Buffer Setup
  686. * There are 6 line buffers, one for each display controllers.
  687. * There are 3 partitions per LB. Select the number of partitions
  688. * to enable based on the display width. For display widths larger
  689. * than 4096, you need use to use 2 display controllers and combine
  690. * them using the stereo blender.
  691. */
  692. if (amdgpu_crtc->base.enabled && mode) {
  693. if (mode->crtc_hdisplay < 1920) {
  694. tmp = 1;
  695. buffer_alloc = 2;
  696. } else if (mode->crtc_hdisplay < 2560) {
  697. tmp = 2;
  698. buffer_alloc = 2;
  699. } else if (mode->crtc_hdisplay < 4096) {
  700. tmp = 0;
  701. buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4;
  702. } else {
  703. DRM_DEBUG_KMS("Mode too big for LB!\n");
  704. tmp = 0;
  705. buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4;
  706. }
  707. } else {
  708. tmp = 1;
  709. buffer_alloc = 0;
  710. }
  711. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
  712. (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
  713. (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
  714. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  715. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  716. for (i = 0; i < adev->usec_timeout; i++) {
  717. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  718. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  719. break;
  720. udelay(1);
  721. }
  722. if (amdgpu_crtc->base.enabled && mode) {
  723. switch (tmp) {
  724. case 0:
  725. default:
  726. return 4096 * 2;
  727. case 1:
  728. return 1920 * 2;
  729. case 2:
  730. return 2560 * 2;
  731. }
  732. }
  733. /* controller not enabled, so no lb used */
  734. return 0;
  735. }
  736. /**
  737. * cik_get_number_of_dram_channels - get the number of dram channels
  738. *
  739. * @adev: amdgpu_device pointer
  740. *
  741. * Look up the number of video ram channels (CIK).
  742. * Used for display watermark bandwidth calculations
  743. * Returns the number of dram channels
  744. */
  745. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  746. {
  747. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  748. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  749. case 0:
  750. default:
  751. return 1;
  752. case 1:
  753. return 2;
  754. case 2:
  755. return 4;
  756. case 3:
  757. return 8;
  758. case 4:
  759. return 3;
  760. case 5:
  761. return 6;
  762. case 6:
  763. return 10;
  764. case 7:
  765. return 12;
  766. case 8:
  767. return 16;
  768. }
  769. }
  770. struct dce8_wm_params {
  771. u32 dram_channels; /* number of dram channels */
  772. u32 yclk; /* bandwidth per dram data pin in kHz */
  773. u32 sclk; /* engine clock in kHz */
  774. u32 disp_clk; /* display clock in kHz */
  775. u32 src_width; /* viewport width */
  776. u32 active_time; /* active display time in ns */
  777. u32 blank_time; /* blank time in ns */
  778. bool interlaced; /* mode is interlaced */
  779. fixed20_12 vsc; /* vertical scale ratio */
  780. u32 num_heads; /* number of active crtcs */
  781. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  782. u32 lb_size; /* line buffer allocated to pipe */
  783. u32 vtaps; /* vertical scaler taps */
  784. };
  785. /**
  786. * dce_v8_0_dram_bandwidth - get the dram bandwidth
  787. *
  788. * @wm: watermark calculation data
  789. *
  790. * Calculate the raw dram bandwidth (CIK).
  791. * Used for display watermark bandwidth calculations
  792. * Returns the dram bandwidth in MBytes/s
  793. */
  794. static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
  795. {
  796. /* Calculate raw DRAM Bandwidth */
  797. fixed20_12 dram_efficiency; /* 0.7 */
  798. fixed20_12 yclk, dram_channels, bandwidth;
  799. fixed20_12 a;
  800. a.full = dfixed_const(1000);
  801. yclk.full = dfixed_const(wm->yclk);
  802. yclk.full = dfixed_div(yclk, a);
  803. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  804. a.full = dfixed_const(10);
  805. dram_efficiency.full = dfixed_const(7);
  806. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  807. bandwidth.full = dfixed_mul(dram_channels, yclk);
  808. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  809. return dfixed_trunc(bandwidth);
  810. }
  811. /**
  812. * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
  813. *
  814. * @wm: watermark calculation data
  815. *
  816. * Calculate the dram bandwidth used for display (CIK).
  817. * Used for display watermark bandwidth calculations
  818. * Returns the dram bandwidth for display in MBytes/s
  819. */
  820. static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  821. {
  822. /* Calculate DRAM Bandwidth and the part allocated to display. */
  823. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  824. fixed20_12 yclk, dram_channels, bandwidth;
  825. fixed20_12 a;
  826. a.full = dfixed_const(1000);
  827. yclk.full = dfixed_const(wm->yclk);
  828. yclk.full = dfixed_div(yclk, a);
  829. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  830. a.full = dfixed_const(10);
  831. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  832. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  833. bandwidth.full = dfixed_mul(dram_channels, yclk);
  834. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  835. return dfixed_trunc(bandwidth);
  836. }
  837. /**
  838. * dce_v8_0_data_return_bandwidth - get the data return bandwidth
  839. *
  840. * @wm: watermark calculation data
  841. *
  842. * Calculate the data return bandwidth used for display (CIK).
  843. * Used for display watermark bandwidth calculations
  844. * Returns the data return bandwidth in MBytes/s
  845. */
  846. static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
  847. {
  848. /* Calculate the display Data return Bandwidth */
  849. fixed20_12 return_efficiency; /* 0.8 */
  850. fixed20_12 sclk, bandwidth;
  851. fixed20_12 a;
  852. a.full = dfixed_const(1000);
  853. sclk.full = dfixed_const(wm->sclk);
  854. sclk.full = dfixed_div(sclk, a);
  855. a.full = dfixed_const(10);
  856. return_efficiency.full = dfixed_const(8);
  857. return_efficiency.full = dfixed_div(return_efficiency, a);
  858. a.full = dfixed_const(32);
  859. bandwidth.full = dfixed_mul(a, sclk);
  860. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  861. return dfixed_trunc(bandwidth);
  862. }
  863. /**
  864. * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
  865. *
  866. * @wm: watermark calculation data
  867. *
  868. * Calculate the dmif bandwidth used for display (CIK).
  869. * Used for display watermark bandwidth calculations
  870. * Returns the dmif bandwidth in MBytes/s
  871. */
  872. static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
  873. {
  874. /* Calculate the DMIF Request Bandwidth */
  875. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  876. fixed20_12 disp_clk, bandwidth;
  877. fixed20_12 a, b;
  878. a.full = dfixed_const(1000);
  879. disp_clk.full = dfixed_const(wm->disp_clk);
  880. disp_clk.full = dfixed_div(disp_clk, a);
  881. a.full = dfixed_const(32);
  882. b.full = dfixed_mul(a, disp_clk);
  883. a.full = dfixed_const(10);
  884. disp_clk_request_efficiency.full = dfixed_const(8);
  885. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  886. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  887. return dfixed_trunc(bandwidth);
  888. }
  889. /**
  890. * dce_v8_0_available_bandwidth - get the min available bandwidth
  891. *
  892. * @wm: watermark calculation data
  893. *
  894. * Calculate the min available bandwidth used for display (CIK).
  895. * Used for display watermark bandwidth calculations
  896. * Returns the min available bandwidth in MBytes/s
  897. */
  898. static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
  899. {
  900. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  901. u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
  902. u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
  903. u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
  904. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  905. }
  906. /**
  907. * dce_v8_0_average_bandwidth - get the average available bandwidth
  908. *
  909. * @wm: watermark calculation data
  910. *
  911. * Calculate the average available bandwidth used for display (CIK).
  912. * Used for display watermark bandwidth calculations
  913. * Returns the average available bandwidth in MBytes/s
  914. */
  915. static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
  916. {
  917. /* Calculate the display mode Average Bandwidth
  918. * DisplayMode should contain the source and destination dimensions,
  919. * timing, etc.
  920. */
  921. fixed20_12 bpp;
  922. fixed20_12 line_time;
  923. fixed20_12 src_width;
  924. fixed20_12 bandwidth;
  925. fixed20_12 a;
  926. a.full = dfixed_const(1000);
  927. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  928. line_time.full = dfixed_div(line_time, a);
  929. bpp.full = dfixed_const(wm->bytes_per_pixel);
  930. src_width.full = dfixed_const(wm->src_width);
  931. bandwidth.full = dfixed_mul(src_width, bpp);
  932. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  933. bandwidth.full = dfixed_div(bandwidth, line_time);
  934. return dfixed_trunc(bandwidth);
  935. }
  936. /**
  937. * dce_v8_0_latency_watermark - get the latency watermark
  938. *
  939. * @wm: watermark calculation data
  940. *
  941. * Calculate the latency watermark (CIK).
  942. * Used for display watermark bandwidth calculations
  943. * Returns the latency watermark in ns
  944. */
  945. static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
  946. {
  947. /* First calculate the latency in ns */
  948. u32 mc_latency = 2000; /* 2000 ns. */
  949. u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
  950. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  951. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  952. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  953. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  954. (wm->num_heads * cursor_line_pair_return_time);
  955. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  956. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  957. u32 tmp, dmif_size = 12288;
  958. fixed20_12 a, b, c;
  959. if (wm->num_heads == 0)
  960. return 0;
  961. a.full = dfixed_const(2);
  962. b.full = dfixed_const(1);
  963. if ((wm->vsc.full > a.full) ||
  964. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  965. (wm->vtaps >= 5) ||
  966. ((wm->vsc.full >= a.full) && wm->interlaced))
  967. max_src_lines_per_dst_line = 4;
  968. else
  969. max_src_lines_per_dst_line = 2;
  970. a.full = dfixed_const(available_bandwidth);
  971. b.full = dfixed_const(wm->num_heads);
  972. a.full = dfixed_div(a, b);
  973. b.full = dfixed_const(mc_latency + 512);
  974. c.full = dfixed_const(wm->disp_clk);
  975. b.full = dfixed_div(b, c);
  976. c.full = dfixed_const(dmif_size);
  977. b.full = dfixed_div(c, b);
  978. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  979. b.full = dfixed_const(1000);
  980. c.full = dfixed_const(wm->disp_clk);
  981. b.full = dfixed_div(c, b);
  982. c.full = dfixed_const(wm->bytes_per_pixel);
  983. b.full = dfixed_mul(b, c);
  984. lb_fill_bw = min(tmp, dfixed_trunc(b));
  985. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  986. b.full = dfixed_const(1000);
  987. c.full = dfixed_const(lb_fill_bw);
  988. b.full = dfixed_div(c, b);
  989. a.full = dfixed_div(a, b);
  990. line_fill_time = dfixed_trunc(a);
  991. if (line_fill_time < wm->active_time)
  992. return latency;
  993. else
  994. return latency + (line_fill_time - wm->active_time);
  995. }
  996. /**
  997. * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  998. * average and available dram bandwidth
  999. *
  1000. * @wm: watermark calculation data
  1001. *
  1002. * Check if the display average bandwidth fits in the display
  1003. * dram bandwidth (CIK).
  1004. * Used for display watermark bandwidth calculations
  1005. * Returns true if the display fits, false if not.
  1006. */
  1007. static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  1008. {
  1009. if (dce_v8_0_average_bandwidth(wm) <=
  1010. (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1011. return true;
  1012. else
  1013. return false;
  1014. }
  1015. /**
  1016. * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
  1017. * average and available bandwidth
  1018. *
  1019. * @wm: watermark calculation data
  1020. *
  1021. * Check if the display average bandwidth fits in the display
  1022. * available bandwidth (CIK).
  1023. * Used for display watermark bandwidth calculations
  1024. * Returns true if the display fits, false if not.
  1025. */
  1026. static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  1027. {
  1028. if (dce_v8_0_average_bandwidth(wm) <=
  1029. (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
  1030. return true;
  1031. else
  1032. return false;
  1033. }
  1034. /**
  1035. * dce_v8_0_check_latency_hiding - check latency hiding
  1036. *
  1037. * @wm: watermark calculation data
  1038. *
  1039. * Check latency hiding (CIK).
  1040. * Used for display watermark bandwidth calculations
  1041. * Returns true if the display fits, false if not.
  1042. */
  1043. static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
  1044. {
  1045. u32 lb_partitions = wm->lb_size / wm->src_width;
  1046. u32 line_time = wm->active_time + wm->blank_time;
  1047. u32 latency_tolerant_lines;
  1048. u32 latency_hiding;
  1049. fixed20_12 a;
  1050. a.full = dfixed_const(1);
  1051. if (wm->vsc.full > a.full)
  1052. latency_tolerant_lines = 1;
  1053. else {
  1054. if (lb_partitions <= (wm->vtaps + 1))
  1055. latency_tolerant_lines = 1;
  1056. else
  1057. latency_tolerant_lines = 2;
  1058. }
  1059. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1060. if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
  1061. return true;
  1062. else
  1063. return false;
  1064. }
  1065. /**
  1066. * dce_v8_0_program_watermarks - program display watermarks
  1067. *
  1068. * @adev: amdgpu_device pointer
  1069. * @amdgpu_crtc: the selected display controller
  1070. * @lb_size: line buffer size
  1071. * @num_heads: number of display controllers in use
  1072. *
  1073. * Calculate and program the display watermarks for the
  1074. * selected display controller (CIK).
  1075. */
  1076. static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
  1077. struct amdgpu_crtc *amdgpu_crtc,
  1078. u32 lb_size, u32 num_heads)
  1079. {
  1080. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1081. struct dce8_wm_params wm_low, wm_high;
  1082. u32 pixel_period;
  1083. u32 line_time = 0;
  1084. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1085. u32 tmp, wm_mask;
  1086. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1087. pixel_period = 1000000 / (u32)mode->clock;
  1088. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1089. /* watermark for high clocks */
  1090. if (adev->pm.dpm_enabled) {
  1091. wm_high.yclk =
  1092. amdgpu_dpm_get_mclk(adev, false) * 10;
  1093. wm_high.sclk =
  1094. amdgpu_dpm_get_sclk(adev, false) * 10;
  1095. } else {
  1096. wm_high.yclk = adev->pm.current_mclk * 10;
  1097. wm_high.sclk = adev->pm.current_sclk * 10;
  1098. }
  1099. wm_high.disp_clk = mode->clock;
  1100. wm_high.src_width = mode->crtc_hdisplay;
  1101. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1102. wm_high.blank_time = line_time - wm_high.active_time;
  1103. wm_high.interlaced = false;
  1104. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1105. wm_high.interlaced = true;
  1106. wm_high.vsc = amdgpu_crtc->vsc;
  1107. wm_high.vtaps = 1;
  1108. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1109. wm_high.vtaps = 2;
  1110. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1111. wm_high.lb_size = lb_size;
  1112. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1113. wm_high.num_heads = num_heads;
  1114. /* set for high clocks */
  1115. latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
  1116. /* possibly force display priority to high */
  1117. /* should really do this at mode validation time... */
  1118. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1119. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1120. !dce_v8_0_check_latency_hiding(&wm_high) ||
  1121. (adev->mode_info.disp_priority == 2)) {
  1122. DRM_DEBUG_KMS("force priority to high\n");
  1123. }
  1124. /* watermark for low clocks */
  1125. if (adev->pm.dpm_enabled) {
  1126. wm_low.yclk =
  1127. amdgpu_dpm_get_mclk(adev, true) * 10;
  1128. wm_low.sclk =
  1129. amdgpu_dpm_get_sclk(adev, true) * 10;
  1130. } else {
  1131. wm_low.yclk = adev->pm.current_mclk * 10;
  1132. wm_low.sclk = adev->pm.current_sclk * 10;
  1133. }
  1134. wm_low.disp_clk = mode->clock;
  1135. wm_low.src_width = mode->crtc_hdisplay;
  1136. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1137. wm_low.blank_time = line_time - wm_low.active_time;
  1138. wm_low.interlaced = false;
  1139. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1140. wm_low.interlaced = true;
  1141. wm_low.vsc = amdgpu_crtc->vsc;
  1142. wm_low.vtaps = 1;
  1143. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1144. wm_low.vtaps = 2;
  1145. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1146. wm_low.lb_size = lb_size;
  1147. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1148. wm_low.num_heads = num_heads;
  1149. /* set for low clocks */
  1150. latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
  1151. /* possibly force display priority to high */
  1152. /* should really do this at mode validation time... */
  1153. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1154. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1155. !dce_v8_0_check_latency_hiding(&wm_low) ||
  1156. (adev->mode_info.disp_priority == 2)) {
  1157. DRM_DEBUG_KMS("force priority to high\n");
  1158. }
  1159. }
  1160. /* select wm A */
  1161. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1162. tmp = wm_mask;
  1163. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1164. tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1165. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1166. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1167. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1168. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1169. /* select wm B */
  1170. tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1171. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1172. tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1173. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1174. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1175. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1176. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1177. /* restore original selection */
  1178. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1179. /* save values for DPM */
  1180. amdgpu_crtc->line_time = line_time;
  1181. amdgpu_crtc->wm_high = latency_watermark_a;
  1182. amdgpu_crtc->wm_low = latency_watermark_b;
  1183. }
  1184. /**
  1185. * dce_v8_0_bandwidth_update - program display watermarks
  1186. *
  1187. * @adev: amdgpu_device pointer
  1188. *
  1189. * Calculate and program the display watermarks and line
  1190. * buffer allocation (CIK).
  1191. */
  1192. static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
  1193. {
  1194. struct drm_display_mode *mode = NULL;
  1195. u32 num_heads = 0, lb_size;
  1196. int i;
  1197. amdgpu_update_display_priority(adev);
  1198. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1199. if (adev->mode_info.crtcs[i]->base.enabled)
  1200. num_heads++;
  1201. }
  1202. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1203. mode = &adev->mode_info.crtcs[i]->base.mode;
  1204. lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1205. dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1206. lb_size, num_heads);
  1207. }
  1208. }
  1209. static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1210. {
  1211. int i;
  1212. u32 offset, tmp;
  1213. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1214. offset = adev->mode_info.audio.pin[i].offset;
  1215. tmp = RREG32_AUDIO_ENDPT(offset,
  1216. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1217. if (((tmp &
  1218. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1219. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1220. adev->mode_info.audio.pin[i].connected = false;
  1221. else
  1222. adev->mode_info.audio.pin[i].connected = true;
  1223. }
  1224. }
  1225. static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
  1226. {
  1227. int i;
  1228. dce_v8_0_audio_get_connected_pins(adev);
  1229. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1230. if (adev->mode_info.audio.pin[i].connected)
  1231. return &adev->mode_info.audio.pin[i];
  1232. }
  1233. DRM_ERROR("No connected audio pins found!\n");
  1234. return NULL;
  1235. }
  1236. static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1237. {
  1238. struct amdgpu_device *adev = encoder->dev->dev_private;
  1239. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1240. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1241. u32 offset;
  1242. if (!dig || !dig->afmt || !dig->afmt->pin)
  1243. return;
  1244. offset = dig->afmt->offset;
  1245. WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
  1246. (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
  1247. }
  1248. static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1249. struct drm_display_mode *mode)
  1250. {
  1251. struct amdgpu_device *adev = encoder->dev->dev_private;
  1252. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1253. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1254. struct drm_connector *connector;
  1255. struct amdgpu_connector *amdgpu_connector = NULL;
  1256. u32 tmp = 0, offset;
  1257. if (!dig || !dig->afmt || !dig->afmt->pin)
  1258. return;
  1259. offset = dig->afmt->pin->offset;
  1260. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1261. if (connector->encoder == encoder) {
  1262. amdgpu_connector = to_amdgpu_connector(connector);
  1263. break;
  1264. }
  1265. }
  1266. if (!amdgpu_connector) {
  1267. DRM_ERROR("Couldn't find encoder's connector\n");
  1268. return;
  1269. }
  1270. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1271. if (connector->latency_present[1])
  1272. tmp =
  1273. (connector->video_latency[1] <<
  1274. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1275. (connector->audio_latency[1] <<
  1276. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1277. else
  1278. tmp =
  1279. (0 <<
  1280. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1281. (0 <<
  1282. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1283. } else {
  1284. if (connector->latency_present[0])
  1285. tmp =
  1286. (connector->video_latency[0] <<
  1287. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1288. (connector->audio_latency[0] <<
  1289. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1290. else
  1291. tmp =
  1292. (0 <<
  1293. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1294. (0 <<
  1295. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1296. }
  1297. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1298. }
  1299. static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1300. {
  1301. struct amdgpu_device *adev = encoder->dev->dev_private;
  1302. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1303. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1304. struct drm_connector *connector;
  1305. struct amdgpu_connector *amdgpu_connector = NULL;
  1306. u32 offset, tmp;
  1307. u8 *sadb = NULL;
  1308. int sad_count;
  1309. if (!dig || !dig->afmt || !dig->afmt->pin)
  1310. return;
  1311. offset = dig->afmt->pin->offset;
  1312. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1313. if (connector->encoder == encoder) {
  1314. amdgpu_connector = to_amdgpu_connector(connector);
  1315. break;
  1316. }
  1317. }
  1318. if (!amdgpu_connector) {
  1319. DRM_ERROR("Couldn't find encoder's connector\n");
  1320. return;
  1321. }
  1322. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1323. if (sad_count < 0) {
  1324. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1325. sad_count = 0;
  1326. }
  1327. /* program the speaker allocation */
  1328. tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1329. tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
  1330. AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
  1331. /* set HDMI mode */
  1332. tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
  1333. if (sad_count)
  1334. tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
  1335. else
  1336. tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
  1337. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1338. kfree(sadb);
  1339. }
  1340. static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1341. {
  1342. struct amdgpu_device *adev = encoder->dev->dev_private;
  1343. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1344. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1345. u32 offset;
  1346. struct drm_connector *connector;
  1347. struct amdgpu_connector *amdgpu_connector = NULL;
  1348. struct cea_sad *sads;
  1349. int i, sad_count;
  1350. static const u16 eld_reg_to_type[][2] = {
  1351. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1352. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1353. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1354. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1355. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1356. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1357. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1358. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1359. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1360. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1361. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1362. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1363. };
  1364. if (!dig || !dig->afmt || !dig->afmt->pin)
  1365. return;
  1366. offset = dig->afmt->pin->offset;
  1367. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1368. if (connector->encoder == encoder) {
  1369. amdgpu_connector = to_amdgpu_connector(connector);
  1370. break;
  1371. }
  1372. }
  1373. if (!amdgpu_connector) {
  1374. DRM_ERROR("Couldn't find encoder's connector\n");
  1375. return;
  1376. }
  1377. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1378. if (sad_count <= 0) {
  1379. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1380. return;
  1381. }
  1382. BUG_ON(!sads);
  1383. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1384. u32 value = 0;
  1385. u8 stereo_freqs = 0;
  1386. int max_channels = -1;
  1387. int j;
  1388. for (j = 0; j < sad_count; j++) {
  1389. struct cea_sad *sad = &sads[j];
  1390. if (sad->format == eld_reg_to_type[i][1]) {
  1391. if (sad->channels > max_channels) {
  1392. value = (sad->channels <<
  1393. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
  1394. (sad->byte2 <<
  1395. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
  1396. (sad->freq <<
  1397. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
  1398. max_channels = sad->channels;
  1399. }
  1400. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1401. stereo_freqs |= sad->freq;
  1402. else
  1403. break;
  1404. }
  1405. }
  1406. value |= (stereo_freqs <<
  1407. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
  1408. WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
  1409. }
  1410. kfree(sads);
  1411. }
  1412. static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
  1413. struct amdgpu_audio_pin *pin,
  1414. bool enable)
  1415. {
  1416. if (!pin)
  1417. return;
  1418. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1419. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1420. }
  1421. static const u32 pin_offsets[7] =
  1422. {
  1423. (0x1780 - 0x1780),
  1424. (0x1786 - 0x1780),
  1425. (0x178c - 0x1780),
  1426. (0x1792 - 0x1780),
  1427. (0x1798 - 0x1780),
  1428. (0x179d - 0x1780),
  1429. (0x17a4 - 0x1780),
  1430. };
  1431. static int dce_v8_0_audio_init(struct amdgpu_device *adev)
  1432. {
  1433. int i;
  1434. if (!amdgpu_audio)
  1435. return 0;
  1436. adev->mode_info.audio.enabled = true;
  1437. if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
  1438. adev->mode_info.audio.num_pins = 7;
  1439. else if ((adev->asic_type == CHIP_KABINI) ||
  1440. (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
  1441. adev->mode_info.audio.num_pins = 3;
  1442. else if ((adev->asic_type == CHIP_BONAIRE) ||
  1443. (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
  1444. adev->mode_info.audio.num_pins = 7;
  1445. else
  1446. adev->mode_info.audio.num_pins = 3;
  1447. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1448. adev->mode_info.audio.pin[i].channels = -1;
  1449. adev->mode_info.audio.pin[i].rate = -1;
  1450. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1451. adev->mode_info.audio.pin[i].status_bits = 0;
  1452. adev->mode_info.audio.pin[i].category_code = 0;
  1453. adev->mode_info.audio.pin[i].connected = false;
  1454. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1455. adev->mode_info.audio.pin[i].id = i;
  1456. /* disable audio. it will be set up later */
  1457. /* XXX remove once we switch to ip funcs */
  1458. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1459. }
  1460. return 0;
  1461. }
  1462. static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
  1463. {
  1464. int i;
  1465. if (!adev->mode_info.audio.enabled)
  1466. return;
  1467. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1468. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1469. adev->mode_info.audio.enabled = false;
  1470. }
  1471. /*
  1472. * update the N and CTS parameters for a given pixel clock rate
  1473. */
  1474. static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1475. {
  1476. struct drm_device *dev = encoder->dev;
  1477. struct amdgpu_device *adev = dev->dev_private;
  1478. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1479. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1480. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1481. uint32_t offset = dig->afmt->offset;
  1482. WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1483. WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
  1484. WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1485. WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
  1486. WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
  1487. WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
  1488. }
  1489. /*
  1490. * build a HDMI Video Info Frame
  1491. */
  1492. static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1493. void *buffer, size_t size)
  1494. {
  1495. struct drm_device *dev = encoder->dev;
  1496. struct amdgpu_device *adev = dev->dev_private;
  1497. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1498. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1499. uint32_t offset = dig->afmt->offset;
  1500. uint8_t *frame = buffer + 3;
  1501. uint8_t *header = buffer;
  1502. WREG32(mmAFMT_AVI_INFO0 + offset,
  1503. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1504. WREG32(mmAFMT_AVI_INFO1 + offset,
  1505. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1506. WREG32(mmAFMT_AVI_INFO2 + offset,
  1507. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1508. WREG32(mmAFMT_AVI_INFO3 + offset,
  1509. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1510. }
  1511. static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1512. {
  1513. struct drm_device *dev = encoder->dev;
  1514. struct amdgpu_device *adev = dev->dev_private;
  1515. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1516. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1517. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1518. u32 dto_phase = 24 * 1000;
  1519. u32 dto_modulo = clock;
  1520. if (!dig || !dig->afmt)
  1521. return;
  1522. /* XXX two dtos; generally use dto0 for hdmi */
  1523. /* Express [24MHz / target pixel clock] as an exact rational
  1524. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1525. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1526. */
  1527. WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
  1528. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1529. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1530. }
  1531. /*
  1532. * update the info frames with the data from the current display mode
  1533. */
  1534. static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
  1535. struct drm_display_mode *mode)
  1536. {
  1537. struct drm_device *dev = encoder->dev;
  1538. struct amdgpu_device *adev = dev->dev_private;
  1539. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1540. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1541. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1542. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1543. struct hdmi_avi_infoframe frame;
  1544. uint32_t offset, val;
  1545. ssize_t err;
  1546. int bpc = 8;
  1547. if (!dig || !dig->afmt)
  1548. return;
  1549. /* Silent, r600_hdmi_enable will raise WARN for us */
  1550. if (!dig->afmt->enabled)
  1551. return;
  1552. offset = dig->afmt->offset;
  1553. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1554. if (encoder->crtc) {
  1555. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1556. bpc = amdgpu_crtc->bpc;
  1557. }
  1558. /* disable audio prior to setting up hw */
  1559. dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
  1560. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1561. dce_v8_0_audio_set_dto(encoder, mode->clock);
  1562. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1563. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
  1564. WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  1565. val = RREG32(mmHDMI_CONTROL + offset);
  1566. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1567. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
  1568. switch (bpc) {
  1569. case 0:
  1570. case 6:
  1571. case 8:
  1572. case 16:
  1573. default:
  1574. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1575. connector->name, bpc);
  1576. break;
  1577. case 10:
  1578. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1579. val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1580. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1581. connector->name);
  1582. break;
  1583. case 12:
  1584. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1585. val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1586. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1587. connector->name);
  1588. break;
  1589. }
  1590. WREG32(mmHDMI_CONTROL + offset, val);
  1591. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1592. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
  1593. HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
  1594. HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
  1595. WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1596. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
  1597. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
  1598. WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
  1599. AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
  1600. WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1601. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
  1602. WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  1603. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
  1604. (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
  1605. (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
  1606. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1607. AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
  1608. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  1609. if (bpc > 8)
  1610. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1611. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1612. else
  1613. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1614. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
  1615. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1616. dce_v8_0_afmt_update_ACR(encoder, mode->clock);
  1617. WREG32(mmAFMT_60958_0 + offset,
  1618. (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
  1619. WREG32(mmAFMT_60958_1 + offset,
  1620. (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
  1621. WREG32(mmAFMT_60958_2 + offset,
  1622. (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
  1623. (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
  1624. (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
  1625. (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
  1626. (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
  1627. (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
  1628. dce_v8_0_audio_write_speaker_allocation(encoder);
  1629. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
  1630. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1631. dce_v8_0_afmt_audio_select_pin(encoder);
  1632. dce_v8_0_audio_write_sad_regs(encoder);
  1633. dce_v8_0_audio_write_latency_fields(encoder, mode);
  1634. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1635. if (err < 0) {
  1636. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1637. return;
  1638. }
  1639. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1640. if (err < 0) {
  1641. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1642. return;
  1643. }
  1644. dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1645. WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1646. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
  1647. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK); /* required for audio info values to be updated */
  1648. WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1649. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
  1650. ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
  1651. WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1652. AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
  1653. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  1654. WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  1655. WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  1656. WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
  1657. WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
  1658. /* enable audio after to setting up hw */
  1659. dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
  1660. }
  1661. static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1662. {
  1663. struct drm_device *dev = encoder->dev;
  1664. struct amdgpu_device *adev = dev->dev_private;
  1665. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1666. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1667. if (!dig || !dig->afmt)
  1668. return;
  1669. /* Silent, r600_hdmi_enable will raise WARN for us */
  1670. if (enable && dig->afmt->enabled)
  1671. return;
  1672. if (!enable && !dig->afmt->enabled)
  1673. return;
  1674. if (!enable && dig->afmt->pin) {
  1675. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1676. dig->afmt->pin = NULL;
  1677. }
  1678. dig->afmt->enabled = enable;
  1679. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1680. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1681. }
  1682. static void dce_v8_0_afmt_init(struct amdgpu_device *adev)
  1683. {
  1684. int i;
  1685. for (i = 0; i < adev->mode_info.num_dig; i++)
  1686. adev->mode_info.afmt[i] = NULL;
  1687. /* DCE8 has audio blocks tied to DIG encoders */
  1688. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1689. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1690. if (adev->mode_info.afmt[i]) {
  1691. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1692. adev->mode_info.afmt[i]->id = i;
  1693. }
  1694. }
  1695. }
  1696. static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
  1697. {
  1698. int i;
  1699. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1700. kfree(adev->mode_info.afmt[i]);
  1701. adev->mode_info.afmt[i] = NULL;
  1702. }
  1703. }
  1704. static const u32 vga_control_regs[6] =
  1705. {
  1706. mmD1VGA_CONTROL,
  1707. mmD2VGA_CONTROL,
  1708. mmD3VGA_CONTROL,
  1709. mmD4VGA_CONTROL,
  1710. mmD5VGA_CONTROL,
  1711. mmD6VGA_CONTROL,
  1712. };
  1713. static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1714. {
  1715. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1716. struct drm_device *dev = crtc->dev;
  1717. struct amdgpu_device *adev = dev->dev_private;
  1718. u32 vga_control;
  1719. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1720. if (enable)
  1721. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1722. else
  1723. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1724. }
  1725. static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1726. {
  1727. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1728. struct drm_device *dev = crtc->dev;
  1729. struct amdgpu_device *adev = dev->dev_private;
  1730. if (enable)
  1731. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1732. else
  1733. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1734. }
  1735. static void dce_v8_0_tiling_fields(uint64_t tiling_flags, unsigned *bankw,
  1736. unsigned *bankh, unsigned *mtaspect,
  1737. unsigned *tile_split)
  1738. {
  1739. *bankw = (tiling_flags >> AMDGPU_TILING_EG_BANKW_SHIFT) & AMDGPU_TILING_EG_BANKW_MASK;
  1740. *bankh = (tiling_flags >> AMDGPU_TILING_EG_BANKH_SHIFT) & AMDGPU_TILING_EG_BANKH_MASK;
  1741. *mtaspect = (tiling_flags >> AMDGPU_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & AMDGPU_TILING_EG_MACRO_TILE_ASPECT_MASK;
  1742. *tile_split = (tiling_flags >> AMDGPU_TILING_EG_TILE_SPLIT_SHIFT) & AMDGPU_TILING_EG_TILE_SPLIT_MASK;
  1743. switch (*bankw) {
  1744. default:
  1745. case 1:
  1746. *bankw = ADDR_SURF_BANK_WIDTH_1;
  1747. break;
  1748. case 2:
  1749. *bankw = ADDR_SURF_BANK_WIDTH_2;
  1750. break;
  1751. case 4:
  1752. *bankw = ADDR_SURF_BANK_WIDTH_4;
  1753. break;
  1754. case 8:
  1755. *bankw = ADDR_SURF_BANK_WIDTH_8;
  1756. break;
  1757. }
  1758. switch (*bankh) {
  1759. default:
  1760. case 1:
  1761. *bankh = ADDR_SURF_BANK_HEIGHT_1;
  1762. break;
  1763. case 2:
  1764. *bankh = ADDR_SURF_BANK_HEIGHT_2;
  1765. break;
  1766. case 4:
  1767. *bankh = ADDR_SURF_BANK_HEIGHT_4;
  1768. break;
  1769. case 8:
  1770. *bankh = ADDR_SURF_BANK_HEIGHT_8;
  1771. break;
  1772. }
  1773. switch (*mtaspect) {
  1774. default:
  1775. case 1:
  1776. *mtaspect = ADDR_SURF_MACRO_TILE_ASPECT_1;
  1777. break;
  1778. case 2:
  1779. *mtaspect = ADDR_SURF_MACRO_TILE_ASPECT_2;
  1780. break;
  1781. case 4:
  1782. *mtaspect = ADDR_SURF_MACRO_TILE_ASPECT_4;
  1783. break;
  1784. case 8:
  1785. *mtaspect = ADDR_SURF_MACRO_TILE_ASPECT_8;
  1786. break;
  1787. }
  1788. }
  1789. static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
  1790. struct drm_framebuffer *fb,
  1791. int x, int y, int atomic)
  1792. {
  1793. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1794. struct drm_device *dev = crtc->dev;
  1795. struct amdgpu_device *adev = dev->dev_private;
  1796. struct amdgpu_framebuffer *amdgpu_fb;
  1797. struct drm_framebuffer *target_fb;
  1798. struct drm_gem_object *obj;
  1799. struct amdgpu_bo *rbo;
  1800. uint64_t fb_location, tiling_flags;
  1801. uint32_t fb_format, fb_pitch_pixels;
  1802. unsigned bankw, bankh, mtaspect, tile_split;
  1803. u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1804. u32 pipe_config = (adev->gfx.config.tile_mode_array[10] >> 6) & 0x1f;
  1805. u32 tmp, viewport_w, viewport_h;
  1806. int r;
  1807. bool bypass_lut = false;
  1808. /* no fb bound */
  1809. if (!atomic && !crtc->primary->fb) {
  1810. DRM_DEBUG_KMS("No FB bound\n");
  1811. return 0;
  1812. }
  1813. if (atomic) {
  1814. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1815. target_fb = fb;
  1816. }
  1817. else {
  1818. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1819. target_fb = crtc->primary->fb;
  1820. }
  1821. /* If atomic, assume fb object is pinned & idle & fenced and
  1822. * just update base pointers
  1823. */
  1824. obj = amdgpu_fb->obj;
  1825. rbo = gem_to_amdgpu_bo(obj);
  1826. r = amdgpu_bo_reserve(rbo, false);
  1827. if (unlikely(r != 0))
  1828. return r;
  1829. if (atomic)
  1830. fb_location = amdgpu_bo_gpu_offset(rbo);
  1831. else {
  1832. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1833. if (unlikely(r != 0)) {
  1834. amdgpu_bo_unreserve(rbo);
  1835. return -EINVAL;
  1836. }
  1837. }
  1838. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1839. amdgpu_bo_unreserve(rbo);
  1840. switch (target_fb->pixel_format) {
  1841. case DRM_FORMAT_C8:
  1842. fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1843. (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1844. break;
  1845. case DRM_FORMAT_XRGB4444:
  1846. case DRM_FORMAT_ARGB4444:
  1847. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1848. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1849. #ifdef __BIG_ENDIAN
  1850. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1851. #endif
  1852. break;
  1853. case DRM_FORMAT_XRGB1555:
  1854. case DRM_FORMAT_ARGB1555:
  1855. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1856. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1857. #ifdef __BIG_ENDIAN
  1858. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1859. #endif
  1860. break;
  1861. case DRM_FORMAT_BGRX5551:
  1862. case DRM_FORMAT_BGRA5551:
  1863. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1864. (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1865. #ifdef __BIG_ENDIAN
  1866. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1867. #endif
  1868. break;
  1869. case DRM_FORMAT_RGB565:
  1870. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1871. (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1872. #ifdef __BIG_ENDIAN
  1873. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1874. #endif
  1875. break;
  1876. case DRM_FORMAT_XRGB8888:
  1877. case DRM_FORMAT_ARGB8888:
  1878. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1879. (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1880. #ifdef __BIG_ENDIAN
  1881. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1882. #endif
  1883. break;
  1884. case DRM_FORMAT_XRGB2101010:
  1885. case DRM_FORMAT_ARGB2101010:
  1886. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1887. (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1888. #ifdef __BIG_ENDIAN
  1889. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1890. #endif
  1891. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1892. bypass_lut = true;
  1893. break;
  1894. case DRM_FORMAT_BGRX1010102:
  1895. case DRM_FORMAT_BGRA1010102:
  1896. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1897. (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1898. #ifdef __BIG_ENDIAN
  1899. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1900. #endif
  1901. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1902. bypass_lut = true;
  1903. break;
  1904. default:
  1905. DRM_ERROR("Unsupported screen format %s\n",
  1906. drm_get_format_name(target_fb->pixel_format));
  1907. return -EINVAL;
  1908. }
  1909. if (tiling_flags & AMDGPU_TILING_MACRO) {
  1910. unsigned tileb, index, num_banks, tile_split_bytes;
  1911. dce_v8_0_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1912. /* Set NUM_BANKS. */
  1913. /* Calculate the macrotile mode index. */
  1914. tile_split_bytes = 64 << tile_split;
  1915. tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
  1916. tileb = min(tile_split_bytes, tileb);
  1917. for (index = 0; tileb > 64; index++) {
  1918. tileb >>= 1;
  1919. }
  1920. if (index >= 16) {
  1921. DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
  1922. target_fb->bits_per_pixel, tile_split);
  1923. return -EINVAL;
  1924. }
  1925. num_banks = (adev->gfx.config.macrotile_mode_array[index] >> 6) & 0x3;
  1926. fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  1927. fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1928. fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
  1929. fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
  1930. fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
  1931. fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
  1932. fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
  1933. } else if (tiling_flags & AMDGPU_TILING_MICRO) {
  1934. fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1935. }
  1936. /* Read the pipe config from the 2D TILED SCANOUT mode.
  1937. * It should be the same for the other modes too, but not all
  1938. * modes set the pipe config field. */
  1939. fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
  1940. dce_v8_0_vga_enable(crtc, false);
  1941. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1942. upper_32_bits(fb_location));
  1943. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1944. upper_32_bits(fb_location));
  1945. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1946. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1947. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1948. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1949. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1950. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1951. /*
  1952. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1953. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1954. * retain the full precision throughout the pipeline.
  1955. */
  1956. WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1957. (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
  1958. ~LUT_10BIT_BYPASS_EN);
  1959. if (bypass_lut)
  1960. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1961. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1962. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1963. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1964. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1965. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1966. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1967. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1968. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1969. dce_v8_0_grph_enable(crtc, true);
  1970. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1971. target_fb->height);
  1972. x &= ~3;
  1973. y &= ~1;
  1974. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1975. (x << 16) | y);
  1976. viewport_w = crtc->mode.hdisplay;
  1977. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1978. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1979. (viewport_w << 16) | viewport_h);
  1980. /* pageflip setup */
  1981. /* make sure flip is at vb rather than hb */
  1982. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1983. tmp &= ~GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK;
  1984. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1985. /* set pageflip to happen only at start of vblank interval (front porch) */
  1986. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1987. if (!atomic && fb && fb != crtc->primary->fb) {
  1988. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1989. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1990. r = amdgpu_bo_reserve(rbo, false);
  1991. if (unlikely(r != 0))
  1992. return r;
  1993. amdgpu_bo_unpin(rbo);
  1994. amdgpu_bo_unreserve(rbo);
  1995. }
  1996. /* Bytes per pixel may have changed */
  1997. dce_v8_0_bandwidth_update(adev);
  1998. return 0;
  1999. }
  2000. static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
  2001. struct drm_display_mode *mode)
  2002. {
  2003. struct drm_device *dev = crtc->dev;
  2004. struct amdgpu_device *adev = dev->dev_private;
  2005. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2006. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2007. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  2008. LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
  2009. else
  2010. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  2011. }
  2012. static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
  2013. {
  2014. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2015. struct drm_device *dev = crtc->dev;
  2016. struct amdgpu_device *adev = dev->dev_private;
  2017. int i;
  2018. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2019. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  2020. ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  2021. (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  2022. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  2023. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  2024. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  2025. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  2026. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  2027. ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  2028. (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  2029. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2030. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2031. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2032. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2033. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2034. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2035. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2036. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2037. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2038. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2039. for (i = 0; i < 256; i++) {
  2040. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2041. (amdgpu_crtc->lut_r[i] << 20) |
  2042. (amdgpu_crtc->lut_g[i] << 10) |
  2043. (amdgpu_crtc->lut_b[i] << 0));
  2044. }
  2045. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  2046. ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  2047. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  2048. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  2049. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  2050. ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  2051. (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  2052. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  2053. ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  2054. (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  2055. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  2056. ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  2057. (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  2058. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2059. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  2060. /* XXX this only needs to be programmed once per crtc at startup,
  2061. * not sure where the best place for it is
  2062. */
  2063. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
  2064. ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
  2065. }
  2066. static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
  2067. {
  2068. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2069. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2070. switch (amdgpu_encoder->encoder_id) {
  2071. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2072. if (dig->linkb)
  2073. return 1;
  2074. else
  2075. return 0;
  2076. break;
  2077. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2078. if (dig->linkb)
  2079. return 3;
  2080. else
  2081. return 2;
  2082. break;
  2083. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2084. if (dig->linkb)
  2085. return 5;
  2086. else
  2087. return 4;
  2088. break;
  2089. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2090. return 6;
  2091. break;
  2092. default:
  2093. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2094. return 0;
  2095. }
  2096. }
  2097. /**
  2098. * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
  2099. *
  2100. * @crtc: drm crtc
  2101. *
  2102. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2103. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2104. * monitors a dedicated PPLL must be used. If a particular board has
  2105. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2106. * as there is no need to program the PLL itself. If we are not able to
  2107. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2108. * avoid messing up an existing monitor.
  2109. *
  2110. * Asic specific PLL information
  2111. *
  2112. * DCE 8.x
  2113. * KB/KV
  2114. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2115. * CI
  2116. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2117. *
  2118. */
  2119. static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
  2120. {
  2121. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2122. struct drm_device *dev = crtc->dev;
  2123. struct amdgpu_device *adev = dev->dev_private;
  2124. u32 pll_in_use;
  2125. int pll;
  2126. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2127. if (adev->clock.dp_extclk)
  2128. /* skip PPLL programming if using ext clock */
  2129. return ATOM_PPLL_INVALID;
  2130. else {
  2131. /* use the same PPLL for all DP monitors */
  2132. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2133. if (pll != ATOM_PPLL_INVALID)
  2134. return pll;
  2135. }
  2136. } else {
  2137. /* use the same PPLL for all monitors with the same clock */
  2138. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2139. if (pll != ATOM_PPLL_INVALID)
  2140. return pll;
  2141. }
  2142. /* otherwise, pick one of the plls */
  2143. if ((adev->asic_type == CHIP_KABINI) ||
  2144. (adev->asic_type == CHIP_MULLINS)) {
  2145. /* KB/ML has PPLL1 and PPLL2 */
  2146. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2147. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2148. return ATOM_PPLL2;
  2149. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2150. return ATOM_PPLL1;
  2151. DRM_ERROR("unable to allocate a PPLL\n");
  2152. return ATOM_PPLL_INVALID;
  2153. } else {
  2154. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  2155. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2156. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2157. return ATOM_PPLL2;
  2158. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2159. return ATOM_PPLL1;
  2160. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2161. return ATOM_PPLL0;
  2162. DRM_ERROR("unable to allocate a PPLL\n");
  2163. return ATOM_PPLL_INVALID;
  2164. }
  2165. return ATOM_PPLL_INVALID;
  2166. }
  2167. static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2168. {
  2169. struct amdgpu_device *adev = crtc->dev->dev_private;
  2170. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2171. uint32_t cur_lock;
  2172. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2173. if (lock)
  2174. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2175. else
  2176. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2177. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2178. }
  2179. static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
  2180. {
  2181. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2182. struct amdgpu_device *adev = crtc->dev->dev_private;
  2183. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2184. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2185. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2186. }
  2187. static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
  2188. {
  2189. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2190. struct amdgpu_device *adev = crtc->dev->dev_private;
  2191. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2192. CUR_CONTROL__CURSOR_EN_MASK |
  2193. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2194. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2195. }
  2196. static void dce_v8_0_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
  2197. uint64_t gpu_addr)
  2198. {
  2199. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2200. struct amdgpu_device *adev = crtc->dev->dev_private;
  2201. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2202. upper_32_bits(gpu_addr));
  2203. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2204. gpu_addr & 0xffffffff);
  2205. }
  2206. static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
  2207. int x, int y)
  2208. {
  2209. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2210. struct amdgpu_device *adev = crtc->dev->dev_private;
  2211. int xorigin = 0, yorigin = 0;
  2212. /* avivo cursor are offset into the total surface */
  2213. x += crtc->x;
  2214. y += crtc->y;
  2215. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2216. if (x < 0) {
  2217. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2218. x = 0;
  2219. }
  2220. if (y < 0) {
  2221. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2222. y = 0;
  2223. }
  2224. dce_v8_0_lock_cursor(crtc, true);
  2225. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2226. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2227. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2228. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2229. dce_v8_0_lock_cursor(crtc, false);
  2230. return 0;
  2231. }
  2232. static int dce_v8_0_crtc_cursor_set(struct drm_crtc *crtc,
  2233. struct drm_file *file_priv,
  2234. uint32_t handle,
  2235. uint32_t width,
  2236. uint32_t height)
  2237. {
  2238. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2239. struct drm_gem_object *obj;
  2240. struct amdgpu_bo *robj;
  2241. uint64_t gpu_addr;
  2242. int ret;
  2243. if (!handle) {
  2244. /* turn off cursor */
  2245. dce_v8_0_hide_cursor(crtc);
  2246. obj = NULL;
  2247. goto unpin;
  2248. }
  2249. if ((width > amdgpu_crtc->max_cursor_width) ||
  2250. (height > amdgpu_crtc->max_cursor_height)) {
  2251. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2252. return -EINVAL;
  2253. }
  2254. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2255. if (!obj) {
  2256. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2257. return -ENOENT;
  2258. }
  2259. robj = gem_to_amdgpu_bo(obj);
  2260. ret = amdgpu_bo_reserve(robj, false);
  2261. if (unlikely(ret != 0))
  2262. goto fail;
  2263. ret = amdgpu_bo_pin_restricted(robj, AMDGPU_GEM_DOMAIN_VRAM,
  2264. 0, &gpu_addr);
  2265. amdgpu_bo_unreserve(robj);
  2266. if (ret)
  2267. goto fail;
  2268. amdgpu_crtc->cursor_width = width;
  2269. amdgpu_crtc->cursor_height = height;
  2270. dce_v8_0_lock_cursor(crtc, true);
  2271. dce_v8_0_set_cursor(crtc, obj, gpu_addr);
  2272. dce_v8_0_show_cursor(crtc);
  2273. dce_v8_0_lock_cursor(crtc, false);
  2274. unpin:
  2275. if (amdgpu_crtc->cursor_bo) {
  2276. robj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2277. ret = amdgpu_bo_reserve(robj, false);
  2278. if (likely(ret == 0)) {
  2279. amdgpu_bo_unpin(robj);
  2280. amdgpu_bo_unreserve(robj);
  2281. }
  2282. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2283. }
  2284. amdgpu_crtc->cursor_bo = obj;
  2285. return 0;
  2286. fail:
  2287. drm_gem_object_unreference_unlocked(obj);
  2288. return ret;
  2289. }
  2290. static void dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2291. u16 *blue, uint32_t start, uint32_t size)
  2292. {
  2293. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2294. int end = (start + size > 256) ? 256 : start + size, i;
  2295. /* userspace palettes are always correct as is */
  2296. for (i = start; i < end; i++) {
  2297. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2298. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2299. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2300. }
  2301. dce_v8_0_crtc_load_lut(crtc);
  2302. }
  2303. static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
  2304. {
  2305. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2306. drm_crtc_cleanup(crtc);
  2307. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2308. kfree(amdgpu_crtc);
  2309. }
  2310. static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
  2311. .cursor_set = dce_v8_0_crtc_cursor_set,
  2312. .cursor_move = dce_v8_0_crtc_cursor_move,
  2313. .gamma_set = dce_v8_0_crtc_gamma_set,
  2314. .set_config = amdgpu_crtc_set_config,
  2315. .destroy = dce_v8_0_crtc_destroy,
  2316. .page_flip = amdgpu_crtc_page_flip,
  2317. };
  2318. static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2319. {
  2320. struct drm_device *dev = crtc->dev;
  2321. struct amdgpu_device *adev = dev->dev_private;
  2322. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2323. switch (mode) {
  2324. case DRM_MODE_DPMS_ON:
  2325. amdgpu_crtc->enabled = true;
  2326. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2327. dce_v8_0_vga_enable(crtc, true);
  2328. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2329. dce_v8_0_vga_enable(crtc, false);
  2330. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2331. dce_v8_0_crtc_load_lut(crtc);
  2332. break;
  2333. case DRM_MODE_DPMS_STANDBY:
  2334. case DRM_MODE_DPMS_SUSPEND:
  2335. case DRM_MODE_DPMS_OFF:
  2336. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2337. if (amdgpu_crtc->enabled) {
  2338. dce_v8_0_vga_enable(crtc, true);
  2339. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2340. dce_v8_0_vga_enable(crtc, false);
  2341. }
  2342. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2343. amdgpu_crtc->enabled = false;
  2344. break;
  2345. }
  2346. /* adjust pm to dpms */
  2347. amdgpu_pm_compute_clocks(adev);
  2348. }
  2349. static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
  2350. {
  2351. /* disable crtc pair power gating before programming */
  2352. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2353. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2354. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2355. }
  2356. static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
  2357. {
  2358. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2359. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2360. }
  2361. static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
  2362. {
  2363. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2364. struct drm_device *dev = crtc->dev;
  2365. struct amdgpu_device *adev = dev->dev_private;
  2366. struct amdgpu_atom_ss ss;
  2367. int i;
  2368. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2369. if (crtc->primary->fb) {
  2370. int r;
  2371. struct amdgpu_framebuffer *amdgpu_fb;
  2372. struct amdgpu_bo *rbo;
  2373. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2374. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2375. r = amdgpu_bo_reserve(rbo, false);
  2376. if (unlikely(r))
  2377. DRM_ERROR("failed to reserve rbo before unpin\n");
  2378. else {
  2379. amdgpu_bo_unpin(rbo);
  2380. amdgpu_bo_unreserve(rbo);
  2381. }
  2382. }
  2383. /* disable the GRPH */
  2384. dce_v8_0_grph_enable(crtc, false);
  2385. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2386. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2387. if (adev->mode_info.crtcs[i] &&
  2388. adev->mode_info.crtcs[i]->enabled &&
  2389. i != amdgpu_crtc->crtc_id &&
  2390. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2391. /* one other crtc is using this pll don't turn
  2392. * off the pll
  2393. */
  2394. goto done;
  2395. }
  2396. }
  2397. switch (amdgpu_crtc->pll_id) {
  2398. case ATOM_PPLL1:
  2399. case ATOM_PPLL2:
  2400. /* disable the ppll */
  2401. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2402. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2403. break;
  2404. case ATOM_PPLL0:
  2405. /* disable the ppll */
  2406. if ((adev->asic_type == CHIP_KAVERI) ||
  2407. (adev->asic_type == CHIP_BONAIRE) ||
  2408. (adev->asic_type == CHIP_HAWAII))
  2409. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2410. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2411. break;
  2412. default:
  2413. break;
  2414. }
  2415. done:
  2416. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2417. amdgpu_crtc->adjusted_clock = 0;
  2418. amdgpu_crtc->encoder = NULL;
  2419. amdgpu_crtc->connector = NULL;
  2420. }
  2421. static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
  2422. struct drm_display_mode *mode,
  2423. struct drm_display_mode *adjusted_mode,
  2424. int x, int y, struct drm_framebuffer *old_fb)
  2425. {
  2426. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2427. if (!amdgpu_crtc->adjusted_clock)
  2428. return -EINVAL;
  2429. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2430. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2431. dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2432. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2433. amdgpu_atombios_crtc_scaler_setup(crtc);
  2434. /* update the hw version fpr dpm */
  2435. amdgpu_crtc->hw_mode = *adjusted_mode;
  2436. return 0;
  2437. }
  2438. static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2439. const struct drm_display_mode *mode,
  2440. struct drm_display_mode *adjusted_mode)
  2441. {
  2442. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2443. struct drm_device *dev = crtc->dev;
  2444. struct drm_encoder *encoder;
  2445. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2446. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2447. if (encoder->crtc == crtc) {
  2448. amdgpu_crtc->encoder = encoder;
  2449. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2450. break;
  2451. }
  2452. }
  2453. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2454. amdgpu_crtc->encoder = NULL;
  2455. amdgpu_crtc->connector = NULL;
  2456. return false;
  2457. }
  2458. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2459. return false;
  2460. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2461. return false;
  2462. /* pick pll */
  2463. amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
  2464. /* if we can't get a PPLL for a non-DP encoder, fail */
  2465. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2466. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2467. return false;
  2468. return true;
  2469. }
  2470. static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2471. struct drm_framebuffer *old_fb)
  2472. {
  2473. return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2474. }
  2475. static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2476. struct drm_framebuffer *fb,
  2477. int x, int y, enum mode_set_atomic state)
  2478. {
  2479. return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2480. }
  2481. static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
  2482. .dpms = dce_v8_0_crtc_dpms,
  2483. .mode_fixup = dce_v8_0_crtc_mode_fixup,
  2484. .mode_set = dce_v8_0_crtc_mode_set,
  2485. .mode_set_base = dce_v8_0_crtc_set_base,
  2486. .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
  2487. .prepare = dce_v8_0_crtc_prepare,
  2488. .commit = dce_v8_0_crtc_commit,
  2489. .load_lut = dce_v8_0_crtc_load_lut,
  2490. .disable = dce_v8_0_crtc_disable,
  2491. };
  2492. static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
  2493. {
  2494. struct amdgpu_crtc *amdgpu_crtc;
  2495. int i;
  2496. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2497. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2498. if (amdgpu_crtc == NULL)
  2499. return -ENOMEM;
  2500. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
  2501. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2502. amdgpu_crtc->crtc_id = index;
  2503. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2504. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2505. amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
  2506. amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
  2507. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2508. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2509. for (i = 0; i < 256; i++) {
  2510. amdgpu_crtc->lut_r[i] = i << 2;
  2511. amdgpu_crtc->lut_g[i] = i << 2;
  2512. amdgpu_crtc->lut_b[i] = i << 2;
  2513. }
  2514. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2515. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2516. amdgpu_crtc->adjusted_clock = 0;
  2517. amdgpu_crtc->encoder = NULL;
  2518. amdgpu_crtc->connector = NULL;
  2519. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
  2520. return 0;
  2521. }
  2522. static int dce_v8_0_early_init(struct amdgpu_device *adev)
  2523. {
  2524. adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
  2525. adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
  2526. dce_v8_0_set_display_funcs(adev);
  2527. dce_v8_0_set_irq_funcs(adev);
  2528. switch (adev->asic_type) {
  2529. case CHIP_BONAIRE:
  2530. case CHIP_HAWAII:
  2531. adev->mode_info.num_crtc = 6;
  2532. adev->mode_info.num_hpd = 6;
  2533. adev->mode_info.num_dig = 6;
  2534. break;
  2535. case CHIP_KAVERI:
  2536. adev->mode_info.num_crtc = 4;
  2537. adev->mode_info.num_hpd = 6;
  2538. adev->mode_info.num_dig = 7;
  2539. break;
  2540. case CHIP_KABINI:
  2541. case CHIP_MULLINS:
  2542. adev->mode_info.num_crtc = 2;
  2543. adev->mode_info.num_hpd = 6;
  2544. adev->mode_info.num_dig = 6; /* ? */
  2545. break;
  2546. default:
  2547. /* FIXME: not supported yet */
  2548. return -EINVAL;
  2549. }
  2550. return 0;
  2551. }
  2552. static int dce_v8_0_sw_init(struct amdgpu_device *adev)
  2553. {
  2554. int r, i;
  2555. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2556. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2557. if (r)
  2558. return r;
  2559. }
  2560. for (i = 8; i < 20; i += 2) {
  2561. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2562. if (r)
  2563. return r;
  2564. }
  2565. /* HPD hotplug */
  2566. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2567. if (r)
  2568. return r;
  2569. adev->mode_info.mode_config_initialized = true;
  2570. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2571. adev->ddev->mode_config.max_width = 16384;
  2572. adev->ddev->mode_config.max_height = 16384;
  2573. adev->ddev->mode_config.preferred_depth = 24;
  2574. adev->ddev->mode_config.prefer_shadow = 1;
  2575. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2576. r = amdgpu_modeset_create_props(adev);
  2577. if (r)
  2578. return r;
  2579. adev->ddev->mode_config.max_width = 16384;
  2580. adev->ddev->mode_config.max_height = 16384;
  2581. /* allocate crtcs */
  2582. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2583. r = dce_v8_0_crtc_init(adev, i);
  2584. if (r)
  2585. return r;
  2586. }
  2587. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2588. amdgpu_print_display_setup(adev->ddev);
  2589. else
  2590. return -EINVAL;
  2591. /* setup afmt */
  2592. dce_v8_0_afmt_init(adev);
  2593. r = dce_v8_0_audio_init(adev);
  2594. if (r)
  2595. return r;
  2596. drm_kms_helper_poll_init(adev->ddev);
  2597. return r;
  2598. }
  2599. static int dce_v8_0_sw_fini(struct amdgpu_device *adev)
  2600. {
  2601. kfree(adev->mode_info.bios_hardcoded_edid);
  2602. drm_kms_helper_poll_fini(adev->ddev);
  2603. dce_v8_0_audio_fini(adev);
  2604. dce_v8_0_afmt_fini(adev);
  2605. drm_mode_config_cleanup(adev->ddev);
  2606. adev->mode_info.mode_config_initialized = false;
  2607. return 0;
  2608. }
  2609. static int dce_v8_0_hw_init(struct amdgpu_device *adev)
  2610. {
  2611. int i;
  2612. /* init dig PHYs, disp eng pll */
  2613. amdgpu_atombios_encoder_init_dig(adev);
  2614. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2615. /* initialize hpd */
  2616. dce_v8_0_hpd_init(adev);
  2617. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2618. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2619. }
  2620. return 0;
  2621. }
  2622. static int dce_v8_0_hw_fini(struct amdgpu_device *adev)
  2623. {
  2624. int i;
  2625. dce_v8_0_hpd_fini(adev);
  2626. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2627. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2628. }
  2629. return 0;
  2630. }
  2631. static int dce_v8_0_suspend(struct amdgpu_device *adev)
  2632. {
  2633. struct drm_connector *connector;
  2634. drm_kms_helper_poll_disable(adev->ddev);
  2635. /* turn off display hw */
  2636. list_for_each_entry(connector, &adev->ddev->mode_config.connector_list, head) {
  2637. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2638. }
  2639. amdgpu_atombios_scratch_regs_save(adev);
  2640. dce_v8_0_hpd_fini(adev);
  2641. return 0;
  2642. }
  2643. static int dce_v8_0_resume(struct amdgpu_device *adev)
  2644. {
  2645. struct drm_connector *connector;
  2646. amdgpu_atombios_scratch_regs_restore(adev);
  2647. /* init dig PHYs, disp eng pll */
  2648. amdgpu_atombios_encoder_init_dig(adev);
  2649. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2650. /* turn on the BL */
  2651. if (adev->mode_info.bl_encoder) {
  2652. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2653. adev->mode_info.bl_encoder);
  2654. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2655. bl_level);
  2656. }
  2657. /* initialize hpd */
  2658. dce_v8_0_hpd_init(adev);
  2659. /* blat the mode back in */
  2660. drm_helper_resume_force_mode(adev->ddev);
  2661. /* turn on display hw */
  2662. list_for_each_entry(connector, &adev->ddev->mode_config.connector_list, head) {
  2663. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2664. }
  2665. drm_kms_helper_poll_enable(adev->ddev);
  2666. return 0;
  2667. }
  2668. static bool dce_v8_0_is_idle(struct amdgpu_device *adev)
  2669. {
  2670. /* XXX todo */
  2671. return true;
  2672. }
  2673. static int dce_v8_0_wait_for_idle(struct amdgpu_device *adev)
  2674. {
  2675. /* XXX todo */
  2676. return 0;
  2677. }
  2678. static void dce_v8_0_print_status(struct amdgpu_device *adev)
  2679. {
  2680. dev_info(adev->dev, "DCE 8.x registers\n");
  2681. /* XXX todo */
  2682. }
  2683. static int dce_v8_0_soft_reset(struct amdgpu_device *adev)
  2684. {
  2685. u32 srbm_soft_reset = 0, tmp;
  2686. if (dce_v8_0_is_display_hung(adev))
  2687. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2688. if (srbm_soft_reset) {
  2689. dce_v8_0_print_status(adev);
  2690. tmp = RREG32(mmSRBM_SOFT_RESET);
  2691. tmp |= srbm_soft_reset;
  2692. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2693. WREG32(mmSRBM_SOFT_RESET, tmp);
  2694. tmp = RREG32(mmSRBM_SOFT_RESET);
  2695. udelay(50);
  2696. tmp &= ~srbm_soft_reset;
  2697. WREG32(mmSRBM_SOFT_RESET, tmp);
  2698. tmp = RREG32(mmSRBM_SOFT_RESET);
  2699. /* Wait a little for things to settle down */
  2700. udelay(50);
  2701. dce_v8_0_print_status(adev);
  2702. }
  2703. return 0;
  2704. }
  2705. static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2706. int crtc,
  2707. enum amdgpu_interrupt_state state)
  2708. {
  2709. u32 reg_block, lb_interrupt_mask;
  2710. if (crtc >= adev->mode_info.num_crtc) {
  2711. DRM_DEBUG("invalid crtc %d\n", crtc);
  2712. return;
  2713. }
  2714. switch (crtc) {
  2715. case 0:
  2716. reg_block = CRTC0_REGISTER_OFFSET;
  2717. break;
  2718. case 1:
  2719. reg_block = CRTC1_REGISTER_OFFSET;
  2720. break;
  2721. case 2:
  2722. reg_block = CRTC2_REGISTER_OFFSET;
  2723. break;
  2724. case 3:
  2725. reg_block = CRTC3_REGISTER_OFFSET;
  2726. break;
  2727. case 4:
  2728. reg_block = CRTC4_REGISTER_OFFSET;
  2729. break;
  2730. case 5:
  2731. reg_block = CRTC5_REGISTER_OFFSET;
  2732. break;
  2733. default:
  2734. DRM_DEBUG("invalid crtc %d\n", crtc);
  2735. return;
  2736. }
  2737. switch (state) {
  2738. case AMDGPU_IRQ_STATE_DISABLE:
  2739. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2740. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2741. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2742. break;
  2743. case AMDGPU_IRQ_STATE_ENABLE:
  2744. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2745. lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2746. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2747. break;
  2748. default:
  2749. break;
  2750. }
  2751. }
  2752. static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2753. int crtc,
  2754. enum amdgpu_interrupt_state state)
  2755. {
  2756. u32 reg_block, lb_interrupt_mask;
  2757. if (crtc >= adev->mode_info.num_crtc) {
  2758. DRM_DEBUG("invalid crtc %d\n", crtc);
  2759. return;
  2760. }
  2761. switch (crtc) {
  2762. case 0:
  2763. reg_block = CRTC0_REGISTER_OFFSET;
  2764. break;
  2765. case 1:
  2766. reg_block = CRTC1_REGISTER_OFFSET;
  2767. break;
  2768. case 2:
  2769. reg_block = CRTC2_REGISTER_OFFSET;
  2770. break;
  2771. case 3:
  2772. reg_block = CRTC3_REGISTER_OFFSET;
  2773. break;
  2774. case 4:
  2775. reg_block = CRTC4_REGISTER_OFFSET;
  2776. break;
  2777. case 5:
  2778. reg_block = CRTC5_REGISTER_OFFSET;
  2779. break;
  2780. default:
  2781. DRM_DEBUG("invalid crtc %d\n", crtc);
  2782. return;
  2783. }
  2784. switch (state) {
  2785. case AMDGPU_IRQ_STATE_DISABLE:
  2786. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2787. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2788. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2789. break;
  2790. case AMDGPU_IRQ_STATE_ENABLE:
  2791. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2792. lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2793. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2794. break;
  2795. default:
  2796. break;
  2797. }
  2798. }
  2799. static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2800. struct amdgpu_irq_src *src,
  2801. unsigned type,
  2802. enum amdgpu_interrupt_state state)
  2803. {
  2804. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2805. switch (type) {
  2806. case AMDGPU_HPD_1:
  2807. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  2808. break;
  2809. case AMDGPU_HPD_2:
  2810. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  2811. break;
  2812. case AMDGPU_HPD_3:
  2813. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  2814. break;
  2815. case AMDGPU_HPD_4:
  2816. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  2817. break;
  2818. case AMDGPU_HPD_5:
  2819. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  2820. break;
  2821. case AMDGPU_HPD_6:
  2822. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  2823. break;
  2824. default:
  2825. DRM_DEBUG("invalid hdp %d\n", type);
  2826. return 0;
  2827. }
  2828. switch (state) {
  2829. case AMDGPU_IRQ_STATE_DISABLE:
  2830. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2831. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2832. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2833. break;
  2834. case AMDGPU_IRQ_STATE_ENABLE:
  2835. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2836. dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2837. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2838. break;
  2839. default:
  2840. break;
  2841. }
  2842. return 0;
  2843. }
  2844. static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2845. struct amdgpu_irq_src *src,
  2846. unsigned type,
  2847. enum amdgpu_interrupt_state state)
  2848. {
  2849. switch (type) {
  2850. case AMDGPU_CRTC_IRQ_VBLANK1:
  2851. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2852. break;
  2853. case AMDGPU_CRTC_IRQ_VBLANK2:
  2854. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2855. break;
  2856. case AMDGPU_CRTC_IRQ_VBLANK3:
  2857. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2858. break;
  2859. case AMDGPU_CRTC_IRQ_VBLANK4:
  2860. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2861. break;
  2862. case AMDGPU_CRTC_IRQ_VBLANK5:
  2863. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2864. break;
  2865. case AMDGPU_CRTC_IRQ_VBLANK6:
  2866. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2867. break;
  2868. case AMDGPU_CRTC_IRQ_VLINE1:
  2869. dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2870. break;
  2871. case AMDGPU_CRTC_IRQ_VLINE2:
  2872. dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2873. break;
  2874. case AMDGPU_CRTC_IRQ_VLINE3:
  2875. dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2876. break;
  2877. case AMDGPU_CRTC_IRQ_VLINE4:
  2878. dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2879. break;
  2880. case AMDGPU_CRTC_IRQ_VLINE5:
  2881. dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2882. break;
  2883. case AMDGPU_CRTC_IRQ_VLINE6:
  2884. dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2885. break;
  2886. default:
  2887. break;
  2888. }
  2889. return 0;
  2890. }
  2891. static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
  2892. struct amdgpu_irq_src *source,
  2893. struct amdgpu_iv_entry *entry)
  2894. {
  2895. unsigned crtc = entry->src_id - 1;
  2896. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2897. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2898. switch (entry->src_data) {
  2899. case 0: /* vblank */
  2900. if (disp_int & interrupt_status_offsets[crtc].vblank) {
  2901. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
  2902. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2903. drm_handle_vblank(adev->ddev, crtc);
  2904. }
  2905. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2906. }
  2907. break;
  2908. case 1: /* vline */
  2909. if (disp_int & interrupt_status_offsets[crtc].vline) {
  2910. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
  2911. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2912. }
  2913. break;
  2914. default:
  2915. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2916. break;
  2917. }
  2918. return 0;
  2919. }
  2920. static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2921. struct amdgpu_irq_src *src,
  2922. unsigned type,
  2923. enum amdgpu_interrupt_state state)
  2924. {
  2925. u32 reg, reg_block;
  2926. /* now deal with page flip IRQ */
  2927. switch (type) {
  2928. case AMDGPU_PAGEFLIP_IRQ_D1:
  2929. reg_block = CRTC0_REGISTER_OFFSET;
  2930. break;
  2931. case AMDGPU_PAGEFLIP_IRQ_D2:
  2932. reg_block = CRTC1_REGISTER_OFFSET;
  2933. break;
  2934. case AMDGPU_PAGEFLIP_IRQ_D3:
  2935. reg_block = CRTC2_REGISTER_OFFSET;
  2936. break;
  2937. case AMDGPU_PAGEFLIP_IRQ_D4:
  2938. reg_block = CRTC3_REGISTER_OFFSET;
  2939. break;
  2940. case AMDGPU_PAGEFLIP_IRQ_D5:
  2941. reg_block = CRTC4_REGISTER_OFFSET;
  2942. break;
  2943. case AMDGPU_PAGEFLIP_IRQ_D6:
  2944. reg_block = CRTC5_REGISTER_OFFSET;
  2945. break;
  2946. default:
  2947. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2948. return -EINVAL;
  2949. }
  2950. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + reg_block);
  2951. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2952. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2953. else
  2954. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2955. return 0;
  2956. }
  2957. static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
  2958. struct amdgpu_irq_src *source,
  2959. struct amdgpu_iv_entry *entry)
  2960. {
  2961. int reg_block;
  2962. unsigned long flags;
  2963. unsigned crtc_id;
  2964. struct amdgpu_crtc *amdgpu_crtc;
  2965. struct amdgpu_flip_work *works;
  2966. crtc_id = (entry->src_id - 8) >> 1;
  2967. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2968. /* ack the interrupt */
  2969. switch(crtc_id){
  2970. case AMDGPU_PAGEFLIP_IRQ_D1:
  2971. reg_block = CRTC0_REGISTER_OFFSET;
  2972. break;
  2973. case AMDGPU_PAGEFLIP_IRQ_D2:
  2974. reg_block = CRTC1_REGISTER_OFFSET;
  2975. break;
  2976. case AMDGPU_PAGEFLIP_IRQ_D3:
  2977. reg_block = CRTC2_REGISTER_OFFSET;
  2978. break;
  2979. case AMDGPU_PAGEFLIP_IRQ_D4:
  2980. reg_block = CRTC3_REGISTER_OFFSET;
  2981. break;
  2982. case AMDGPU_PAGEFLIP_IRQ_D5:
  2983. reg_block = CRTC4_REGISTER_OFFSET;
  2984. break;
  2985. case AMDGPU_PAGEFLIP_IRQ_D6:
  2986. reg_block = CRTC5_REGISTER_OFFSET;
  2987. break;
  2988. default:
  2989. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2990. return -EINVAL;
  2991. }
  2992. if (RREG32(mmGRPH_INTERRUPT_STATUS + reg_block) & GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2993. WREG32(mmGRPH_INTERRUPT_STATUS + reg_block, GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2994. /* IRQ could occur when in initial stage */
  2995. if (amdgpu_crtc == NULL)
  2996. return 0;
  2997. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2998. works = amdgpu_crtc->pflip_works;
  2999. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  3000. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  3001. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  3002. amdgpu_crtc->pflip_status,
  3003. AMDGPU_FLIP_SUBMITTED);
  3004. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3005. return 0;
  3006. }
  3007. /* page flip completed. clean up */
  3008. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  3009. amdgpu_crtc->pflip_works = NULL;
  3010. /* wakeup usersapce */
  3011. if (works->event)
  3012. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  3013. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3014. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  3015. amdgpu_irq_put(adev, &adev->pageflip_irq, crtc_id);
  3016. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  3017. return 0;
  3018. }
  3019. static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
  3020. struct amdgpu_irq_src *source,
  3021. struct amdgpu_iv_entry *entry)
  3022. {
  3023. uint32_t disp_int, mask, int_control, tmp;
  3024. unsigned hpd;
  3025. if (entry->src_data > 6) {
  3026. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3027. return 0;
  3028. }
  3029. hpd = entry->src_data;
  3030. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3031. mask = interrupt_status_offsets[hpd].hpd;
  3032. int_control = hpd_int_control_offsets[hpd];
  3033. if (disp_int & mask) {
  3034. tmp = RREG32(int_control);
  3035. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  3036. WREG32(int_control, tmp);
  3037. schedule_work(&adev->hotplug_work);
  3038. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3039. }
  3040. return 0;
  3041. }
  3042. static int dce_v8_0_set_clockgating_state(struct amdgpu_device *adev,
  3043. enum amdgpu_clockgating_state state)
  3044. {
  3045. return 0;
  3046. }
  3047. static int dce_v8_0_set_powergating_state(struct amdgpu_device *adev,
  3048. enum amdgpu_powergating_state state)
  3049. {
  3050. return 0;
  3051. }
  3052. const struct amdgpu_ip_funcs dce_v8_0_ip_funcs = {
  3053. .early_init = dce_v8_0_early_init,
  3054. .late_init = NULL,
  3055. .sw_init = dce_v8_0_sw_init,
  3056. .sw_fini = dce_v8_0_sw_fini,
  3057. .hw_init = dce_v8_0_hw_init,
  3058. .hw_fini = dce_v8_0_hw_fini,
  3059. .suspend = dce_v8_0_suspend,
  3060. .resume = dce_v8_0_resume,
  3061. .is_idle = dce_v8_0_is_idle,
  3062. .wait_for_idle = dce_v8_0_wait_for_idle,
  3063. .soft_reset = dce_v8_0_soft_reset,
  3064. .print_status = dce_v8_0_print_status,
  3065. .set_clockgating_state = dce_v8_0_set_clockgating_state,
  3066. .set_powergating_state = dce_v8_0_set_powergating_state,
  3067. };
  3068. static void
  3069. dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
  3070. struct drm_display_mode *mode,
  3071. struct drm_display_mode *adjusted_mode)
  3072. {
  3073. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3074. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3075. /* need to call this here rather than in prepare() since we need some crtc info */
  3076. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3077. /* set scaler clears this on some chips */
  3078. dce_v8_0_set_interleave(encoder->crtc, mode);
  3079. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3080. dce_v8_0_afmt_enable(encoder, true);
  3081. dce_v8_0_afmt_setmode(encoder, adjusted_mode);
  3082. }
  3083. }
  3084. static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
  3085. {
  3086. struct amdgpu_device *adev = encoder->dev->dev_private;
  3087. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3088. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3089. if ((amdgpu_encoder->active_device &
  3090. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3091. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3092. ENCODER_OBJECT_ID_NONE)) {
  3093. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3094. if (dig) {
  3095. dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
  3096. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3097. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3098. }
  3099. }
  3100. amdgpu_atombios_scratch_regs_lock(adev, true);
  3101. if (connector) {
  3102. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3103. /* select the clock/data port if it uses a router */
  3104. if (amdgpu_connector->router.cd_valid)
  3105. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3106. /* turn eDP panel on for mode set */
  3107. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3108. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3109. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3110. }
  3111. /* this is needed for the pll/ss setup to work correctly in some cases */
  3112. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3113. /* set up the FMT blocks */
  3114. dce_v8_0_program_fmt(encoder);
  3115. }
  3116. static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
  3117. {
  3118. struct drm_device *dev = encoder->dev;
  3119. struct amdgpu_device *adev = dev->dev_private;
  3120. /* need to call this here as we need the crtc set up */
  3121. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3122. amdgpu_atombios_scratch_regs_lock(adev, false);
  3123. }
  3124. static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
  3125. {
  3126. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3127. struct amdgpu_encoder_atom_dig *dig;
  3128. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3129. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3130. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3131. dce_v8_0_afmt_enable(encoder, false);
  3132. dig = amdgpu_encoder->enc_priv;
  3133. dig->dig_encoder = -1;
  3134. }
  3135. amdgpu_encoder->active_device = 0;
  3136. }
  3137. /* these are handled by the primary encoders */
  3138. static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
  3139. {
  3140. }
  3141. static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
  3142. {
  3143. }
  3144. static void
  3145. dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
  3146. struct drm_display_mode *mode,
  3147. struct drm_display_mode *adjusted_mode)
  3148. {
  3149. }
  3150. static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
  3151. {
  3152. }
  3153. static void
  3154. dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3155. {
  3156. }
  3157. static bool dce_v8_0_ext_mode_fixup(struct drm_encoder *encoder,
  3158. const struct drm_display_mode *mode,
  3159. struct drm_display_mode *adjusted_mode)
  3160. {
  3161. return true;
  3162. }
  3163. static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
  3164. .dpms = dce_v8_0_ext_dpms,
  3165. .mode_fixup = dce_v8_0_ext_mode_fixup,
  3166. .prepare = dce_v8_0_ext_prepare,
  3167. .mode_set = dce_v8_0_ext_mode_set,
  3168. .commit = dce_v8_0_ext_commit,
  3169. .disable = dce_v8_0_ext_disable,
  3170. /* no detect for TMDS/LVDS yet */
  3171. };
  3172. static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
  3173. .dpms = amdgpu_atombios_encoder_dpms,
  3174. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3175. .prepare = dce_v8_0_encoder_prepare,
  3176. .mode_set = dce_v8_0_encoder_mode_set,
  3177. .commit = dce_v8_0_encoder_commit,
  3178. .disable = dce_v8_0_encoder_disable,
  3179. .detect = amdgpu_atombios_encoder_dig_detect,
  3180. };
  3181. static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
  3182. .dpms = amdgpu_atombios_encoder_dpms,
  3183. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3184. .prepare = dce_v8_0_encoder_prepare,
  3185. .mode_set = dce_v8_0_encoder_mode_set,
  3186. .commit = dce_v8_0_encoder_commit,
  3187. .detect = amdgpu_atombios_encoder_dac_detect,
  3188. };
  3189. static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
  3190. {
  3191. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3192. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3193. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3194. kfree(amdgpu_encoder->enc_priv);
  3195. drm_encoder_cleanup(encoder);
  3196. kfree(amdgpu_encoder);
  3197. }
  3198. static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
  3199. .destroy = dce_v8_0_encoder_destroy,
  3200. };
  3201. static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
  3202. uint32_t encoder_enum,
  3203. uint32_t supported_device,
  3204. u16 caps)
  3205. {
  3206. struct drm_device *dev = adev->ddev;
  3207. struct drm_encoder *encoder;
  3208. struct amdgpu_encoder *amdgpu_encoder;
  3209. /* see if we already added it */
  3210. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3211. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3212. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3213. amdgpu_encoder->devices |= supported_device;
  3214. return;
  3215. }
  3216. }
  3217. /* add a new one */
  3218. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3219. if (!amdgpu_encoder)
  3220. return;
  3221. encoder = &amdgpu_encoder->base;
  3222. switch (adev->mode_info.num_crtc) {
  3223. case 1:
  3224. encoder->possible_crtcs = 0x1;
  3225. break;
  3226. case 2:
  3227. default:
  3228. encoder->possible_crtcs = 0x3;
  3229. break;
  3230. case 4:
  3231. encoder->possible_crtcs = 0xf;
  3232. break;
  3233. case 6:
  3234. encoder->possible_crtcs = 0x3f;
  3235. break;
  3236. }
  3237. amdgpu_encoder->enc_priv = NULL;
  3238. amdgpu_encoder->encoder_enum = encoder_enum;
  3239. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3240. amdgpu_encoder->devices = supported_device;
  3241. amdgpu_encoder->rmx_type = RMX_OFF;
  3242. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3243. amdgpu_encoder->is_ext_encoder = false;
  3244. amdgpu_encoder->caps = caps;
  3245. switch (amdgpu_encoder->encoder_id) {
  3246. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3247. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3248. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3249. DRM_MODE_ENCODER_DAC);
  3250. drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
  3251. break;
  3252. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3253. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3254. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3255. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3256. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3257. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3258. amdgpu_encoder->rmx_type = RMX_FULL;
  3259. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3260. DRM_MODE_ENCODER_LVDS);
  3261. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3262. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3263. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3264. DRM_MODE_ENCODER_DAC);
  3265. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3266. } else {
  3267. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3268. DRM_MODE_ENCODER_TMDS);
  3269. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3270. }
  3271. drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
  3272. break;
  3273. case ENCODER_OBJECT_ID_SI170B:
  3274. case ENCODER_OBJECT_ID_CH7303:
  3275. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3276. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3277. case ENCODER_OBJECT_ID_TITFP513:
  3278. case ENCODER_OBJECT_ID_VT1623:
  3279. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3280. case ENCODER_OBJECT_ID_TRAVIS:
  3281. case ENCODER_OBJECT_ID_NUTMEG:
  3282. /* these are handled by the primary encoders */
  3283. amdgpu_encoder->is_ext_encoder = true;
  3284. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3285. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3286. DRM_MODE_ENCODER_LVDS);
  3287. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3288. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3289. DRM_MODE_ENCODER_DAC);
  3290. else
  3291. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3292. DRM_MODE_ENCODER_TMDS);
  3293. drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
  3294. break;
  3295. }
  3296. }
  3297. static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
  3298. .set_vga_render_state = &dce_v8_0_set_vga_render_state,
  3299. .bandwidth_update = &dce_v8_0_bandwidth_update,
  3300. .vblank_get_counter = &dce_v8_0_vblank_get_counter,
  3301. .vblank_wait = &dce_v8_0_vblank_wait,
  3302. .is_display_hung = &dce_v8_0_is_display_hung,
  3303. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3304. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3305. .hpd_sense = &dce_v8_0_hpd_sense,
  3306. .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
  3307. .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
  3308. .page_flip = &dce_v8_0_page_flip,
  3309. .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
  3310. .add_encoder = &dce_v8_0_encoder_add,
  3311. .add_connector = &amdgpu_connector_add,
  3312. .stop_mc_access = &dce_v8_0_stop_mc_access,
  3313. .resume_mc_access = &dce_v8_0_resume_mc_access,
  3314. };
  3315. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
  3316. {
  3317. if (adev->mode_info.funcs == NULL)
  3318. adev->mode_info.funcs = &dce_v8_0_display_funcs;
  3319. }
  3320. static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
  3321. .set = dce_v8_0_set_crtc_interrupt_state,
  3322. .process = dce_v8_0_crtc_irq,
  3323. };
  3324. static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
  3325. .set = dce_v8_0_set_pageflip_interrupt_state,
  3326. .process = dce_v8_0_pageflip_irq,
  3327. };
  3328. static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
  3329. .set = dce_v8_0_set_hpd_interrupt_state,
  3330. .process = dce_v8_0_hpd_irq,
  3331. };
  3332. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3333. {
  3334. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3335. adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
  3336. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3337. adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
  3338. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3339. adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
  3340. }