dce_v11_0.c 117 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_11_0_d.h"
  35. #include "dce/dce_11_0_sh_mask.h"
  36. #include "dce/dce_11_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET,
  70. DIG7_REGISTER_OFFSET,
  71. DIG8_REGISTER_OFFSET
  72. };
  73. static const struct {
  74. uint32_t reg;
  75. uint32_t vblank;
  76. uint32_t vline;
  77. uint32_t hpd;
  78. } interrupt_status_offsets[] = { {
  79. .reg = mmDISP_INTERRUPT_STATUS,
  80. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  81. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  82. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  83. }, {
  84. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  85. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  86. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  87. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  88. }, {
  89. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  90. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  91. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  92. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  93. }, {
  94. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  95. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  96. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  97. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  98. }, {
  99. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  100. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  101. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  102. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  103. }, {
  104. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  105. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  106. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  107. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  108. } };
  109. static const u32 cz_golden_settings_a11[] =
  110. {
  111. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  112. mmFBC_MISC, 0x1f311fff, 0x14300000,
  113. };
  114. static void dce_v11_0_init_golden_registers(struct amdgpu_device *adev)
  115. {
  116. switch (adev->asic_type) {
  117. case CHIP_CARRIZO:
  118. amdgpu_program_register_sequence(adev,
  119. cz_golden_settings_a11,
  120. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  121. break;
  122. default:
  123. break;
  124. }
  125. }
  126. static u32 dce_v11_0_audio_endpt_rreg(struct amdgpu_device *adev,
  127. u32 block_offset, u32 reg)
  128. {
  129. unsigned long flags;
  130. u32 r;
  131. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  132. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  133. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  134. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  135. return r;
  136. }
  137. static void dce_v11_0_audio_endpt_wreg(struct amdgpu_device *adev,
  138. u32 block_offset, u32 reg, u32 v)
  139. {
  140. unsigned long flags;
  141. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  142. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  143. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  144. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  145. }
  146. static bool dce_v11_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  147. {
  148. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  149. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  150. return true;
  151. else
  152. return false;
  153. }
  154. static bool dce_v11_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  155. {
  156. u32 pos1, pos2;
  157. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  158. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  159. if (pos1 != pos2)
  160. return true;
  161. else
  162. return false;
  163. }
  164. /**
  165. * dce_v11_0_vblank_wait - vblank wait asic callback.
  166. *
  167. * @adev: amdgpu_device pointer
  168. * @crtc: crtc to wait for vblank on
  169. *
  170. * Wait for vblank on the requested crtc (evergreen+).
  171. */
  172. static void dce_v11_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  173. {
  174. unsigned i = 0;
  175. if (crtc >= adev->mode_info.num_crtc)
  176. return;
  177. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  178. return;
  179. /* depending on when we hit vblank, we may be close to active; if so,
  180. * wait for another frame.
  181. */
  182. while (dce_v11_0_is_in_vblank(adev, crtc)) {
  183. if (i++ % 100 == 0) {
  184. if (!dce_v11_0_is_counter_moving(adev, crtc))
  185. break;
  186. }
  187. }
  188. while (!dce_v11_0_is_in_vblank(adev, crtc)) {
  189. if (i++ % 100 == 0) {
  190. if (!dce_v11_0_is_counter_moving(adev, crtc))
  191. break;
  192. }
  193. }
  194. }
  195. static u32 dce_v11_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  196. {
  197. if (crtc >= adev->mode_info.num_crtc)
  198. return 0;
  199. else
  200. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  201. }
  202. /**
  203. * dce_v11_0_page_flip - pageflip callback.
  204. *
  205. * @adev: amdgpu_device pointer
  206. * @crtc_id: crtc to cleanup pageflip on
  207. * @crtc_base: new address of the crtc (GPU MC address)
  208. *
  209. * Does the actual pageflip (evergreen+).
  210. * During vblank we take the crtc lock and wait for the update_pending
  211. * bit to go high, when it does, we release the lock, and allow the
  212. * double buffered update to take place.
  213. * Returns the current update pending status.
  214. */
  215. static void dce_v11_0_page_flip(struct amdgpu_device *adev,
  216. int crtc_id, u64 crtc_base)
  217. {
  218. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  219. u32 tmp = RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset);
  220. int i;
  221. /* Lock the graphics update lock */
  222. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  223. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  224. /* update the scanout addresses */
  225. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  226. upper_32_bits(crtc_base));
  227. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  228. lower_32_bits(crtc_base));
  229. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  230. upper_32_bits(crtc_base));
  231. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  232. lower_32_bits(crtc_base));
  233. /* Wait for update_pending to go high. */
  234. for (i = 0; i < adev->usec_timeout; i++) {
  235. if (RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset) &
  236. GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK)
  237. break;
  238. udelay(1);
  239. }
  240. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  241. /* Unlock the lock, so double-buffering can take place inside vblank */
  242. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  243. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  244. }
  245. static int dce_v11_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  246. u32 *vbl, u32 *position)
  247. {
  248. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  249. return -EINVAL;
  250. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  251. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  252. return 0;
  253. }
  254. /**
  255. * dce_v11_0_hpd_sense - hpd sense callback.
  256. *
  257. * @adev: amdgpu_device pointer
  258. * @hpd: hpd (hotplug detect) pin
  259. *
  260. * Checks if a digital monitor is connected (evergreen+).
  261. * Returns true if connected, false if not connected.
  262. */
  263. static bool dce_v11_0_hpd_sense(struct amdgpu_device *adev,
  264. enum amdgpu_hpd_id hpd)
  265. {
  266. int idx;
  267. bool connected = false;
  268. switch (hpd) {
  269. case AMDGPU_HPD_1:
  270. idx = 0;
  271. break;
  272. case AMDGPU_HPD_2:
  273. idx = 1;
  274. break;
  275. case AMDGPU_HPD_3:
  276. idx = 2;
  277. break;
  278. case AMDGPU_HPD_4:
  279. idx = 3;
  280. break;
  281. case AMDGPU_HPD_5:
  282. idx = 4;
  283. break;
  284. case AMDGPU_HPD_6:
  285. idx = 5;
  286. break;
  287. default:
  288. return connected;
  289. }
  290. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  291. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  292. connected = true;
  293. return connected;
  294. }
  295. /**
  296. * dce_v11_0_hpd_set_polarity - hpd set polarity callback.
  297. *
  298. * @adev: amdgpu_device pointer
  299. * @hpd: hpd (hotplug detect) pin
  300. *
  301. * Set the polarity of the hpd pin (evergreen+).
  302. */
  303. static void dce_v11_0_hpd_set_polarity(struct amdgpu_device *adev,
  304. enum amdgpu_hpd_id hpd)
  305. {
  306. u32 tmp;
  307. bool connected = dce_v11_0_hpd_sense(adev, hpd);
  308. int idx;
  309. switch (hpd) {
  310. case AMDGPU_HPD_1:
  311. idx = 0;
  312. break;
  313. case AMDGPU_HPD_2:
  314. idx = 1;
  315. break;
  316. case AMDGPU_HPD_3:
  317. idx = 2;
  318. break;
  319. case AMDGPU_HPD_4:
  320. idx = 3;
  321. break;
  322. case AMDGPU_HPD_5:
  323. idx = 4;
  324. break;
  325. case AMDGPU_HPD_6:
  326. idx = 5;
  327. break;
  328. default:
  329. return;
  330. }
  331. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  332. if (connected)
  333. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  334. else
  335. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  336. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  337. }
  338. /**
  339. * dce_v11_0_hpd_init - hpd setup callback.
  340. *
  341. * @adev: amdgpu_device pointer
  342. *
  343. * Setup the hpd pins used by the card (evergreen+).
  344. * Enable the pin, set the polarity, and enable the hpd interrupts.
  345. */
  346. static void dce_v11_0_hpd_init(struct amdgpu_device *adev)
  347. {
  348. struct drm_device *dev = adev->ddev;
  349. struct drm_connector *connector;
  350. u32 tmp;
  351. int idx;
  352. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  353. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  354. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  355. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  356. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  357. * aux dp channel on imac and help (but not completely fix)
  358. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  359. * also avoid interrupt storms during dpms.
  360. */
  361. continue;
  362. }
  363. switch (amdgpu_connector->hpd.hpd) {
  364. case AMDGPU_HPD_1:
  365. idx = 0;
  366. break;
  367. case AMDGPU_HPD_2:
  368. idx = 1;
  369. break;
  370. case AMDGPU_HPD_3:
  371. idx = 2;
  372. break;
  373. case AMDGPU_HPD_4:
  374. idx = 3;
  375. break;
  376. case AMDGPU_HPD_5:
  377. idx = 4;
  378. break;
  379. case AMDGPU_HPD_6:
  380. idx = 5;
  381. break;
  382. default:
  383. continue;
  384. }
  385. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  386. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  387. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  388. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  389. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  390. DC_HPD_CONNECT_INT_DELAY,
  391. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  392. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  393. DC_HPD_DISCONNECT_INT_DELAY,
  394. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  395. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  396. dce_v11_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  397. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  398. }
  399. }
  400. /**
  401. * dce_v11_0_hpd_fini - hpd tear down callback.
  402. *
  403. * @adev: amdgpu_device pointer
  404. *
  405. * Tear down the hpd pins used by the card (evergreen+).
  406. * Disable the hpd interrupts.
  407. */
  408. static void dce_v11_0_hpd_fini(struct amdgpu_device *adev)
  409. {
  410. struct drm_device *dev = adev->ddev;
  411. struct drm_connector *connector;
  412. u32 tmp;
  413. int idx;
  414. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  415. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  416. switch (amdgpu_connector->hpd.hpd) {
  417. case AMDGPU_HPD_1:
  418. idx = 0;
  419. break;
  420. case AMDGPU_HPD_2:
  421. idx = 1;
  422. break;
  423. case AMDGPU_HPD_3:
  424. idx = 2;
  425. break;
  426. case AMDGPU_HPD_4:
  427. idx = 3;
  428. break;
  429. case AMDGPU_HPD_5:
  430. idx = 4;
  431. break;
  432. case AMDGPU_HPD_6:
  433. idx = 5;
  434. break;
  435. default:
  436. continue;
  437. }
  438. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  439. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  440. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  441. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  442. }
  443. }
  444. static u32 dce_v11_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  445. {
  446. return mmDC_GPIO_HPD_A;
  447. }
  448. static bool dce_v11_0_is_display_hung(struct amdgpu_device *adev)
  449. {
  450. u32 crtc_hung = 0;
  451. u32 crtc_status[6];
  452. u32 i, j, tmp;
  453. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  454. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  455. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  456. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  457. crtc_hung |= (1 << i);
  458. }
  459. }
  460. for (j = 0; j < 10; j++) {
  461. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  462. if (crtc_hung & (1 << i)) {
  463. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  464. if (tmp != crtc_status[i])
  465. crtc_hung &= ~(1 << i);
  466. }
  467. }
  468. if (crtc_hung == 0)
  469. return false;
  470. udelay(100);
  471. }
  472. return true;
  473. }
  474. static void dce_v11_0_stop_mc_access(struct amdgpu_device *adev,
  475. struct amdgpu_mode_mc_save *save)
  476. {
  477. u32 crtc_enabled, tmp;
  478. int i;
  479. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  480. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  481. /* disable VGA render */
  482. tmp = RREG32(mmVGA_RENDER_CONTROL);
  483. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  484. WREG32(mmVGA_RENDER_CONTROL, tmp);
  485. /* blank the display controllers */
  486. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  487. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  488. CRTC_CONTROL, CRTC_MASTER_EN);
  489. if (crtc_enabled) {
  490. #if 0
  491. u32 frame_count;
  492. int j;
  493. save->crtc_enabled[i] = true;
  494. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  495. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  496. amdgpu_display_vblank_wait(adev, i);
  497. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  498. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  499. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  500. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  501. }
  502. /* wait for the next frame */
  503. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  504. for (j = 0; j < adev->usec_timeout; j++) {
  505. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  506. break;
  507. udelay(1);
  508. }
  509. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  510. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  511. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  512. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  513. }
  514. tmp = RREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  515. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  516. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  517. WREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  518. }
  519. #else
  520. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  521. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  522. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  523. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  524. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  525. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  526. save->crtc_enabled[i] = false;
  527. /* ***** */
  528. #endif
  529. } else {
  530. save->crtc_enabled[i] = false;
  531. }
  532. }
  533. }
  534. static void dce_v11_0_resume_mc_access(struct amdgpu_device *adev,
  535. struct amdgpu_mode_mc_save *save)
  536. {
  537. u32 tmp, frame_count;
  538. int i, j;
  539. /* update crtc base addresses */
  540. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  541. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  542. upper_32_bits(adev->mc.vram_start));
  543. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  544. upper_32_bits(adev->mc.vram_start));
  545. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  546. (u32)adev->mc.vram_start);
  547. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  548. (u32)adev->mc.vram_start);
  549. if (save->crtc_enabled[i]) {
  550. tmp = RREG32(mmCRTC_MASTER_UPDATE_MODE + crtc_offsets[i]);
  551. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  552. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  553. WREG32(mmCRTC_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  554. }
  555. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  556. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  557. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  558. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  559. }
  560. tmp = RREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  561. if (REG_GET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  562. tmp = REG_SET_FIELD(tmp, CRTC_MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  563. WREG32(mmCRTC_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  564. }
  565. for (j = 0; j < adev->usec_timeout; j++) {
  566. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  567. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  568. break;
  569. udelay(1);
  570. }
  571. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  572. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  573. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  574. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  575. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  576. /* wait for the next frame */
  577. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  578. for (j = 0; j < adev->usec_timeout; j++) {
  579. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  580. break;
  581. udelay(1);
  582. }
  583. }
  584. }
  585. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  586. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  587. /* Unlock vga access */
  588. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  589. mdelay(1);
  590. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  591. }
  592. static void dce_v11_0_set_vga_render_state(struct amdgpu_device *adev,
  593. bool render)
  594. {
  595. u32 tmp;
  596. /* Lockout access through VGA aperture*/
  597. tmp = RREG32(mmVGA_HDP_CONTROL);
  598. if (render)
  599. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  600. else
  601. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  602. WREG32(mmVGA_HDP_CONTROL, tmp);
  603. /* disable VGA render */
  604. tmp = RREG32(mmVGA_RENDER_CONTROL);
  605. if (render)
  606. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  607. else
  608. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  609. WREG32(mmVGA_RENDER_CONTROL, tmp);
  610. }
  611. static void dce_v11_0_program_fmt(struct drm_encoder *encoder)
  612. {
  613. struct drm_device *dev = encoder->dev;
  614. struct amdgpu_device *adev = dev->dev_private;
  615. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  616. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  617. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  618. int bpc = 0;
  619. u32 tmp = 0;
  620. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  621. if (connector) {
  622. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  623. bpc = amdgpu_connector_get_monitor_bpc(connector);
  624. dither = amdgpu_connector->dither;
  625. }
  626. /* LVDS/eDP FMT is set up by atom */
  627. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  628. return;
  629. /* not needed for analog */
  630. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  631. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  632. return;
  633. if (bpc == 0)
  634. return;
  635. switch (bpc) {
  636. case 6:
  637. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  638. /* XXX sort out optimal dither settings */
  639. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  640. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  641. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  642. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  643. } else {
  644. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  645. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  646. }
  647. break;
  648. case 8:
  649. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  650. /* XXX sort out optimal dither settings */
  651. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  652. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  653. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  654. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  655. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  656. } else {
  657. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  658. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  659. }
  660. break;
  661. case 10:
  662. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  663. /* XXX sort out optimal dither settings */
  664. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  665. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  666. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  667. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  668. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  669. } else {
  670. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  671. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  672. }
  673. break;
  674. default:
  675. /* not needed */
  676. break;
  677. }
  678. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  679. }
  680. /* display watermark setup */
  681. /**
  682. * dce_v11_0_line_buffer_adjust - Set up the line buffer
  683. *
  684. * @adev: amdgpu_device pointer
  685. * @amdgpu_crtc: the selected display controller
  686. * @mode: the current display mode on the selected display
  687. * controller
  688. *
  689. * Setup up the line buffer allocation for
  690. * the selected display controller (CIK).
  691. * Returns the line buffer size in pixels.
  692. */
  693. static u32 dce_v11_0_line_buffer_adjust(struct amdgpu_device *adev,
  694. struct amdgpu_crtc *amdgpu_crtc,
  695. struct drm_display_mode *mode)
  696. {
  697. u32 tmp, buffer_alloc, i, mem_cfg;
  698. u32 pipe_offset = amdgpu_crtc->crtc_id;
  699. /*
  700. * Line Buffer Setup
  701. * There are 6 line buffers, one for each display controllers.
  702. * There are 3 partitions per LB. Select the number of partitions
  703. * to enable based on the display width. For display widths larger
  704. * than 4096, you need use to use 2 display controllers and combine
  705. * them using the stereo blender.
  706. */
  707. if (amdgpu_crtc->base.enabled && mode) {
  708. if (mode->crtc_hdisplay < 1920) {
  709. mem_cfg = 1;
  710. buffer_alloc = 2;
  711. } else if (mode->crtc_hdisplay < 2560) {
  712. mem_cfg = 2;
  713. buffer_alloc = 2;
  714. } else if (mode->crtc_hdisplay < 4096) {
  715. mem_cfg = 0;
  716. buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4;
  717. } else {
  718. DRM_DEBUG_KMS("Mode too big for LB!\n");
  719. mem_cfg = 0;
  720. buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4;
  721. }
  722. } else {
  723. mem_cfg = 1;
  724. buffer_alloc = 0;
  725. }
  726. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  727. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  728. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  729. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  730. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  731. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  732. for (i = 0; i < adev->usec_timeout; i++) {
  733. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  734. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  735. break;
  736. udelay(1);
  737. }
  738. if (amdgpu_crtc->base.enabled && mode) {
  739. switch (mem_cfg) {
  740. case 0:
  741. default:
  742. return 4096 * 2;
  743. case 1:
  744. return 1920 * 2;
  745. case 2:
  746. return 2560 * 2;
  747. }
  748. }
  749. /* controller not enabled, so no lb used */
  750. return 0;
  751. }
  752. /**
  753. * cik_get_number_of_dram_channels - get the number of dram channels
  754. *
  755. * @adev: amdgpu_device pointer
  756. *
  757. * Look up the number of video ram channels (CIK).
  758. * Used for display watermark bandwidth calculations
  759. * Returns the number of dram channels
  760. */
  761. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  762. {
  763. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  764. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  765. case 0:
  766. default:
  767. return 1;
  768. case 1:
  769. return 2;
  770. case 2:
  771. return 4;
  772. case 3:
  773. return 8;
  774. case 4:
  775. return 3;
  776. case 5:
  777. return 6;
  778. case 6:
  779. return 10;
  780. case 7:
  781. return 12;
  782. case 8:
  783. return 16;
  784. }
  785. }
  786. struct dce10_wm_params {
  787. u32 dram_channels; /* number of dram channels */
  788. u32 yclk; /* bandwidth per dram data pin in kHz */
  789. u32 sclk; /* engine clock in kHz */
  790. u32 disp_clk; /* display clock in kHz */
  791. u32 src_width; /* viewport width */
  792. u32 active_time; /* active display time in ns */
  793. u32 blank_time; /* blank time in ns */
  794. bool interlaced; /* mode is interlaced */
  795. fixed20_12 vsc; /* vertical scale ratio */
  796. u32 num_heads; /* number of active crtcs */
  797. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  798. u32 lb_size; /* line buffer allocated to pipe */
  799. u32 vtaps; /* vertical scaler taps */
  800. };
  801. /**
  802. * dce_v11_0_dram_bandwidth - get the dram bandwidth
  803. *
  804. * @wm: watermark calculation data
  805. *
  806. * Calculate the raw dram bandwidth (CIK).
  807. * Used for display watermark bandwidth calculations
  808. * Returns the dram bandwidth in MBytes/s
  809. */
  810. static u32 dce_v11_0_dram_bandwidth(struct dce10_wm_params *wm)
  811. {
  812. /* Calculate raw DRAM Bandwidth */
  813. fixed20_12 dram_efficiency; /* 0.7 */
  814. fixed20_12 yclk, dram_channels, bandwidth;
  815. fixed20_12 a;
  816. a.full = dfixed_const(1000);
  817. yclk.full = dfixed_const(wm->yclk);
  818. yclk.full = dfixed_div(yclk, a);
  819. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  820. a.full = dfixed_const(10);
  821. dram_efficiency.full = dfixed_const(7);
  822. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  823. bandwidth.full = dfixed_mul(dram_channels, yclk);
  824. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  825. return dfixed_trunc(bandwidth);
  826. }
  827. /**
  828. * dce_v11_0_dram_bandwidth_for_display - get the dram bandwidth for display
  829. *
  830. * @wm: watermark calculation data
  831. *
  832. * Calculate the dram bandwidth used for display (CIK).
  833. * Used for display watermark bandwidth calculations
  834. * Returns the dram bandwidth for display in MBytes/s
  835. */
  836. static u32 dce_v11_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  837. {
  838. /* Calculate DRAM Bandwidth and the part allocated to display. */
  839. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  840. fixed20_12 yclk, dram_channels, bandwidth;
  841. fixed20_12 a;
  842. a.full = dfixed_const(1000);
  843. yclk.full = dfixed_const(wm->yclk);
  844. yclk.full = dfixed_div(yclk, a);
  845. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  846. a.full = dfixed_const(10);
  847. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  848. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  849. bandwidth.full = dfixed_mul(dram_channels, yclk);
  850. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  851. return dfixed_trunc(bandwidth);
  852. }
  853. /**
  854. * dce_v11_0_data_return_bandwidth - get the data return bandwidth
  855. *
  856. * @wm: watermark calculation data
  857. *
  858. * Calculate the data return bandwidth used for display (CIK).
  859. * Used for display watermark bandwidth calculations
  860. * Returns the data return bandwidth in MBytes/s
  861. */
  862. static u32 dce_v11_0_data_return_bandwidth(struct dce10_wm_params *wm)
  863. {
  864. /* Calculate the display Data return Bandwidth */
  865. fixed20_12 return_efficiency; /* 0.8 */
  866. fixed20_12 sclk, bandwidth;
  867. fixed20_12 a;
  868. a.full = dfixed_const(1000);
  869. sclk.full = dfixed_const(wm->sclk);
  870. sclk.full = dfixed_div(sclk, a);
  871. a.full = dfixed_const(10);
  872. return_efficiency.full = dfixed_const(8);
  873. return_efficiency.full = dfixed_div(return_efficiency, a);
  874. a.full = dfixed_const(32);
  875. bandwidth.full = dfixed_mul(a, sclk);
  876. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  877. return dfixed_trunc(bandwidth);
  878. }
  879. /**
  880. * dce_v11_0_dmif_request_bandwidth - get the dmif bandwidth
  881. *
  882. * @wm: watermark calculation data
  883. *
  884. * Calculate the dmif bandwidth used for display (CIK).
  885. * Used for display watermark bandwidth calculations
  886. * Returns the dmif bandwidth in MBytes/s
  887. */
  888. static u32 dce_v11_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  889. {
  890. /* Calculate the DMIF Request Bandwidth */
  891. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  892. fixed20_12 disp_clk, bandwidth;
  893. fixed20_12 a, b;
  894. a.full = dfixed_const(1000);
  895. disp_clk.full = dfixed_const(wm->disp_clk);
  896. disp_clk.full = dfixed_div(disp_clk, a);
  897. a.full = dfixed_const(32);
  898. b.full = dfixed_mul(a, disp_clk);
  899. a.full = dfixed_const(10);
  900. disp_clk_request_efficiency.full = dfixed_const(8);
  901. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  902. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  903. return dfixed_trunc(bandwidth);
  904. }
  905. /**
  906. * dce_v11_0_available_bandwidth - get the min available bandwidth
  907. *
  908. * @wm: watermark calculation data
  909. *
  910. * Calculate the min available bandwidth used for display (CIK).
  911. * Used for display watermark bandwidth calculations
  912. * Returns the min available bandwidth in MBytes/s
  913. */
  914. static u32 dce_v11_0_available_bandwidth(struct dce10_wm_params *wm)
  915. {
  916. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  917. u32 dram_bandwidth = dce_v11_0_dram_bandwidth(wm);
  918. u32 data_return_bandwidth = dce_v11_0_data_return_bandwidth(wm);
  919. u32 dmif_req_bandwidth = dce_v11_0_dmif_request_bandwidth(wm);
  920. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  921. }
  922. /**
  923. * dce_v11_0_average_bandwidth - get the average available bandwidth
  924. *
  925. * @wm: watermark calculation data
  926. *
  927. * Calculate the average available bandwidth used for display (CIK).
  928. * Used for display watermark bandwidth calculations
  929. * Returns the average available bandwidth in MBytes/s
  930. */
  931. static u32 dce_v11_0_average_bandwidth(struct dce10_wm_params *wm)
  932. {
  933. /* Calculate the display mode Average Bandwidth
  934. * DisplayMode should contain the source and destination dimensions,
  935. * timing, etc.
  936. */
  937. fixed20_12 bpp;
  938. fixed20_12 line_time;
  939. fixed20_12 src_width;
  940. fixed20_12 bandwidth;
  941. fixed20_12 a;
  942. a.full = dfixed_const(1000);
  943. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  944. line_time.full = dfixed_div(line_time, a);
  945. bpp.full = dfixed_const(wm->bytes_per_pixel);
  946. src_width.full = dfixed_const(wm->src_width);
  947. bandwidth.full = dfixed_mul(src_width, bpp);
  948. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  949. bandwidth.full = dfixed_div(bandwidth, line_time);
  950. return dfixed_trunc(bandwidth);
  951. }
  952. /**
  953. * dce_v11_0_latency_watermark - get the latency watermark
  954. *
  955. * @wm: watermark calculation data
  956. *
  957. * Calculate the latency watermark (CIK).
  958. * Used for display watermark bandwidth calculations
  959. * Returns the latency watermark in ns
  960. */
  961. static u32 dce_v11_0_latency_watermark(struct dce10_wm_params *wm)
  962. {
  963. /* First calculate the latency in ns */
  964. u32 mc_latency = 2000; /* 2000 ns. */
  965. u32 available_bandwidth = dce_v11_0_available_bandwidth(wm);
  966. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  967. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  968. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  969. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  970. (wm->num_heads * cursor_line_pair_return_time);
  971. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  972. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  973. u32 tmp, dmif_size = 12288;
  974. fixed20_12 a, b, c;
  975. if (wm->num_heads == 0)
  976. return 0;
  977. a.full = dfixed_const(2);
  978. b.full = dfixed_const(1);
  979. if ((wm->vsc.full > a.full) ||
  980. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  981. (wm->vtaps >= 5) ||
  982. ((wm->vsc.full >= a.full) && wm->interlaced))
  983. max_src_lines_per_dst_line = 4;
  984. else
  985. max_src_lines_per_dst_line = 2;
  986. a.full = dfixed_const(available_bandwidth);
  987. b.full = dfixed_const(wm->num_heads);
  988. a.full = dfixed_div(a, b);
  989. b.full = dfixed_const(mc_latency + 512);
  990. c.full = dfixed_const(wm->disp_clk);
  991. b.full = dfixed_div(b, c);
  992. c.full = dfixed_const(dmif_size);
  993. b.full = dfixed_div(c, b);
  994. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  995. b.full = dfixed_const(1000);
  996. c.full = dfixed_const(wm->disp_clk);
  997. b.full = dfixed_div(c, b);
  998. c.full = dfixed_const(wm->bytes_per_pixel);
  999. b.full = dfixed_mul(b, c);
  1000. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1001. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1002. b.full = dfixed_const(1000);
  1003. c.full = dfixed_const(lb_fill_bw);
  1004. b.full = dfixed_div(c, b);
  1005. a.full = dfixed_div(a, b);
  1006. line_fill_time = dfixed_trunc(a);
  1007. if (line_fill_time < wm->active_time)
  1008. return latency;
  1009. else
  1010. return latency + (line_fill_time - wm->active_time);
  1011. }
  1012. /**
  1013. * dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1014. * average and available dram bandwidth
  1015. *
  1016. * @wm: watermark calculation data
  1017. *
  1018. * Check if the display average bandwidth fits in the display
  1019. * dram bandwidth (CIK).
  1020. * Used for display watermark bandwidth calculations
  1021. * Returns true if the display fits, false if not.
  1022. */
  1023. static bool dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1024. {
  1025. if (dce_v11_0_average_bandwidth(wm) <=
  1026. (dce_v11_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1027. return true;
  1028. else
  1029. return false;
  1030. }
  1031. /**
  1032. * dce_v11_0_average_bandwidth_vs_available_bandwidth - check
  1033. * average and available bandwidth
  1034. *
  1035. * @wm: watermark calculation data
  1036. *
  1037. * Check if the display average bandwidth fits in the display
  1038. * available bandwidth (CIK).
  1039. * Used for display watermark bandwidth calculations
  1040. * Returns true if the display fits, false if not.
  1041. */
  1042. static bool dce_v11_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1043. {
  1044. if (dce_v11_0_average_bandwidth(wm) <=
  1045. (dce_v11_0_available_bandwidth(wm) / wm->num_heads))
  1046. return true;
  1047. else
  1048. return false;
  1049. }
  1050. /**
  1051. * dce_v11_0_check_latency_hiding - check latency hiding
  1052. *
  1053. * @wm: watermark calculation data
  1054. *
  1055. * Check latency hiding (CIK).
  1056. * Used for display watermark bandwidth calculations
  1057. * Returns true if the display fits, false if not.
  1058. */
  1059. static bool dce_v11_0_check_latency_hiding(struct dce10_wm_params *wm)
  1060. {
  1061. u32 lb_partitions = wm->lb_size / wm->src_width;
  1062. u32 line_time = wm->active_time + wm->blank_time;
  1063. u32 latency_tolerant_lines;
  1064. u32 latency_hiding;
  1065. fixed20_12 a;
  1066. a.full = dfixed_const(1);
  1067. if (wm->vsc.full > a.full)
  1068. latency_tolerant_lines = 1;
  1069. else {
  1070. if (lb_partitions <= (wm->vtaps + 1))
  1071. latency_tolerant_lines = 1;
  1072. else
  1073. latency_tolerant_lines = 2;
  1074. }
  1075. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1076. if (dce_v11_0_latency_watermark(wm) <= latency_hiding)
  1077. return true;
  1078. else
  1079. return false;
  1080. }
  1081. /**
  1082. * dce_v11_0_program_watermarks - program display watermarks
  1083. *
  1084. * @adev: amdgpu_device pointer
  1085. * @amdgpu_crtc: the selected display controller
  1086. * @lb_size: line buffer size
  1087. * @num_heads: number of display controllers in use
  1088. *
  1089. * Calculate and program the display watermarks for the
  1090. * selected display controller (CIK).
  1091. */
  1092. static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
  1093. struct amdgpu_crtc *amdgpu_crtc,
  1094. u32 lb_size, u32 num_heads)
  1095. {
  1096. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1097. struct dce10_wm_params wm_low, wm_high;
  1098. u32 pixel_period;
  1099. u32 line_time = 0;
  1100. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1101. u32 tmp, wm_mask;
  1102. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1103. pixel_period = 1000000 / (u32)mode->clock;
  1104. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1105. /* watermark for high clocks */
  1106. if (adev->pm.dpm_enabled) {
  1107. wm_high.yclk =
  1108. amdgpu_dpm_get_mclk(adev, false) * 10;
  1109. wm_high.sclk =
  1110. amdgpu_dpm_get_sclk(adev, false) * 10;
  1111. } else {
  1112. wm_high.yclk = adev->pm.current_mclk * 10;
  1113. wm_high.sclk = adev->pm.current_sclk * 10;
  1114. }
  1115. wm_high.disp_clk = mode->clock;
  1116. wm_high.src_width = mode->crtc_hdisplay;
  1117. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1118. wm_high.blank_time = line_time - wm_high.active_time;
  1119. wm_high.interlaced = false;
  1120. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1121. wm_high.interlaced = true;
  1122. wm_high.vsc = amdgpu_crtc->vsc;
  1123. wm_high.vtaps = 1;
  1124. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1125. wm_high.vtaps = 2;
  1126. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1127. wm_high.lb_size = lb_size;
  1128. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1129. wm_high.num_heads = num_heads;
  1130. /* set for high clocks */
  1131. latency_watermark_a = min(dce_v11_0_latency_watermark(&wm_high), (u32)65535);
  1132. /* possibly force display priority to high */
  1133. /* should really do this at mode validation time... */
  1134. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1135. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1136. !dce_v11_0_check_latency_hiding(&wm_high) ||
  1137. (adev->mode_info.disp_priority == 2)) {
  1138. DRM_DEBUG_KMS("force priority to high\n");
  1139. }
  1140. /* watermark for low clocks */
  1141. if (adev->pm.dpm_enabled) {
  1142. wm_low.yclk =
  1143. amdgpu_dpm_get_mclk(adev, true) * 10;
  1144. wm_low.sclk =
  1145. amdgpu_dpm_get_sclk(adev, true) * 10;
  1146. } else {
  1147. wm_low.yclk = adev->pm.current_mclk * 10;
  1148. wm_low.sclk = adev->pm.current_sclk * 10;
  1149. }
  1150. wm_low.disp_clk = mode->clock;
  1151. wm_low.src_width = mode->crtc_hdisplay;
  1152. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1153. wm_low.blank_time = line_time - wm_low.active_time;
  1154. wm_low.interlaced = false;
  1155. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1156. wm_low.interlaced = true;
  1157. wm_low.vsc = amdgpu_crtc->vsc;
  1158. wm_low.vtaps = 1;
  1159. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1160. wm_low.vtaps = 2;
  1161. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1162. wm_low.lb_size = lb_size;
  1163. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1164. wm_low.num_heads = num_heads;
  1165. /* set for low clocks */
  1166. latency_watermark_b = min(dce_v11_0_latency_watermark(&wm_low), (u32)65535);
  1167. /* possibly force display priority to high */
  1168. /* should really do this at mode validation time... */
  1169. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1170. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1171. !dce_v11_0_check_latency_hiding(&wm_low) ||
  1172. (adev->mode_info.disp_priority == 2)) {
  1173. DRM_DEBUG_KMS("force priority to high\n");
  1174. }
  1175. }
  1176. /* select wm A */
  1177. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1178. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1179. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1180. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1181. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1182. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1183. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1184. /* select wm B */
  1185. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1186. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1187. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1188. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1189. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1190. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1191. /* restore original selection */
  1192. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1193. /* save values for DPM */
  1194. amdgpu_crtc->line_time = line_time;
  1195. amdgpu_crtc->wm_high = latency_watermark_a;
  1196. amdgpu_crtc->wm_low = latency_watermark_b;
  1197. }
  1198. /**
  1199. * dce_v11_0_bandwidth_update - program display watermarks
  1200. *
  1201. * @adev: amdgpu_device pointer
  1202. *
  1203. * Calculate and program the display watermarks and line
  1204. * buffer allocation (CIK).
  1205. */
  1206. static void dce_v11_0_bandwidth_update(struct amdgpu_device *adev)
  1207. {
  1208. struct drm_display_mode *mode = NULL;
  1209. u32 num_heads = 0, lb_size;
  1210. int i;
  1211. amdgpu_update_display_priority(adev);
  1212. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1213. if (adev->mode_info.crtcs[i]->base.enabled)
  1214. num_heads++;
  1215. }
  1216. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1217. mode = &adev->mode_info.crtcs[i]->base.mode;
  1218. lb_size = dce_v11_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1219. dce_v11_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1220. lb_size, num_heads);
  1221. }
  1222. }
  1223. static void dce_v11_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1224. {
  1225. int i;
  1226. u32 offset, tmp;
  1227. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1228. offset = adev->mode_info.audio.pin[i].offset;
  1229. tmp = RREG32_AUDIO_ENDPT(offset,
  1230. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1231. if (((tmp &
  1232. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1233. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1234. adev->mode_info.audio.pin[i].connected = false;
  1235. else
  1236. adev->mode_info.audio.pin[i].connected = true;
  1237. }
  1238. }
  1239. static struct amdgpu_audio_pin *dce_v11_0_audio_get_pin(struct amdgpu_device *adev)
  1240. {
  1241. int i;
  1242. dce_v11_0_audio_get_connected_pins(adev);
  1243. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1244. if (adev->mode_info.audio.pin[i].connected)
  1245. return &adev->mode_info.audio.pin[i];
  1246. }
  1247. DRM_ERROR("No connected audio pins found!\n");
  1248. return NULL;
  1249. }
  1250. static void dce_v11_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1251. {
  1252. struct amdgpu_device *adev = encoder->dev->dev_private;
  1253. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1254. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1255. u32 tmp;
  1256. if (!dig || !dig->afmt || !dig->afmt->pin)
  1257. return;
  1258. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1259. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1260. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1261. }
  1262. static void dce_v11_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1263. struct drm_display_mode *mode)
  1264. {
  1265. struct amdgpu_device *adev = encoder->dev->dev_private;
  1266. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1267. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1268. struct drm_connector *connector;
  1269. struct amdgpu_connector *amdgpu_connector = NULL;
  1270. u32 tmp;
  1271. int interlace = 0;
  1272. if (!dig || !dig->afmt || !dig->afmt->pin)
  1273. return;
  1274. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1275. if (connector->encoder == encoder) {
  1276. amdgpu_connector = to_amdgpu_connector(connector);
  1277. break;
  1278. }
  1279. }
  1280. if (!amdgpu_connector) {
  1281. DRM_ERROR("Couldn't find encoder's connector\n");
  1282. return;
  1283. }
  1284. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1285. interlace = 1;
  1286. if (connector->latency_present[interlace]) {
  1287. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1288. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1289. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1290. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1291. } else {
  1292. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1293. VIDEO_LIPSYNC, 0);
  1294. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1295. AUDIO_LIPSYNC, 0);
  1296. }
  1297. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1298. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1299. }
  1300. static void dce_v11_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1301. {
  1302. struct amdgpu_device *adev = encoder->dev->dev_private;
  1303. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1304. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1305. struct drm_connector *connector;
  1306. struct amdgpu_connector *amdgpu_connector = NULL;
  1307. u32 tmp;
  1308. u8 *sadb = NULL;
  1309. int sad_count;
  1310. if (!dig || !dig->afmt || !dig->afmt->pin)
  1311. return;
  1312. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1313. if (connector->encoder == encoder) {
  1314. amdgpu_connector = to_amdgpu_connector(connector);
  1315. break;
  1316. }
  1317. }
  1318. if (!amdgpu_connector) {
  1319. DRM_ERROR("Couldn't find encoder's connector\n");
  1320. return;
  1321. }
  1322. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1323. if (sad_count < 0) {
  1324. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1325. sad_count = 0;
  1326. }
  1327. /* program the speaker allocation */
  1328. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1329. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1330. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1331. DP_CONNECTION, 0);
  1332. /* set HDMI mode */
  1333. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1334. HDMI_CONNECTION, 1);
  1335. if (sad_count)
  1336. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1337. SPEAKER_ALLOCATION, sadb[0]);
  1338. else
  1339. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1340. SPEAKER_ALLOCATION, 5); /* stereo */
  1341. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1342. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1343. kfree(sadb);
  1344. }
  1345. static void dce_v11_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1346. {
  1347. struct amdgpu_device *adev = encoder->dev->dev_private;
  1348. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1349. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1350. struct drm_connector *connector;
  1351. struct amdgpu_connector *amdgpu_connector = NULL;
  1352. struct cea_sad *sads;
  1353. int i, sad_count;
  1354. static const u16 eld_reg_to_type[][2] = {
  1355. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1356. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1357. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1358. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1359. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1360. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1361. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1362. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1363. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1364. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1365. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1366. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1367. };
  1368. if (!dig || !dig->afmt || !dig->afmt->pin)
  1369. return;
  1370. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1371. if (connector->encoder == encoder) {
  1372. amdgpu_connector = to_amdgpu_connector(connector);
  1373. break;
  1374. }
  1375. }
  1376. if (!amdgpu_connector) {
  1377. DRM_ERROR("Couldn't find encoder's connector\n");
  1378. return;
  1379. }
  1380. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1381. if (sad_count <= 0) {
  1382. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1383. return;
  1384. }
  1385. BUG_ON(!sads);
  1386. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1387. u32 tmp = 0;
  1388. u8 stereo_freqs = 0;
  1389. int max_channels = -1;
  1390. int j;
  1391. for (j = 0; j < sad_count; j++) {
  1392. struct cea_sad *sad = &sads[j];
  1393. if (sad->format == eld_reg_to_type[i][1]) {
  1394. if (sad->channels > max_channels) {
  1395. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1396. MAX_CHANNELS, sad->channels);
  1397. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1398. DESCRIPTOR_BYTE_2, sad->byte2);
  1399. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1400. SUPPORTED_FREQUENCIES, sad->freq);
  1401. max_channels = sad->channels;
  1402. }
  1403. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1404. stereo_freqs |= sad->freq;
  1405. else
  1406. break;
  1407. }
  1408. }
  1409. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1410. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1411. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1412. }
  1413. kfree(sads);
  1414. }
  1415. static void dce_v11_0_audio_enable(struct amdgpu_device *adev,
  1416. struct amdgpu_audio_pin *pin,
  1417. bool enable)
  1418. {
  1419. if (!pin)
  1420. return;
  1421. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1422. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1423. }
  1424. static const u32 pin_offsets[] =
  1425. {
  1426. AUD0_REGISTER_OFFSET,
  1427. AUD1_REGISTER_OFFSET,
  1428. AUD2_REGISTER_OFFSET,
  1429. AUD3_REGISTER_OFFSET,
  1430. AUD4_REGISTER_OFFSET,
  1431. AUD5_REGISTER_OFFSET,
  1432. AUD6_REGISTER_OFFSET,
  1433. };
  1434. static int dce_v11_0_audio_init(struct amdgpu_device *adev)
  1435. {
  1436. int i;
  1437. if (!amdgpu_audio)
  1438. return 0;
  1439. adev->mode_info.audio.enabled = true;
  1440. adev->mode_info.audio.num_pins = 7;
  1441. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1442. adev->mode_info.audio.pin[i].channels = -1;
  1443. adev->mode_info.audio.pin[i].rate = -1;
  1444. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1445. adev->mode_info.audio.pin[i].status_bits = 0;
  1446. adev->mode_info.audio.pin[i].category_code = 0;
  1447. adev->mode_info.audio.pin[i].connected = false;
  1448. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1449. adev->mode_info.audio.pin[i].id = i;
  1450. /* disable audio. it will be set up later */
  1451. /* XXX remove once we switch to ip funcs */
  1452. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1453. }
  1454. return 0;
  1455. }
  1456. static void dce_v11_0_audio_fini(struct amdgpu_device *adev)
  1457. {
  1458. int i;
  1459. if (!adev->mode_info.audio.enabled)
  1460. return;
  1461. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1462. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1463. adev->mode_info.audio.enabled = false;
  1464. }
  1465. /*
  1466. * update the N and CTS parameters for a given pixel clock rate
  1467. */
  1468. static void dce_v11_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1469. {
  1470. struct drm_device *dev = encoder->dev;
  1471. struct amdgpu_device *adev = dev->dev_private;
  1472. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1473. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1474. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1475. u32 tmp;
  1476. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1477. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1478. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1479. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1480. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1481. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1482. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1483. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1484. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1485. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1486. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1487. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1488. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1489. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1490. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1491. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1492. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1493. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1494. }
  1495. /*
  1496. * build a HDMI Video Info Frame
  1497. */
  1498. static void dce_v11_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1499. void *buffer, size_t size)
  1500. {
  1501. struct drm_device *dev = encoder->dev;
  1502. struct amdgpu_device *adev = dev->dev_private;
  1503. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1504. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1505. uint8_t *frame = buffer + 3;
  1506. uint8_t *header = buffer;
  1507. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1508. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1509. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1510. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1511. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1512. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1513. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1514. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1515. }
  1516. static void dce_v11_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1517. {
  1518. struct drm_device *dev = encoder->dev;
  1519. struct amdgpu_device *adev = dev->dev_private;
  1520. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1521. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1522. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1523. u32 dto_phase = 24 * 1000;
  1524. u32 dto_modulo = clock;
  1525. u32 tmp;
  1526. if (!dig || !dig->afmt)
  1527. return;
  1528. /* XXX two dtos; generally use dto0 for hdmi */
  1529. /* Express [24MHz / target pixel clock] as an exact rational
  1530. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1531. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1532. */
  1533. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1534. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1535. amdgpu_crtc->crtc_id);
  1536. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1537. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1538. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1539. }
  1540. /*
  1541. * update the info frames with the data from the current display mode
  1542. */
  1543. static void dce_v11_0_afmt_setmode(struct drm_encoder *encoder,
  1544. struct drm_display_mode *mode)
  1545. {
  1546. struct drm_device *dev = encoder->dev;
  1547. struct amdgpu_device *adev = dev->dev_private;
  1548. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1549. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1550. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1551. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1552. struct hdmi_avi_infoframe frame;
  1553. ssize_t err;
  1554. u32 tmp;
  1555. int bpc = 8;
  1556. if (!dig || !dig->afmt)
  1557. return;
  1558. /* Silent, r600_hdmi_enable will raise WARN for us */
  1559. if (!dig->afmt->enabled)
  1560. return;
  1561. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1562. if (encoder->crtc) {
  1563. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1564. bpc = amdgpu_crtc->bpc;
  1565. }
  1566. /* disable audio prior to setting up hw */
  1567. dig->afmt->pin = dce_v11_0_audio_get_pin(adev);
  1568. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1569. dce_v11_0_audio_set_dto(encoder, mode->clock);
  1570. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1571. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1572. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1573. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1574. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1575. switch (bpc) {
  1576. case 0:
  1577. case 6:
  1578. case 8:
  1579. case 16:
  1580. default:
  1581. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1582. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1583. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1584. connector->name, bpc);
  1585. break;
  1586. case 10:
  1587. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1588. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1589. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1590. connector->name);
  1591. break;
  1592. case 12:
  1593. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1594. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1595. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1596. connector->name);
  1597. break;
  1598. }
  1599. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1600. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1601. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1602. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1603. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1604. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1605. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1606. /* enable audio info frames (frames won't be set until audio is enabled) */
  1607. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1608. /* required for audio info values to be updated */
  1609. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1610. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1611. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1612. /* required for audio info values to be updated */
  1613. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1614. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1615. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1616. /* anything other than 0 */
  1617. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1618. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1619. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1620. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1621. /* set the default audio delay */
  1622. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1623. /* should be suffient for all audio modes and small enough for all hblanks */
  1624. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1625. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1626. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1627. /* allow 60958 channel status fields to be updated */
  1628. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1629. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1630. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1631. if (bpc > 8)
  1632. /* clear SW CTS value */
  1633. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1634. else
  1635. /* select SW CTS value */
  1636. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1637. /* allow hw to sent ACR packets when required */
  1638. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1639. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1640. dce_v11_0_afmt_update_ACR(encoder, mode->clock);
  1641. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1642. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1643. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1644. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1645. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1646. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1647. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1648. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1649. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1650. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1651. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1652. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1653. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1654. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1655. dce_v11_0_audio_write_speaker_allocation(encoder);
  1656. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1657. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1658. dce_v11_0_afmt_audio_select_pin(encoder);
  1659. dce_v11_0_audio_write_sad_regs(encoder);
  1660. dce_v11_0_audio_write_latency_fields(encoder, mode);
  1661. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1662. if (err < 0) {
  1663. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1664. return;
  1665. }
  1666. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1667. if (err < 0) {
  1668. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1669. return;
  1670. }
  1671. dce_v11_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1672. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1673. /* enable AVI info frames */
  1674. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1675. /* required for audio info values to be updated */
  1676. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1677. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1678. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1679. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1680. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1681. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1682. /* send audio packets */
  1683. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1684. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1685. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1686. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1687. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1688. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1689. /* enable audio after to setting up hw */
  1690. dce_v11_0_audio_enable(adev, dig->afmt->pin, true);
  1691. }
  1692. static void dce_v11_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1693. {
  1694. struct drm_device *dev = encoder->dev;
  1695. struct amdgpu_device *adev = dev->dev_private;
  1696. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1697. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1698. if (!dig || !dig->afmt)
  1699. return;
  1700. /* Silent, r600_hdmi_enable will raise WARN for us */
  1701. if (enable && dig->afmt->enabled)
  1702. return;
  1703. if (!enable && !dig->afmt->enabled)
  1704. return;
  1705. if (!enable && dig->afmt->pin) {
  1706. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1707. dig->afmt->pin = NULL;
  1708. }
  1709. dig->afmt->enabled = enable;
  1710. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1711. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1712. }
  1713. static void dce_v11_0_afmt_init(struct amdgpu_device *adev)
  1714. {
  1715. int i;
  1716. for (i = 0; i < adev->mode_info.num_dig; i++)
  1717. adev->mode_info.afmt[i] = NULL;
  1718. /* DCE11 has audio blocks tied to DIG encoders */
  1719. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1720. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1721. if (adev->mode_info.afmt[i]) {
  1722. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1723. adev->mode_info.afmt[i]->id = i;
  1724. }
  1725. }
  1726. }
  1727. static void dce_v11_0_afmt_fini(struct amdgpu_device *adev)
  1728. {
  1729. int i;
  1730. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1731. kfree(adev->mode_info.afmt[i]);
  1732. adev->mode_info.afmt[i] = NULL;
  1733. }
  1734. }
  1735. static const u32 vga_control_regs[6] =
  1736. {
  1737. mmD1VGA_CONTROL,
  1738. mmD2VGA_CONTROL,
  1739. mmD3VGA_CONTROL,
  1740. mmD4VGA_CONTROL,
  1741. mmD5VGA_CONTROL,
  1742. mmD6VGA_CONTROL,
  1743. };
  1744. static void dce_v11_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1745. {
  1746. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1747. struct drm_device *dev = crtc->dev;
  1748. struct amdgpu_device *adev = dev->dev_private;
  1749. u32 vga_control;
  1750. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1751. if (enable)
  1752. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1753. else
  1754. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1755. }
  1756. static void dce_v11_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1757. {
  1758. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1759. struct drm_device *dev = crtc->dev;
  1760. struct amdgpu_device *adev = dev->dev_private;
  1761. if (enable)
  1762. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1763. else
  1764. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1765. }
  1766. static void dce_v11_0_tiling_fields(uint64_t tiling_flags, unsigned *bankw,
  1767. unsigned *bankh, unsigned *mtaspect,
  1768. unsigned *tile_split)
  1769. {
  1770. *bankw = (tiling_flags >> AMDGPU_TILING_EG_BANKW_SHIFT) & AMDGPU_TILING_EG_BANKW_MASK;
  1771. *bankh = (tiling_flags >> AMDGPU_TILING_EG_BANKH_SHIFT) & AMDGPU_TILING_EG_BANKH_MASK;
  1772. *mtaspect = (tiling_flags >> AMDGPU_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & AMDGPU_TILING_EG_MACRO_TILE_ASPECT_MASK;
  1773. *tile_split = (tiling_flags >> AMDGPU_TILING_EG_TILE_SPLIT_SHIFT) & AMDGPU_TILING_EG_TILE_SPLIT_MASK;
  1774. switch (*bankw) {
  1775. default:
  1776. case 1:
  1777. *bankw = ADDR_SURF_BANK_WIDTH_1;
  1778. break;
  1779. case 2:
  1780. *bankw = ADDR_SURF_BANK_WIDTH_2;
  1781. break;
  1782. case 4:
  1783. *bankw = ADDR_SURF_BANK_WIDTH_4;
  1784. break;
  1785. case 8:
  1786. *bankw = ADDR_SURF_BANK_WIDTH_8;
  1787. break;
  1788. }
  1789. switch (*bankh) {
  1790. default:
  1791. case 1:
  1792. *bankh = ADDR_SURF_BANK_HEIGHT_1;
  1793. break;
  1794. case 2:
  1795. *bankh = ADDR_SURF_BANK_HEIGHT_2;
  1796. break;
  1797. case 4:
  1798. *bankh = ADDR_SURF_BANK_HEIGHT_4;
  1799. break;
  1800. case 8:
  1801. *bankh = ADDR_SURF_BANK_HEIGHT_8;
  1802. break;
  1803. }
  1804. switch (*mtaspect) {
  1805. default:
  1806. case 1:
  1807. *mtaspect = ADDR_SURF_MACRO_ASPECT_1;
  1808. break;
  1809. case 2:
  1810. *mtaspect = ADDR_SURF_MACRO_ASPECT_2;
  1811. break;
  1812. case 4:
  1813. *mtaspect = ADDR_SURF_MACRO_ASPECT_4;
  1814. break;
  1815. case 8:
  1816. *mtaspect = ADDR_SURF_MACRO_ASPECT_8;
  1817. break;
  1818. }
  1819. }
  1820. static int dce_v11_0_crtc_do_set_base(struct drm_crtc *crtc,
  1821. struct drm_framebuffer *fb,
  1822. int x, int y, int atomic)
  1823. {
  1824. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1825. struct drm_device *dev = crtc->dev;
  1826. struct amdgpu_device *adev = dev->dev_private;
  1827. struct amdgpu_framebuffer *amdgpu_fb;
  1828. struct drm_framebuffer *target_fb;
  1829. struct drm_gem_object *obj;
  1830. struct amdgpu_bo *rbo;
  1831. uint64_t fb_location, tiling_flags;
  1832. uint32_t fb_format, fb_pitch_pixels;
  1833. unsigned bankw, bankh, mtaspect, tile_split;
  1834. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1835. /* XXX change to VI */
  1836. u32 pipe_config = (adev->gfx.config.tile_mode_array[10] >> 6) & 0x1f;
  1837. u32 tmp, viewport_w, viewport_h;
  1838. int r;
  1839. bool bypass_lut = false;
  1840. /* no fb bound */
  1841. if (!atomic && !crtc->primary->fb) {
  1842. DRM_DEBUG_KMS("No FB bound\n");
  1843. return 0;
  1844. }
  1845. if (atomic) {
  1846. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1847. target_fb = fb;
  1848. }
  1849. else {
  1850. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1851. target_fb = crtc->primary->fb;
  1852. }
  1853. /* If atomic, assume fb object is pinned & idle & fenced and
  1854. * just update base pointers
  1855. */
  1856. obj = amdgpu_fb->obj;
  1857. rbo = gem_to_amdgpu_bo(obj);
  1858. r = amdgpu_bo_reserve(rbo, false);
  1859. if (unlikely(r != 0))
  1860. return r;
  1861. if (atomic)
  1862. fb_location = amdgpu_bo_gpu_offset(rbo);
  1863. else {
  1864. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1865. if (unlikely(r != 0)) {
  1866. amdgpu_bo_unreserve(rbo);
  1867. return -EINVAL;
  1868. }
  1869. }
  1870. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1871. amdgpu_bo_unreserve(rbo);
  1872. switch (target_fb->pixel_format) {
  1873. case DRM_FORMAT_C8:
  1874. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1875. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1876. break;
  1877. case DRM_FORMAT_XRGB4444:
  1878. case DRM_FORMAT_ARGB4444:
  1879. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1880. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1881. #ifdef __BIG_ENDIAN
  1882. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1883. ENDIAN_8IN16);
  1884. #endif
  1885. break;
  1886. case DRM_FORMAT_XRGB1555:
  1887. case DRM_FORMAT_ARGB1555:
  1888. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1889. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1890. #ifdef __BIG_ENDIAN
  1891. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1892. ENDIAN_8IN16);
  1893. #endif
  1894. break;
  1895. case DRM_FORMAT_BGRX5551:
  1896. case DRM_FORMAT_BGRA5551:
  1897. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1898. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1899. #ifdef __BIG_ENDIAN
  1900. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1901. ENDIAN_8IN16);
  1902. #endif
  1903. break;
  1904. case DRM_FORMAT_RGB565:
  1905. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1906. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1907. #ifdef __BIG_ENDIAN
  1908. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1909. ENDIAN_8IN16);
  1910. #endif
  1911. break;
  1912. case DRM_FORMAT_XRGB8888:
  1913. case DRM_FORMAT_ARGB8888:
  1914. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1915. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1916. #ifdef __BIG_ENDIAN
  1917. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1918. ENDIAN_8IN32);
  1919. #endif
  1920. break;
  1921. case DRM_FORMAT_XRGB2101010:
  1922. case DRM_FORMAT_ARGB2101010:
  1923. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1924. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1925. #ifdef __BIG_ENDIAN
  1926. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1927. ENDIAN_8IN32);
  1928. #endif
  1929. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1930. bypass_lut = true;
  1931. break;
  1932. case DRM_FORMAT_BGRX1010102:
  1933. case DRM_FORMAT_BGRA1010102:
  1934. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1935. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1936. #ifdef __BIG_ENDIAN
  1937. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1938. ENDIAN_8IN32);
  1939. #endif
  1940. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1941. bypass_lut = true;
  1942. break;
  1943. default:
  1944. DRM_ERROR("Unsupported screen format %s\n",
  1945. drm_get_format_name(target_fb->pixel_format));
  1946. return -EINVAL;
  1947. }
  1948. if (tiling_flags & AMDGPU_TILING_MACRO) {
  1949. unsigned tileb, index, num_banks, tile_split_bytes;
  1950. dce_v11_0_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1951. /* Set NUM_BANKS. */
  1952. /* Calculate the macrotile mode index. */
  1953. tile_split_bytes = 64 << tile_split;
  1954. tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
  1955. tileb = min(tile_split_bytes, tileb);
  1956. for (index = 0; tileb > 64; index++) {
  1957. tileb >>= 1;
  1958. }
  1959. if (index >= 16) {
  1960. DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
  1961. target_fb->bits_per_pixel, tile_split);
  1962. return -EINVAL;
  1963. }
  1964. /* XXX fix me for VI */
  1965. num_banks = (adev->gfx.config.macrotile_mode_array[index] >> 6) & 0x3;
  1966. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1967. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1968. ARRAY_2D_TILED_THIN1);
  1969. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1970. tile_split);
  1971. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1972. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1973. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1974. mtaspect);
  1975. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1976. ADDR_SURF_MICRO_TILING_DISPLAY);
  1977. } else if (tiling_flags & AMDGPU_TILING_MICRO) {
  1978. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1979. ARRAY_1D_TILED_THIN1);
  1980. }
  1981. /* Read the pipe config from the 2D TILED SCANOUT mode.
  1982. * It should be the same for the other modes too, but not all
  1983. * modes set the pipe config field. */
  1984. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1985. pipe_config);
  1986. dce_v11_0_vga_enable(crtc, false);
  1987. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1988. upper_32_bits(fb_location));
  1989. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1990. upper_32_bits(fb_location));
  1991. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1992. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1993. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1994. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1995. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1996. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1997. /*
  1998. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1999. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  2000. * retain the full precision throughout the pipeline.
  2001. */
  2002. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  2003. if (bypass_lut)
  2004. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  2005. else
  2006. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  2007. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  2008. if (bypass_lut)
  2009. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  2010. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  2011. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  2012. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  2013. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  2014. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  2015. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  2016. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  2017. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  2018. dce_v11_0_grph_enable(crtc, true);
  2019. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  2020. target_fb->height);
  2021. x &= ~3;
  2022. y &= ~1;
  2023. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  2024. (x << 16) | y);
  2025. viewport_w = crtc->mode.hdisplay;
  2026. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  2027. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  2028. (viewport_w << 16) | viewport_h);
  2029. /* pageflip setup */
  2030. /* make sure flip is at vb rather than hb */
  2031. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  2032. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  2033. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  2034. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2035. /* set pageflip to happen only at start of vblank interval (front porch) */
  2036. WREG32(mmCRTC_MASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  2037. if (!atomic && fb && fb != crtc->primary->fb) {
  2038. amdgpu_fb = to_amdgpu_framebuffer(fb);
  2039. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2040. r = amdgpu_bo_reserve(rbo, false);
  2041. if (unlikely(r != 0))
  2042. return r;
  2043. amdgpu_bo_unpin(rbo);
  2044. amdgpu_bo_unreserve(rbo);
  2045. }
  2046. /* Bytes per pixel may have changed */
  2047. dce_v11_0_bandwidth_update(adev);
  2048. return 0;
  2049. }
  2050. static void dce_v11_0_set_interleave(struct drm_crtc *crtc,
  2051. struct drm_display_mode *mode)
  2052. {
  2053. struct drm_device *dev = crtc->dev;
  2054. struct amdgpu_device *adev = dev->dev_private;
  2055. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2056. u32 tmp;
  2057. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2058. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2059. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2060. else
  2061. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2062. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2063. }
  2064. static void dce_v11_0_crtc_load_lut(struct drm_crtc *crtc)
  2065. {
  2066. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2067. struct drm_device *dev = crtc->dev;
  2068. struct amdgpu_device *adev = dev->dev_private;
  2069. int i;
  2070. u32 tmp;
  2071. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2072. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2073. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2074. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2075. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2076. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2077. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2078. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2079. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2080. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2081. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2082. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2083. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2084. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2085. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2086. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2087. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2088. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2089. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2090. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2091. for (i = 0; i < 256; i++) {
  2092. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2093. (amdgpu_crtc->lut_r[i] << 20) |
  2094. (amdgpu_crtc->lut_g[i] << 10) |
  2095. (amdgpu_crtc->lut_b[i] << 0));
  2096. }
  2097. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2098. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2099. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2100. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR2_DEGAMMA_MODE, 0);
  2101. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2102. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2103. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2104. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2105. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2106. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2107. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2108. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2109. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2110. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2111. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2112. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2113. /* XXX this only needs to be programmed once per crtc at startup,
  2114. * not sure where the best place for it is
  2115. */
  2116. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2117. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2118. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2119. }
  2120. static int dce_v11_0_pick_dig_encoder(struct drm_encoder *encoder)
  2121. {
  2122. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2123. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2124. switch (amdgpu_encoder->encoder_id) {
  2125. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2126. if (dig->linkb)
  2127. return 1;
  2128. else
  2129. return 0;
  2130. break;
  2131. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2132. if (dig->linkb)
  2133. return 3;
  2134. else
  2135. return 2;
  2136. break;
  2137. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2138. if (dig->linkb)
  2139. return 5;
  2140. else
  2141. return 4;
  2142. break;
  2143. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2144. return 6;
  2145. break;
  2146. default:
  2147. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2148. return 0;
  2149. }
  2150. }
  2151. /**
  2152. * dce_v11_0_pick_pll - Allocate a PPLL for use by the crtc.
  2153. *
  2154. * @crtc: drm crtc
  2155. *
  2156. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2157. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2158. * monitors a dedicated PPLL must be used. If a particular board has
  2159. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2160. * as there is no need to program the PLL itself. If we are not able to
  2161. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2162. * avoid messing up an existing monitor.
  2163. *
  2164. * Asic specific PLL information
  2165. *
  2166. * DCE 10.x
  2167. * Tonga
  2168. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2169. * CI
  2170. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2171. *
  2172. */
  2173. static u32 dce_v11_0_pick_pll(struct drm_crtc *crtc)
  2174. {
  2175. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2176. struct drm_device *dev = crtc->dev;
  2177. struct amdgpu_device *adev = dev->dev_private;
  2178. u32 pll_in_use;
  2179. int pll;
  2180. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2181. if (adev->clock.dp_extclk)
  2182. /* skip PPLL programming if using ext clock */
  2183. return ATOM_PPLL_INVALID;
  2184. else {
  2185. /* use the same PPLL for all DP monitors */
  2186. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2187. if (pll != ATOM_PPLL_INVALID)
  2188. return pll;
  2189. }
  2190. } else {
  2191. /* use the same PPLL for all monitors with the same clock */
  2192. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2193. if (pll != ATOM_PPLL_INVALID)
  2194. return pll;
  2195. }
  2196. /* XXX need to determine what plls are available on each DCE11 part */
  2197. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2198. if (adev->asic_type == CHIP_CARRIZO) {
  2199. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2200. return ATOM_PPLL1;
  2201. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2202. return ATOM_PPLL0;
  2203. DRM_ERROR("unable to allocate a PPLL\n");
  2204. return ATOM_PPLL_INVALID;
  2205. } else {
  2206. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2207. return ATOM_PPLL2;
  2208. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2209. return ATOM_PPLL1;
  2210. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2211. return ATOM_PPLL0;
  2212. DRM_ERROR("unable to allocate a PPLL\n");
  2213. return ATOM_PPLL_INVALID;
  2214. }
  2215. return ATOM_PPLL_INVALID;
  2216. }
  2217. static void dce_v11_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2218. {
  2219. struct amdgpu_device *adev = crtc->dev->dev_private;
  2220. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2221. uint32_t cur_lock;
  2222. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2223. if (lock)
  2224. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2225. else
  2226. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2227. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2228. }
  2229. static void dce_v11_0_hide_cursor(struct drm_crtc *crtc)
  2230. {
  2231. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2232. struct amdgpu_device *adev = crtc->dev->dev_private;
  2233. u32 tmp;
  2234. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2235. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2236. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2237. }
  2238. static void dce_v11_0_show_cursor(struct drm_crtc *crtc)
  2239. {
  2240. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2241. struct amdgpu_device *adev = crtc->dev->dev_private;
  2242. u32 tmp;
  2243. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2244. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2245. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2246. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2247. }
  2248. static void dce_v11_0_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
  2249. uint64_t gpu_addr)
  2250. {
  2251. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2252. struct amdgpu_device *adev = crtc->dev->dev_private;
  2253. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2254. upper_32_bits(gpu_addr));
  2255. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2256. lower_32_bits(gpu_addr));
  2257. }
  2258. static int dce_v11_0_crtc_cursor_move(struct drm_crtc *crtc,
  2259. int x, int y)
  2260. {
  2261. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2262. struct amdgpu_device *adev = crtc->dev->dev_private;
  2263. int xorigin = 0, yorigin = 0;
  2264. /* avivo cursor are offset into the total surface */
  2265. x += crtc->x;
  2266. y += crtc->y;
  2267. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2268. if (x < 0) {
  2269. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2270. x = 0;
  2271. }
  2272. if (y < 0) {
  2273. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2274. y = 0;
  2275. }
  2276. dce_v11_0_lock_cursor(crtc, true);
  2277. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2278. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2279. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2280. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2281. dce_v11_0_lock_cursor(crtc, false);
  2282. return 0;
  2283. }
  2284. static int dce_v11_0_crtc_cursor_set(struct drm_crtc *crtc,
  2285. struct drm_file *file_priv,
  2286. uint32_t handle,
  2287. uint32_t width,
  2288. uint32_t height)
  2289. {
  2290. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2291. struct drm_gem_object *obj;
  2292. struct amdgpu_bo *robj;
  2293. uint64_t gpu_addr;
  2294. int ret;
  2295. if (!handle) {
  2296. /* turn off cursor */
  2297. dce_v11_0_hide_cursor(crtc);
  2298. obj = NULL;
  2299. goto unpin;
  2300. }
  2301. if ((width > amdgpu_crtc->max_cursor_width) ||
  2302. (height > amdgpu_crtc->max_cursor_height)) {
  2303. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2304. return -EINVAL;
  2305. }
  2306. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2307. if (!obj) {
  2308. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2309. return -ENOENT;
  2310. }
  2311. robj = gem_to_amdgpu_bo(obj);
  2312. ret = amdgpu_bo_reserve(robj, false);
  2313. if (unlikely(ret != 0))
  2314. goto fail;
  2315. ret = amdgpu_bo_pin_restricted(robj, AMDGPU_GEM_DOMAIN_VRAM,
  2316. 0, &gpu_addr);
  2317. amdgpu_bo_unreserve(robj);
  2318. if (ret)
  2319. goto fail;
  2320. amdgpu_crtc->cursor_width = width;
  2321. amdgpu_crtc->cursor_height = height;
  2322. dce_v11_0_lock_cursor(crtc, true);
  2323. dce_v11_0_set_cursor(crtc, obj, gpu_addr);
  2324. dce_v11_0_show_cursor(crtc);
  2325. dce_v11_0_lock_cursor(crtc, false);
  2326. unpin:
  2327. if (amdgpu_crtc->cursor_bo) {
  2328. robj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2329. ret = amdgpu_bo_reserve(robj, false);
  2330. if (likely(ret == 0)) {
  2331. amdgpu_bo_unpin(robj);
  2332. amdgpu_bo_unreserve(robj);
  2333. }
  2334. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2335. }
  2336. amdgpu_crtc->cursor_bo = obj;
  2337. return 0;
  2338. fail:
  2339. drm_gem_object_unreference_unlocked(obj);
  2340. return ret;
  2341. }
  2342. static void dce_v11_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2343. u16 *blue, uint32_t start, uint32_t size)
  2344. {
  2345. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2346. int end = (start + size > 256) ? 256 : start + size, i;
  2347. /* userspace palettes are always correct as is */
  2348. for (i = start; i < end; i++) {
  2349. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2350. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2351. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2352. }
  2353. dce_v11_0_crtc_load_lut(crtc);
  2354. }
  2355. static void dce_v11_0_crtc_destroy(struct drm_crtc *crtc)
  2356. {
  2357. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2358. drm_crtc_cleanup(crtc);
  2359. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2360. kfree(amdgpu_crtc);
  2361. }
  2362. static const struct drm_crtc_funcs dce_v11_0_crtc_funcs = {
  2363. .cursor_set = dce_v11_0_crtc_cursor_set,
  2364. .cursor_move = dce_v11_0_crtc_cursor_move,
  2365. .gamma_set = dce_v11_0_crtc_gamma_set,
  2366. .set_config = amdgpu_crtc_set_config,
  2367. .destroy = dce_v11_0_crtc_destroy,
  2368. .page_flip = amdgpu_crtc_page_flip,
  2369. };
  2370. static void dce_v11_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2371. {
  2372. struct drm_device *dev = crtc->dev;
  2373. struct amdgpu_device *adev = dev->dev_private;
  2374. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2375. switch (mode) {
  2376. case DRM_MODE_DPMS_ON:
  2377. amdgpu_crtc->enabled = true;
  2378. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2379. dce_v11_0_vga_enable(crtc, true);
  2380. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2381. dce_v11_0_vga_enable(crtc, false);
  2382. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2383. dce_v11_0_crtc_load_lut(crtc);
  2384. break;
  2385. case DRM_MODE_DPMS_STANDBY:
  2386. case DRM_MODE_DPMS_SUSPEND:
  2387. case DRM_MODE_DPMS_OFF:
  2388. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2389. if (amdgpu_crtc->enabled) {
  2390. dce_v11_0_vga_enable(crtc, true);
  2391. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2392. dce_v11_0_vga_enable(crtc, false);
  2393. }
  2394. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2395. amdgpu_crtc->enabled = false;
  2396. break;
  2397. }
  2398. /* adjust pm to dpms */
  2399. amdgpu_pm_compute_clocks(adev);
  2400. }
  2401. static void dce_v11_0_crtc_prepare(struct drm_crtc *crtc)
  2402. {
  2403. /* disable crtc pair power gating before programming */
  2404. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2405. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2406. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2407. }
  2408. static void dce_v11_0_crtc_commit(struct drm_crtc *crtc)
  2409. {
  2410. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2411. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2412. }
  2413. static void dce_v11_0_crtc_disable(struct drm_crtc *crtc)
  2414. {
  2415. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2416. struct drm_device *dev = crtc->dev;
  2417. struct amdgpu_device *adev = dev->dev_private;
  2418. struct amdgpu_atom_ss ss;
  2419. int i;
  2420. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2421. if (crtc->primary->fb) {
  2422. int r;
  2423. struct amdgpu_framebuffer *amdgpu_fb;
  2424. struct amdgpu_bo *rbo;
  2425. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2426. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2427. r = amdgpu_bo_reserve(rbo, false);
  2428. if (unlikely(r))
  2429. DRM_ERROR("failed to reserve rbo before unpin\n");
  2430. else {
  2431. amdgpu_bo_unpin(rbo);
  2432. amdgpu_bo_unreserve(rbo);
  2433. }
  2434. }
  2435. /* disable the GRPH */
  2436. dce_v11_0_grph_enable(crtc, false);
  2437. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2438. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2439. if (adev->mode_info.crtcs[i] &&
  2440. adev->mode_info.crtcs[i]->enabled &&
  2441. i != amdgpu_crtc->crtc_id &&
  2442. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2443. /* one other crtc is using this pll don't turn
  2444. * off the pll
  2445. */
  2446. goto done;
  2447. }
  2448. }
  2449. switch (amdgpu_crtc->pll_id) {
  2450. case ATOM_PPLL0:
  2451. case ATOM_PPLL1:
  2452. case ATOM_PPLL2:
  2453. /* disable the ppll */
  2454. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2455. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2456. break;
  2457. default:
  2458. break;
  2459. }
  2460. done:
  2461. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2462. amdgpu_crtc->adjusted_clock = 0;
  2463. amdgpu_crtc->encoder = NULL;
  2464. amdgpu_crtc->connector = NULL;
  2465. }
  2466. static int dce_v11_0_crtc_mode_set(struct drm_crtc *crtc,
  2467. struct drm_display_mode *mode,
  2468. struct drm_display_mode *adjusted_mode,
  2469. int x, int y, struct drm_framebuffer *old_fb)
  2470. {
  2471. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2472. if (!amdgpu_crtc->adjusted_clock)
  2473. return -EINVAL;
  2474. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2475. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2476. dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2477. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2478. amdgpu_atombios_crtc_scaler_setup(crtc);
  2479. /* update the hw version fpr dpm */
  2480. amdgpu_crtc->hw_mode = *adjusted_mode;
  2481. return 0;
  2482. }
  2483. static bool dce_v11_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2484. const struct drm_display_mode *mode,
  2485. struct drm_display_mode *adjusted_mode)
  2486. {
  2487. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2488. struct drm_device *dev = crtc->dev;
  2489. struct drm_encoder *encoder;
  2490. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2491. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2492. if (encoder->crtc == crtc) {
  2493. amdgpu_crtc->encoder = encoder;
  2494. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2495. break;
  2496. }
  2497. }
  2498. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2499. amdgpu_crtc->encoder = NULL;
  2500. amdgpu_crtc->connector = NULL;
  2501. return false;
  2502. }
  2503. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2504. return false;
  2505. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2506. return false;
  2507. /* pick pll */
  2508. amdgpu_crtc->pll_id = dce_v11_0_pick_pll(crtc);
  2509. /* if we can't get a PPLL for a non-DP encoder, fail */
  2510. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2511. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2512. return false;
  2513. return true;
  2514. }
  2515. static int dce_v11_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2516. struct drm_framebuffer *old_fb)
  2517. {
  2518. return dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2519. }
  2520. static int dce_v11_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2521. struct drm_framebuffer *fb,
  2522. int x, int y, enum mode_set_atomic state)
  2523. {
  2524. return dce_v11_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2525. }
  2526. static const struct drm_crtc_helper_funcs dce_v11_0_crtc_helper_funcs = {
  2527. .dpms = dce_v11_0_crtc_dpms,
  2528. .mode_fixup = dce_v11_0_crtc_mode_fixup,
  2529. .mode_set = dce_v11_0_crtc_mode_set,
  2530. .mode_set_base = dce_v11_0_crtc_set_base,
  2531. .mode_set_base_atomic = dce_v11_0_crtc_set_base_atomic,
  2532. .prepare = dce_v11_0_crtc_prepare,
  2533. .commit = dce_v11_0_crtc_commit,
  2534. .load_lut = dce_v11_0_crtc_load_lut,
  2535. .disable = dce_v11_0_crtc_disable,
  2536. };
  2537. static int dce_v11_0_crtc_init(struct amdgpu_device *adev, int index)
  2538. {
  2539. struct amdgpu_crtc *amdgpu_crtc;
  2540. int i;
  2541. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2542. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2543. if (amdgpu_crtc == NULL)
  2544. return -ENOMEM;
  2545. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v11_0_crtc_funcs);
  2546. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2547. amdgpu_crtc->crtc_id = index;
  2548. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2549. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2550. amdgpu_crtc->max_cursor_width = 128;
  2551. amdgpu_crtc->max_cursor_height = 128;
  2552. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2553. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2554. for (i = 0; i < 256; i++) {
  2555. amdgpu_crtc->lut_r[i] = i << 2;
  2556. amdgpu_crtc->lut_g[i] = i << 2;
  2557. amdgpu_crtc->lut_b[i] = i << 2;
  2558. }
  2559. switch (amdgpu_crtc->crtc_id) {
  2560. case 0:
  2561. default:
  2562. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2563. break;
  2564. case 1:
  2565. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2566. break;
  2567. case 2:
  2568. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2569. break;
  2570. case 3:
  2571. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2572. break;
  2573. case 4:
  2574. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2575. break;
  2576. case 5:
  2577. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2578. break;
  2579. }
  2580. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2581. amdgpu_crtc->adjusted_clock = 0;
  2582. amdgpu_crtc->encoder = NULL;
  2583. amdgpu_crtc->connector = NULL;
  2584. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v11_0_crtc_helper_funcs);
  2585. return 0;
  2586. }
  2587. static int dce_v11_0_early_init(struct amdgpu_device *adev)
  2588. {
  2589. adev->audio_endpt_rreg = &dce_v11_0_audio_endpt_rreg;
  2590. adev->audio_endpt_wreg = &dce_v11_0_audio_endpt_wreg;
  2591. dce_v11_0_set_display_funcs(adev);
  2592. dce_v11_0_set_irq_funcs(adev);
  2593. switch (adev->asic_type) {
  2594. case CHIP_CARRIZO:
  2595. adev->mode_info.num_crtc = 4;
  2596. adev->mode_info.num_hpd = 6;
  2597. adev->mode_info.num_dig = 9;
  2598. break;
  2599. default:
  2600. /* FIXME: not supported yet */
  2601. return -EINVAL;
  2602. }
  2603. return 0;
  2604. }
  2605. static int dce_v11_0_sw_init(struct amdgpu_device *adev)
  2606. {
  2607. int r, i;
  2608. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2609. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2610. if (r)
  2611. return r;
  2612. }
  2613. for (i = 8; i < 20; i += 2) {
  2614. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2615. if (r)
  2616. return r;
  2617. }
  2618. /* HPD hotplug */
  2619. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2620. if (r)
  2621. return r;
  2622. adev->mode_info.mode_config_initialized = true;
  2623. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2624. adev->ddev->mode_config.max_width = 16384;
  2625. adev->ddev->mode_config.max_height = 16384;
  2626. adev->ddev->mode_config.preferred_depth = 24;
  2627. adev->ddev->mode_config.prefer_shadow = 1;
  2628. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2629. r = amdgpu_modeset_create_props(adev);
  2630. if (r)
  2631. return r;
  2632. adev->ddev->mode_config.max_width = 16384;
  2633. adev->ddev->mode_config.max_height = 16384;
  2634. /* allocate crtcs */
  2635. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2636. r = dce_v11_0_crtc_init(adev, i);
  2637. if (r)
  2638. return r;
  2639. }
  2640. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2641. amdgpu_print_display_setup(adev->ddev);
  2642. else
  2643. return -EINVAL;
  2644. /* setup afmt */
  2645. dce_v11_0_afmt_init(adev);
  2646. r = dce_v11_0_audio_init(adev);
  2647. if (r)
  2648. return r;
  2649. drm_kms_helper_poll_init(adev->ddev);
  2650. return r;
  2651. }
  2652. static int dce_v11_0_sw_fini(struct amdgpu_device *adev)
  2653. {
  2654. kfree(adev->mode_info.bios_hardcoded_edid);
  2655. drm_kms_helper_poll_fini(adev->ddev);
  2656. dce_v11_0_audio_fini(adev);
  2657. dce_v11_0_afmt_fini(adev);
  2658. adev->mode_info.mode_config_initialized = false;
  2659. return 0;
  2660. }
  2661. static int dce_v11_0_hw_init(struct amdgpu_device *adev)
  2662. {
  2663. int i;
  2664. dce_v11_0_init_golden_registers(adev);
  2665. /* init dig PHYs, disp eng pll */
  2666. amdgpu_atombios_encoder_init_dig(adev);
  2667. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2668. /* initialize hpd */
  2669. dce_v11_0_hpd_init(adev);
  2670. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2671. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2672. }
  2673. return 0;
  2674. }
  2675. static int dce_v11_0_hw_fini(struct amdgpu_device *adev)
  2676. {
  2677. int i;
  2678. dce_v11_0_hpd_fini(adev);
  2679. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2680. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2681. }
  2682. return 0;
  2683. }
  2684. static int dce_v11_0_suspend(struct amdgpu_device *adev)
  2685. {
  2686. struct drm_connector *connector;
  2687. drm_kms_helper_poll_disable(adev->ddev);
  2688. /* turn off display hw */
  2689. list_for_each_entry(connector, &adev->ddev->mode_config.connector_list, head) {
  2690. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2691. }
  2692. amdgpu_atombios_scratch_regs_save(adev);
  2693. dce_v11_0_hpd_fini(adev);
  2694. return 0;
  2695. }
  2696. static int dce_v11_0_resume(struct amdgpu_device *adev)
  2697. {
  2698. struct drm_connector *connector;
  2699. dce_v11_0_init_golden_registers(adev);
  2700. amdgpu_atombios_scratch_regs_restore(adev);
  2701. /* init dig PHYs, disp eng pll */
  2702. amdgpu_atombios_crtc_powergate_init(adev);
  2703. amdgpu_atombios_encoder_init_dig(adev);
  2704. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2705. /* turn on the BL */
  2706. if (adev->mode_info.bl_encoder) {
  2707. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2708. adev->mode_info.bl_encoder);
  2709. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2710. bl_level);
  2711. }
  2712. /* initialize hpd */
  2713. dce_v11_0_hpd_init(adev);
  2714. /* blat the mode back in */
  2715. drm_helper_resume_force_mode(adev->ddev);
  2716. /* turn on display hw */
  2717. list_for_each_entry(connector, &adev->ddev->mode_config.connector_list, head) {
  2718. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2719. }
  2720. drm_kms_helper_poll_enable(adev->ddev);
  2721. return 0;
  2722. }
  2723. static bool dce_v11_0_is_idle(struct amdgpu_device *adev)
  2724. {
  2725. /* XXX todo */
  2726. return true;
  2727. }
  2728. static int dce_v11_0_wait_for_idle(struct amdgpu_device *adev)
  2729. {
  2730. /* XXX todo */
  2731. return 0;
  2732. }
  2733. static void dce_v11_0_print_status(struct amdgpu_device *adev)
  2734. {
  2735. dev_info(adev->dev, "DCE 10.x registers\n");
  2736. /* XXX todo */
  2737. }
  2738. static int dce_v11_0_soft_reset(struct amdgpu_device *adev)
  2739. {
  2740. u32 srbm_soft_reset = 0, tmp;
  2741. if (dce_v11_0_is_display_hung(adev))
  2742. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2743. if (srbm_soft_reset) {
  2744. dce_v11_0_print_status(adev);
  2745. tmp = RREG32(mmSRBM_SOFT_RESET);
  2746. tmp |= srbm_soft_reset;
  2747. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2748. WREG32(mmSRBM_SOFT_RESET, tmp);
  2749. tmp = RREG32(mmSRBM_SOFT_RESET);
  2750. udelay(50);
  2751. tmp &= ~srbm_soft_reset;
  2752. WREG32(mmSRBM_SOFT_RESET, tmp);
  2753. tmp = RREG32(mmSRBM_SOFT_RESET);
  2754. /* Wait a little for things to settle down */
  2755. udelay(50);
  2756. dce_v11_0_print_status(adev);
  2757. }
  2758. return 0;
  2759. }
  2760. static void dce_v11_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2761. int crtc,
  2762. enum amdgpu_interrupt_state state)
  2763. {
  2764. u32 lb_interrupt_mask;
  2765. if (crtc >= adev->mode_info.num_crtc) {
  2766. DRM_DEBUG("invalid crtc %d\n", crtc);
  2767. return;
  2768. }
  2769. switch (state) {
  2770. case AMDGPU_IRQ_STATE_DISABLE:
  2771. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2772. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2773. VBLANK_INTERRUPT_MASK, 0);
  2774. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2775. break;
  2776. case AMDGPU_IRQ_STATE_ENABLE:
  2777. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2778. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2779. VBLANK_INTERRUPT_MASK, 1);
  2780. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2781. break;
  2782. default:
  2783. break;
  2784. }
  2785. }
  2786. static void dce_v11_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2787. int crtc,
  2788. enum amdgpu_interrupt_state state)
  2789. {
  2790. u32 lb_interrupt_mask;
  2791. if (crtc >= adev->mode_info.num_crtc) {
  2792. DRM_DEBUG("invalid crtc %d\n", crtc);
  2793. return;
  2794. }
  2795. switch (state) {
  2796. case AMDGPU_IRQ_STATE_DISABLE:
  2797. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2798. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2799. VLINE_INTERRUPT_MASK, 0);
  2800. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2801. break;
  2802. case AMDGPU_IRQ_STATE_ENABLE:
  2803. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2804. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2805. VLINE_INTERRUPT_MASK, 1);
  2806. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2807. break;
  2808. default:
  2809. break;
  2810. }
  2811. }
  2812. static int dce_v11_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2813. struct amdgpu_irq_src *source,
  2814. unsigned hpd,
  2815. enum amdgpu_interrupt_state state)
  2816. {
  2817. u32 tmp;
  2818. if (hpd >= adev->mode_info.num_hpd) {
  2819. DRM_DEBUG("invalid hdp %d\n", hpd);
  2820. return 0;
  2821. }
  2822. switch (state) {
  2823. case AMDGPU_IRQ_STATE_DISABLE:
  2824. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2825. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2826. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2827. break;
  2828. case AMDGPU_IRQ_STATE_ENABLE:
  2829. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2830. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2831. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2832. break;
  2833. default:
  2834. break;
  2835. }
  2836. return 0;
  2837. }
  2838. static int dce_v11_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2839. struct amdgpu_irq_src *source,
  2840. unsigned type,
  2841. enum amdgpu_interrupt_state state)
  2842. {
  2843. switch (type) {
  2844. case AMDGPU_CRTC_IRQ_VBLANK1:
  2845. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2846. break;
  2847. case AMDGPU_CRTC_IRQ_VBLANK2:
  2848. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2849. break;
  2850. case AMDGPU_CRTC_IRQ_VBLANK3:
  2851. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2852. break;
  2853. case AMDGPU_CRTC_IRQ_VBLANK4:
  2854. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2855. break;
  2856. case AMDGPU_CRTC_IRQ_VBLANK5:
  2857. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2858. break;
  2859. case AMDGPU_CRTC_IRQ_VBLANK6:
  2860. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2861. break;
  2862. case AMDGPU_CRTC_IRQ_VLINE1:
  2863. dce_v11_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2864. break;
  2865. case AMDGPU_CRTC_IRQ_VLINE2:
  2866. dce_v11_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2867. break;
  2868. case AMDGPU_CRTC_IRQ_VLINE3:
  2869. dce_v11_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2870. break;
  2871. case AMDGPU_CRTC_IRQ_VLINE4:
  2872. dce_v11_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2873. break;
  2874. case AMDGPU_CRTC_IRQ_VLINE5:
  2875. dce_v11_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2876. break;
  2877. case AMDGPU_CRTC_IRQ_VLINE6:
  2878. dce_v11_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2879. break;
  2880. default:
  2881. break;
  2882. }
  2883. return 0;
  2884. }
  2885. static int dce_v11_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2886. struct amdgpu_irq_src *src,
  2887. unsigned type,
  2888. enum amdgpu_interrupt_state state)
  2889. {
  2890. u32 reg, reg_block;
  2891. /* now deal with page flip IRQ */
  2892. switch (type) {
  2893. case AMDGPU_PAGEFLIP_IRQ_D1:
  2894. reg_block = CRTC0_REGISTER_OFFSET;
  2895. break;
  2896. case AMDGPU_PAGEFLIP_IRQ_D2:
  2897. reg_block = CRTC1_REGISTER_OFFSET;
  2898. break;
  2899. case AMDGPU_PAGEFLIP_IRQ_D3:
  2900. reg_block = CRTC2_REGISTER_OFFSET;
  2901. break;
  2902. case AMDGPU_PAGEFLIP_IRQ_D4:
  2903. reg_block = CRTC3_REGISTER_OFFSET;
  2904. break;
  2905. case AMDGPU_PAGEFLIP_IRQ_D5:
  2906. reg_block = CRTC4_REGISTER_OFFSET;
  2907. break;
  2908. case AMDGPU_PAGEFLIP_IRQ_D6:
  2909. reg_block = CRTC5_REGISTER_OFFSET;
  2910. break;
  2911. default:
  2912. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2913. return -EINVAL;
  2914. }
  2915. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + reg_block);
  2916. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2917. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2918. else
  2919. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2920. return 0;
  2921. }
  2922. static int dce_v11_0_pageflip_irq(struct amdgpu_device *adev,
  2923. struct amdgpu_irq_src *source,
  2924. struct amdgpu_iv_entry *entry)
  2925. {
  2926. int reg_block;
  2927. unsigned long flags;
  2928. unsigned crtc_id;
  2929. struct amdgpu_crtc *amdgpu_crtc;
  2930. struct amdgpu_flip_work *works;
  2931. crtc_id = (entry->src_id - 8) >> 1;
  2932. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2933. /* ack the interrupt */
  2934. switch(crtc_id){
  2935. case AMDGPU_PAGEFLIP_IRQ_D1:
  2936. reg_block = CRTC0_REGISTER_OFFSET;
  2937. break;
  2938. case AMDGPU_PAGEFLIP_IRQ_D2:
  2939. reg_block = CRTC1_REGISTER_OFFSET;
  2940. break;
  2941. case AMDGPU_PAGEFLIP_IRQ_D3:
  2942. reg_block = CRTC2_REGISTER_OFFSET;
  2943. break;
  2944. case AMDGPU_PAGEFLIP_IRQ_D4:
  2945. reg_block = CRTC3_REGISTER_OFFSET;
  2946. break;
  2947. case AMDGPU_PAGEFLIP_IRQ_D5:
  2948. reg_block = CRTC4_REGISTER_OFFSET;
  2949. break;
  2950. case AMDGPU_PAGEFLIP_IRQ_D6:
  2951. reg_block = CRTC5_REGISTER_OFFSET;
  2952. break;
  2953. default:
  2954. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2955. return -EINVAL;
  2956. }
  2957. if (RREG32(mmGRPH_INTERRUPT_STATUS + reg_block) & GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2958. WREG32(mmGRPH_INTERRUPT_STATUS + reg_block, GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2959. /* IRQ could occur when in initial stage */
  2960. if(amdgpu_crtc == NULL)
  2961. return 0;
  2962. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2963. works = amdgpu_crtc->pflip_works;
  2964. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2965. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2966. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2967. amdgpu_crtc->pflip_status,
  2968. AMDGPU_FLIP_SUBMITTED);
  2969. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2970. return 0;
  2971. }
  2972. /* page flip completed. clean up */
  2973. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2974. amdgpu_crtc->pflip_works = NULL;
  2975. /* wakeup usersapce */
  2976. if(works->event)
  2977. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2978. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2979. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2980. amdgpu_irq_put(adev, &adev->pageflip_irq, crtc_id);
  2981. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2982. return 0;
  2983. }
  2984. static void dce_v11_0_hpd_int_ack(struct amdgpu_device *adev,
  2985. int hpd)
  2986. {
  2987. u32 tmp;
  2988. if (hpd >= adev->mode_info.num_hpd) {
  2989. DRM_DEBUG("invalid hdp %d\n", hpd);
  2990. return;
  2991. }
  2992. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2993. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2994. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2995. }
  2996. static void dce_v11_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2997. int crtc)
  2998. {
  2999. u32 tmp;
  3000. if (crtc >= adev->mode_info.num_crtc) {
  3001. DRM_DEBUG("invalid crtc %d\n", crtc);
  3002. return;
  3003. }
  3004. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  3005. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  3006. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  3007. }
  3008. static void dce_v11_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  3009. int crtc)
  3010. {
  3011. u32 tmp;
  3012. if (crtc >= adev->mode_info.num_crtc) {
  3013. DRM_DEBUG("invalid crtc %d\n", crtc);
  3014. return;
  3015. }
  3016. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  3017. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  3018. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  3019. }
  3020. static int dce_v11_0_crtc_irq(struct amdgpu_device *adev,
  3021. struct amdgpu_irq_src *source,
  3022. struct amdgpu_iv_entry *entry)
  3023. {
  3024. unsigned crtc = entry->src_id - 1;
  3025. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  3026. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  3027. switch (entry->src_data) {
  3028. case 0: /* vblank */
  3029. if (disp_int & interrupt_status_offsets[crtc].vblank) {
  3030. dce_v11_0_crtc_vblank_int_ack(adev, crtc);
  3031. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  3032. drm_handle_vblank(adev->ddev, crtc);
  3033. }
  3034. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  3035. }
  3036. break;
  3037. case 1: /* vline */
  3038. if (disp_int & interrupt_status_offsets[crtc].vline) {
  3039. dce_v11_0_crtc_vline_int_ack(adev, crtc);
  3040. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  3041. }
  3042. break;
  3043. default:
  3044. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3045. break;
  3046. }
  3047. return 0;
  3048. }
  3049. static int dce_v11_0_hpd_irq(struct amdgpu_device *adev,
  3050. struct amdgpu_irq_src *source,
  3051. struct amdgpu_iv_entry *entry)
  3052. {
  3053. uint32_t disp_int, mask;
  3054. unsigned hpd;
  3055. if (entry->src_data >= adev->mode_info.num_hpd) {
  3056. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3057. return 0;
  3058. }
  3059. hpd = entry->src_data;
  3060. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3061. mask = interrupt_status_offsets[hpd].hpd;
  3062. if (disp_int & mask) {
  3063. dce_v11_0_hpd_int_ack(adev, hpd);
  3064. schedule_work(&adev->hotplug_work);
  3065. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3066. }
  3067. return 0;
  3068. }
  3069. static int dce_v11_0_set_clockgating_state(struct amdgpu_device *adev,
  3070. enum amdgpu_clockgating_state state)
  3071. {
  3072. return 0;
  3073. }
  3074. static int dce_v11_0_set_powergating_state(struct amdgpu_device *adev,
  3075. enum amdgpu_powergating_state state)
  3076. {
  3077. return 0;
  3078. }
  3079. const struct amdgpu_ip_funcs dce_v11_0_ip_funcs = {
  3080. .early_init = dce_v11_0_early_init,
  3081. .late_init = NULL,
  3082. .sw_init = dce_v11_0_sw_init,
  3083. .sw_fini = dce_v11_0_sw_fini,
  3084. .hw_init = dce_v11_0_hw_init,
  3085. .hw_fini = dce_v11_0_hw_fini,
  3086. .suspend = dce_v11_0_suspend,
  3087. .resume = dce_v11_0_resume,
  3088. .is_idle = dce_v11_0_is_idle,
  3089. .wait_for_idle = dce_v11_0_wait_for_idle,
  3090. .soft_reset = dce_v11_0_soft_reset,
  3091. .print_status = dce_v11_0_print_status,
  3092. .set_clockgating_state = dce_v11_0_set_clockgating_state,
  3093. .set_powergating_state = dce_v11_0_set_powergating_state,
  3094. };
  3095. static void
  3096. dce_v11_0_encoder_mode_set(struct drm_encoder *encoder,
  3097. struct drm_display_mode *mode,
  3098. struct drm_display_mode *adjusted_mode)
  3099. {
  3100. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3101. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3102. /* need to call this here rather than in prepare() since we need some crtc info */
  3103. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3104. /* set scaler clears this on some chips */
  3105. dce_v11_0_set_interleave(encoder->crtc, mode);
  3106. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3107. dce_v11_0_afmt_enable(encoder, true);
  3108. dce_v11_0_afmt_setmode(encoder, adjusted_mode);
  3109. }
  3110. }
  3111. static void dce_v11_0_encoder_prepare(struct drm_encoder *encoder)
  3112. {
  3113. struct amdgpu_device *adev = encoder->dev->dev_private;
  3114. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3115. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3116. if ((amdgpu_encoder->active_device &
  3117. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3118. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3119. ENCODER_OBJECT_ID_NONE)) {
  3120. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3121. if (dig) {
  3122. dig->dig_encoder = dce_v11_0_pick_dig_encoder(encoder);
  3123. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3124. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3125. }
  3126. }
  3127. amdgpu_atombios_scratch_regs_lock(adev, true);
  3128. if (connector) {
  3129. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3130. /* select the clock/data port if it uses a router */
  3131. if (amdgpu_connector->router.cd_valid)
  3132. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3133. /* turn eDP panel on for mode set */
  3134. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3135. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3136. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3137. }
  3138. /* this is needed for the pll/ss setup to work correctly in some cases */
  3139. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3140. /* set up the FMT blocks */
  3141. dce_v11_0_program_fmt(encoder);
  3142. }
  3143. static void dce_v11_0_encoder_commit(struct drm_encoder *encoder)
  3144. {
  3145. struct drm_device *dev = encoder->dev;
  3146. struct amdgpu_device *adev = dev->dev_private;
  3147. /* need to call this here as we need the crtc set up */
  3148. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3149. amdgpu_atombios_scratch_regs_lock(adev, false);
  3150. }
  3151. static void dce_v11_0_encoder_disable(struct drm_encoder *encoder)
  3152. {
  3153. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3154. struct amdgpu_encoder_atom_dig *dig;
  3155. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3156. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3157. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3158. dce_v11_0_afmt_enable(encoder, false);
  3159. dig = amdgpu_encoder->enc_priv;
  3160. dig->dig_encoder = -1;
  3161. }
  3162. amdgpu_encoder->active_device = 0;
  3163. }
  3164. /* these are handled by the primary encoders */
  3165. static void dce_v11_0_ext_prepare(struct drm_encoder *encoder)
  3166. {
  3167. }
  3168. static void dce_v11_0_ext_commit(struct drm_encoder *encoder)
  3169. {
  3170. }
  3171. static void
  3172. dce_v11_0_ext_mode_set(struct drm_encoder *encoder,
  3173. struct drm_display_mode *mode,
  3174. struct drm_display_mode *adjusted_mode)
  3175. {
  3176. }
  3177. static void dce_v11_0_ext_disable(struct drm_encoder *encoder)
  3178. {
  3179. }
  3180. static void
  3181. dce_v11_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3182. {
  3183. }
  3184. static bool dce_v11_0_ext_mode_fixup(struct drm_encoder *encoder,
  3185. const struct drm_display_mode *mode,
  3186. struct drm_display_mode *adjusted_mode)
  3187. {
  3188. return true;
  3189. }
  3190. static const struct drm_encoder_helper_funcs dce_v11_0_ext_helper_funcs = {
  3191. .dpms = dce_v11_0_ext_dpms,
  3192. .mode_fixup = dce_v11_0_ext_mode_fixup,
  3193. .prepare = dce_v11_0_ext_prepare,
  3194. .mode_set = dce_v11_0_ext_mode_set,
  3195. .commit = dce_v11_0_ext_commit,
  3196. .disable = dce_v11_0_ext_disable,
  3197. /* no detect for TMDS/LVDS yet */
  3198. };
  3199. static const struct drm_encoder_helper_funcs dce_v11_0_dig_helper_funcs = {
  3200. .dpms = amdgpu_atombios_encoder_dpms,
  3201. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3202. .prepare = dce_v11_0_encoder_prepare,
  3203. .mode_set = dce_v11_0_encoder_mode_set,
  3204. .commit = dce_v11_0_encoder_commit,
  3205. .disable = dce_v11_0_encoder_disable,
  3206. .detect = amdgpu_atombios_encoder_dig_detect,
  3207. };
  3208. static const struct drm_encoder_helper_funcs dce_v11_0_dac_helper_funcs = {
  3209. .dpms = amdgpu_atombios_encoder_dpms,
  3210. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3211. .prepare = dce_v11_0_encoder_prepare,
  3212. .mode_set = dce_v11_0_encoder_mode_set,
  3213. .commit = dce_v11_0_encoder_commit,
  3214. .detect = amdgpu_atombios_encoder_dac_detect,
  3215. };
  3216. static void dce_v11_0_encoder_destroy(struct drm_encoder *encoder)
  3217. {
  3218. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3219. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3220. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3221. kfree(amdgpu_encoder->enc_priv);
  3222. drm_encoder_cleanup(encoder);
  3223. kfree(amdgpu_encoder);
  3224. }
  3225. static const struct drm_encoder_funcs dce_v11_0_encoder_funcs = {
  3226. .destroy = dce_v11_0_encoder_destroy,
  3227. };
  3228. static void dce_v11_0_encoder_add(struct amdgpu_device *adev,
  3229. uint32_t encoder_enum,
  3230. uint32_t supported_device,
  3231. u16 caps)
  3232. {
  3233. struct drm_device *dev = adev->ddev;
  3234. struct drm_encoder *encoder;
  3235. struct amdgpu_encoder *amdgpu_encoder;
  3236. /* see if we already added it */
  3237. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3238. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3239. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3240. amdgpu_encoder->devices |= supported_device;
  3241. return;
  3242. }
  3243. }
  3244. /* add a new one */
  3245. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3246. if (!amdgpu_encoder)
  3247. return;
  3248. encoder = &amdgpu_encoder->base;
  3249. switch (adev->mode_info.num_crtc) {
  3250. case 1:
  3251. encoder->possible_crtcs = 0x1;
  3252. break;
  3253. case 2:
  3254. default:
  3255. encoder->possible_crtcs = 0x3;
  3256. break;
  3257. case 4:
  3258. encoder->possible_crtcs = 0xf;
  3259. break;
  3260. case 6:
  3261. encoder->possible_crtcs = 0x3f;
  3262. break;
  3263. }
  3264. amdgpu_encoder->enc_priv = NULL;
  3265. amdgpu_encoder->encoder_enum = encoder_enum;
  3266. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3267. amdgpu_encoder->devices = supported_device;
  3268. amdgpu_encoder->rmx_type = RMX_OFF;
  3269. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3270. amdgpu_encoder->is_ext_encoder = false;
  3271. amdgpu_encoder->caps = caps;
  3272. switch (amdgpu_encoder->encoder_id) {
  3273. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3274. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3275. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3276. DRM_MODE_ENCODER_DAC);
  3277. drm_encoder_helper_add(encoder, &dce_v11_0_dac_helper_funcs);
  3278. break;
  3279. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3280. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3281. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3282. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3283. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3284. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3285. amdgpu_encoder->rmx_type = RMX_FULL;
  3286. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3287. DRM_MODE_ENCODER_LVDS);
  3288. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3289. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3290. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3291. DRM_MODE_ENCODER_DAC);
  3292. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3293. } else {
  3294. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3295. DRM_MODE_ENCODER_TMDS);
  3296. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3297. }
  3298. drm_encoder_helper_add(encoder, &dce_v11_0_dig_helper_funcs);
  3299. break;
  3300. case ENCODER_OBJECT_ID_SI170B:
  3301. case ENCODER_OBJECT_ID_CH7303:
  3302. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3303. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3304. case ENCODER_OBJECT_ID_TITFP513:
  3305. case ENCODER_OBJECT_ID_VT1623:
  3306. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3307. case ENCODER_OBJECT_ID_TRAVIS:
  3308. case ENCODER_OBJECT_ID_NUTMEG:
  3309. /* these are handled by the primary encoders */
  3310. amdgpu_encoder->is_ext_encoder = true;
  3311. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3312. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3313. DRM_MODE_ENCODER_LVDS);
  3314. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3315. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3316. DRM_MODE_ENCODER_DAC);
  3317. else
  3318. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3319. DRM_MODE_ENCODER_TMDS);
  3320. drm_encoder_helper_add(encoder, &dce_v11_0_ext_helper_funcs);
  3321. break;
  3322. }
  3323. }
  3324. static const struct amdgpu_display_funcs dce_v11_0_display_funcs = {
  3325. .set_vga_render_state = &dce_v11_0_set_vga_render_state,
  3326. .bandwidth_update = &dce_v11_0_bandwidth_update,
  3327. .vblank_get_counter = &dce_v11_0_vblank_get_counter,
  3328. .vblank_wait = &dce_v11_0_vblank_wait,
  3329. .is_display_hung = &dce_v11_0_is_display_hung,
  3330. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3331. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3332. .hpd_sense = &dce_v11_0_hpd_sense,
  3333. .hpd_set_polarity = &dce_v11_0_hpd_set_polarity,
  3334. .hpd_get_gpio_reg = &dce_v11_0_hpd_get_gpio_reg,
  3335. .page_flip = &dce_v11_0_page_flip,
  3336. .page_flip_get_scanoutpos = &dce_v11_0_crtc_get_scanoutpos,
  3337. .add_encoder = &dce_v11_0_encoder_add,
  3338. .add_connector = &amdgpu_connector_add,
  3339. .stop_mc_access = &dce_v11_0_stop_mc_access,
  3340. .resume_mc_access = &dce_v11_0_resume_mc_access,
  3341. };
  3342. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev)
  3343. {
  3344. if (adev->mode_info.funcs == NULL)
  3345. adev->mode_info.funcs = &dce_v11_0_display_funcs;
  3346. }
  3347. static const struct amdgpu_irq_src_funcs dce_v11_0_crtc_irq_funcs = {
  3348. .set = dce_v11_0_set_crtc_irq_state,
  3349. .process = dce_v11_0_crtc_irq,
  3350. };
  3351. static const struct amdgpu_irq_src_funcs dce_v11_0_pageflip_irq_funcs = {
  3352. .set = dce_v11_0_set_pageflip_irq_state,
  3353. .process = dce_v11_0_pageflip_irq,
  3354. };
  3355. static const struct amdgpu_irq_src_funcs dce_v11_0_hpd_irq_funcs = {
  3356. .set = dce_v11_0_set_hpd_irq_state,
  3357. .process = dce_v11_0_hpd_irq,
  3358. };
  3359. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev)
  3360. {
  3361. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3362. adev->crtc_irq.funcs = &dce_v11_0_crtc_irq_funcs;
  3363. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3364. adev->pageflip_irq.funcs = &dce_v11_0_pageflip_irq_funcs;
  3365. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3366. adev->hpd_irq.funcs = &dce_v11_0_hpd_irq_funcs;
  3367. }