dce_v10_0.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  115. {
  116. switch (adev->asic_type) {
  117. case CHIP_TONGA:
  118. amdgpu_program_register_sequence(adev,
  119. golden_settings_tonga_a11,
  120. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  121. break;
  122. default:
  123. break;
  124. }
  125. }
  126. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  127. u32 block_offset, u32 reg)
  128. {
  129. unsigned long flags;
  130. u32 r;
  131. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  132. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  133. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  134. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  135. return r;
  136. }
  137. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  138. u32 block_offset, u32 reg, u32 v)
  139. {
  140. unsigned long flags;
  141. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  142. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  143. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  144. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  145. }
  146. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  147. {
  148. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  149. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  150. return true;
  151. else
  152. return false;
  153. }
  154. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  155. {
  156. u32 pos1, pos2;
  157. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  158. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  159. if (pos1 != pos2)
  160. return true;
  161. else
  162. return false;
  163. }
  164. /**
  165. * dce_v10_0_vblank_wait - vblank wait asic callback.
  166. *
  167. * @adev: amdgpu_device pointer
  168. * @crtc: crtc to wait for vblank on
  169. *
  170. * Wait for vblank on the requested crtc (evergreen+).
  171. */
  172. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  173. {
  174. unsigned i = 0;
  175. if (crtc >= adev->mode_info.num_crtc)
  176. return;
  177. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  178. return;
  179. /* depending on when we hit vblank, we may be close to active; if so,
  180. * wait for another frame.
  181. */
  182. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  183. if (i++ % 100 == 0) {
  184. if (!dce_v10_0_is_counter_moving(adev, crtc))
  185. break;
  186. }
  187. }
  188. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  189. if (i++ % 100 == 0) {
  190. if (!dce_v10_0_is_counter_moving(adev, crtc))
  191. break;
  192. }
  193. }
  194. }
  195. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  196. {
  197. if (crtc >= adev->mode_info.num_crtc)
  198. return 0;
  199. else
  200. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  201. }
  202. /**
  203. * dce_v10_0_page_flip - pageflip callback.
  204. *
  205. * @adev: amdgpu_device pointer
  206. * @crtc_id: crtc to cleanup pageflip on
  207. * @crtc_base: new address of the crtc (GPU MC address)
  208. *
  209. * Does the actual pageflip (evergreen+).
  210. * During vblank we take the crtc lock and wait for the update_pending
  211. * bit to go high, when it does, we release the lock, and allow the
  212. * double buffered update to take place.
  213. * Returns the current update pending status.
  214. */
  215. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  216. int crtc_id, u64 crtc_base)
  217. {
  218. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  219. u32 tmp = RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset);
  220. int i;
  221. /* Lock the graphics update lock */
  222. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  223. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  224. /* update the scanout addresses */
  225. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  226. upper_32_bits(crtc_base));
  227. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  228. lower_32_bits(crtc_base));
  229. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  230. upper_32_bits(crtc_base));
  231. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  232. lower_32_bits(crtc_base));
  233. /* Wait for update_pending to go high. */
  234. for (i = 0; i < adev->usec_timeout; i++) {
  235. if (RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset) &
  236. GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK)
  237. break;
  238. udelay(1);
  239. }
  240. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  241. /* Unlock the lock, so double-buffering can take place inside vblank */
  242. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  243. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  244. }
  245. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  246. u32 *vbl, u32 *position)
  247. {
  248. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  249. return -EINVAL;
  250. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  251. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  252. return 0;
  253. }
  254. /**
  255. * dce_v10_0_hpd_sense - hpd sense callback.
  256. *
  257. * @adev: amdgpu_device pointer
  258. * @hpd: hpd (hotplug detect) pin
  259. *
  260. * Checks if a digital monitor is connected (evergreen+).
  261. * Returns true if connected, false if not connected.
  262. */
  263. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  264. enum amdgpu_hpd_id hpd)
  265. {
  266. int idx;
  267. bool connected = false;
  268. switch (hpd) {
  269. case AMDGPU_HPD_1:
  270. idx = 0;
  271. break;
  272. case AMDGPU_HPD_2:
  273. idx = 1;
  274. break;
  275. case AMDGPU_HPD_3:
  276. idx = 2;
  277. break;
  278. case AMDGPU_HPD_4:
  279. idx = 3;
  280. break;
  281. case AMDGPU_HPD_5:
  282. idx = 4;
  283. break;
  284. case AMDGPU_HPD_6:
  285. idx = 5;
  286. break;
  287. default:
  288. return connected;
  289. }
  290. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  291. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  292. connected = true;
  293. return connected;
  294. }
  295. /**
  296. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  297. *
  298. * @adev: amdgpu_device pointer
  299. * @hpd: hpd (hotplug detect) pin
  300. *
  301. * Set the polarity of the hpd pin (evergreen+).
  302. */
  303. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  304. enum amdgpu_hpd_id hpd)
  305. {
  306. u32 tmp;
  307. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  308. int idx;
  309. switch (hpd) {
  310. case AMDGPU_HPD_1:
  311. idx = 0;
  312. break;
  313. case AMDGPU_HPD_2:
  314. idx = 1;
  315. break;
  316. case AMDGPU_HPD_3:
  317. idx = 2;
  318. break;
  319. case AMDGPU_HPD_4:
  320. idx = 3;
  321. break;
  322. case AMDGPU_HPD_5:
  323. idx = 4;
  324. break;
  325. case AMDGPU_HPD_6:
  326. idx = 5;
  327. break;
  328. default:
  329. return;
  330. }
  331. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  332. if (connected)
  333. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  334. else
  335. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  336. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  337. }
  338. /**
  339. * dce_v10_0_hpd_init - hpd setup callback.
  340. *
  341. * @adev: amdgpu_device pointer
  342. *
  343. * Setup the hpd pins used by the card (evergreen+).
  344. * Enable the pin, set the polarity, and enable the hpd interrupts.
  345. */
  346. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  347. {
  348. struct drm_device *dev = adev->ddev;
  349. struct drm_connector *connector;
  350. u32 tmp;
  351. int idx;
  352. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  353. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  354. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  355. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  356. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  357. * aux dp channel on imac and help (but not completely fix)
  358. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  359. * also avoid interrupt storms during dpms.
  360. */
  361. continue;
  362. }
  363. switch (amdgpu_connector->hpd.hpd) {
  364. case AMDGPU_HPD_1:
  365. idx = 0;
  366. break;
  367. case AMDGPU_HPD_2:
  368. idx = 1;
  369. break;
  370. case AMDGPU_HPD_3:
  371. idx = 2;
  372. break;
  373. case AMDGPU_HPD_4:
  374. idx = 3;
  375. break;
  376. case AMDGPU_HPD_5:
  377. idx = 4;
  378. break;
  379. case AMDGPU_HPD_6:
  380. idx = 5;
  381. break;
  382. default:
  383. continue;
  384. }
  385. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  386. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  387. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  388. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  389. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  390. DC_HPD_CONNECT_INT_DELAY,
  391. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  392. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  393. DC_HPD_DISCONNECT_INT_DELAY,
  394. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  395. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  396. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  397. amdgpu_irq_get(adev, &adev->hpd_irq,
  398. amdgpu_connector->hpd.hpd);
  399. }
  400. }
  401. /**
  402. * dce_v10_0_hpd_fini - hpd tear down callback.
  403. *
  404. * @adev: amdgpu_device pointer
  405. *
  406. * Tear down the hpd pins used by the card (evergreen+).
  407. * Disable the hpd interrupts.
  408. */
  409. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  410. {
  411. struct drm_device *dev = adev->ddev;
  412. struct drm_connector *connector;
  413. u32 tmp;
  414. int idx;
  415. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  416. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  417. switch (amdgpu_connector->hpd.hpd) {
  418. case AMDGPU_HPD_1:
  419. idx = 0;
  420. break;
  421. case AMDGPU_HPD_2:
  422. idx = 1;
  423. break;
  424. case AMDGPU_HPD_3:
  425. idx = 2;
  426. break;
  427. case AMDGPU_HPD_4:
  428. idx = 3;
  429. break;
  430. case AMDGPU_HPD_5:
  431. idx = 4;
  432. break;
  433. case AMDGPU_HPD_6:
  434. idx = 5;
  435. break;
  436. default:
  437. continue;
  438. }
  439. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  440. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  441. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  442. amdgpu_irq_put(adev, &adev->hpd_irq,
  443. amdgpu_connector->hpd.hpd);
  444. }
  445. }
  446. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  447. {
  448. return mmDC_GPIO_HPD_A;
  449. }
  450. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  451. {
  452. u32 crtc_hung = 0;
  453. u32 crtc_status[6];
  454. u32 i, j, tmp;
  455. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  456. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  457. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  458. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  459. crtc_hung |= (1 << i);
  460. }
  461. }
  462. for (j = 0; j < 10; j++) {
  463. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  464. if (crtc_hung & (1 << i)) {
  465. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  466. if (tmp != crtc_status[i])
  467. crtc_hung &= ~(1 << i);
  468. }
  469. }
  470. if (crtc_hung == 0)
  471. return false;
  472. udelay(100);
  473. }
  474. return true;
  475. }
  476. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  477. struct amdgpu_mode_mc_save *save)
  478. {
  479. u32 crtc_enabled, tmp;
  480. int i;
  481. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  482. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  483. /* disable VGA render */
  484. tmp = RREG32(mmVGA_RENDER_CONTROL);
  485. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  486. WREG32(mmVGA_RENDER_CONTROL, tmp);
  487. /* blank the display controllers */
  488. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  489. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  490. CRTC_CONTROL, CRTC_MASTER_EN);
  491. if (crtc_enabled) {
  492. #if 0
  493. u32 frame_count;
  494. int j;
  495. save->crtc_enabled[i] = true;
  496. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  497. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  498. amdgpu_display_vblank_wait(adev, i);
  499. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  500. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  501. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  502. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  503. }
  504. /* wait for the next frame */
  505. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  506. for (j = 0; j < adev->usec_timeout; j++) {
  507. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  508. break;
  509. udelay(1);
  510. }
  511. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  512. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  513. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  514. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  515. }
  516. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  517. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  518. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  519. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  520. }
  521. #else
  522. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  523. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  524. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  525. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  526. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  527. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  528. save->crtc_enabled[i] = false;
  529. /* ***** */
  530. #endif
  531. } else {
  532. save->crtc_enabled[i] = false;
  533. }
  534. }
  535. }
  536. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  537. struct amdgpu_mode_mc_save *save)
  538. {
  539. u32 tmp, frame_count;
  540. int i, j;
  541. /* update crtc base addresses */
  542. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  543. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  544. upper_32_bits(adev->mc.vram_start));
  545. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  546. upper_32_bits(adev->mc.vram_start));
  547. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  548. (u32)adev->mc.vram_start);
  549. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  550. (u32)adev->mc.vram_start);
  551. if (save->crtc_enabled[i]) {
  552. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  553. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  554. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  555. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  556. }
  557. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  558. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  559. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  560. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  561. }
  562. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  563. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  564. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  565. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  566. }
  567. for (j = 0; j < adev->usec_timeout; j++) {
  568. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  569. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  570. break;
  571. udelay(1);
  572. }
  573. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  574. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  575. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  576. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  577. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  578. /* wait for the next frame */
  579. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  580. for (j = 0; j < adev->usec_timeout; j++) {
  581. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  582. break;
  583. udelay(1);
  584. }
  585. }
  586. }
  587. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  588. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  589. /* Unlock vga access */
  590. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  591. mdelay(1);
  592. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  593. }
  594. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  595. bool render)
  596. {
  597. u32 tmp;
  598. /* Lockout access through VGA aperture*/
  599. tmp = RREG32(mmVGA_HDP_CONTROL);
  600. if (render)
  601. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  602. else
  603. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  604. WREG32(mmVGA_HDP_CONTROL, tmp);
  605. /* disable VGA render */
  606. tmp = RREG32(mmVGA_RENDER_CONTROL);
  607. if (render)
  608. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  609. else
  610. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  611. WREG32(mmVGA_RENDER_CONTROL, tmp);
  612. }
  613. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  614. {
  615. struct drm_device *dev = encoder->dev;
  616. struct amdgpu_device *adev = dev->dev_private;
  617. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  618. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  619. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  620. int bpc = 0;
  621. u32 tmp = 0;
  622. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  623. if (connector) {
  624. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  625. bpc = amdgpu_connector_get_monitor_bpc(connector);
  626. dither = amdgpu_connector->dither;
  627. }
  628. /* LVDS/eDP FMT is set up by atom */
  629. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  630. return;
  631. /* not needed for analog */
  632. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  633. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  634. return;
  635. if (bpc == 0)
  636. return;
  637. switch (bpc) {
  638. case 6:
  639. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  640. /* XXX sort out optimal dither settings */
  641. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  642. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  643. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  644. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  645. } else {
  646. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  647. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  648. }
  649. break;
  650. case 8:
  651. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  652. /* XXX sort out optimal dither settings */
  653. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  654. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  655. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  656. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  657. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  658. } else {
  659. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  660. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  661. }
  662. break;
  663. case 10:
  664. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  665. /* XXX sort out optimal dither settings */
  666. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  667. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  668. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  669. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  670. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  671. } else {
  672. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  673. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  674. }
  675. break;
  676. default:
  677. /* not needed */
  678. break;
  679. }
  680. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  681. }
  682. /* display watermark setup */
  683. /**
  684. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  685. *
  686. * @adev: amdgpu_device pointer
  687. * @amdgpu_crtc: the selected display controller
  688. * @mode: the current display mode on the selected display
  689. * controller
  690. *
  691. * Setup up the line buffer allocation for
  692. * the selected display controller (CIK).
  693. * Returns the line buffer size in pixels.
  694. */
  695. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  696. struct amdgpu_crtc *amdgpu_crtc,
  697. struct drm_display_mode *mode)
  698. {
  699. u32 tmp, buffer_alloc, i, mem_cfg;
  700. u32 pipe_offset = amdgpu_crtc->crtc_id;
  701. /*
  702. * Line Buffer Setup
  703. * There are 6 line buffers, one for each display controllers.
  704. * There are 3 partitions per LB. Select the number of partitions
  705. * to enable based on the display width. For display widths larger
  706. * than 4096, you need use to use 2 display controllers and combine
  707. * them using the stereo blender.
  708. */
  709. if (amdgpu_crtc->base.enabled && mode) {
  710. if (mode->crtc_hdisplay < 1920) {
  711. mem_cfg = 1;
  712. buffer_alloc = 2;
  713. } else if (mode->crtc_hdisplay < 2560) {
  714. mem_cfg = 2;
  715. buffer_alloc = 2;
  716. } else if (mode->crtc_hdisplay < 4096) {
  717. mem_cfg = 0;
  718. buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4;
  719. } else {
  720. DRM_DEBUG_KMS("Mode too big for LB!\n");
  721. mem_cfg = 0;
  722. buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4;
  723. }
  724. } else {
  725. mem_cfg = 1;
  726. buffer_alloc = 0;
  727. }
  728. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  729. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  730. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  731. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  732. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  733. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  734. for (i = 0; i < adev->usec_timeout; i++) {
  735. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  736. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  737. break;
  738. udelay(1);
  739. }
  740. if (amdgpu_crtc->base.enabled && mode) {
  741. switch (mem_cfg) {
  742. case 0:
  743. default:
  744. return 4096 * 2;
  745. case 1:
  746. return 1920 * 2;
  747. case 2:
  748. return 2560 * 2;
  749. }
  750. }
  751. /* controller not enabled, so no lb used */
  752. return 0;
  753. }
  754. /**
  755. * cik_get_number_of_dram_channels - get the number of dram channels
  756. *
  757. * @adev: amdgpu_device pointer
  758. *
  759. * Look up the number of video ram channels (CIK).
  760. * Used for display watermark bandwidth calculations
  761. * Returns the number of dram channels
  762. */
  763. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  764. {
  765. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  766. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  767. case 0:
  768. default:
  769. return 1;
  770. case 1:
  771. return 2;
  772. case 2:
  773. return 4;
  774. case 3:
  775. return 8;
  776. case 4:
  777. return 3;
  778. case 5:
  779. return 6;
  780. case 6:
  781. return 10;
  782. case 7:
  783. return 12;
  784. case 8:
  785. return 16;
  786. }
  787. }
  788. struct dce10_wm_params {
  789. u32 dram_channels; /* number of dram channels */
  790. u32 yclk; /* bandwidth per dram data pin in kHz */
  791. u32 sclk; /* engine clock in kHz */
  792. u32 disp_clk; /* display clock in kHz */
  793. u32 src_width; /* viewport width */
  794. u32 active_time; /* active display time in ns */
  795. u32 blank_time; /* blank time in ns */
  796. bool interlaced; /* mode is interlaced */
  797. fixed20_12 vsc; /* vertical scale ratio */
  798. u32 num_heads; /* number of active crtcs */
  799. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  800. u32 lb_size; /* line buffer allocated to pipe */
  801. u32 vtaps; /* vertical scaler taps */
  802. };
  803. /**
  804. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  805. *
  806. * @wm: watermark calculation data
  807. *
  808. * Calculate the raw dram bandwidth (CIK).
  809. * Used for display watermark bandwidth calculations
  810. * Returns the dram bandwidth in MBytes/s
  811. */
  812. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  813. {
  814. /* Calculate raw DRAM Bandwidth */
  815. fixed20_12 dram_efficiency; /* 0.7 */
  816. fixed20_12 yclk, dram_channels, bandwidth;
  817. fixed20_12 a;
  818. a.full = dfixed_const(1000);
  819. yclk.full = dfixed_const(wm->yclk);
  820. yclk.full = dfixed_div(yclk, a);
  821. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  822. a.full = dfixed_const(10);
  823. dram_efficiency.full = dfixed_const(7);
  824. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  825. bandwidth.full = dfixed_mul(dram_channels, yclk);
  826. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  827. return dfixed_trunc(bandwidth);
  828. }
  829. /**
  830. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  831. *
  832. * @wm: watermark calculation data
  833. *
  834. * Calculate the dram bandwidth used for display (CIK).
  835. * Used for display watermark bandwidth calculations
  836. * Returns the dram bandwidth for display in MBytes/s
  837. */
  838. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  839. {
  840. /* Calculate DRAM Bandwidth and the part allocated to display. */
  841. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  842. fixed20_12 yclk, dram_channels, bandwidth;
  843. fixed20_12 a;
  844. a.full = dfixed_const(1000);
  845. yclk.full = dfixed_const(wm->yclk);
  846. yclk.full = dfixed_div(yclk, a);
  847. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  848. a.full = dfixed_const(10);
  849. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  850. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  851. bandwidth.full = dfixed_mul(dram_channels, yclk);
  852. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  853. return dfixed_trunc(bandwidth);
  854. }
  855. /**
  856. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  857. *
  858. * @wm: watermark calculation data
  859. *
  860. * Calculate the data return bandwidth used for display (CIK).
  861. * Used for display watermark bandwidth calculations
  862. * Returns the data return bandwidth in MBytes/s
  863. */
  864. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  865. {
  866. /* Calculate the display Data return Bandwidth */
  867. fixed20_12 return_efficiency; /* 0.8 */
  868. fixed20_12 sclk, bandwidth;
  869. fixed20_12 a;
  870. a.full = dfixed_const(1000);
  871. sclk.full = dfixed_const(wm->sclk);
  872. sclk.full = dfixed_div(sclk, a);
  873. a.full = dfixed_const(10);
  874. return_efficiency.full = dfixed_const(8);
  875. return_efficiency.full = dfixed_div(return_efficiency, a);
  876. a.full = dfixed_const(32);
  877. bandwidth.full = dfixed_mul(a, sclk);
  878. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  879. return dfixed_trunc(bandwidth);
  880. }
  881. /**
  882. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  883. *
  884. * @wm: watermark calculation data
  885. *
  886. * Calculate the dmif bandwidth used for display (CIK).
  887. * Used for display watermark bandwidth calculations
  888. * Returns the dmif bandwidth in MBytes/s
  889. */
  890. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  891. {
  892. /* Calculate the DMIF Request Bandwidth */
  893. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  894. fixed20_12 disp_clk, bandwidth;
  895. fixed20_12 a, b;
  896. a.full = dfixed_const(1000);
  897. disp_clk.full = dfixed_const(wm->disp_clk);
  898. disp_clk.full = dfixed_div(disp_clk, a);
  899. a.full = dfixed_const(32);
  900. b.full = dfixed_mul(a, disp_clk);
  901. a.full = dfixed_const(10);
  902. disp_clk_request_efficiency.full = dfixed_const(8);
  903. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  904. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  905. return dfixed_trunc(bandwidth);
  906. }
  907. /**
  908. * dce_v10_0_available_bandwidth - get the min available bandwidth
  909. *
  910. * @wm: watermark calculation data
  911. *
  912. * Calculate the min available bandwidth used for display (CIK).
  913. * Used for display watermark bandwidth calculations
  914. * Returns the min available bandwidth in MBytes/s
  915. */
  916. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  917. {
  918. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  919. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  920. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  921. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  922. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  923. }
  924. /**
  925. * dce_v10_0_average_bandwidth - get the average available bandwidth
  926. *
  927. * @wm: watermark calculation data
  928. *
  929. * Calculate the average available bandwidth used for display (CIK).
  930. * Used for display watermark bandwidth calculations
  931. * Returns the average available bandwidth in MBytes/s
  932. */
  933. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  934. {
  935. /* Calculate the display mode Average Bandwidth
  936. * DisplayMode should contain the source and destination dimensions,
  937. * timing, etc.
  938. */
  939. fixed20_12 bpp;
  940. fixed20_12 line_time;
  941. fixed20_12 src_width;
  942. fixed20_12 bandwidth;
  943. fixed20_12 a;
  944. a.full = dfixed_const(1000);
  945. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  946. line_time.full = dfixed_div(line_time, a);
  947. bpp.full = dfixed_const(wm->bytes_per_pixel);
  948. src_width.full = dfixed_const(wm->src_width);
  949. bandwidth.full = dfixed_mul(src_width, bpp);
  950. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  951. bandwidth.full = dfixed_div(bandwidth, line_time);
  952. return dfixed_trunc(bandwidth);
  953. }
  954. /**
  955. * dce_v10_0_latency_watermark - get the latency watermark
  956. *
  957. * @wm: watermark calculation data
  958. *
  959. * Calculate the latency watermark (CIK).
  960. * Used for display watermark bandwidth calculations
  961. * Returns the latency watermark in ns
  962. */
  963. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  964. {
  965. /* First calculate the latency in ns */
  966. u32 mc_latency = 2000; /* 2000 ns. */
  967. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  968. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  969. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  970. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  971. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  972. (wm->num_heads * cursor_line_pair_return_time);
  973. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  974. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  975. u32 tmp, dmif_size = 12288;
  976. fixed20_12 a, b, c;
  977. if (wm->num_heads == 0)
  978. return 0;
  979. a.full = dfixed_const(2);
  980. b.full = dfixed_const(1);
  981. if ((wm->vsc.full > a.full) ||
  982. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  983. (wm->vtaps >= 5) ||
  984. ((wm->vsc.full >= a.full) && wm->interlaced))
  985. max_src_lines_per_dst_line = 4;
  986. else
  987. max_src_lines_per_dst_line = 2;
  988. a.full = dfixed_const(available_bandwidth);
  989. b.full = dfixed_const(wm->num_heads);
  990. a.full = dfixed_div(a, b);
  991. b.full = dfixed_const(mc_latency + 512);
  992. c.full = dfixed_const(wm->disp_clk);
  993. b.full = dfixed_div(b, c);
  994. c.full = dfixed_const(dmif_size);
  995. b.full = dfixed_div(c, b);
  996. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  997. b.full = dfixed_const(1000);
  998. c.full = dfixed_const(wm->disp_clk);
  999. b.full = dfixed_div(c, b);
  1000. c.full = dfixed_const(wm->bytes_per_pixel);
  1001. b.full = dfixed_mul(b, c);
  1002. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1003. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1004. b.full = dfixed_const(1000);
  1005. c.full = dfixed_const(lb_fill_bw);
  1006. b.full = dfixed_div(c, b);
  1007. a.full = dfixed_div(a, b);
  1008. line_fill_time = dfixed_trunc(a);
  1009. if (line_fill_time < wm->active_time)
  1010. return latency;
  1011. else
  1012. return latency + (line_fill_time - wm->active_time);
  1013. }
  1014. /**
  1015. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1016. * average and available dram bandwidth
  1017. *
  1018. * @wm: watermark calculation data
  1019. *
  1020. * Check if the display average bandwidth fits in the display
  1021. * dram bandwidth (CIK).
  1022. * Used for display watermark bandwidth calculations
  1023. * Returns true if the display fits, false if not.
  1024. */
  1025. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1026. {
  1027. if (dce_v10_0_average_bandwidth(wm) <=
  1028. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1029. return true;
  1030. else
  1031. return false;
  1032. }
  1033. /**
  1034. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1035. * average and available bandwidth
  1036. *
  1037. * @wm: watermark calculation data
  1038. *
  1039. * Check if the display average bandwidth fits in the display
  1040. * available bandwidth (CIK).
  1041. * Used for display watermark bandwidth calculations
  1042. * Returns true if the display fits, false if not.
  1043. */
  1044. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1045. {
  1046. if (dce_v10_0_average_bandwidth(wm) <=
  1047. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1048. return true;
  1049. else
  1050. return false;
  1051. }
  1052. /**
  1053. * dce_v10_0_check_latency_hiding - check latency hiding
  1054. *
  1055. * @wm: watermark calculation data
  1056. *
  1057. * Check latency hiding (CIK).
  1058. * Used for display watermark bandwidth calculations
  1059. * Returns true if the display fits, false if not.
  1060. */
  1061. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1062. {
  1063. u32 lb_partitions = wm->lb_size / wm->src_width;
  1064. u32 line_time = wm->active_time + wm->blank_time;
  1065. u32 latency_tolerant_lines;
  1066. u32 latency_hiding;
  1067. fixed20_12 a;
  1068. a.full = dfixed_const(1);
  1069. if (wm->vsc.full > a.full)
  1070. latency_tolerant_lines = 1;
  1071. else {
  1072. if (lb_partitions <= (wm->vtaps + 1))
  1073. latency_tolerant_lines = 1;
  1074. else
  1075. latency_tolerant_lines = 2;
  1076. }
  1077. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1078. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1079. return true;
  1080. else
  1081. return false;
  1082. }
  1083. /**
  1084. * dce_v10_0_program_watermarks - program display watermarks
  1085. *
  1086. * @adev: amdgpu_device pointer
  1087. * @amdgpu_crtc: the selected display controller
  1088. * @lb_size: line buffer size
  1089. * @num_heads: number of display controllers in use
  1090. *
  1091. * Calculate and program the display watermarks for the
  1092. * selected display controller (CIK).
  1093. */
  1094. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1095. struct amdgpu_crtc *amdgpu_crtc,
  1096. u32 lb_size, u32 num_heads)
  1097. {
  1098. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1099. struct dce10_wm_params wm_low, wm_high;
  1100. u32 pixel_period;
  1101. u32 line_time = 0;
  1102. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1103. u32 tmp, wm_mask;
  1104. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1105. pixel_period = 1000000 / (u32)mode->clock;
  1106. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1107. /* watermark for high clocks */
  1108. if (adev->pm.dpm_enabled) {
  1109. wm_high.yclk =
  1110. amdgpu_dpm_get_mclk(adev, false) * 10;
  1111. wm_high.sclk =
  1112. amdgpu_dpm_get_sclk(adev, false) * 10;
  1113. } else {
  1114. wm_high.yclk = adev->pm.current_mclk * 10;
  1115. wm_high.sclk = adev->pm.current_sclk * 10;
  1116. }
  1117. wm_high.disp_clk = mode->clock;
  1118. wm_high.src_width = mode->crtc_hdisplay;
  1119. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1120. wm_high.blank_time = line_time - wm_high.active_time;
  1121. wm_high.interlaced = false;
  1122. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1123. wm_high.interlaced = true;
  1124. wm_high.vsc = amdgpu_crtc->vsc;
  1125. wm_high.vtaps = 1;
  1126. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1127. wm_high.vtaps = 2;
  1128. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1129. wm_high.lb_size = lb_size;
  1130. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1131. wm_high.num_heads = num_heads;
  1132. /* set for high clocks */
  1133. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1134. /* possibly force display priority to high */
  1135. /* should really do this at mode validation time... */
  1136. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1137. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1138. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1139. (adev->mode_info.disp_priority == 2)) {
  1140. DRM_DEBUG_KMS("force priority to high\n");
  1141. }
  1142. /* watermark for low clocks */
  1143. if (adev->pm.dpm_enabled) {
  1144. wm_low.yclk =
  1145. amdgpu_dpm_get_mclk(adev, true) * 10;
  1146. wm_low.sclk =
  1147. amdgpu_dpm_get_sclk(adev, true) * 10;
  1148. } else {
  1149. wm_low.yclk = adev->pm.current_mclk * 10;
  1150. wm_low.sclk = adev->pm.current_sclk * 10;
  1151. }
  1152. wm_low.disp_clk = mode->clock;
  1153. wm_low.src_width = mode->crtc_hdisplay;
  1154. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1155. wm_low.blank_time = line_time - wm_low.active_time;
  1156. wm_low.interlaced = false;
  1157. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1158. wm_low.interlaced = true;
  1159. wm_low.vsc = amdgpu_crtc->vsc;
  1160. wm_low.vtaps = 1;
  1161. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1162. wm_low.vtaps = 2;
  1163. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1164. wm_low.lb_size = lb_size;
  1165. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1166. wm_low.num_heads = num_heads;
  1167. /* set for low clocks */
  1168. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1169. /* possibly force display priority to high */
  1170. /* should really do this at mode validation time... */
  1171. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1172. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1173. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1174. (adev->mode_info.disp_priority == 2)) {
  1175. DRM_DEBUG_KMS("force priority to high\n");
  1176. }
  1177. }
  1178. /* select wm A */
  1179. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1180. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1181. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1182. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1183. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1184. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1185. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1186. /* select wm B */
  1187. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1188. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1189. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1190. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1191. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1192. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1193. /* restore original selection */
  1194. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1195. /* save values for DPM */
  1196. amdgpu_crtc->line_time = line_time;
  1197. amdgpu_crtc->wm_high = latency_watermark_a;
  1198. amdgpu_crtc->wm_low = latency_watermark_b;
  1199. }
  1200. /**
  1201. * dce_v10_0_bandwidth_update - program display watermarks
  1202. *
  1203. * @adev: amdgpu_device pointer
  1204. *
  1205. * Calculate and program the display watermarks and line
  1206. * buffer allocation (CIK).
  1207. */
  1208. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1209. {
  1210. struct drm_display_mode *mode = NULL;
  1211. u32 num_heads = 0, lb_size;
  1212. int i;
  1213. amdgpu_update_display_priority(adev);
  1214. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1215. if (adev->mode_info.crtcs[i]->base.enabled)
  1216. num_heads++;
  1217. }
  1218. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1219. mode = &adev->mode_info.crtcs[i]->base.mode;
  1220. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1221. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1222. lb_size, num_heads);
  1223. }
  1224. }
  1225. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1226. {
  1227. int i;
  1228. u32 offset, tmp;
  1229. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1230. offset = adev->mode_info.audio.pin[i].offset;
  1231. tmp = RREG32_AUDIO_ENDPT(offset,
  1232. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1233. if (((tmp &
  1234. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1235. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1236. adev->mode_info.audio.pin[i].connected = false;
  1237. else
  1238. adev->mode_info.audio.pin[i].connected = true;
  1239. }
  1240. }
  1241. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1242. {
  1243. int i;
  1244. dce_v10_0_audio_get_connected_pins(adev);
  1245. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1246. if (adev->mode_info.audio.pin[i].connected)
  1247. return &adev->mode_info.audio.pin[i];
  1248. }
  1249. DRM_ERROR("No connected audio pins found!\n");
  1250. return NULL;
  1251. }
  1252. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1253. {
  1254. struct amdgpu_device *adev = encoder->dev->dev_private;
  1255. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1256. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1257. u32 tmp;
  1258. if (!dig || !dig->afmt || !dig->afmt->pin)
  1259. return;
  1260. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1261. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1262. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1263. }
  1264. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1265. struct drm_display_mode *mode)
  1266. {
  1267. struct amdgpu_device *adev = encoder->dev->dev_private;
  1268. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1269. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1270. struct drm_connector *connector;
  1271. struct amdgpu_connector *amdgpu_connector = NULL;
  1272. u32 tmp;
  1273. int interlace = 0;
  1274. if (!dig || !dig->afmt || !dig->afmt->pin)
  1275. return;
  1276. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1277. if (connector->encoder == encoder) {
  1278. amdgpu_connector = to_amdgpu_connector(connector);
  1279. break;
  1280. }
  1281. }
  1282. if (!amdgpu_connector) {
  1283. DRM_ERROR("Couldn't find encoder's connector\n");
  1284. return;
  1285. }
  1286. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1287. interlace = 1;
  1288. if (connector->latency_present[interlace]) {
  1289. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1290. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1291. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1292. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1293. } else {
  1294. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1295. VIDEO_LIPSYNC, 0);
  1296. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1297. AUDIO_LIPSYNC, 0);
  1298. }
  1299. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1300. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1301. }
  1302. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1303. {
  1304. struct amdgpu_device *adev = encoder->dev->dev_private;
  1305. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1306. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1307. struct drm_connector *connector;
  1308. struct amdgpu_connector *amdgpu_connector = NULL;
  1309. u32 tmp;
  1310. u8 *sadb = NULL;
  1311. int sad_count;
  1312. if (!dig || !dig->afmt || !dig->afmt->pin)
  1313. return;
  1314. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1315. if (connector->encoder == encoder) {
  1316. amdgpu_connector = to_amdgpu_connector(connector);
  1317. break;
  1318. }
  1319. }
  1320. if (!amdgpu_connector) {
  1321. DRM_ERROR("Couldn't find encoder's connector\n");
  1322. return;
  1323. }
  1324. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1325. if (sad_count < 0) {
  1326. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1327. sad_count = 0;
  1328. }
  1329. /* program the speaker allocation */
  1330. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1331. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1332. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1333. DP_CONNECTION, 0);
  1334. /* set HDMI mode */
  1335. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1336. HDMI_CONNECTION, 1);
  1337. if (sad_count)
  1338. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1339. SPEAKER_ALLOCATION, sadb[0]);
  1340. else
  1341. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1342. SPEAKER_ALLOCATION, 5); /* stereo */
  1343. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1344. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1345. kfree(sadb);
  1346. }
  1347. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1348. {
  1349. struct amdgpu_device *adev = encoder->dev->dev_private;
  1350. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1351. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1352. struct drm_connector *connector;
  1353. struct amdgpu_connector *amdgpu_connector = NULL;
  1354. struct cea_sad *sads;
  1355. int i, sad_count;
  1356. static const u16 eld_reg_to_type[][2] = {
  1357. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1358. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1359. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1360. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1361. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1362. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1363. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1364. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1365. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1366. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1367. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1368. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1369. };
  1370. if (!dig || !dig->afmt || !dig->afmt->pin)
  1371. return;
  1372. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1373. if (connector->encoder == encoder) {
  1374. amdgpu_connector = to_amdgpu_connector(connector);
  1375. break;
  1376. }
  1377. }
  1378. if (!amdgpu_connector) {
  1379. DRM_ERROR("Couldn't find encoder's connector\n");
  1380. return;
  1381. }
  1382. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1383. if (sad_count <= 0) {
  1384. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1385. return;
  1386. }
  1387. BUG_ON(!sads);
  1388. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1389. u32 tmp = 0;
  1390. u8 stereo_freqs = 0;
  1391. int max_channels = -1;
  1392. int j;
  1393. for (j = 0; j < sad_count; j++) {
  1394. struct cea_sad *sad = &sads[j];
  1395. if (sad->format == eld_reg_to_type[i][1]) {
  1396. if (sad->channels > max_channels) {
  1397. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1398. MAX_CHANNELS, sad->channels);
  1399. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1400. DESCRIPTOR_BYTE_2, sad->byte2);
  1401. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1402. SUPPORTED_FREQUENCIES, sad->freq);
  1403. max_channels = sad->channels;
  1404. }
  1405. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1406. stereo_freqs |= sad->freq;
  1407. else
  1408. break;
  1409. }
  1410. }
  1411. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1412. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1413. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1414. }
  1415. kfree(sads);
  1416. }
  1417. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1418. struct amdgpu_audio_pin *pin,
  1419. bool enable)
  1420. {
  1421. if (!pin)
  1422. return;
  1423. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1424. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1425. }
  1426. static const u32 pin_offsets[] =
  1427. {
  1428. AUD0_REGISTER_OFFSET,
  1429. AUD1_REGISTER_OFFSET,
  1430. AUD2_REGISTER_OFFSET,
  1431. AUD3_REGISTER_OFFSET,
  1432. AUD4_REGISTER_OFFSET,
  1433. AUD5_REGISTER_OFFSET,
  1434. AUD6_REGISTER_OFFSET,
  1435. };
  1436. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1437. {
  1438. int i;
  1439. if (!amdgpu_audio)
  1440. return 0;
  1441. adev->mode_info.audio.enabled = true;
  1442. adev->mode_info.audio.num_pins = 7;
  1443. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1444. adev->mode_info.audio.pin[i].channels = -1;
  1445. adev->mode_info.audio.pin[i].rate = -1;
  1446. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1447. adev->mode_info.audio.pin[i].status_bits = 0;
  1448. adev->mode_info.audio.pin[i].category_code = 0;
  1449. adev->mode_info.audio.pin[i].connected = false;
  1450. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1451. adev->mode_info.audio.pin[i].id = i;
  1452. /* disable audio. it will be set up later */
  1453. /* XXX remove once we switch to ip funcs */
  1454. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1455. }
  1456. return 0;
  1457. }
  1458. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1459. {
  1460. int i;
  1461. if (!adev->mode_info.audio.enabled)
  1462. return;
  1463. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1464. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1465. adev->mode_info.audio.enabled = false;
  1466. }
  1467. /*
  1468. * update the N and CTS parameters for a given pixel clock rate
  1469. */
  1470. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1471. {
  1472. struct drm_device *dev = encoder->dev;
  1473. struct amdgpu_device *adev = dev->dev_private;
  1474. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1475. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1476. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1477. u32 tmp;
  1478. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1479. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1480. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1481. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1482. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1483. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1484. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1485. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1486. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1487. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1488. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1489. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1490. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1491. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1492. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1493. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1494. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1495. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1496. }
  1497. /*
  1498. * build a HDMI Video Info Frame
  1499. */
  1500. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1501. void *buffer, size_t size)
  1502. {
  1503. struct drm_device *dev = encoder->dev;
  1504. struct amdgpu_device *adev = dev->dev_private;
  1505. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1506. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1507. uint8_t *frame = buffer + 3;
  1508. uint8_t *header = buffer;
  1509. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1510. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1511. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1512. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1513. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1514. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1515. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1516. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1517. }
  1518. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1519. {
  1520. struct drm_device *dev = encoder->dev;
  1521. struct amdgpu_device *adev = dev->dev_private;
  1522. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1523. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1524. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1525. u32 dto_phase = 24 * 1000;
  1526. u32 dto_modulo = clock;
  1527. u32 tmp;
  1528. if (!dig || !dig->afmt)
  1529. return;
  1530. /* XXX two dtos; generally use dto0 for hdmi */
  1531. /* Express [24MHz / target pixel clock] as an exact rational
  1532. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1533. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1534. */
  1535. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1536. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1537. amdgpu_crtc->crtc_id);
  1538. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1539. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1540. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1541. }
  1542. /*
  1543. * update the info frames with the data from the current display mode
  1544. */
  1545. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1546. struct drm_display_mode *mode)
  1547. {
  1548. struct drm_device *dev = encoder->dev;
  1549. struct amdgpu_device *adev = dev->dev_private;
  1550. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1551. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1552. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1553. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1554. struct hdmi_avi_infoframe frame;
  1555. ssize_t err;
  1556. u32 tmp;
  1557. int bpc = 8;
  1558. if (!dig || !dig->afmt)
  1559. return;
  1560. /* Silent, r600_hdmi_enable will raise WARN for us */
  1561. if (!dig->afmt->enabled)
  1562. return;
  1563. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1564. if (encoder->crtc) {
  1565. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1566. bpc = amdgpu_crtc->bpc;
  1567. }
  1568. /* disable audio prior to setting up hw */
  1569. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1570. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1571. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1572. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1573. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1574. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1575. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1576. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1577. switch (bpc) {
  1578. case 0:
  1579. case 6:
  1580. case 8:
  1581. case 16:
  1582. default:
  1583. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1584. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1585. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1586. connector->name, bpc);
  1587. break;
  1588. case 10:
  1589. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1590. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1591. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1592. connector->name);
  1593. break;
  1594. case 12:
  1595. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1596. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1597. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1598. connector->name);
  1599. break;
  1600. }
  1601. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1602. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1603. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1604. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1605. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1606. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1607. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1608. /* enable audio info frames (frames won't be set until audio is enabled) */
  1609. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1610. /* required for audio info values to be updated */
  1611. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1612. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1613. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1614. /* required for audio info values to be updated */
  1615. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1616. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1617. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1618. /* anything other than 0 */
  1619. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1620. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1621. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1622. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1623. /* set the default audio delay */
  1624. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1625. /* should be suffient for all audio modes and small enough for all hblanks */
  1626. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1627. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1628. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1629. /* allow 60958 channel status fields to be updated */
  1630. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1631. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1632. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1633. if (bpc > 8)
  1634. /* clear SW CTS value */
  1635. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1636. else
  1637. /* select SW CTS value */
  1638. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1639. /* allow hw to sent ACR packets when required */
  1640. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1641. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1642. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1643. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1644. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1645. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1646. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1647. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1648. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1649. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1650. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1651. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1652. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1653. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1654. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1655. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1656. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1657. dce_v10_0_audio_write_speaker_allocation(encoder);
  1658. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1659. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1660. dce_v10_0_afmt_audio_select_pin(encoder);
  1661. dce_v10_0_audio_write_sad_regs(encoder);
  1662. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1663. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1664. if (err < 0) {
  1665. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1666. return;
  1667. }
  1668. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1669. if (err < 0) {
  1670. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1671. return;
  1672. }
  1673. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1674. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1675. /* enable AVI info frames */
  1676. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1677. /* required for audio info values to be updated */
  1678. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1679. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1680. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1681. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1682. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1683. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1684. /* send audio packets */
  1685. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1686. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1687. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1688. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1689. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1690. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1691. /* enable audio after to setting up hw */
  1692. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1693. }
  1694. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1695. {
  1696. struct drm_device *dev = encoder->dev;
  1697. struct amdgpu_device *adev = dev->dev_private;
  1698. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1699. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1700. if (!dig || !dig->afmt)
  1701. return;
  1702. /* Silent, r600_hdmi_enable will raise WARN for us */
  1703. if (enable && dig->afmt->enabled)
  1704. return;
  1705. if (!enable && !dig->afmt->enabled)
  1706. return;
  1707. if (!enable && dig->afmt->pin) {
  1708. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1709. dig->afmt->pin = NULL;
  1710. }
  1711. dig->afmt->enabled = enable;
  1712. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1713. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1714. }
  1715. static void dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1716. {
  1717. int i;
  1718. for (i = 0; i < adev->mode_info.num_dig; i++)
  1719. adev->mode_info.afmt[i] = NULL;
  1720. /* DCE10 has audio blocks tied to DIG encoders */
  1721. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1722. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1723. if (adev->mode_info.afmt[i]) {
  1724. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1725. adev->mode_info.afmt[i]->id = i;
  1726. }
  1727. }
  1728. }
  1729. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1730. {
  1731. int i;
  1732. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1733. kfree(adev->mode_info.afmt[i]);
  1734. adev->mode_info.afmt[i] = NULL;
  1735. }
  1736. }
  1737. static const u32 vga_control_regs[6] =
  1738. {
  1739. mmD1VGA_CONTROL,
  1740. mmD2VGA_CONTROL,
  1741. mmD3VGA_CONTROL,
  1742. mmD4VGA_CONTROL,
  1743. mmD5VGA_CONTROL,
  1744. mmD6VGA_CONTROL,
  1745. };
  1746. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1747. {
  1748. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1749. struct drm_device *dev = crtc->dev;
  1750. struct amdgpu_device *adev = dev->dev_private;
  1751. u32 vga_control;
  1752. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1753. if (enable)
  1754. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1755. else
  1756. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1757. }
  1758. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1759. {
  1760. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1761. struct drm_device *dev = crtc->dev;
  1762. struct amdgpu_device *adev = dev->dev_private;
  1763. if (enable)
  1764. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1765. else
  1766. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1767. }
  1768. static void dce_v10_0_tiling_fields(uint64_t tiling_flags, unsigned *bankw,
  1769. unsigned *bankh, unsigned *mtaspect,
  1770. unsigned *tile_split)
  1771. {
  1772. *bankw = (tiling_flags >> AMDGPU_TILING_EG_BANKW_SHIFT) & AMDGPU_TILING_EG_BANKW_MASK;
  1773. *bankh = (tiling_flags >> AMDGPU_TILING_EG_BANKH_SHIFT) & AMDGPU_TILING_EG_BANKH_MASK;
  1774. *mtaspect = (tiling_flags >> AMDGPU_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & AMDGPU_TILING_EG_MACRO_TILE_ASPECT_MASK;
  1775. *tile_split = (tiling_flags >> AMDGPU_TILING_EG_TILE_SPLIT_SHIFT) & AMDGPU_TILING_EG_TILE_SPLIT_MASK;
  1776. switch (*bankw) {
  1777. default:
  1778. case 1:
  1779. *bankw = ADDR_SURF_BANK_WIDTH_1;
  1780. break;
  1781. case 2:
  1782. *bankw = ADDR_SURF_BANK_WIDTH_2;
  1783. break;
  1784. case 4:
  1785. *bankw = ADDR_SURF_BANK_WIDTH_4;
  1786. break;
  1787. case 8:
  1788. *bankw = ADDR_SURF_BANK_WIDTH_8;
  1789. break;
  1790. }
  1791. switch (*bankh) {
  1792. default:
  1793. case 1:
  1794. *bankh = ADDR_SURF_BANK_HEIGHT_1;
  1795. break;
  1796. case 2:
  1797. *bankh = ADDR_SURF_BANK_HEIGHT_2;
  1798. break;
  1799. case 4:
  1800. *bankh = ADDR_SURF_BANK_HEIGHT_4;
  1801. break;
  1802. case 8:
  1803. *bankh = ADDR_SURF_BANK_HEIGHT_8;
  1804. break;
  1805. }
  1806. switch (*mtaspect) {
  1807. default:
  1808. case 1:
  1809. *mtaspect = ADDR_SURF_MACRO_ASPECT_1;
  1810. break;
  1811. case 2:
  1812. *mtaspect = ADDR_SURF_MACRO_ASPECT_2;
  1813. break;
  1814. case 4:
  1815. *mtaspect = ADDR_SURF_MACRO_ASPECT_4;
  1816. break;
  1817. case 8:
  1818. *mtaspect = ADDR_SURF_MACRO_ASPECT_8;
  1819. break;
  1820. }
  1821. }
  1822. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1823. struct drm_framebuffer *fb,
  1824. int x, int y, int atomic)
  1825. {
  1826. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1827. struct drm_device *dev = crtc->dev;
  1828. struct amdgpu_device *adev = dev->dev_private;
  1829. struct amdgpu_framebuffer *amdgpu_fb;
  1830. struct drm_framebuffer *target_fb;
  1831. struct drm_gem_object *obj;
  1832. struct amdgpu_bo *rbo;
  1833. uint64_t fb_location, tiling_flags;
  1834. uint32_t fb_format, fb_pitch_pixels;
  1835. unsigned bankw, bankh, mtaspect, tile_split;
  1836. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1837. /* XXX change to VI */
  1838. u32 pipe_config = (adev->gfx.config.tile_mode_array[10] >> 6) & 0x1f;
  1839. u32 tmp, viewport_w, viewport_h;
  1840. int r;
  1841. bool bypass_lut = false;
  1842. /* no fb bound */
  1843. if (!atomic && !crtc->primary->fb) {
  1844. DRM_DEBUG_KMS("No FB bound\n");
  1845. return 0;
  1846. }
  1847. if (atomic) {
  1848. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1849. target_fb = fb;
  1850. }
  1851. else {
  1852. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1853. target_fb = crtc->primary->fb;
  1854. }
  1855. /* If atomic, assume fb object is pinned & idle & fenced and
  1856. * just update base pointers
  1857. */
  1858. obj = amdgpu_fb->obj;
  1859. rbo = gem_to_amdgpu_bo(obj);
  1860. r = amdgpu_bo_reserve(rbo, false);
  1861. if (unlikely(r != 0))
  1862. return r;
  1863. if (atomic)
  1864. fb_location = amdgpu_bo_gpu_offset(rbo);
  1865. else {
  1866. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1867. if (unlikely(r != 0)) {
  1868. amdgpu_bo_unreserve(rbo);
  1869. return -EINVAL;
  1870. }
  1871. }
  1872. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1873. amdgpu_bo_unreserve(rbo);
  1874. switch (target_fb->pixel_format) {
  1875. case DRM_FORMAT_C8:
  1876. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1877. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1878. break;
  1879. case DRM_FORMAT_XRGB4444:
  1880. case DRM_FORMAT_ARGB4444:
  1881. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1882. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1883. #ifdef __BIG_ENDIAN
  1884. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1885. ENDIAN_8IN16);
  1886. #endif
  1887. break;
  1888. case DRM_FORMAT_XRGB1555:
  1889. case DRM_FORMAT_ARGB1555:
  1890. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1891. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1892. #ifdef __BIG_ENDIAN
  1893. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1894. ENDIAN_8IN16);
  1895. #endif
  1896. break;
  1897. case DRM_FORMAT_BGRX5551:
  1898. case DRM_FORMAT_BGRA5551:
  1899. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1900. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1901. #ifdef __BIG_ENDIAN
  1902. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1903. ENDIAN_8IN16);
  1904. #endif
  1905. break;
  1906. case DRM_FORMAT_RGB565:
  1907. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1908. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1909. #ifdef __BIG_ENDIAN
  1910. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1911. ENDIAN_8IN16);
  1912. #endif
  1913. break;
  1914. case DRM_FORMAT_XRGB8888:
  1915. case DRM_FORMAT_ARGB8888:
  1916. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1917. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1918. #ifdef __BIG_ENDIAN
  1919. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1920. ENDIAN_8IN32);
  1921. #endif
  1922. break;
  1923. case DRM_FORMAT_XRGB2101010:
  1924. case DRM_FORMAT_ARGB2101010:
  1925. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1926. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1927. #ifdef __BIG_ENDIAN
  1928. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1929. ENDIAN_8IN32);
  1930. #endif
  1931. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1932. bypass_lut = true;
  1933. break;
  1934. case DRM_FORMAT_BGRX1010102:
  1935. case DRM_FORMAT_BGRA1010102:
  1936. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1937. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1938. #ifdef __BIG_ENDIAN
  1939. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1940. ENDIAN_8IN32);
  1941. #endif
  1942. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1943. bypass_lut = true;
  1944. break;
  1945. default:
  1946. DRM_ERROR("Unsupported screen format %s\n",
  1947. drm_get_format_name(target_fb->pixel_format));
  1948. return -EINVAL;
  1949. }
  1950. if (tiling_flags & AMDGPU_TILING_MACRO) {
  1951. unsigned tileb, index, num_banks, tile_split_bytes;
  1952. dce_v10_0_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1953. /* Set NUM_BANKS. */
  1954. /* Calculate the macrotile mode index. */
  1955. tile_split_bytes = 64 << tile_split;
  1956. tileb = 8 * 8 * target_fb->bits_per_pixel / 8;
  1957. tileb = min(tile_split_bytes, tileb);
  1958. for (index = 0; tileb > 64; index++) {
  1959. tileb >>= 1;
  1960. }
  1961. if (index >= 16) {
  1962. DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
  1963. target_fb->bits_per_pixel, tile_split);
  1964. return -EINVAL;
  1965. }
  1966. num_banks = (adev->gfx.config.macrotile_mode_array[index] >> 6) & 0x3;
  1967. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1968. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1969. ARRAY_2D_TILED_THIN1);
  1970. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1971. tile_split);
  1972. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1973. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1974. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1975. mtaspect);
  1976. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1977. ADDR_SURF_MICRO_TILING_DISPLAY);
  1978. } else if (tiling_flags & AMDGPU_TILING_MICRO) {
  1979. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1980. ARRAY_1D_TILED_THIN1);
  1981. }
  1982. /* Read the pipe config from the 2D TILED SCANOUT mode.
  1983. * It should be the same for the other modes too, but not all
  1984. * modes set the pipe config field. */
  1985. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1986. pipe_config);
  1987. dce_v10_0_vga_enable(crtc, false);
  1988. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1989. upper_32_bits(fb_location));
  1990. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1991. upper_32_bits(fb_location));
  1992. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1993. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1994. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1995. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1996. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1997. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1998. /*
  1999. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  2000. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  2001. * retain the full precision throughout the pipeline.
  2002. */
  2003. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  2004. if (bypass_lut)
  2005. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  2006. else
  2007. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  2008. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  2009. if (bypass_lut)
  2010. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  2011. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  2012. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  2013. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  2014. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  2015. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  2016. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  2017. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  2018. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  2019. dce_v10_0_grph_enable(crtc, true);
  2020. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  2021. target_fb->height);
  2022. x &= ~3;
  2023. y &= ~1;
  2024. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  2025. (x << 16) | y);
  2026. viewport_w = crtc->mode.hdisplay;
  2027. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  2028. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  2029. (viewport_w << 16) | viewport_h);
  2030. /* pageflip setup */
  2031. /* make sure flip is at vb rather than hb */
  2032. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  2033. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  2034. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  2035. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2036. /* set pageflip to happen only at start of vblank interval (front porch) */
  2037. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  2038. if (!atomic && fb && fb != crtc->primary->fb) {
  2039. amdgpu_fb = to_amdgpu_framebuffer(fb);
  2040. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2041. r = amdgpu_bo_reserve(rbo, false);
  2042. if (unlikely(r != 0))
  2043. return r;
  2044. amdgpu_bo_unpin(rbo);
  2045. amdgpu_bo_unreserve(rbo);
  2046. }
  2047. /* Bytes per pixel may have changed */
  2048. dce_v10_0_bandwidth_update(adev);
  2049. return 0;
  2050. }
  2051. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  2052. struct drm_display_mode *mode)
  2053. {
  2054. struct drm_device *dev = crtc->dev;
  2055. struct amdgpu_device *adev = dev->dev_private;
  2056. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2057. u32 tmp;
  2058. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2059. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2060. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2061. else
  2062. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2063. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2064. }
  2065. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2066. {
  2067. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2068. struct drm_device *dev = crtc->dev;
  2069. struct amdgpu_device *adev = dev->dev_private;
  2070. int i;
  2071. u32 tmp;
  2072. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2073. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2074. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2075. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2076. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2077. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2078. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2079. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2080. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2081. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2082. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2083. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2084. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2085. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2086. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2087. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2088. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2089. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2090. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2091. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2092. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2093. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2094. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2095. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2096. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2097. for (i = 0; i < 256; i++) {
  2098. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2099. (amdgpu_crtc->lut_r[i] << 20) |
  2100. (amdgpu_crtc->lut_g[i] << 10) |
  2101. (amdgpu_crtc->lut_b[i] << 0));
  2102. }
  2103. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2104. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2105. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2106. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2107. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2108. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2109. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2110. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2111. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2112. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2113. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2114. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2115. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2116. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2117. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2118. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2119. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2120. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2121. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2122. /* XXX this only needs to be programmed once per crtc at startup,
  2123. * not sure where the best place for it is
  2124. */
  2125. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2126. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2127. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2128. }
  2129. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2130. {
  2131. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2132. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2133. switch (amdgpu_encoder->encoder_id) {
  2134. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2135. if (dig->linkb)
  2136. return 1;
  2137. else
  2138. return 0;
  2139. break;
  2140. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2141. if (dig->linkb)
  2142. return 3;
  2143. else
  2144. return 2;
  2145. break;
  2146. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2147. if (dig->linkb)
  2148. return 5;
  2149. else
  2150. return 4;
  2151. break;
  2152. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2153. return 6;
  2154. break;
  2155. default:
  2156. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2157. return 0;
  2158. }
  2159. }
  2160. /**
  2161. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2162. *
  2163. * @crtc: drm crtc
  2164. *
  2165. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2166. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2167. * monitors a dedicated PPLL must be used. If a particular board has
  2168. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2169. * as there is no need to program the PLL itself. If we are not able to
  2170. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2171. * avoid messing up an existing monitor.
  2172. *
  2173. * Asic specific PLL information
  2174. *
  2175. * DCE 10.x
  2176. * Tonga
  2177. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2178. * CI
  2179. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2180. *
  2181. */
  2182. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2183. {
  2184. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2185. struct drm_device *dev = crtc->dev;
  2186. struct amdgpu_device *adev = dev->dev_private;
  2187. u32 pll_in_use;
  2188. int pll;
  2189. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2190. if (adev->clock.dp_extclk)
  2191. /* skip PPLL programming if using ext clock */
  2192. return ATOM_PPLL_INVALID;
  2193. else {
  2194. /* use the same PPLL for all DP monitors */
  2195. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2196. if (pll != ATOM_PPLL_INVALID)
  2197. return pll;
  2198. }
  2199. } else {
  2200. /* use the same PPLL for all monitors with the same clock */
  2201. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2202. if (pll != ATOM_PPLL_INVALID)
  2203. return pll;
  2204. }
  2205. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2206. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2207. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2208. return ATOM_PPLL2;
  2209. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2210. return ATOM_PPLL1;
  2211. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2212. return ATOM_PPLL0;
  2213. DRM_ERROR("unable to allocate a PPLL\n");
  2214. return ATOM_PPLL_INVALID;
  2215. }
  2216. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2217. {
  2218. struct amdgpu_device *adev = crtc->dev->dev_private;
  2219. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2220. uint32_t cur_lock;
  2221. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2222. if (lock)
  2223. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2224. else
  2225. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2226. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2227. }
  2228. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2229. {
  2230. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2231. struct amdgpu_device *adev = crtc->dev->dev_private;
  2232. u32 tmp;
  2233. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2234. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2235. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2236. }
  2237. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2238. {
  2239. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2240. struct amdgpu_device *adev = crtc->dev->dev_private;
  2241. u32 tmp;
  2242. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2243. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2244. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2245. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2246. }
  2247. static void dce_v10_0_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
  2248. uint64_t gpu_addr)
  2249. {
  2250. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2251. struct amdgpu_device *adev = crtc->dev->dev_private;
  2252. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2253. upper_32_bits(gpu_addr));
  2254. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2255. lower_32_bits(gpu_addr));
  2256. }
  2257. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2258. int x, int y)
  2259. {
  2260. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2261. struct amdgpu_device *adev = crtc->dev->dev_private;
  2262. int xorigin = 0, yorigin = 0;
  2263. /* avivo cursor are offset into the total surface */
  2264. x += crtc->x;
  2265. y += crtc->y;
  2266. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2267. if (x < 0) {
  2268. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2269. x = 0;
  2270. }
  2271. if (y < 0) {
  2272. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2273. y = 0;
  2274. }
  2275. dce_v10_0_lock_cursor(crtc, true);
  2276. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2277. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2278. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2279. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2280. dce_v10_0_lock_cursor(crtc, false);
  2281. return 0;
  2282. }
  2283. static int dce_v10_0_crtc_cursor_set(struct drm_crtc *crtc,
  2284. struct drm_file *file_priv,
  2285. uint32_t handle,
  2286. uint32_t width,
  2287. uint32_t height)
  2288. {
  2289. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2290. struct drm_gem_object *obj;
  2291. struct amdgpu_bo *robj;
  2292. uint64_t gpu_addr;
  2293. int ret;
  2294. if (!handle) {
  2295. /* turn off cursor */
  2296. dce_v10_0_hide_cursor(crtc);
  2297. obj = NULL;
  2298. goto unpin;
  2299. }
  2300. if ((width > amdgpu_crtc->max_cursor_width) ||
  2301. (height > amdgpu_crtc->max_cursor_height)) {
  2302. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2303. return -EINVAL;
  2304. }
  2305. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2306. if (!obj) {
  2307. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2308. return -ENOENT;
  2309. }
  2310. robj = gem_to_amdgpu_bo(obj);
  2311. ret = amdgpu_bo_reserve(robj, false);
  2312. if (unlikely(ret != 0))
  2313. goto fail;
  2314. ret = amdgpu_bo_pin_restricted(robj, AMDGPU_GEM_DOMAIN_VRAM,
  2315. 0, &gpu_addr);
  2316. amdgpu_bo_unreserve(robj);
  2317. if (ret)
  2318. goto fail;
  2319. amdgpu_crtc->cursor_width = width;
  2320. amdgpu_crtc->cursor_height = height;
  2321. dce_v10_0_lock_cursor(crtc, true);
  2322. dce_v10_0_set_cursor(crtc, obj, gpu_addr);
  2323. dce_v10_0_show_cursor(crtc);
  2324. dce_v10_0_lock_cursor(crtc, false);
  2325. unpin:
  2326. if (amdgpu_crtc->cursor_bo) {
  2327. robj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2328. ret = amdgpu_bo_reserve(robj, false);
  2329. if (likely(ret == 0)) {
  2330. amdgpu_bo_unpin(robj);
  2331. amdgpu_bo_unreserve(robj);
  2332. }
  2333. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2334. }
  2335. amdgpu_crtc->cursor_bo = obj;
  2336. return 0;
  2337. fail:
  2338. drm_gem_object_unreference_unlocked(obj);
  2339. return ret;
  2340. }
  2341. static void dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2342. u16 *blue, uint32_t start, uint32_t size)
  2343. {
  2344. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2345. int end = (start + size > 256) ? 256 : start + size, i;
  2346. /* userspace palettes are always correct as is */
  2347. for (i = start; i < end; i++) {
  2348. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2349. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2350. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2351. }
  2352. dce_v10_0_crtc_load_lut(crtc);
  2353. }
  2354. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2355. {
  2356. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2357. drm_crtc_cleanup(crtc);
  2358. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2359. kfree(amdgpu_crtc);
  2360. }
  2361. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2362. .cursor_set = dce_v10_0_crtc_cursor_set,
  2363. .cursor_move = dce_v10_0_crtc_cursor_move,
  2364. .gamma_set = dce_v10_0_crtc_gamma_set,
  2365. .set_config = amdgpu_crtc_set_config,
  2366. .destroy = dce_v10_0_crtc_destroy,
  2367. .page_flip = amdgpu_crtc_page_flip,
  2368. };
  2369. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2370. {
  2371. struct drm_device *dev = crtc->dev;
  2372. struct amdgpu_device *adev = dev->dev_private;
  2373. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2374. switch (mode) {
  2375. case DRM_MODE_DPMS_ON:
  2376. amdgpu_crtc->enabled = true;
  2377. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2378. dce_v10_0_vga_enable(crtc, true);
  2379. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2380. dce_v10_0_vga_enable(crtc, false);
  2381. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2382. dce_v10_0_crtc_load_lut(crtc);
  2383. break;
  2384. case DRM_MODE_DPMS_STANDBY:
  2385. case DRM_MODE_DPMS_SUSPEND:
  2386. case DRM_MODE_DPMS_OFF:
  2387. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2388. if (amdgpu_crtc->enabled) {
  2389. dce_v10_0_vga_enable(crtc, true);
  2390. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2391. dce_v10_0_vga_enable(crtc, false);
  2392. }
  2393. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2394. amdgpu_crtc->enabled = false;
  2395. break;
  2396. }
  2397. /* adjust pm to dpms */
  2398. amdgpu_pm_compute_clocks(adev);
  2399. }
  2400. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2401. {
  2402. /* disable crtc pair power gating before programming */
  2403. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2404. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2405. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2406. }
  2407. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2408. {
  2409. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2410. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2411. }
  2412. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2413. {
  2414. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2415. struct drm_device *dev = crtc->dev;
  2416. struct amdgpu_device *adev = dev->dev_private;
  2417. struct amdgpu_atom_ss ss;
  2418. int i;
  2419. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2420. if (crtc->primary->fb) {
  2421. int r;
  2422. struct amdgpu_framebuffer *amdgpu_fb;
  2423. struct amdgpu_bo *rbo;
  2424. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2425. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2426. r = amdgpu_bo_reserve(rbo, false);
  2427. if (unlikely(r))
  2428. DRM_ERROR("failed to reserve rbo before unpin\n");
  2429. else {
  2430. amdgpu_bo_unpin(rbo);
  2431. amdgpu_bo_unreserve(rbo);
  2432. }
  2433. }
  2434. /* disable the GRPH */
  2435. dce_v10_0_grph_enable(crtc, false);
  2436. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2437. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2438. if (adev->mode_info.crtcs[i] &&
  2439. adev->mode_info.crtcs[i]->enabled &&
  2440. i != amdgpu_crtc->crtc_id &&
  2441. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2442. /* one other crtc is using this pll don't turn
  2443. * off the pll
  2444. */
  2445. goto done;
  2446. }
  2447. }
  2448. switch (amdgpu_crtc->pll_id) {
  2449. case ATOM_PPLL0:
  2450. case ATOM_PPLL1:
  2451. case ATOM_PPLL2:
  2452. /* disable the ppll */
  2453. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2454. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2455. break;
  2456. default:
  2457. break;
  2458. }
  2459. done:
  2460. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2461. amdgpu_crtc->adjusted_clock = 0;
  2462. amdgpu_crtc->encoder = NULL;
  2463. amdgpu_crtc->connector = NULL;
  2464. }
  2465. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2466. struct drm_display_mode *mode,
  2467. struct drm_display_mode *adjusted_mode,
  2468. int x, int y, struct drm_framebuffer *old_fb)
  2469. {
  2470. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2471. if (!amdgpu_crtc->adjusted_clock)
  2472. return -EINVAL;
  2473. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2474. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2475. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2476. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2477. amdgpu_atombios_crtc_scaler_setup(crtc);
  2478. /* update the hw version fpr dpm */
  2479. amdgpu_crtc->hw_mode = *adjusted_mode;
  2480. return 0;
  2481. }
  2482. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2483. const struct drm_display_mode *mode,
  2484. struct drm_display_mode *adjusted_mode)
  2485. {
  2486. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2487. struct drm_device *dev = crtc->dev;
  2488. struct drm_encoder *encoder;
  2489. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2490. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2491. if (encoder->crtc == crtc) {
  2492. amdgpu_crtc->encoder = encoder;
  2493. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2494. break;
  2495. }
  2496. }
  2497. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2498. amdgpu_crtc->encoder = NULL;
  2499. amdgpu_crtc->connector = NULL;
  2500. return false;
  2501. }
  2502. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2503. return false;
  2504. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2505. return false;
  2506. /* pick pll */
  2507. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2508. /* if we can't get a PPLL for a non-DP encoder, fail */
  2509. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2510. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2511. return false;
  2512. return true;
  2513. }
  2514. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2515. struct drm_framebuffer *old_fb)
  2516. {
  2517. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2518. }
  2519. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2520. struct drm_framebuffer *fb,
  2521. int x, int y, enum mode_set_atomic state)
  2522. {
  2523. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2524. }
  2525. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2526. .dpms = dce_v10_0_crtc_dpms,
  2527. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2528. .mode_set = dce_v10_0_crtc_mode_set,
  2529. .mode_set_base = dce_v10_0_crtc_set_base,
  2530. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2531. .prepare = dce_v10_0_crtc_prepare,
  2532. .commit = dce_v10_0_crtc_commit,
  2533. .load_lut = dce_v10_0_crtc_load_lut,
  2534. .disable = dce_v10_0_crtc_disable,
  2535. };
  2536. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2537. {
  2538. struct amdgpu_crtc *amdgpu_crtc;
  2539. int i;
  2540. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2541. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2542. if (amdgpu_crtc == NULL)
  2543. return -ENOMEM;
  2544. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2545. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2546. amdgpu_crtc->crtc_id = index;
  2547. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2548. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2549. amdgpu_crtc->max_cursor_width = 128;
  2550. amdgpu_crtc->max_cursor_height = 128;
  2551. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2552. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2553. for (i = 0; i < 256; i++) {
  2554. amdgpu_crtc->lut_r[i] = i << 2;
  2555. amdgpu_crtc->lut_g[i] = i << 2;
  2556. amdgpu_crtc->lut_b[i] = i << 2;
  2557. }
  2558. switch (amdgpu_crtc->crtc_id) {
  2559. case 0:
  2560. default:
  2561. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2562. break;
  2563. case 1:
  2564. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2565. break;
  2566. case 2:
  2567. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2568. break;
  2569. case 3:
  2570. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2571. break;
  2572. case 4:
  2573. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2574. break;
  2575. case 5:
  2576. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2577. break;
  2578. }
  2579. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2580. amdgpu_crtc->adjusted_clock = 0;
  2581. amdgpu_crtc->encoder = NULL;
  2582. amdgpu_crtc->connector = NULL;
  2583. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2584. return 0;
  2585. }
  2586. static int dce_v10_0_early_init(struct amdgpu_device *adev)
  2587. {
  2588. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2589. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2590. dce_v10_0_set_display_funcs(adev);
  2591. dce_v10_0_set_irq_funcs(adev);
  2592. switch (adev->asic_type) {
  2593. case CHIP_TONGA:
  2594. adev->mode_info.num_crtc = 6; /* XXX 7??? */
  2595. adev->mode_info.num_hpd = 6;
  2596. adev->mode_info.num_dig = 7;
  2597. break;
  2598. default:
  2599. /* FIXME: not supported yet */
  2600. return -EINVAL;
  2601. }
  2602. return 0;
  2603. }
  2604. static int dce_v10_0_sw_init(struct amdgpu_device *adev)
  2605. {
  2606. int r, i;
  2607. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2608. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2609. if (r)
  2610. return r;
  2611. }
  2612. for (i = 8; i < 20; i += 2) {
  2613. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2614. if (r)
  2615. return r;
  2616. }
  2617. /* HPD hotplug */
  2618. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2619. if (r)
  2620. return r;
  2621. adev->mode_info.mode_config_initialized = true;
  2622. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2623. adev->ddev->mode_config.max_width = 16384;
  2624. adev->ddev->mode_config.max_height = 16384;
  2625. adev->ddev->mode_config.preferred_depth = 24;
  2626. adev->ddev->mode_config.prefer_shadow = 1;
  2627. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2628. r = amdgpu_modeset_create_props(adev);
  2629. if (r)
  2630. return r;
  2631. adev->ddev->mode_config.max_width = 16384;
  2632. adev->ddev->mode_config.max_height = 16384;
  2633. /* allocate crtcs */
  2634. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2635. r = dce_v10_0_crtc_init(adev, i);
  2636. if (r)
  2637. return r;
  2638. }
  2639. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2640. amdgpu_print_display_setup(adev->ddev);
  2641. else
  2642. return -EINVAL;
  2643. /* setup afmt */
  2644. dce_v10_0_afmt_init(adev);
  2645. r = dce_v10_0_audio_init(adev);
  2646. if (r)
  2647. return r;
  2648. drm_kms_helper_poll_init(adev->ddev);
  2649. return r;
  2650. }
  2651. static int dce_v10_0_sw_fini(struct amdgpu_device *adev)
  2652. {
  2653. kfree(adev->mode_info.bios_hardcoded_edid);
  2654. drm_kms_helper_poll_fini(adev->ddev);
  2655. dce_v10_0_audio_fini(adev);
  2656. dce_v10_0_afmt_fini(adev);
  2657. drm_mode_config_cleanup(adev->ddev);
  2658. adev->mode_info.mode_config_initialized = false;
  2659. return 0;
  2660. }
  2661. static int dce_v10_0_hw_init(struct amdgpu_device *adev)
  2662. {
  2663. int i;
  2664. dce_v10_0_init_golden_registers(adev);
  2665. /* init dig PHYs, disp eng pll */
  2666. amdgpu_atombios_encoder_init_dig(adev);
  2667. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2668. /* initialize hpd */
  2669. dce_v10_0_hpd_init(adev);
  2670. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2671. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2672. }
  2673. return 0;
  2674. }
  2675. static int dce_v10_0_hw_fini(struct amdgpu_device *adev)
  2676. {
  2677. int i;
  2678. dce_v10_0_hpd_fini(adev);
  2679. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2680. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2681. }
  2682. return 0;
  2683. }
  2684. static int dce_v10_0_suspend(struct amdgpu_device *adev)
  2685. {
  2686. struct drm_connector *connector;
  2687. drm_kms_helper_poll_disable(adev->ddev);
  2688. /* turn off display hw */
  2689. list_for_each_entry(connector, &adev->ddev->mode_config.connector_list, head) {
  2690. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2691. }
  2692. amdgpu_atombios_scratch_regs_save(adev);
  2693. dce_v10_0_hpd_fini(adev);
  2694. return 0;
  2695. }
  2696. static int dce_v10_0_resume(struct amdgpu_device *adev)
  2697. {
  2698. struct drm_connector *connector;
  2699. dce_v10_0_init_golden_registers(adev);
  2700. amdgpu_atombios_scratch_regs_restore(adev);
  2701. /* init dig PHYs, disp eng pll */
  2702. amdgpu_atombios_encoder_init_dig(adev);
  2703. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2704. /* turn on the BL */
  2705. if (adev->mode_info.bl_encoder) {
  2706. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2707. adev->mode_info.bl_encoder);
  2708. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2709. bl_level);
  2710. }
  2711. /* initialize hpd */
  2712. dce_v10_0_hpd_init(adev);
  2713. /* blat the mode back in */
  2714. drm_helper_resume_force_mode(adev->ddev);
  2715. /* turn on display hw */
  2716. list_for_each_entry(connector, &adev->ddev->mode_config.connector_list, head) {
  2717. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2718. }
  2719. drm_kms_helper_poll_enable(adev->ddev);
  2720. return 0;
  2721. }
  2722. static bool dce_v10_0_is_idle(struct amdgpu_device *adev)
  2723. {
  2724. /* XXX todo */
  2725. return true;
  2726. }
  2727. static int dce_v10_0_wait_for_idle(struct amdgpu_device *adev)
  2728. {
  2729. /* XXX todo */
  2730. return 0;
  2731. }
  2732. static void dce_v10_0_print_status(struct amdgpu_device *adev)
  2733. {
  2734. dev_info(adev->dev, "DCE 10.x registers\n");
  2735. /* XXX todo */
  2736. }
  2737. static int dce_v10_0_soft_reset(struct amdgpu_device *adev)
  2738. {
  2739. u32 srbm_soft_reset = 0, tmp;
  2740. if (dce_v10_0_is_display_hung(adev))
  2741. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2742. if (srbm_soft_reset) {
  2743. dce_v10_0_print_status(adev);
  2744. tmp = RREG32(mmSRBM_SOFT_RESET);
  2745. tmp |= srbm_soft_reset;
  2746. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2747. WREG32(mmSRBM_SOFT_RESET, tmp);
  2748. tmp = RREG32(mmSRBM_SOFT_RESET);
  2749. udelay(50);
  2750. tmp &= ~srbm_soft_reset;
  2751. WREG32(mmSRBM_SOFT_RESET, tmp);
  2752. tmp = RREG32(mmSRBM_SOFT_RESET);
  2753. /* Wait a little for things to settle down */
  2754. udelay(50);
  2755. dce_v10_0_print_status(adev);
  2756. }
  2757. return 0;
  2758. }
  2759. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2760. int crtc,
  2761. enum amdgpu_interrupt_state state)
  2762. {
  2763. u32 lb_interrupt_mask;
  2764. if (crtc >= adev->mode_info.num_crtc) {
  2765. DRM_DEBUG("invalid crtc %d\n", crtc);
  2766. return;
  2767. }
  2768. switch (state) {
  2769. case AMDGPU_IRQ_STATE_DISABLE:
  2770. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2771. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2772. VBLANK_INTERRUPT_MASK, 0);
  2773. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2774. break;
  2775. case AMDGPU_IRQ_STATE_ENABLE:
  2776. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2777. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2778. VBLANK_INTERRUPT_MASK, 1);
  2779. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2780. break;
  2781. default:
  2782. break;
  2783. }
  2784. }
  2785. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2786. int crtc,
  2787. enum amdgpu_interrupt_state state)
  2788. {
  2789. u32 lb_interrupt_mask;
  2790. if (crtc >= adev->mode_info.num_crtc) {
  2791. DRM_DEBUG("invalid crtc %d\n", crtc);
  2792. return;
  2793. }
  2794. switch (state) {
  2795. case AMDGPU_IRQ_STATE_DISABLE:
  2796. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2797. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2798. VLINE_INTERRUPT_MASK, 0);
  2799. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2800. break;
  2801. case AMDGPU_IRQ_STATE_ENABLE:
  2802. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2803. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2804. VLINE_INTERRUPT_MASK, 1);
  2805. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2806. break;
  2807. default:
  2808. break;
  2809. }
  2810. }
  2811. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2812. struct amdgpu_irq_src *source,
  2813. unsigned hpd,
  2814. enum amdgpu_interrupt_state state)
  2815. {
  2816. u32 tmp;
  2817. if (hpd >= adev->mode_info.num_hpd) {
  2818. DRM_DEBUG("invalid hdp %d\n", hpd);
  2819. return 0;
  2820. }
  2821. switch (state) {
  2822. case AMDGPU_IRQ_STATE_DISABLE:
  2823. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2824. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2825. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2826. break;
  2827. case AMDGPU_IRQ_STATE_ENABLE:
  2828. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2829. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2830. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2831. break;
  2832. default:
  2833. break;
  2834. }
  2835. return 0;
  2836. }
  2837. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2838. struct amdgpu_irq_src *source,
  2839. unsigned type,
  2840. enum amdgpu_interrupt_state state)
  2841. {
  2842. switch (type) {
  2843. case AMDGPU_CRTC_IRQ_VBLANK1:
  2844. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2845. break;
  2846. case AMDGPU_CRTC_IRQ_VBLANK2:
  2847. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2848. break;
  2849. case AMDGPU_CRTC_IRQ_VBLANK3:
  2850. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2851. break;
  2852. case AMDGPU_CRTC_IRQ_VBLANK4:
  2853. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2854. break;
  2855. case AMDGPU_CRTC_IRQ_VBLANK5:
  2856. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2857. break;
  2858. case AMDGPU_CRTC_IRQ_VBLANK6:
  2859. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2860. break;
  2861. case AMDGPU_CRTC_IRQ_VLINE1:
  2862. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2863. break;
  2864. case AMDGPU_CRTC_IRQ_VLINE2:
  2865. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2866. break;
  2867. case AMDGPU_CRTC_IRQ_VLINE3:
  2868. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2869. break;
  2870. case AMDGPU_CRTC_IRQ_VLINE4:
  2871. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2872. break;
  2873. case AMDGPU_CRTC_IRQ_VLINE5:
  2874. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2875. break;
  2876. case AMDGPU_CRTC_IRQ_VLINE6:
  2877. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2878. break;
  2879. default:
  2880. break;
  2881. }
  2882. return 0;
  2883. }
  2884. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2885. struct amdgpu_irq_src *src,
  2886. unsigned type,
  2887. enum amdgpu_interrupt_state state)
  2888. {
  2889. u32 reg, reg_block;
  2890. /* now deal with page flip IRQ */
  2891. switch (type) {
  2892. case AMDGPU_PAGEFLIP_IRQ_D1:
  2893. reg_block = CRTC0_REGISTER_OFFSET;
  2894. break;
  2895. case AMDGPU_PAGEFLIP_IRQ_D2:
  2896. reg_block = CRTC1_REGISTER_OFFSET;
  2897. break;
  2898. case AMDGPU_PAGEFLIP_IRQ_D3:
  2899. reg_block = CRTC2_REGISTER_OFFSET;
  2900. break;
  2901. case AMDGPU_PAGEFLIP_IRQ_D4:
  2902. reg_block = CRTC3_REGISTER_OFFSET;
  2903. break;
  2904. case AMDGPU_PAGEFLIP_IRQ_D5:
  2905. reg_block = CRTC4_REGISTER_OFFSET;
  2906. break;
  2907. case AMDGPU_PAGEFLIP_IRQ_D6:
  2908. reg_block = CRTC5_REGISTER_OFFSET;
  2909. break;
  2910. default:
  2911. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2912. return -EINVAL;
  2913. }
  2914. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + reg_block);
  2915. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2916. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2917. else
  2918. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2919. return 0;
  2920. }
  2921. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2922. struct amdgpu_irq_src *source,
  2923. struct amdgpu_iv_entry *entry)
  2924. {
  2925. int reg_block;
  2926. unsigned long flags;
  2927. unsigned crtc_id;
  2928. struct amdgpu_crtc *amdgpu_crtc;
  2929. struct amdgpu_flip_work *works;
  2930. crtc_id = (entry->src_id - 8) >> 1;
  2931. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2932. /* ack the interrupt */
  2933. switch(crtc_id){
  2934. case AMDGPU_PAGEFLIP_IRQ_D1:
  2935. reg_block = CRTC0_REGISTER_OFFSET;
  2936. break;
  2937. case AMDGPU_PAGEFLIP_IRQ_D2:
  2938. reg_block = CRTC1_REGISTER_OFFSET;
  2939. break;
  2940. case AMDGPU_PAGEFLIP_IRQ_D3:
  2941. reg_block = CRTC2_REGISTER_OFFSET;
  2942. break;
  2943. case AMDGPU_PAGEFLIP_IRQ_D4:
  2944. reg_block = CRTC3_REGISTER_OFFSET;
  2945. break;
  2946. case AMDGPU_PAGEFLIP_IRQ_D5:
  2947. reg_block = CRTC4_REGISTER_OFFSET;
  2948. break;
  2949. case AMDGPU_PAGEFLIP_IRQ_D6:
  2950. reg_block = CRTC5_REGISTER_OFFSET;
  2951. break;
  2952. default:
  2953. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2954. return -EINVAL;
  2955. }
  2956. if (RREG32(mmGRPH_INTERRUPT_STATUS + reg_block) & GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2957. WREG32(mmGRPH_INTERRUPT_STATUS + reg_block, GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2958. /* IRQ could occur when in initial stage */
  2959. if (amdgpu_crtc == NULL)
  2960. return 0;
  2961. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2962. works = amdgpu_crtc->pflip_works;
  2963. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2964. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2965. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2966. amdgpu_crtc->pflip_status,
  2967. AMDGPU_FLIP_SUBMITTED);
  2968. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2969. return 0;
  2970. }
  2971. /* page flip completed. clean up */
  2972. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2973. amdgpu_crtc->pflip_works = NULL;
  2974. /* wakeup usersapce */
  2975. if (works->event)
  2976. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2977. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2978. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2979. amdgpu_irq_put(adev, &adev->pageflip_irq, crtc_id);
  2980. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2981. return 0;
  2982. }
  2983. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2984. int hpd)
  2985. {
  2986. u32 tmp;
  2987. if (hpd >= adev->mode_info.num_hpd) {
  2988. DRM_DEBUG("invalid hdp %d\n", hpd);
  2989. return;
  2990. }
  2991. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2992. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2993. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2994. }
  2995. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2996. int crtc)
  2997. {
  2998. u32 tmp;
  2999. if (crtc >= adev->mode_info.num_crtc) {
  3000. DRM_DEBUG("invalid crtc %d\n", crtc);
  3001. return;
  3002. }
  3003. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  3004. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  3005. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  3006. }
  3007. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  3008. int crtc)
  3009. {
  3010. u32 tmp;
  3011. if (crtc >= adev->mode_info.num_crtc) {
  3012. DRM_DEBUG("invalid crtc %d\n", crtc);
  3013. return;
  3014. }
  3015. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  3016. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  3017. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  3018. }
  3019. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  3020. struct amdgpu_irq_src *source,
  3021. struct amdgpu_iv_entry *entry)
  3022. {
  3023. unsigned crtc = entry->src_id - 1;
  3024. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  3025. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  3026. switch (entry->src_data) {
  3027. case 0: /* vblank */
  3028. if (disp_int & interrupt_status_offsets[crtc].vblank) {
  3029. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  3030. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  3031. drm_handle_vblank(adev->ddev, crtc);
  3032. }
  3033. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  3034. }
  3035. break;
  3036. case 1: /* vline */
  3037. if (disp_int & interrupt_status_offsets[crtc].vline) {
  3038. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  3039. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  3040. }
  3041. break;
  3042. default:
  3043. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3044. break;
  3045. }
  3046. return 0;
  3047. }
  3048. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  3049. struct amdgpu_irq_src *source,
  3050. struct amdgpu_iv_entry *entry)
  3051. {
  3052. uint32_t disp_int, mask;
  3053. unsigned hpd;
  3054. if (entry->src_data >= adev->mode_info.num_hpd) {
  3055. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3056. return 0;
  3057. }
  3058. hpd = entry->src_data;
  3059. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3060. mask = interrupt_status_offsets[hpd].hpd;
  3061. if (disp_int & mask) {
  3062. dce_v10_0_hpd_int_ack(adev, hpd);
  3063. schedule_work(&adev->hotplug_work);
  3064. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3065. }
  3066. return 0;
  3067. }
  3068. static int dce_v10_0_set_clockgating_state(struct amdgpu_device *adev,
  3069. enum amdgpu_clockgating_state state)
  3070. {
  3071. return 0;
  3072. }
  3073. static int dce_v10_0_set_powergating_state(struct amdgpu_device *adev,
  3074. enum amdgpu_powergating_state state)
  3075. {
  3076. return 0;
  3077. }
  3078. const struct amdgpu_ip_funcs dce_v10_0_ip_funcs = {
  3079. .early_init = dce_v10_0_early_init,
  3080. .late_init = NULL,
  3081. .sw_init = dce_v10_0_sw_init,
  3082. .sw_fini = dce_v10_0_sw_fini,
  3083. .hw_init = dce_v10_0_hw_init,
  3084. .hw_fini = dce_v10_0_hw_fini,
  3085. .suspend = dce_v10_0_suspend,
  3086. .resume = dce_v10_0_resume,
  3087. .is_idle = dce_v10_0_is_idle,
  3088. .wait_for_idle = dce_v10_0_wait_for_idle,
  3089. .soft_reset = dce_v10_0_soft_reset,
  3090. .print_status = dce_v10_0_print_status,
  3091. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3092. .set_powergating_state = dce_v10_0_set_powergating_state,
  3093. };
  3094. static void
  3095. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3096. struct drm_display_mode *mode,
  3097. struct drm_display_mode *adjusted_mode)
  3098. {
  3099. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3100. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3101. /* need to call this here rather than in prepare() since we need some crtc info */
  3102. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3103. /* set scaler clears this on some chips */
  3104. dce_v10_0_set_interleave(encoder->crtc, mode);
  3105. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3106. dce_v10_0_afmt_enable(encoder, true);
  3107. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3108. }
  3109. }
  3110. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3111. {
  3112. struct amdgpu_device *adev = encoder->dev->dev_private;
  3113. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3114. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3115. if ((amdgpu_encoder->active_device &
  3116. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3117. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3118. ENCODER_OBJECT_ID_NONE)) {
  3119. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3120. if (dig) {
  3121. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3122. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3123. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3124. }
  3125. }
  3126. amdgpu_atombios_scratch_regs_lock(adev, true);
  3127. if (connector) {
  3128. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3129. /* select the clock/data port if it uses a router */
  3130. if (amdgpu_connector->router.cd_valid)
  3131. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3132. /* turn eDP panel on for mode set */
  3133. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3134. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3135. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3136. }
  3137. /* this is needed for the pll/ss setup to work correctly in some cases */
  3138. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3139. /* set up the FMT blocks */
  3140. dce_v10_0_program_fmt(encoder);
  3141. }
  3142. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3143. {
  3144. struct drm_device *dev = encoder->dev;
  3145. struct amdgpu_device *adev = dev->dev_private;
  3146. /* need to call this here as we need the crtc set up */
  3147. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3148. amdgpu_atombios_scratch_regs_lock(adev, false);
  3149. }
  3150. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3151. {
  3152. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3153. struct amdgpu_encoder_atom_dig *dig;
  3154. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3155. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3156. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3157. dce_v10_0_afmt_enable(encoder, false);
  3158. dig = amdgpu_encoder->enc_priv;
  3159. dig->dig_encoder = -1;
  3160. }
  3161. amdgpu_encoder->active_device = 0;
  3162. }
  3163. /* these are handled by the primary encoders */
  3164. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3165. {
  3166. }
  3167. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3168. {
  3169. }
  3170. static void
  3171. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3172. struct drm_display_mode *mode,
  3173. struct drm_display_mode *adjusted_mode)
  3174. {
  3175. }
  3176. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3177. {
  3178. }
  3179. static void
  3180. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3181. {
  3182. }
  3183. static bool dce_v10_0_ext_mode_fixup(struct drm_encoder *encoder,
  3184. const struct drm_display_mode *mode,
  3185. struct drm_display_mode *adjusted_mode)
  3186. {
  3187. return true;
  3188. }
  3189. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3190. .dpms = dce_v10_0_ext_dpms,
  3191. .mode_fixup = dce_v10_0_ext_mode_fixup,
  3192. .prepare = dce_v10_0_ext_prepare,
  3193. .mode_set = dce_v10_0_ext_mode_set,
  3194. .commit = dce_v10_0_ext_commit,
  3195. .disable = dce_v10_0_ext_disable,
  3196. /* no detect for TMDS/LVDS yet */
  3197. };
  3198. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3199. .dpms = amdgpu_atombios_encoder_dpms,
  3200. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3201. .prepare = dce_v10_0_encoder_prepare,
  3202. .mode_set = dce_v10_0_encoder_mode_set,
  3203. .commit = dce_v10_0_encoder_commit,
  3204. .disable = dce_v10_0_encoder_disable,
  3205. .detect = amdgpu_atombios_encoder_dig_detect,
  3206. };
  3207. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3208. .dpms = amdgpu_atombios_encoder_dpms,
  3209. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3210. .prepare = dce_v10_0_encoder_prepare,
  3211. .mode_set = dce_v10_0_encoder_mode_set,
  3212. .commit = dce_v10_0_encoder_commit,
  3213. .detect = amdgpu_atombios_encoder_dac_detect,
  3214. };
  3215. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3216. {
  3217. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3218. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3219. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3220. kfree(amdgpu_encoder->enc_priv);
  3221. drm_encoder_cleanup(encoder);
  3222. kfree(amdgpu_encoder);
  3223. }
  3224. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3225. .destroy = dce_v10_0_encoder_destroy,
  3226. };
  3227. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3228. uint32_t encoder_enum,
  3229. uint32_t supported_device,
  3230. u16 caps)
  3231. {
  3232. struct drm_device *dev = adev->ddev;
  3233. struct drm_encoder *encoder;
  3234. struct amdgpu_encoder *amdgpu_encoder;
  3235. /* see if we already added it */
  3236. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3237. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3238. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3239. amdgpu_encoder->devices |= supported_device;
  3240. return;
  3241. }
  3242. }
  3243. /* add a new one */
  3244. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3245. if (!amdgpu_encoder)
  3246. return;
  3247. encoder = &amdgpu_encoder->base;
  3248. switch (adev->mode_info.num_crtc) {
  3249. case 1:
  3250. encoder->possible_crtcs = 0x1;
  3251. break;
  3252. case 2:
  3253. default:
  3254. encoder->possible_crtcs = 0x3;
  3255. break;
  3256. case 4:
  3257. encoder->possible_crtcs = 0xf;
  3258. break;
  3259. case 6:
  3260. encoder->possible_crtcs = 0x3f;
  3261. break;
  3262. }
  3263. amdgpu_encoder->enc_priv = NULL;
  3264. amdgpu_encoder->encoder_enum = encoder_enum;
  3265. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3266. amdgpu_encoder->devices = supported_device;
  3267. amdgpu_encoder->rmx_type = RMX_OFF;
  3268. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3269. amdgpu_encoder->is_ext_encoder = false;
  3270. amdgpu_encoder->caps = caps;
  3271. switch (amdgpu_encoder->encoder_id) {
  3272. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3273. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3274. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3275. DRM_MODE_ENCODER_DAC);
  3276. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3277. break;
  3278. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3279. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3280. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3281. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3282. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3283. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3284. amdgpu_encoder->rmx_type = RMX_FULL;
  3285. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3286. DRM_MODE_ENCODER_LVDS);
  3287. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3288. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3289. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3290. DRM_MODE_ENCODER_DAC);
  3291. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3292. } else {
  3293. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3294. DRM_MODE_ENCODER_TMDS);
  3295. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3296. }
  3297. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3298. break;
  3299. case ENCODER_OBJECT_ID_SI170B:
  3300. case ENCODER_OBJECT_ID_CH7303:
  3301. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3302. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3303. case ENCODER_OBJECT_ID_TITFP513:
  3304. case ENCODER_OBJECT_ID_VT1623:
  3305. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3306. case ENCODER_OBJECT_ID_TRAVIS:
  3307. case ENCODER_OBJECT_ID_NUTMEG:
  3308. /* these are handled by the primary encoders */
  3309. amdgpu_encoder->is_ext_encoder = true;
  3310. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3311. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3312. DRM_MODE_ENCODER_LVDS);
  3313. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3314. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3315. DRM_MODE_ENCODER_DAC);
  3316. else
  3317. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3318. DRM_MODE_ENCODER_TMDS);
  3319. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3320. break;
  3321. }
  3322. }
  3323. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3324. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3325. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3326. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3327. .vblank_wait = &dce_v10_0_vblank_wait,
  3328. .is_display_hung = &dce_v10_0_is_display_hung,
  3329. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3330. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3331. .hpd_sense = &dce_v10_0_hpd_sense,
  3332. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3333. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3334. .page_flip = &dce_v10_0_page_flip,
  3335. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3336. .add_encoder = &dce_v10_0_encoder_add,
  3337. .add_connector = &amdgpu_connector_add,
  3338. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3339. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3340. };
  3341. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3342. {
  3343. if (adev->mode_info.funcs == NULL)
  3344. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3345. }
  3346. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3347. .set = dce_v10_0_set_crtc_irq_state,
  3348. .process = dce_v10_0_crtc_irq,
  3349. };
  3350. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3351. .set = dce_v10_0_set_pageflip_irq_state,
  3352. .process = dce_v10_0_pageflip_irq,
  3353. };
  3354. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3355. .set = dce_v10_0_set_hpd_irq_state,
  3356. .process = dce_v10_0_hpd_irq,
  3357. };
  3358. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3359. {
  3360. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3361. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3362. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3363. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3364. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3365. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3366. }