cz_dpm.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/seq_file.h>
  25. #include "drmP.h"
  26. #include "amdgpu.h"
  27. #include "amdgpu_pm.h"
  28. #include "amdgpu_atombios.h"
  29. #include "vid.h"
  30. #include "vi_dpm.h"
  31. #include "amdgpu_dpm.h"
  32. #include "cz_dpm.h"
  33. #include "cz_ppsmc.h"
  34. #include "atom.h"
  35. #include "smu/smu_8_0_d.h"
  36. #include "smu/smu_8_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "bif/bif_5_1_d.h"
  41. #include "gfx_v8_0.h"
  42. static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
  43. {
  44. struct cz_ps *ps = rps->ps_priv;
  45. return ps;
  46. }
  47. static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
  48. {
  49. struct cz_power_info *pi = adev->pm.dpm.priv;
  50. return pi;
  51. }
  52. static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
  53. uint16_t voltage)
  54. {
  55. uint16_t tmp = 6200 - voltage * 25;
  56. return tmp;
  57. }
  58. static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
  59. struct amdgpu_clock_and_voltage_limits *table)
  60. {
  61. struct cz_power_info *pi = cz_get_pi(adev);
  62. struct amdgpu_clock_voltage_dependency_table *dep_table =
  63. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  64. if (dep_table->count > 0) {
  65. table->sclk = dep_table->entries[dep_table->count - 1].clk;
  66. table->vddc = cz_convert_8bit_index_to_voltage(adev,
  67. dep_table->entries[dep_table->count - 1].v);
  68. }
  69. table->mclk = pi->sys_info.nbp_memory_clock[0];
  70. }
  71. union igp_info {
  72. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  73. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  74. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  75. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  76. };
  77. static int cz_parse_sys_info_table(struct amdgpu_device *adev)
  78. {
  79. struct cz_power_info *pi = cz_get_pi(adev);
  80. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  81. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  82. union igp_info *igp_info;
  83. u8 frev, crev;
  84. u16 data_offset;
  85. int i = 0;
  86. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  87. &frev, &crev, &data_offset)) {
  88. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  89. data_offset);
  90. if (crev != 9) {
  91. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  92. return -EINVAL;
  93. }
  94. pi->sys_info.bootup_sclk =
  95. le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
  96. pi->sys_info.bootup_uma_clk =
  97. le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
  98. pi->sys_info.dentist_vco_freq =
  99. le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
  100. pi->sys_info.bootup_nb_voltage_index =
  101. le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
  102. if (igp_info->info_9.ucHtcTmpLmt == 0)
  103. pi->sys_info.htc_tmp_lmt = 203;
  104. else
  105. pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
  106. if (igp_info->info_9.ucHtcHystLmt == 0)
  107. pi->sys_info.htc_hyst_lmt = 5;
  108. else
  109. pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
  110. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  111. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  112. return -EINVAL;
  113. }
  114. if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
  115. pi->enable_nb_ps_policy)
  116. pi->sys_info.nb_dpm_enable = true;
  117. else
  118. pi->sys_info.nb_dpm_enable = false;
  119. for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
  120. if (i < CZ_NUM_NBPMEMORY_CLOCK)
  121. pi->sys_info.nbp_memory_clock[i] =
  122. le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
  123. pi->sys_info.nbp_n_clock[i] =
  124. le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
  125. }
  126. for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
  127. pi->sys_info.display_clock[i] =
  128. le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
  129. for (i = 0; i < CZ_NUM_NBPSTATES; i++)
  130. pi->sys_info.nbp_voltage_index[i] =
  131. le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
  132. if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
  133. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  134. pi->caps_enable_dfs_bypass = true;
  135. pi->sys_info.uma_channel_number =
  136. igp_info->info_9.ucUMAChannelNumber;
  137. cz_construct_max_power_limits_table(adev,
  138. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  139. }
  140. return 0;
  141. }
  142. static void cz_patch_voltage_values(struct amdgpu_device *adev)
  143. {
  144. int i;
  145. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  146. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  147. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  148. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  149. struct amdgpu_clock_voltage_dependency_table *acp_table =
  150. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  151. if (uvd_table->count) {
  152. for (i = 0; i < uvd_table->count; i++)
  153. uvd_table->entries[i].v =
  154. cz_convert_8bit_index_to_voltage(adev,
  155. uvd_table->entries[i].v);
  156. }
  157. if (vce_table->count) {
  158. for (i = 0; i < vce_table->count; i++)
  159. vce_table->entries[i].v =
  160. cz_convert_8bit_index_to_voltage(adev,
  161. vce_table->entries[i].v);
  162. }
  163. if (acp_table->count) {
  164. for (i = 0; i < acp_table->count; i++)
  165. acp_table->entries[i].v =
  166. cz_convert_8bit_index_to_voltage(adev,
  167. acp_table->entries[i].v);
  168. }
  169. }
  170. static void cz_construct_boot_state(struct amdgpu_device *adev)
  171. {
  172. struct cz_power_info *pi = cz_get_pi(adev);
  173. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  174. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  175. pi->boot_pl.ds_divider_index = 0;
  176. pi->boot_pl.ss_divider_index = 0;
  177. pi->boot_pl.allow_gnb_slow = 1;
  178. pi->boot_pl.force_nbp_state = 0;
  179. pi->boot_pl.display_wm = 0;
  180. pi->boot_pl.vce_wm = 0;
  181. }
  182. static void cz_patch_boot_state(struct amdgpu_device *adev,
  183. struct cz_ps *ps)
  184. {
  185. struct cz_power_info *pi = cz_get_pi(adev);
  186. ps->num_levels = 1;
  187. ps->levels[0] = pi->boot_pl;
  188. }
  189. union pplib_clock_info {
  190. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  191. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  192. struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
  193. };
  194. static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
  195. struct amdgpu_ps *rps, int index,
  196. union pplib_clock_info *clock_info)
  197. {
  198. struct cz_power_info *pi = cz_get_pi(adev);
  199. struct cz_ps *ps = cz_get_ps(rps);
  200. struct cz_pl *pl = &ps->levels[index];
  201. struct amdgpu_clock_voltage_dependency_table *table =
  202. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  203. pl->sclk = table->entries[clock_info->carrizo.index].clk;
  204. pl->vddc_index = table->entries[clock_info->carrizo.index].v;
  205. ps->num_levels = index + 1;
  206. if (pi->caps_sclk_ds) {
  207. pl->ds_divider_index = 5;
  208. pl->ss_divider_index = 5;
  209. }
  210. }
  211. static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  212. struct amdgpu_ps *rps,
  213. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  214. u8 table_rev)
  215. {
  216. struct cz_ps *ps = cz_get_ps(rps);
  217. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  218. rps->class = le16_to_cpu(non_clock_info->usClassification);
  219. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  220. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  221. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  222. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  223. } else {
  224. rps->vclk = 0;
  225. rps->dclk = 0;
  226. }
  227. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  228. adev->pm.dpm.boot_ps = rps;
  229. cz_patch_boot_state(adev, ps);
  230. }
  231. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  232. adev->pm.dpm.uvd_ps = rps;
  233. }
  234. union power_info {
  235. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  236. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  237. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  238. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  239. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  240. };
  241. union pplib_power_state {
  242. struct _ATOM_PPLIB_STATE v1;
  243. struct _ATOM_PPLIB_STATE_V2 v2;
  244. };
  245. static int cz_parse_power_table(struct amdgpu_device *adev)
  246. {
  247. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  248. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  249. union pplib_power_state *power_state;
  250. int i, j, k, non_clock_array_index, clock_array_index;
  251. union pplib_clock_info *clock_info;
  252. struct _StateArray *state_array;
  253. struct _ClockInfoArray *clock_info_array;
  254. struct _NonClockInfoArray *non_clock_info_array;
  255. union power_info *power_info;
  256. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  257. u16 data_offset;
  258. u8 frev, crev;
  259. u8 *power_state_offset;
  260. struct cz_ps *ps;
  261. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  262. &frev, &crev, &data_offset))
  263. return -EINVAL;
  264. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  265. state_array = (struct _StateArray *)
  266. (mode_info->atom_context->bios + data_offset +
  267. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  268. clock_info_array = (struct _ClockInfoArray *)
  269. (mode_info->atom_context->bios + data_offset +
  270. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  271. non_clock_info_array = (struct _NonClockInfoArray *)
  272. (mode_info->atom_context->bios + data_offset +
  273. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  274. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  275. state_array->ucNumEntries, GFP_KERNEL);
  276. if (!adev->pm.dpm.ps)
  277. return -ENOMEM;
  278. power_state_offset = (u8 *)state_array->states;
  279. adev->pm.dpm.platform_caps =
  280. le32_to_cpu(power_info->pplib.ulPlatformCaps);
  281. adev->pm.dpm.backbias_response_time =
  282. le16_to_cpu(power_info->pplib.usBackbiasTime);
  283. adev->pm.dpm.voltage_response_time =
  284. le16_to_cpu(power_info->pplib.usVoltageTime);
  285. for (i = 0; i < state_array->ucNumEntries; i++) {
  286. power_state = (union pplib_power_state *)power_state_offset;
  287. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  288. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  289. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  290. ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
  291. if (ps == NULL) {
  292. kfree(adev->pm.dpm.ps);
  293. return -ENOMEM;
  294. }
  295. adev->pm.dpm.ps[i].ps_priv = ps;
  296. k = 0;
  297. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  298. clock_array_index = power_state->v2.clockInfoIndex[j];
  299. if (clock_array_index >= clock_info_array->ucNumEntries)
  300. continue;
  301. if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
  302. break;
  303. clock_info = (union pplib_clock_info *)
  304. &clock_info_array->clockInfo[clock_array_index *
  305. clock_info_array->ucEntrySize];
  306. cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
  307. k, clock_info);
  308. k++;
  309. }
  310. cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  311. non_clock_info,
  312. non_clock_info_array->ucEntrySize);
  313. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  314. }
  315. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  316. return 0;
  317. }
  318. static int cz_process_firmware_header(struct amdgpu_device *adev)
  319. {
  320. struct cz_power_info *pi = cz_get_pi(adev);
  321. u32 tmp;
  322. int ret;
  323. ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
  324. offsetof(struct SMU8_Firmware_Header,
  325. DpmTable),
  326. &tmp, pi->sram_end);
  327. if (ret == 0)
  328. pi->dpm_table_start = tmp;
  329. return ret;
  330. }
  331. static int cz_dpm_init(struct amdgpu_device *adev)
  332. {
  333. struct cz_power_info *pi;
  334. int ret, i;
  335. pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
  336. if (NULL == pi)
  337. return -ENOMEM;
  338. adev->pm.dpm.priv = pi;
  339. ret = amdgpu_get_platform_caps(adev);
  340. if (ret)
  341. return ret;
  342. ret = amdgpu_parse_extended_power_table(adev);
  343. if (ret)
  344. return ret;
  345. pi->sram_end = SMC_RAM_END;
  346. /* set up DPM defaults */
  347. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
  348. pi->active_target[i] = CZ_AT_DFLT;
  349. pi->mgcg_cgtt_local0 = 0x0;
  350. pi->mgcg_cgtt_local1 = 0x0;
  351. pi->clock_slow_down_step = 25000;
  352. pi->skip_clock_slow_down = 1;
  353. pi->enable_nb_ps_policy = 1;
  354. pi->caps_power_containment = true;
  355. pi->caps_cac = true;
  356. pi->didt_enabled = false;
  357. if (pi->didt_enabled) {
  358. pi->caps_sq_ramping = true;
  359. pi->caps_db_ramping = true;
  360. pi->caps_td_ramping = true;
  361. pi->caps_tcp_ramping = true;
  362. }
  363. pi->caps_sclk_ds = true;
  364. pi->voting_clients = 0x00c00033;
  365. pi->auto_thermal_throttling_enabled = true;
  366. pi->bapm_enabled = false;
  367. pi->disable_nb_ps3_in_battery = false;
  368. pi->voltage_drop_threshold = 0;
  369. pi->caps_sclk_throttle_low_notification = false;
  370. pi->gfx_pg_threshold = 500;
  371. pi->caps_fps = true;
  372. /* uvd */
  373. pi->caps_uvd_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_UVD) ? true : false;
  374. pi->caps_uvd_dpm = true;
  375. /* vce */
  376. pi->caps_vce_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_VCE) ? true : false;
  377. pi->caps_vce_dpm = true;
  378. /* acp */
  379. pi->caps_acp_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_ACP) ? true : false;
  380. pi->caps_acp_dpm = true;
  381. pi->caps_stable_power_state = false;
  382. pi->nb_dpm_enabled_by_driver = true;
  383. pi->nb_dpm_enabled = false;
  384. pi->caps_voltage_island = false;
  385. /* flags which indicate need to upload pptable */
  386. pi->need_pptable_upload = true;
  387. ret = cz_parse_sys_info_table(adev);
  388. if (ret)
  389. return ret;
  390. cz_patch_voltage_values(adev);
  391. cz_construct_boot_state(adev);
  392. ret = cz_parse_power_table(adev);
  393. if (ret)
  394. return ret;
  395. ret = cz_process_firmware_header(adev);
  396. if (ret)
  397. return ret;
  398. pi->dpm_enabled = true;
  399. return 0;
  400. }
  401. static void cz_dpm_fini(struct amdgpu_device *adev)
  402. {
  403. int i;
  404. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  405. kfree(adev->pm.dpm.ps[i].ps_priv);
  406. kfree(adev->pm.dpm.ps);
  407. kfree(adev->pm.dpm.priv);
  408. amdgpu_free_extended_power_table(adev);
  409. }
  410. static void
  411. cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  412. struct seq_file *m)
  413. {
  414. struct amdgpu_clock_voltage_dependency_table *table =
  415. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  416. u32 current_index =
  417. (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  418. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  419. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  420. u32 sclk, tmp;
  421. u16 vddc;
  422. if (current_index >= NUM_SCLK_LEVELS) {
  423. seq_printf(m, "invalid dpm profile %d\n", current_index);
  424. } else {
  425. sclk = table->entries[current_index].clk;
  426. tmp = (RREG32_SMC(ixSMU_VOLTAGE_STATUS) &
  427. SMU_VOLTAGE_STATUS__SMU_VOLTAGE_CURRENT_LEVEL_MASK) >>
  428. SMU_VOLTAGE_STATUS__SMU_VOLTAGE_CURRENT_LEVEL__SHIFT;
  429. vddc = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  430. seq_printf(m, "power level %d sclk: %u vddc: %u\n",
  431. current_index, sclk, vddc);
  432. }
  433. }
  434. static void cz_dpm_print_power_state(struct amdgpu_device *adev,
  435. struct amdgpu_ps *rps)
  436. {
  437. int i;
  438. struct cz_ps *ps = cz_get_ps(rps);
  439. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  440. amdgpu_dpm_print_cap_info(rps->caps);
  441. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  442. for (i = 0; i < ps->num_levels; i++) {
  443. struct cz_pl *pl = &ps->levels[i];
  444. DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
  445. i, pl->sclk,
  446. cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
  447. }
  448. amdgpu_dpm_print_ps_status(adev, rps);
  449. }
  450. static void cz_dpm_set_funcs(struct amdgpu_device *adev);
  451. static int cz_dpm_early_init(struct amdgpu_device *adev)
  452. {
  453. cz_dpm_set_funcs(adev);
  454. return 0;
  455. }
  456. static int cz_dpm_sw_init(struct amdgpu_device *adev)
  457. {
  458. int ret = 0;
  459. /* fix me to add thermal support TODO */
  460. /* default to balanced state */
  461. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  462. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  463. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  464. adev->pm.default_sclk = adev->clock.default_sclk;
  465. adev->pm.default_mclk = adev->clock.default_mclk;
  466. adev->pm.current_sclk = adev->clock.default_sclk;
  467. adev->pm.current_mclk = adev->clock.default_mclk;
  468. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  469. if (amdgpu_dpm == 0)
  470. return 0;
  471. mutex_lock(&adev->pm.mutex);
  472. ret = cz_dpm_init(adev);
  473. if (ret)
  474. goto dpm_init_failed;
  475. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  476. if (amdgpu_dpm == 1)
  477. amdgpu_pm_print_power_states(adev);
  478. ret = amdgpu_pm_sysfs_init(adev);
  479. if (ret)
  480. goto dpm_init_failed;
  481. mutex_unlock(&adev->pm.mutex);
  482. DRM_INFO("amdgpu: dpm initialized\n");
  483. return 0;
  484. dpm_init_failed:
  485. cz_dpm_fini(adev);
  486. mutex_unlock(&adev->pm.mutex);
  487. DRM_ERROR("amdgpu: dpm initialization failed\n");
  488. return ret;
  489. }
  490. static int cz_dpm_sw_fini(struct amdgpu_device *adev)
  491. {
  492. mutex_lock(&adev->pm.mutex);
  493. amdgpu_pm_sysfs_fini(adev);
  494. cz_dpm_fini(adev);
  495. mutex_unlock(&adev->pm.mutex);
  496. return 0;
  497. }
  498. static void cz_reset_ap_mask(struct amdgpu_device *adev)
  499. {
  500. struct cz_power_info *pi = cz_get_pi(adev);
  501. pi->active_process_mask = 0;
  502. }
  503. static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
  504. void **table)
  505. {
  506. int ret = 0;
  507. ret = cz_smu_download_pptable(adev, table);
  508. return ret;
  509. }
  510. static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
  511. {
  512. struct cz_power_info *pi = cz_get_pi(adev);
  513. struct SMU8_Fusion_ClkTable *clock_table;
  514. struct atom_clock_dividers dividers;
  515. void *table = NULL;
  516. uint8_t i = 0;
  517. int ret = 0;
  518. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  519. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  520. struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
  521. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
  522. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  523. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  524. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  525. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  526. struct amdgpu_clock_voltage_dependency_table *acp_table =
  527. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  528. if (!pi->need_pptable_upload)
  529. return 0;
  530. ret = cz_dpm_download_pptable_from_smu(adev, &table);
  531. if (ret) {
  532. DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
  533. return -EINVAL;
  534. }
  535. clock_table = (struct SMU8_Fusion_ClkTable *)table;
  536. /* patch clock table */
  537. if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  538. vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  539. uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  540. vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  541. acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
  542. DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
  543. return -EINVAL;
  544. }
  545. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
  546. /* vddc sclk */
  547. clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
  548. (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
  549. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
  550. (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
  551. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  552. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  553. false, &dividers);
  554. if (ret)
  555. return ret;
  556. clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
  557. (uint8_t)dividers.post_divider;
  558. /* vddgfx sclk */
  559. clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
  560. (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
  561. /* acp breakdown */
  562. clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
  563. (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
  564. clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
  565. (i < acp_table->count) ? acp_table->entries[i].clk : 0;
  566. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  567. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  568. false, &dividers);
  569. if (ret)
  570. return ret;
  571. clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
  572. (uint8_t)dividers.post_divider;
  573. /* uvd breakdown */
  574. clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
  575. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  576. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
  577. (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
  578. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  579. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
  580. false, &dividers);
  581. if (ret)
  582. return ret;
  583. clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
  584. (uint8_t)dividers.post_divider;
  585. clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
  586. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  587. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
  588. (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
  589. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  590. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
  591. false, &dividers);
  592. if (ret)
  593. return ret;
  594. clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
  595. (uint8_t)dividers.post_divider;
  596. /* vce breakdown */
  597. clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
  598. (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
  599. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
  600. (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
  601. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  602. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
  603. false, &dividers);
  604. if (ret)
  605. return ret;
  606. clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
  607. (uint8_t)dividers.post_divider;
  608. }
  609. /* its time to upload to SMU */
  610. ret = cz_smu_upload_pptable(adev);
  611. if (ret) {
  612. DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
  613. return ret;
  614. }
  615. return 0;
  616. }
  617. static void cz_init_sclk_limit(struct amdgpu_device *adev)
  618. {
  619. struct cz_power_info *pi = cz_get_pi(adev);
  620. struct amdgpu_clock_voltage_dependency_table *table =
  621. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  622. uint32_t clock = 0, level;
  623. if (!table || !table->count) {
  624. DRM_ERROR("Invalid Voltage Dependency table.\n");
  625. return;
  626. }
  627. pi->sclk_dpm.soft_min_clk = 0;
  628. pi->sclk_dpm.hard_min_clk = 0;
  629. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  630. level = cz_get_argument(adev);
  631. if (level < table->count)
  632. clock = table->entries[level].clk;
  633. else {
  634. DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
  635. clock = table->entries[table->count - 1].clk;
  636. }
  637. pi->sclk_dpm.soft_max_clk = clock;
  638. pi->sclk_dpm.hard_max_clk = clock;
  639. }
  640. static void cz_init_uvd_limit(struct amdgpu_device *adev)
  641. {
  642. struct cz_power_info *pi = cz_get_pi(adev);
  643. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  644. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  645. uint32_t clock = 0, level;
  646. if (!table || !table->count) {
  647. DRM_ERROR("Invalid Voltage Dependency table.\n");
  648. return;
  649. }
  650. pi->uvd_dpm.soft_min_clk = 0;
  651. pi->uvd_dpm.hard_min_clk = 0;
  652. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  653. level = cz_get_argument(adev);
  654. if (level < table->count)
  655. clock = table->entries[level].vclk;
  656. else {
  657. DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
  658. clock = table->entries[table->count - 1].vclk;
  659. }
  660. pi->uvd_dpm.soft_max_clk = clock;
  661. pi->uvd_dpm.hard_max_clk = clock;
  662. }
  663. static void cz_init_vce_limit(struct amdgpu_device *adev)
  664. {
  665. struct cz_power_info *pi = cz_get_pi(adev);
  666. struct amdgpu_vce_clock_voltage_dependency_table *table =
  667. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  668. uint32_t clock = 0, level;
  669. if (!table || !table->count) {
  670. DRM_ERROR("Invalid Voltage Dependency table.\n");
  671. return;
  672. }
  673. pi->vce_dpm.soft_min_clk = 0;
  674. pi->vce_dpm.hard_min_clk = 0;
  675. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  676. level = cz_get_argument(adev);
  677. if (level < table->count)
  678. clock = table->entries[level].evclk;
  679. else {
  680. /* future BIOS would fix this error */
  681. DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
  682. clock = table->entries[table->count - 1].evclk;
  683. }
  684. pi->vce_dpm.soft_max_clk = clock;
  685. pi->vce_dpm.hard_max_clk = clock;
  686. }
  687. static void cz_init_acp_limit(struct amdgpu_device *adev)
  688. {
  689. struct cz_power_info *pi = cz_get_pi(adev);
  690. struct amdgpu_clock_voltage_dependency_table *table =
  691. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  692. uint32_t clock = 0, level;
  693. if (!table || !table->count) {
  694. DRM_ERROR("Invalid Voltage Dependency table.\n");
  695. return;
  696. }
  697. pi->acp_dpm.soft_min_clk = 0;
  698. pi->acp_dpm.hard_min_clk = 0;
  699. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
  700. level = cz_get_argument(adev);
  701. if (level < table->count)
  702. clock = table->entries[level].clk;
  703. else {
  704. DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
  705. clock = table->entries[table->count - 1].clk;
  706. }
  707. pi->acp_dpm.soft_max_clk = clock;
  708. pi->acp_dpm.hard_max_clk = clock;
  709. }
  710. static void cz_init_pg_state(struct amdgpu_device *adev)
  711. {
  712. struct cz_power_info *pi = cz_get_pi(adev);
  713. pi->uvd_power_gated = false;
  714. pi->vce_power_gated = false;
  715. pi->acp_power_gated = false;
  716. }
  717. static void cz_init_sclk_threshold(struct amdgpu_device *adev)
  718. {
  719. struct cz_power_info *pi = cz_get_pi(adev);
  720. pi->low_sclk_interrupt_threshold = 0;
  721. }
  722. static void cz_dpm_setup_asic(struct amdgpu_device *adev)
  723. {
  724. cz_reset_ap_mask(adev);
  725. cz_dpm_upload_pptable_to_smu(adev);
  726. cz_init_sclk_limit(adev);
  727. cz_init_uvd_limit(adev);
  728. cz_init_vce_limit(adev);
  729. cz_init_acp_limit(adev);
  730. cz_init_pg_state(adev);
  731. cz_init_sclk_threshold(adev);
  732. }
  733. static bool cz_check_smu_feature(struct amdgpu_device *adev,
  734. uint32_t feature)
  735. {
  736. uint32_t smu_feature = 0;
  737. int ret;
  738. ret = cz_send_msg_to_smc_with_parameter(adev,
  739. PPSMC_MSG_GetFeatureStatus, 0);
  740. if (ret) {
  741. DRM_ERROR("Failed to get SMU features from SMC.\n");
  742. return false;
  743. } else {
  744. smu_feature = cz_get_argument(adev);
  745. if (feature & smu_feature)
  746. return true;
  747. }
  748. return false;
  749. }
  750. static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
  751. {
  752. if (cz_check_smu_feature(adev,
  753. SMU_EnabledFeatureScoreboard_SclkDpmOn))
  754. return true;
  755. return false;
  756. }
  757. static void cz_program_voting_clients(struct amdgpu_device *adev)
  758. {
  759. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
  760. }
  761. static void cz_clear_voting_clients(struct amdgpu_device *adev)
  762. {
  763. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  764. }
  765. static int cz_start_dpm(struct amdgpu_device *adev)
  766. {
  767. int ret = 0;
  768. if (amdgpu_dpm) {
  769. ret = cz_send_msg_to_smc_with_parameter(adev,
  770. PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
  771. if (ret) {
  772. DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
  773. return -EINVAL;
  774. }
  775. }
  776. return 0;
  777. }
  778. static int cz_stop_dpm(struct amdgpu_device *adev)
  779. {
  780. int ret = 0;
  781. if (amdgpu_dpm && adev->pm.dpm_enabled) {
  782. ret = cz_send_msg_to_smc_with_parameter(adev,
  783. PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
  784. if (ret) {
  785. DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
  786. return -EINVAL;
  787. }
  788. }
  789. return 0;
  790. }
  791. static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
  792. uint32_t clock, uint16_t msg)
  793. {
  794. int i = 0;
  795. struct amdgpu_clock_voltage_dependency_table *table =
  796. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  797. switch (msg) {
  798. case PPSMC_MSG_SetSclkSoftMin:
  799. case PPSMC_MSG_SetSclkHardMin:
  800. for (i = 0; i < table->count; i++)
  801. if (clock <= table->entries[i].clk)
  802. break;
  803. if (i == table->count)
  804. i = table->count - 1;
  805. break;
  806. case PPSMC_MSG_SetSclkSoftMax:
  807. case PPSMC_MSG_SetSclkHardMax:
  808. for (i = table->count - 1; i >= 0; i--)
  809. if (clock >= table->entries[i].clk)
  810. break;
  811. if (i < 0)
  812. i = 0;
  813. break;
  814. default:
  815. break;
  816. }
  817. return i;
  818. }
  819. static int cz_program_bootup_state(struct amdgpu_device *adev)
  820. {
  821. struct cz_power_info *pi = cz_get_pi(adev);
  822. uint32_t soft_min_clk = 0;
  823. uint32_t soft_max_clk = 0;
  824. int ret = 0;
  825. pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
  826. pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
  827. soft_min_clk = cz_get_sclk_level(adev,
  828. pi->sclk_dpm.soft_min_clk,
  829. PPSMC_MSG_SetSclkSoftMin);
  830. soft_max_clk = cz_get_sclk_level(adev,
  831. pi->sclk_dpm.soft_max_clk,
  832. PPSMC_MSG_SetSclkSoftMax);
  833. ret = cz_send_msg_to_smc_with_parameter(adev,
  834. PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
  835. if (ret)
  836. return -EINVAL;
  837. ret = cz_send_msg_to_smc_with_parameter(adev,
  838. PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
  839. if (ret)
  840. return -EINVAL;
  841. return 0;
  842. }
  843. /* TODO */
  844. static int cz_disable_cgpg(struct amdgpu_device *adev)
  845. {
  846. return 0;
  847. }
  848. /* TODO */
  849. static int cz_enable_cgpg(struct amdgpu_device *adev)
  850. {
  851. return 0;
  852. }
  853. /* TODO */
  854. static int cz_program_pt_config_registers(struct amdgpu_device *adev)
  855. {
  856. return 0;
  857. }
  858. static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
  859. {
  860. struct cz_power_info *pi = cz_get_pi(adev);
  861. uint32_t reg = 0;
  862. if (pi->caps_sq_ramping) {
  863. reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  864. if (enable)
  865. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  866. else
  867. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  868. WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
  869. }
  870. if (pi->caps_db_ramping) {
  871. reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
  872. if (enable)
  873. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
  874. else
  875. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
  876. WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
  877. }
  878. if (pi->caps_td_ramping) {
  879. reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
  880. if (enable)
  881. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
  882. else
  883. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
  884. WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
  885. }
  886. if (pi->caps_tcp_ramping) {
  887. reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  888. if (enable)
  889. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  890. else
  891. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  892. WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
  893. }
  894. }
  895. static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
  896. {
  897. struct cz_power_info *pi = cz_get_pi(adev);
  898. int ret;
  899. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  900. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  901. if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
  902. ret = cz_disable_cgpg(adev);
  903. if (ret) {
  904. DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
  905. return -EINVAL;
  906. }
  907. adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
  908. }
  909. ret = cz_program_pt_config_registers(adev);
  910. if (ret) {
  911. DRM_ERROR("Di/Dt config failed\n");
  912. return -EINVAL;
  913. }
  914. cz_do_enable_didt(adev, enable);
  915. if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
  916. ret = cz_enable_cgpg(adev);
  917. if (ret) {
  918. DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
  919. return -EINVAL;
  920. }
  921. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  922. }
  923. }
  924. return 0;
  925. }
  926. /* TODO */
  927. static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
  928. {
  929. }
  930. static void cz_update_current_ps(struct amdgpu_device *adev,
  931. struct amdgpu_ps *rps)
  932. {
  933. struct cz_power_info *pi = cz_get_pi(adev);
  934. struct cz_ps *ps = cz_get_ps(rps);
  935. pi->current_ps = *ps;
  936. pi->current_rps = *rps;
  937. pi->current_rps.ps_priv = ps;
  938. }
  939. static void cz_update_requested_ps(struct amdgpu_device *adev,
  940. struct amdgpu_ps *rps)
  941. {
  942. struct cz_power_info *pi = cz_get_pi(adev);
  943. struct cz_ps *ps = cz_get_ps(rps);
  944. pi->requested_ps = *ps;
  945. pi->requested_rps = *rps;
  946. pi->requested_rps.ps_priv = ps;
  947. }
  948. /* PP arbiter support needed TODO */
  949. static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
  950. struct amdgpu_ps *new_rps,
  951. struct amdgpu_ps *old_rps)
  952. {
  953. struct cz_ps *ps = cz_get_ps(new_rps);
  954. struct cz_power_info *pi = cz_get_pi(adev);
  955. struct amdgpu_clock_and_voltage_limits *limits =
  956. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  957. /* 10kHz memory clock */
  958. uint32_t mclk = 0;
  959. ps->force_high = false;
  960. ps->need_dfs_bypass = true;
  961. pi->video_start = new_rps->dclk || new_rps->vclk ||
  962. new_rps->evclk || new_rps->ecclk;
  963. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  964. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  965. pi->battery_state = true;
  966. else
  967. pi->battery_state = false;
  968. if (pi->caps_stable_power_state)
  969. mclk = limits->mclk;
  970. if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
  971. ps->force_high = true;
  972. }
  973. static int cz_dpm_enable(struct amdgpu_device *adev)
  974. {
  975. int ret = 0;
  976. /* renable will hang up SMU, so check first */
  977. if (cz_check_for_dpm_enabled(adev))
  978. return -EINVAL;
  979. cz_program_voting_clients(adev);
  980. ret = cz_start_dpm(adev);
  981. if (ret) {
  982. DRM_ERROR("Carrizo DPM enable failed\n");
  983. return -EINVAL;
  984. }
  985. ret = cz_program_bootup_state(adev);
  986. if (ret) {
  987. DRM_ERROR("Carrizo bootup state program failed\n");
  988. return -EINVAL;
  989. }
  990. ret = cz_enable_didt(adev, true);
  991. if (ret) {
  992. DRM_ERROR("Carrizo enable di/dt failed\n");
  993. return -EINVAL;
  994. }
  995. cz_reset_acp_boot_level(adev);
  996. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  997. return 0;
  998. }
  999. static int cz_dpm_hw_init(struct amdgpu_device *adev)
  1000. {
  1001. int ret = 0;
  1002. mutex_lock(&adev->pm.mutex);
  1003. /* init smc in dpm hw init */
  1004. ret = cz_smu_init(adev);
  1005. if (ret) {
  1006. DRM_ERROR("amdgpu: smc initialization failed\n");
  1007. mutex_unlock(&adev->pm.mutex);
  1008. return ret;
  1009. }
  1010. /* do the actual fw loading */
  1011. ret = cz_smu_start(adev);
  1012. if (ret) {
  1013. DRM_ERROR("amdgpu: smc start failed\n");
  1014. mutex_unlock(&adev->pm.mutex);
  1015. return ret;
  1016. }
  1017. if (!amdgpu_dpm) {
  1018. adev->pm.dpm_enabled = false;
  1019. mutex_unlock(&adev->pm.mutex);
  1020. return ret;
  1021. }
  1022. /* cz dpm setup asic */
  1023. cz_dpm_setup_asic(adev);
  1024. /* cz dpm enable */
  1025. ret = cz_dpm_enable(adev);
  1026. if (ret)
  1027. adev->pm.dpm_enabled = false;
  1028. else
  1029. adev->pm.dpm_enabled = true;
  1030. mutex_unlock(&adev->pm.mutex);
  1031. return 0;
  1032. }
  1033. static int cz_dpm_disable(struct amdgpu_device *adev)
  1034. {
  1035. int ret = 0;
  1036. if (!cz_check_for_dpm_enabled(adev))
  1037. return -EINVAL;
  1038. ret = cz_enable_didt(adev, false);
  1039. if (ret) {
  1040. DRM_ERROR("Carrizo disable di/dt failed\n");
  1041. return -EINVAL;
  1042. }
  1043. cz_clear_voting_clients(adev);
  1044. cz_stop_dpm(adev);
  1045. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1046. return 0;
  1047. }
  1048. static int cz_dpm_hw_fini(struct amdgpu_device *adev)
  1049. {
  1050. int ret = 0;
  1051. mutex_lock(&adev->pm.mutex);
  1052. cz_smu_fini(adev);
  1053. if (adev->pm.dpm_enabled) {
  1054. ret = cz_dpm_disable(adev);
  1055. adev->pm.dpm.current_ps =
  1056. adev->pm.dpm.requested_ps =
  1057. adev->pm.dpm.boot_ps;
  1058. }
  1059. adev->pm.dpm_enabled = false;
  1060. mutex_unlock(&adev->pm.mutex);
  1061. return ret;
  1062. }
  1063. static int cz_dpm_suspend(struct amdgpu_device *adev)
  1064. {
  1065. int ret = 0;
  1066. if (adev->pm.dpm_enabled) {
  1067. mutex_lock(&adev->pm.mutex);
  1068. ret = cz_dpm_disable(adev);
  1069. adev->pm.dpm.current_ps =
  1070. adev->pm.dpm.requested_ps =
  1071. adev->pm.dpm.boot_ps;
  1072. mutex_unlock(&adev->pm.mutex);
  1073. }
  1074. return ret;
  1075. }
  1076. static int cz_dpm_resume(struct amdgpu_device *adev)
  1077. {
  1078. int ret = 0;
  1079. mutex_lock(&adev->pm.mutex);
  1080. ret = cz_smu_init(adev);
  1081. if (ret) {
  1082. DRM_ERROR("amdgpu: smc resume failed\n");
  1083. mutex_unlock(&adev->pm.mutex);
  1084. return ret;
  1085. }
  1086. /* do the actual fw loading */
  1087. ret = cz_smu_start(adev);
  1088. if (ret) {
  1089. DRM_ERROR("amdgpu: smc start failed\n");
  1090. mutex_unlock(&adev->pm.mutex);
  1091. return ret;
  1092. }
  1093. if (!amdgpu_dpm) {
  1094. adev->pm.dpm_enabled = false;
  1095. mutex_unlock(&adev->pm.mutex);
  1096. return ret;
  1097. }
  1098. /* cz dpm setup asic */
  1099. cz_dpm_setup_asic(adev);
  1100. /* cz dpm enable */
  1101. ret = cz_dpm_enable(adev);
  1102. if (ret)
  1103. adev->pm.dpm_enabled = false;
  1104. else
  1105. adev->pm.dpm_enabled = true;
  1106. mutex_unlock(&adev->pm.mutex);
  1107. /* upon resume, re-compute the clocks */
  1108. if (adev->pm.dpm_enabled)
  1109. amdgpu_pm_compute_clocks(adev);
  1110. return 0;
  1111. }
  1112. static int cz_dpm_set_clockgating_state(struct amdgpu_device *adev,
  1113. enum amdgpu_clockgating_state state)
  1114. {
  1115. return 0;
  1116. }
  1117. static int cz_dpm_set_powergating_state(struct amdgpu_device *adev,
  1118. enum amdgpu_powergating_state state)
  1119. {
  1120. return 0;
  1121. }
  1122. /* borrowed from KV, need future unify */
  1123. static int cz_dpm_get_temperature(struct amdgpu_device *adev)
  1124. {
  1125. int actual_temp = 0;
  1126. uint32_t temp = RREG32_SMC(0xC0300E0C);
  1127. if (temp)
  1128. actual_temp = 1000 * ((temp / 8) - 49);
  1129. return actual_temp;
  1130. }
  1131. static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
  1132. {
  1133. struct cz_power_info *pi = cz_get_pi(adev);
  1134. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  1135. struct amdgpu_ps *new_ps = &requested_ps;
  1136. cz_update_requested_ps(adev, new_ps);
  1137. cz_apply_state_adjust_rules(adev, &pi->requested_rps,
  1138. &pi->current_rps);
  1139. return 0;
  1140. }
  1141. static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
  1142. {
  1143. struct cz_power_info *pi = cz_get_pi(adev);
  1144. struct amdgpu_clock_and_voltage_limits *limits =
  1145. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1146. uint32_t clock, stable_ps_clock = 0;
  1147. clock = pi->sclk_dpm.soft_min_clk;
  1148. if (pi->caps_stable_power_state) {
  1149. stable_ps_clock = limits->sclk * 75 / 100;
  1150. if (clock < stable_ps_clock)
  1151. clock = stable_ps_clock;
  1152. }
  1153. if (clock != pi->sclk_dpm.soft_min_clk) {
  1154. pi->sclk_dpm.soft_min_clk = clock;
  1155. cz_send_msg_to_smc_with_parameter(adev,
  1156. PPSMC_MSG_SetSclkSoftMin,
  1157. cz_get_sclk_level(adev, clock,
  1158. PPSMC_MSG_SetSclkSoftMin));
  1159. }
  1160. if (pi->caps_stable_power_state &&
  1161. pi->sclk_dpm.soft_max_clk != clock) {
  1162. pi->sclk_dpm.soft_max_clk = clock;
  1163. cz_send_msg_to_smc_with_parameter(adev,
  1164. PPSMC_MSG_SetSclkSoftMax,
  1165. cz_get_sclk_level(adev, clock,
  1166. PPSMC_MSG_SetSclkSoftMax));
  1167. } else {
  1168. cz_send_msg_to_smc_with_parameter(adev,
  1169. PPSMC_MSG_SetSclkSoftMax,
  1170. cz_get_sclk_level(adev,
  1171. pi->sclk_dpm.soft_max_clk,
  1172. PPSMC_MSG_SetSclkSoftMax));
  1173. }
  1174. return 0;
  1175. }
  1176. static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
  1177. {
  1178. int ret = 0;
  1179. struct cz_power_info *pi = cz_get_pi(adev);
  1180. if (pi->caps_sclk_ds) {
  1181. cz_send_msg_to_smc_with_parameter(adev,
  1182. PPSMC_MSG_SetMinDeepSleepSclk,
  1183. CZ_MIN_DEEP_SLEEP_SCLK);
  1184. }
  1185. return ret;
  1186. }
  1187. /* ?? without dal support, is this still needed in setpowerstate list*/
  1188. static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
  1189. {
  1190. int ret = 0;
  1191. struct cz_power_info *pi = cz_get_pi(adev);
  1192. cz_send_msg_to_smc_with_parameter(adev,
  1193. PPSMC_MSG_SetWatermarkFrequency,
  1194. pi->sclk_dpm.soft_max_clk);
  1195. return ret;
  1196. }
  1197. static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
  1198. {
  1199. int ret = 0;
  1200. struct cz_power_info *pi = cz_get_pi(adev);
  1201. /* also depend on dal NBPStateDisableRequired */
  1202. if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
  1203. ret = cz_send_msg_to_smc_with_parameter(adev,
  1204. PPSMC_MSG_EnableAllSmuFeatures,
  1205. NB_DPM_MASK);
  1206. if (ret) {
  1207. DRM_ERROR("amdgpu: nb dpm enable failed\n");
  1208. return ret;
  1209. }
  1210. pi->nb_dpm_enabled = true;
  1211. }
  1212. return ret;
  1213. }
  1214. static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
  1215. bool enable)
  1216. {
  1217. if (enable)
  1218. cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
  1219. else
  1220. cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
  1221. }
  1222. static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
  1223. {
  1224. int ret = 0;
  1225. struct cz_power_info *pi = cz_get_pi(adev);
  1226. struct cz_ps *ps = &pi->requested_ps;
  1227. if (pi->sys_info.nb_dpm_enable) {
  1228. if (ps->force_high)
  1229. cz_dpm_nbdpm_lm_pstate_enable(adev, true);
  1230. else
  1231. cz_dpm_nbdpm_lm_pstate_enable(adev, false);
  1232. }
  1233. return ret;
  1234. }
  1235. /* with dpm enabled */
  1236. static int cz_dpm_set_power_state(struct amdgpu_device *adev)
  1237. {
  1238. int ret = 0;
  1239. cz_dpm_update_sclk_limit(adev);
  1240. cz_dpm_set_deep_sleep_sclk_threshold(adev);
  1241. cz_dpm_set_watermark_threshold(adev);
  1242. cz_dpm_enable_nbdpm(adev);
  1243. cz_dpm_update_low_memory_pstate(adev);
  1244. return ret;
  1245. }
  1246. static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
  1247. {
  1248. struct cz_power_info *pi = cz_get_pi(adev);
  1249. struct amdgpu_ps *ps = &pi->requested_rps;
  1250. cz_update_current_ps(adev, ps);
  1251. }
  1252. static int cz_dpm_force_highest(struct amdgpu_device *adev)
  1253. {
  1254. struct cz_power_info *pi = cz_get_pi(adev);
  1255. int ret = 0;
  1256. if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
  1257. pi->sclk_dpm.soft_min_clk =
  1258. pi->sclk_dpm.soft_max_clk;
  1259. ret = cz_send_msg_to_smc_with_parameter(adev,
  1260. PPSMC_MSG_SetSclkSoftMin,
  1261. cz_get_sclk_level(adev,
  1262. pi->sclk_dpm.soft_min_clk,
  1263. PPSMC_MSG_SetSclkSoftMin));
  1264. if (ret)
  1265. return ret;
  1266. }
  1267. return ret;
  1268. }
  1269. static int cz_dpm_force_lowest(struct amdgpu_device *adev)
  1270. {
  1271. struct cz_power_info *pi = cz_get_pi(adev);
  1272. int ret = 0;
  1273. if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
  1274. pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
  1275. ret = cz_send_msg_to_smc_with_parameter(adev,
  1276. PPSMC_MSG_SetSclkSoftMax,
  1277. cz_get_sclk_level(adev,
  1278. pi->sclk_dpm.soft_max_clk,
  1279. PPSMC_MSG_SetSclkSoftMax));
  1280. if (ret)
  1281. return ret;
  1282. }
  1283. return ret;
  1284. }
  1285. static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
  1286. {
  1287. struct cz_power_info *pi = cz_get_pi(adev);
  1288. if (!pi->max_sclk_level) {
  1289. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  1290. pi->max_sclk_level = cz_get_argument(adev) + 1;
  1291. }
  1292. if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1293. DRM_ERROR("Invalid max sclk level!\n");
  1294. return -EINVAL;
  1295. }
  1296. return pi->max_sclk_level;
  1297. }
  1298. static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
  1299. {
  1300. struct cz_power_info *pi = cz_get_pi(adev);
  1301. struct amdgpu_clock_voltage_dependency_table *dep_table =
  1302. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1303. uint32_t level = 0;
  1304. int ret = 0;
  1305. pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
  1306. level = cz_dpm_get_max_sclk_level(adev) - 1;
  1307. if (level < dep_table->count)
  1308. pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
  1309. else
  1310. pi->sclk_dpm.soft_max_clk =
  1311. dep_table->entries[dep_table->count - 1].clk;
  1312. /* get min/max sclk soft value
  1313. * notify SMU to execute */
  1314. ret = cz_send_msg_to_smc_with_parameter(adev,
  1315. PPSMC_MSG_SetSclkSoftMin,
  1316. cz_get_sclk_level(adev,
  1317. pi->sclk_dpm.soft_min_clk,
  1318. PPSMC_MSG_SetSclkSoftMin));
  1319. if (ret)
  1320. return ret;
  1321. ret = cz_send_msg_to_smc_with_parameter(adev,
  1322. PPSMC_MSG_SetSclkSoftMax,
  1323. cz_get_sclk_level(adev,
  1324. pi->sclk_dpm.soft_max_clk,
  1325. PPSMC_MSG_SetSclkSoftMax));
  1326. if (ret)
  1327. return ret;
  1328. DRM_INFO("DPM unforce state min=%d, max=%d.\n",
  1329. pi->sclk_dpm.soft_min_clk,
  1330. pi->sclk_dpm.soft_max_clk);
  1331. return 0;
  1332. }
  1333. static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
  1334. enum amdgpu_dpm_forced_level level)
  1335. {
  1336. int ret = 0;
  1337. switch (level) {
  1338. case AMDGPU_DPM_FORCED_LEVEL_HIGH:
  1339. ret = cz_dpm_force_highest(adev);
  1340. if (ret)
  1341. return ret;
  1342. break;
  1343. case AMDGPU_DPM_FORCED_LEVEL_LOW:
  1344. ret = cz_dpm_force_lowest(adev);
  1345. if (ret)
  1346. return ret;
  1347. break;
  1348. case AMDGPU_DPM_FORCED_LEVEL_AUTO:
  1349. ret = cz_dpm_unforce_dpm_levels(adev);
  1350. if (ret)
  1351. return ret;
  1352. break;
  1353. default:
  1354. break;
  1355. }
  1356. return ret;
  1357. }
  1358. /* fix me, display configuration change lists here
  1359. * mostly dal related*/
  1360. static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
  1361. {
  1362. }
  1363. static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  1364. {
  1365. struct cz_power_info *pi = cz_get_pi(adev);
  1366. struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
  1367. if (low)
  1368. return requested_state->levels[0].sclk;
  1369. else
  1370. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1371. }
  1372. static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  1373. {
  1374. struct cz_power_info *pi = cz_get_pi(adev);
  1375. return pi->sys_info.bootup_uma_clk;
  1376. }
  1377. const struct amdgpu_ip_funcs cz_dpm_ip_funcs = {
  1378. .early_init = cz_dpm_early_init,
  1379. .late_init = NULL,
  1380. .sw_init = cz_dpm_sw_init,
  1381. .sw_fini = cz_dpm_sw_fini,
  1382. .hw_init = cz_dpm_hw_init,
  1383. .hw_fini = cz_dpm_hw_fini,
  1384. .suspend = cz_dpm_suspend,
  1385. .resume = cz_dpm_resume,
  1386. .is_idle = NULL,
  1387. .wait_for_idle = NULL,
  1388. .soft_reset = NULL,
  1389. .print_status = NULL,
  1390. .set_clockgating_state = cz_dpm_set_clockgating_state,
  1391. .set_powergating_state = cz_dpm_set_powergating_state,
  1392. };
  1393. static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
  1394. .get_temperature = cz_dpm_get_temperature,
  1395. .pre_set_power_state = cz_dpm_pre_set_power_state,
  1396. .set_power_state = cz_dpm_set_power_state,
  1397. .post_set_power_state = cz_dpm_post_set_power_state,
  1398. .display_configuration_changed = cz_dpm_display_configuration_changed,
  1399. .get_sclk = cz_dpm_get_sclk,
  1400. .get_mclk = cz_dpm_get_mclk,
  1401. .print_power_state = cz_dpm_print_power_state,
  1402. .debugfs_print_current_performance_level =
  1403. cz_dpm_debugfs_print_current_performance_level,
  1404. .force_performance_level = cz_dpm_force_dpm_level,
  1405. .vblank_too_short = NULL,
  1406. .powergate_uvd = NULL,
  1407. };
  1408. static void cz_dpm_set_funcs(struct amdgpu_device *adev)
  1409. {
  1410. if (NULL == adev->pm.funcs)
  1411. adev->pm.funcs = &cz_dpm_funcs;
  1412. }