cik.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_ih.h"
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include "cikd.h"
  34. #include "atom.h"
  35. #include "cik.h"
  36. #include "gmc_v7_0.h"
  37. #include "cik_ih.h"
  38. #include "dce_v8_0.h"
  39. #include "gfx_v7_0.h"
  40. #include "cik_sdma.h"
  41. #include "uvd_v4_2.h"
  42. #include "vce_v2_0.h"
  43. #include "cik_dpm.h"
  44. #include "uvd/uvd_4_2_d.h"
  45. #include "smu/smu_7_0_1_d.h"
  46. #include "smu/smu_7_0_1_sh_mask.h"
  47. #include "dce/dce_8_0_d.h"
  48. #include "dce/dce_8_0_sh_mask.h"
  49. #include "bif/bif_4_1_d.h"
  50. #include "bif/bif_4_1_sh_mask.h"
  51. #include "gca/gfx_7_2_d.h"
  52. #include "gca/gfx_7_2_enum.h"
  53. #include "gca/gfx_7_2_sh_mask.h"
  54. #include "gmc/gmc_7_1_d.h"
  55. #include "gmc/gmc_7_1_sh_mask.h"
  56. #include "oss/oss_2_0_d.h"
  57. #include "oss/oss_2_0_sh_mask.h"
  58. /*
  59. * Indirect registers accessor
  60. */
  61. static u32 cik_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  62. {
  63. unsigned long flags;
  64. u32 r;
  65. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  66. WREG32(mmPCIE_INDEX, reg);
  67. (void)RREG32(mmPCIE_INDEX);
  68. r = RREG32(mmPCIE_DATA);
  69. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  70. return r;
  71. }
  72. static void cik_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  73. {
  74. unsigned long flags;
  75. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  76. WREG32(mmPCIE_INDEX, reg);
  77. (void)RREG32(mmPCIE_INDEX);
  78. WREG32(mmPCIE_DATA, v);
  79. (void)RREG32(mmPCIE_DATA);
  80. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  81. }
  82. static u32 cik_smc_rreg(struct amdgpu_device *adev, u32 reg)
  83. {
  84. unsigned long flags;
  85. u32 r;
  86. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  87. WREG32(mmSMC_IND_INDEX_0, (reg));
  88. r = RREG32(mmSMC_IND_DATA_0);
  89. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  90. return r;
  91. }
  92. static void cik_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  93. {
  94. unsigned long flags;
  95. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  96. WREG32(mmSMC_IND_INDEX_0, (reg));
  97. WREG32(mmSMC_IND_DATA_0, (v));
  98. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  99. }
  100. static u32 cik_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  101. {
  102. unsigned long flags;
  103. u32 r;
  104. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  105. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  106. r = RREG32(mmUVD_CTX_DATA);
  107. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  108. return r;
  109. }
  110. static void cik_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  111. {
  112. unsigned long flags;
  113. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  114. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  115. WREG32(mmUVD_CTX_DATA, (v));
  116. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  117. }
  118. static u32 cik_didt_rreg(struct amdgpu_device *adev, u32 reg)
  119. {
  120. unsigned long flags;
  121. u32 r;
  122. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  123. WREG32(mmDIDT_IND_INDEX, (reg));
  124. r = RREG32(mmDIDT_IND_DATA);
  125. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  126. return r;
  127. }
  128. static void cik_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  129. {
  130. unsigned long flags;
  131. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  132. WREG32(mmDIDT_IND_INDEX, (reg));
  133. WREG32(mmDIDT_IND_DATA, (v));
  134. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  135. }
  136. static const u32 bonaire_golden_spm_registers[] =
  137. {
  138. 0xc200, 0xe0ffffff, 0xe0000000
  139. };
  140. static const u32 bonaire_golden_common_registers[] =
  141. {
  142. 0x31dc, 0xffffffff, 0x00000800,
  143. 0x31dd, 0xffffffff, 0x00000800,
  144. 0x31e6, 0xffffffff, 0x00007fbf,
  145. 0x31e7, 0xffffffff, 0x00007faf
  146. };
  147. static const u32 bonaire_golden_registers[] =
  148. {
  149. 0xcd5, 0x00000333, 0x00000333,
  150. 0xcd4, 0x000c0fc0, 0x00040200,
  151. 0x2684, 0x00010000, 0x00058208,
  152. 0xf000, 0xffff1fff, 0x00140000,
  153. 0xf080, 0xfdfc0fff, 0x00000100,
  154. 0xf08d, 0x40000000, 0x40000200,
  155. 0x260c, 0xffffffff, 0x00000000,
  156. 0x260d, 0xf00fffff, 0x00000400,
  157. 0x260e, 0x0002021c, 0x00020200,
  158. 0x31e, 0x00000080, 0x00000000,
  159. 0x16ec, 0x000000f0, 0x00000070,
  160. 0x16f0, 0xf0311fff, 0x80300000,
  161. 0x263e, 0x73773777, 0x12010001,
  162. 0xd43, 0x00810000, 0x408af000,
  163. 0x1c0c, 0x31000111, 0x00000011,
  164. 0xbd2, 0x73773777, 0x12010001,
  165. 0x883, 0x00007fb6, 0x0021a1b1,
  166. 0x884, 0x00007fb6, 0x002021b1,
  167. 0x860, 0x00007fb6, 0x00002191,
  168. 0x886, 0x00007fb6, 0x002121b1,
  169. 0x887, 0x00007fb6, 0x002021b1,
  170. 0x877, 0x00007fb6, 0x00002191,
  171. 0x878, 0x00007fb6, 0x00002191,
  172. 0xd8a, 0x0000003f, 0x0000000a,
  173. 0xd8b, 0x0000003f, 0x0000000a,
  174. 0xab9, 0x00073ffe, 0x000022a2,
  175. 0x903, 0x000007ff, 0x00000000,
  176. 0x2285, 0xf000003f, 0x00000007,
  177. 0x22fc, 0x00002001, 0x00000001,
  178. 0x22c9, 0xffffffff, 0x00ffffff,
  179. 0xc281, 0x0000ff0f, 0x00000000,
  180. 0xa293, 0x07ffffff, 0x06000000,
  181. 0x136, 0x00000fff, 0x00000100,
  182. 0xf9e, 0x00000001, 0x00000002,
  183. 0x2440, 0x03000000, 0x0362c688,
  184. 0x2300, 0x000000ff, 0x00000001,
  185. 0x390, 0x00001fff, 0x00001fff,
  186. 0x2418, 0x0000007f, 0x00000020,
  187. 0x2542, 0x00010000, 0x00010000,
  188. 0x2b05, 0x000003ff, 0x000000f3,
  189. 0x2b03, 0xffffffff, 0x00001032
  190. };
  191. static const u32 bonaire_mgcg_cgcg_init[] =
  192. {
  193. 0x3108, 0xffffffff, 0xfffffffc,
  194. 0xc200, 0xffffffff, 0xe0000000,
  195. 0xf0a8, 0xffffffff, 0x00000100,
  196. 0xf082, 0xffffffff, 0x00000100,
  197. 0xf0b0, 0xffffffff, 0xc0000100,
  198. 0xf0b2, 0xffffffff, 0xc0000100,
  199. 0xf0b1, 0xffffffff, 0xc0000100,
  200. 0x1579, 0xffffffff, 0x00600100,
  201. 0xf0a0, 0xffffffff, 0x00000100,
  202. 0xf085, 0xffffffff, 0x06000100,
  203. 0xf088, 0xffffffff, 0x00000100,
  204. 0xf086, 0xffffffff, 0x06000100,
  205. 0xf081, 0xffffffff, 0x00000100,
  206. 0xf0b8, 0xffffffff, 0x00000100,
  207. 0xf089, 0xffffffff, 0x00000100,
  208. 0xf080, 0xffffffff, 0x00000100,
  209. 0xf08c, 0xffffffff, 0x00000100,
  210. 0xf08d, 0xffffffff, 0x00000100,
  211. 0xf094, 0xffffffff, 0x00000100,
  212. 0xf095, 0xffffffff, 0x00000100,
  213. 0xf096, 0xffffffff, 0x00000100,
  214. 0xf097, 0xffffffff, 0x00000100,
  215. 0xf098, 0xffffffff, 0x00000100,
  216. 0xf09f, 0xffffffff, 0x00000100,
  217. 0xf09e, 0xffffffff, 0x00000100,
  218. 0xf084, 0xffffffff, 0x06000100,
  219. 0xf0a4, 0xffffffff, 0x00000100,
  220. 0xf09d, 0xffffffff, 0x00000100,
  221. 0xf0ad, 0xffffffff, 0x00000100,
  222. 0xf0ac, 0xffffffff, 0x00000100,
  223. 0xf09c, 0xffffffff, 0x00000100,
  224. 0xc200, 0xffffffff, 0xe0000000,
  225. 0xf008, 0xffffffff, 0x00010000,
  226. 0xf009, 0xffffffff, 0x00030002,
  227. 0xf00a, 0xffffffff, 0x00040007,
  228. 0xf00b, 0xffffffff, 0x00060005,
  229. 0xf00c, 0xffffffff, 0x00090008,
  230. 0xf00d, 0xffffffff, 0x00010000,
  231. 0xf00e, 0xffffffff, 0x00030002,
  232. 0xf00f, 0xffffffff, 0x00040007,
  233. 0xf010, 0xffffffff, 0x00060005,
  234. 0xf011, 0xffffffff, 0x00090008,
  235. 0xf012, 0xffffffff, 0x00010000,
  236. 0xf013, 0xffffffff, 0x00030002,
  237. 0xf014, 0xffffffff, 0x00040007,
  238. 0xf015, 0xffffffff, 0x00060005,
  239. 0xf016, 0xffffffff, 0x00090008,
  240. 0xf017, 0xffffffff, 0x00010000,
  241. 0xf018, 0xffffffff, 0x00030002,
  242. 0xf019, 0xffffffff, 0x00040007,
  243. 0xf01a, 0xffffffff, 0x00060005,
  244. 0xf01b, 0xffffffff, 0x00090008,
  245. 0xf01c, 0xffffffff, 0x00010000,
  246. 0xf01d, 0xffffffff, 0x00030002,
  247. 0xf01e, 0xffffffff, 0x00040007,
  248. 0xf01f, 0xffffffff, 0x00060005,
  249. 0xf020, 0xffffffff, 0x00090008,
  250. 0xf021, 0xffffffff, 0x00010000,
  251. 0xf022, 0xffffffff, 0x00030002,
  252. 0xf023, 0xffffffff, 0x00040007,
  253. 0xf024, 0xffffffff, 0x00060005,
  254. 0xf025, 0xffffffff, 0x00090008,
  255. 0xf026, 0xffffffff, 0x00010000,
  256. 0xf027, 0xffffffff, 0x00030002,
  257. 0xf028, 0xffffffff, 0x00040007,
  258. 0xf029, 0xffffffff, 0x00060005,
  259. 0xf02a, 0xffffffff, 0x00090008,
  260. 0xf000, 0xffffffff, 0x96e00200,
  261. 0x21c2, 0xffffffff, 0x00900100,
  262. 0x3109, 0xffffffff, 0x0020003f,
  263. 0xe, 0xffffffff, 0x0140001c,
  264. 0xf, 0x000f0000, 0x000f0000,
  265. 0x88, 0xffffffff, 0xc060000c,
  266. 0x89, 0xc0000fff, 0x00000100,
  267. 0x3e4, 0xffffffff, 0x00000100,
  268. 0x3e6, 0x00000101, 0x00000000,
  269. 0x82a, 0xffffffff, 0x00000104,
  270. 0x1579, 0xff000fff, 0x00000100,
  271. 0xc33, 0xc0000fff, 0x00000104,
  272. 0x3079, 0x00000001, 0x00000001,
  273. 0x3403, 0xff000ff0, 0x00000100,
  274. 0x3603, 0xff000ff0, 0x00000100
  275. };
  276. static const u32 spectre_golden_spm_registers[] =
  277. {
  278. 0xc200, 0xe0ffffff, 0xe0000000
  279. };
  280. static const u32 spectre_golden_common_registers[] =
  281. {
  282. 0x31dc, 0xffffffff, 0x00000800,
  283. 0x31dd, 0xffffffff, 0x00000800,
  284. 0x31e6, 0xffffffff, 0x00007fbf,
  285. 0x31e7, 0xffffffff, 0x00007faf
  286. };
  287. static const u32 spectre_golden_registers[] =
  288. {
  289. 0xf000, 0xffff1fff, 0x96940200,
  290. 0xf003, 0xffff0001, 0xff000000,
  291. 0xf080, 0xfffc0fff, 0x00000100,
  292. 0x1bb6, 0x00010101, 0x00010000,
  293. 0x260d, 0xf00fffff, 0x00000400,
  294. 0x260e, 0xfffffffc, 0x00020200,
  295. 0x16ec, 0x000000f0, 0x00000070,
  296. 0x16f0, 0xf0311fff, 0x80300000,
  297. 0x263e, 0x73773777, 0x12010001,
  298. 0x26df, 0x00ff0000, 0x00fc0000,
  299. 0xbd2, 0x73773777, 0x12010001,
  300. 0x2285, 0xf000003f, 0x00000007,
  301. 0x22c9, 0xffffffff, 0x00ffffff,
  302. 0xa0d4, 0x3f3f3fff, 0x00000082,
  303. 0xa0d5, 0x0000003f, 0x00000000,
  304. 0xf9e, 0x00000001, 0x00000002,
  305. 0x244f, 0xffff03df, 0x00000004,
  306. 0x31da, 0x00000008, 0x00000008,
  307. 0x2300, 0x000008ff, 0x00000800,
  308. 0x2542, 0x00010000, 0x00010000,
  309. 0x2b03, 0xffffffff, 0x54763210,
  310. 0x853e, 0x01ff01ff, 0x00000002,
  311. 0x8526, 0x007ff800, 0x00200000,
  312. 0x8057, 0xffffffff, 0x00000f40,
  313. 0xc24d, 0xffffffff, 0x00000001
  314. };
  315. static const u32 spectre_mgcg_cgcg_init[] =
  316. {
  317. 0x3108, 0xffffffff, 0xfffffffc,
  318. 0xc200, 0xffffffff, 0xe0000000,
  319. 0xf0a8, 0xffffffff, 0x00000100,
  320. 0xf082, 0xffffffff, 0x00000100,
  321. 0xf0b0, 0xffffffff, 0x00000100,
  322. 0xf0b2, 0xffffffff, 0x00000100,
  323. 0xf0b1, 0xffffffff, 0x00000100,
  324. 0x1579, 0xffffffff, 0x00600100,
  325. 0xf0a0, 0xffffffff, 0x00000100,
  326. 0xf085, 0xffffffff, 0x06000100,
  327. 0xf088, 0xffffffff, 0x00000100,
  328. 0xf086, 0xffffffff, 0x06000100,
  329. 0xf081, 0xffffffff, 0x00000100,
  330. 0xf0b8, 0xffffffff, 0x00000100,
  331. 0xf089, 0xffffffff, 0x00000100,
  332. 0xf080, 0xffffffff, 0x00000100,
  333. 0xf08c, 0xffffffff, 0x00000100,
  334. 0xf08d, 0xffffffff, 0x00000100,
  335. 0xf094, 0xffffffff, 0x00000100,
  336. 0xf095, 0xffffffff, 0x00000100,
  337. 0xf096, 0xffffffff, 0x00000100,
  338. 0xf097, 0xffffffff, 0x00000100,
  339. 0xf098, 0xffffffff, 0x00000100,
  340. 0xf09f, 0xffffffff, 0x00000100,
  341. 0xf09e, 0xffffffff, 0x00000100,
  342. 0xf084, 0xffffffff, 0x06000100,
  343. 0xf0a4, 0xffffffff, 0x00000100,
  344. 0xf09d, 0xffffffff, 0x00000100,
  345. 0xf0ad, 0xffffffff, 0x00000100,
  346. 0xf0ac, 0xffffffff, 0x00000100,
  347. 0xf09c, 0xffffffff, 0x00000100,
  348. 0xc200, 0xffffffff, 0xe0000000,
  349. 0xf008, 0xffffffff, 0x00010000,
  350. 0xf009, 0xffffffff, 0x00030002,
  351. 0xf00a, 0xffffffff, 0x00040007,
  352. 0xf00b, 0xffffffff, 0x00060005,
  353. 0xf00c, 0xffffffff, 0x00090008,
  354. 0xf00d, 0xffffffff, 0x00010000,
  355. 0xf00e, 0xffffffff, 0x00030002,
  356. 0xf00f, 0xffffffff, 0x00040007,
  357. 0xf010, 0xffffffff, 0x00060005,
  358. 0xf011, 0xffffffff, 0x00090008,
  359. 0xf012, 0xffffffff, 0x00010000,
  360. 0xf013, 0xffffffff, 0x00030002,
  361. 0xf014, 0xffffffff, 0x00040007,
  362. 0xf015, 0xffffffff, 0x00060005,
  363. 0xf016, 0xffffffff, 0x00090008,
  364. 0xf017, 0xffffffff, 0x00010000,
  365. 0xf018, 0xffffffff, 0x00030002,
  366. 0xf019, 0xffffffff, 0x00040007,
  367. 0xf01a, 0xffffffff, 0x00060005,
  368. 0xf01b, 0xffffffff, 0x00090008,
  369. 0xf01c, 0xffffffff, 0x00010000,
  370. 0xf01d, 0xffffffff, 0x00030002,
  371. 0xf01e, 0xffffffff, 0x00040007,
  372. 0xf01f, 0xffffffff, 0x00060005,
  373. 0xf020, 0xffffffff, 0x00090008,
  374. 0xf021, 0xffffffff, 0x00010000,
  375. 0xf022, 0xffffffff, 0x00030002,
  376. 0xf023, 0xffffffff, 0x00040007,
  377. 0xf024, 0xffffffff, 0x00060005,
  378. 0xf025, 0xffffffff, 0x00090008,
  379. 0xf026, 0xffffffff, 0x00010000,
  380. 0xf027, 0xffffffff, 0x00030002,
  381. 0xf028, 0xffffffff, 0x00040007,
  382. 0xf029, 0xffffffff, 0x00060005,
  383. 0xf02a, 0xffffffff, 0x00090008,
  384. 0xf02b, 0xffffffff, 0x00010000,
  385. 0xf02c, 0xffffffff, 0x00030002,
  386. 0xf02d, 0xffffffff, 0x00040007,
  387. 0xf02e, 0xffffffff, 0x00060005,
  388. 0xf02f, 0xffffffff, 0x00090008,
  389. 0xf000, 0xffffffff, 0x96e00200,
  390. 0x21c2, 0xffffffff, 0x00900100,
  391. 0x3109, 0xffffffff, 0x0020003f,
  392. 0xe, 0xffffffff, 0x0140001c,
  393. 0xf, 0x000f0000, 0x000f0000,
  394. 0x88, 0xffffffff, 0xc060000c,
  395. 0x89, 0xc0000fff, 0x00000100,
  396. 0x3e4, 0xffffffff, 0x00000100,
  397. 0x3e6, 0x00000101, 0x00000000,
  398. 0x82a, 0xffffffff, 0x00000104,
  399. 0x1579, 0xff000fff, 0x00000100,
  400. 0xc33, 0xc0000fff, 0x00000104,
  401. 0x3079, 0x00000001, 0x00000001,
  402. 0x3403, 0xff000ff0, 0x00000100,
  403. 0x3603, 0xff000ff0, 0x00000100
  404. };
  405. static const u32 kalindi_golden_spm_registers[] =
  406. {
  407. 0xc200, 0xe0ffffff, 0xe0000000
  408. };
  409. static const u32 kalindi_golden_common_registers[] =
  410. {
  411. 0x31dc, 0xffffffff, 0x00000800,
  412. 0x31dd, 0xffffffff, 0x00000800,
  413. 0x31e6, 0xffffffff, 0x00007fbf,
  414. 0x31e7, 0xffffffff, 0x00007faf
  415. };
  416. static const u32 kalindi_golden_registers[] =
  417. {
  418. 0xf000, 0xffffdfff, 0x6e944040,
  419. 0x1579, 0xff607fff, 0xfc000100,
  420. 0xf088, 0xff000fff, 0x00000100,
  421. 0xf089, 0xff000fff, 0x00000100,
  422. 0xf080, 0xfffc0fff, 0x00000100,
  423. 0x1bb6, 0x00010101, 0x00010000,
  424. 0x260c, 0xffffffff, 0x00000000,
  425. 0x260d, 0xf00fffff, 0x00000400,
  426. 0x16ec, 0x000000f0, 0x00000070,
  427. 0x16f0, 0xf0311fff, 0x80300000,
  428. 0x263e, 0x73773777, 0x12010001,
  429. 0x263f, 0xffffffff, 0x00000010,
  430. 0x26df, 0x00ff0000, 0x00fc0000,
  431. 0x200c, 0x00001f0f, 0x0000100a,
  432. 0xbd2, 0x73773777, 0x12010001,
  433. 0x902, 0x000fffff, 0x000c007f,
  434. 0x2285, 0xf000003f, 0x00000007,
  435. 0x22c9, 0x3fff3fff, 0x00ffcfff,
  436. 0xc281, 0x0000ff0f, 0x00000000,
  437. 0xa293, 0x07ffffff, 0x06000000,
  438. 0x136, 0x00000fff, 0x00000100,
  439. 0xf9e, 0x00000001, 0x00000002,
  440. 0x31da, 0x00000008, 0x00000008,
  441. 0x2300, 0x000000ff, 0x00000003,
  442. 0x853e, 0x01ff01ff, 0x00000002,
  443. 0x8526, 0x007ff800, 0x00200000,
  444. 0x8057, 0xffffffff, 0x00000f40,
  445. 0x2231, 0x001f3ae3, 0x00000082,
  446. 0x2235, 0x0000001f, 0x00000010,
  447. 0xc24d, 0xffffffff, 0x00000000
  448. };
  449. static const u32 kalindi_mgcg_cgcg_init[] =
  450. {
  451. 0x3108, 0xffffffff, 0xfffffffc,
  452. 0xc200, 0xffffffff, 0xe0000000,
  453. 0xf0a8, 0xffffffff, 0x00000100,
  454. 0xf082, 0xffffffff, 0x00000100,
  455. 0xf0b0, 0xffffffff, 0x00000100,
  456. 0xf0b2, 0xffffffff, 0x00000100,
  457. 0xf0b1, 0xffffffff, 0x00000100,
  458. 0x1579, 0xffffffff, 0x00600100,
  459. 0xf0a0, 0xffffffff, 0x00000100,
  460. 0xf085, 0xffffffff, 0x06000100,
  461. 0xf088, 0xffffffff, 0x00000100,
  462. 0xf086, 0xffffffff, 0x06000100,
  463. 0xf081, 0xffffffff, 0x00000100,
  464. 0xf0b8, 0xffffffff, 0x00000100,
  465. 0xf089, 0xffffffff, 0x00000100,
  466. 0xf080, 0xffffffff, 0x00000100,
  467. 0xf08c, 0xffffffff, 0x00000100,
  468. 0xf08d, 0xffffffff, 0x00000100,
  469. 0xf094, 0xffffffff, 0x00000100,
  470. 0xf095, 0xffffffff, 0x00000100,
  471. 0xf096, 0xffffffff, 0x00000100,
  472. 0xf097, 0xffffffff, 0x00000100,
  473. 0xf098, 0xffffffff, 0x00000100,
  474. 0xf09f, 0xffffffff, 0x00000100,
  475. 0xf09e, 0xffffffff, 0x00000100,
  476. 0xf084, 0xffffffff, 0x06000100,
  477. 0xf0a4, 0xffffffff, 0x00000100,
  478. 0xf09d, 0xffffffff, 0x00000100,
  479. 0xf0ad, 0xffffffff, 0x00000100,
  480. 0xf0ac, 0xffffffff, 0x00000100,
  481. 0xf09c, 0xffffffff, 0x00000100,
  482. 0xc200, 0xffffffff, 0xe0000000,
  483. 0xf008, 0xffffffff, 0x00010000,
  484. 0xf009, 0xffffffff, 0x00030002,
  485. 0xf00a, 0xffffffff, 0x00040007,
  486. 0xf00b, 0xffffffff, 0x00060005,
  487. 0xf00c, 0xffffffff, 0x00090008,
  488. 0xf00d, 0xffffffff, 0x00010000,
  489. 0xf00e, 0xffffffff, 0x00030002,
  490. 0xf00f, 0xffffffff, 0x00040007,
  491. 0xf010, 0xffffffff, 0x00060005,
  492. 0xf011, 0xffffffff, 0x00090008,
  493. 0xf000, 0xffffffff, 0x96e00200,
  494. 0x21c2, 0xffffffff, 0x00900100,
  495. 0x3109, 0xffffffff, 0x0020003f,
  496. 0xe, 0xffffffff, 0x0140001c,
  497. 0xf, 0x000f0000, 0x000f0000,
  498. 0x88, 0xffffffff, 0xc060000c,
  499. 0x89, 0xc0000fff, 0x00000100,
  500. 0x82a, 0xffffffff, 0x00000104,
  501. 0x1579, 0xff000fff, 0x00000100,
  502. 0xc33, 0xc0000fff, 0x00000104,
  503. 0x3079, 0x00000001, 0x00000001,
  504. 0x3403, 0xff000ff0, 0x00000100,
  505. 0x3603, 0xff000ff0, 0x00000100
  506. };
  507. static const u32 hawaii_golden_spm_registers[] =
  508. {
  509. 0xc200, 0xe0ffffff, 0xe0000000
  510. };
  511. static const u32 hawaii_golden_common_registers[] =
  512. {
  513. 0xc200, 0xffffffff, 0xe0000000,
  514. 0xa0d4, 0xffffffff, 0x3a00161a,
  515. 0xa0d5, 0xffffffff, 0x0000002e,
  516. 0x2684, 0xffffffff, 0x00018208,
  517. 0x263e, 0xffffffff, 0x12011003
  518. };
  519. static const u32 hawaii_golden_registers[] =
  520. {
  521. 0xcd5, 0x00000333, 0x00000333,
  522. 0x2684, 0x00010000, 0x00058208,
  523. 0x260c, 0xffffffff, 0x00000000,
  524. 0x260d, 0xf00fffff, 0x00000400,
  525. 0x260e, 0x0002021c, 0x00020200,
  526. 0x31e, 0x00000080, 0x00000000,
  527. 0x16ec, 0x000000f0, 0x00000070,
  528. 0x16f0, 0xf0311fff, 0x80300000,
  529. 0xd43, 0x00810000, 0x408af000,
  530. 0x1c0c, 0x31000111, 0x00000011,
  531. 0xbd2, 0x73773777, 0x12010001,
  532. 0x848, 0x0000007f, 0x0000001b,
  533. 0x877, 0x00007fb6, 0x00002191,
  534. 0xd8a, 0x0000003f, 0x0000000a,
  535. 0xd8b, 0x0000003f, 0x0000000a,
  536. 0xab9, 0x00073ffe, 0x000022a2,
  537. 0x903, 0x000007ff, 0x00000000,
  538. 0x22fc, 0x00002001, 0x00000001,
  539. 0x22c9, 0xffffffff, 0x00ffffff,
  540. 0xc281, 0x0000ff0f, 0x00000000,
  541. 0xa293, 0x07ffffff, 0x06000000,
  542. 0xf9e, 0x00000001, 0x00000002,
  543. 0x31da, 0x00000008, 0x00000008,
  544. 0x31dc, 0x00000f00, 0x00000800,
  545. 0x31dd, 0x00000f00, 0x00000800,
  546. 0x31e6, 0x00ffffff, 0x00ff7fbf,
  547. 0x31e7, 0x00ffffff, 0x00ff7faf,
  548. 0x2300, 0x000000ff, 0x00000800,
  549. 0x390, 0x00001fff, 0x00001fff,
  550. 0x2418, 0x0000007f, 0x00000020,
  551. 0x2542, 0x00010000, 0x00010000,
  552. 0x2b80, 0x00100000, 0x000ff07c,
  553. 0x2b05, 0x000003ff, 0x0000000f,
  554. 0x2b04, 0xffffffff, 0x7564fdec,
  555. 0x2b03, 0xffffffff, 0x3120b9a8,
  556. 0x2b02, 0x20000000, 0x0f9c0000
  557. };
  558. static const u32 hawaii_mgcg_cgcg_init[] =
  559. {
  560. 0x3108, 0xffffffff, 0xfffffffd,
  561. 0xc200, 0xffffffff, 0xe0000000,
  562. 0xf0a8, 0xffffffff, 0x00000100,
  563. 0xf082, 0xffffffff, 0x00000100,
  564. 0xf0b0, 0xffffffff, 0x00000100,
  565. 0xf0b2, 0xffffffff, 0x00000100,
  566. 0xf0b1, 0xffffffff, 0x00000100,
  567. 0x1579, 0xffffffff, 0x00200100,
  568. 0xf0a0, 0xffffffff, 0x00000100,
  569. 0xf085, 0xffffffff, 0x06000100,
  570. 0xf088, 0xffffffff, 0x00000100,
  571. 0xf086, 0xffffffff, 0x06000100,
  572. 0xf081, 0xffffffff, 0x00000100,
  573. 0xf0b8, 0xffffffff, 0x00000100,
  574. 0xf089, 0xffffffff, 0x00000100,
  575. 0xf080, 0xffffffff, 0x00000100,
  576. 0xf08c, 0xffffffff, 0x00000100,
  577. 0xf08d, 0xffffffff, 0x00000100,
  578. 0xf094, 0xffffffff, 0x00000100,
  579. 0xf095, 0xffffffff, 0x00000100,
  580. 0xf096, 0xffffffff, 0x00000100,
  581. 0xf097, 0xffffffff, 0x00000100,
  582. 0xf098, 0xffffffff, 0x00000100,
  583. 0xf09f, 0xffffffff, 0x00000100,
  584. 0xf09e, 0xffffffff, 0x00000100,
  585. 0xf084, 0xffffffff, 0x06000100,
  586. 0xf0a4, 0xffffffff, 0x00000100,
  587. 0xf09d, 0xffffffff, 0x00000100,
  588. 0xf0ad, 0xffffffff, 0x00000100,
  589. 0xf0ac, 0xffffffff, 0x00000100,
  590. 0xf09c, 0xffffffff, 0x00000100,
  591. 0xc200, 0xffffffff, 0xe0000000,
  592. 0xf008, 0xffffffff, 0x00010000,
  593. 0xf009, 0xffffffff, 0x00030002,
  594. 0xf00a, 0xffffffff, 0x00040007,
  595. 0xf00b, 0xffffffff, 0x00060005,
  596. 0xf00c, 0xffffffff, 0x00090008,
  597. 0xf00d, 0xffffffff, 0x00010000,
  598. 0xf00e, 0xffffffff, 0x00030002,
  599. 0xf00f, 0xffffffff, 0x00040007,
  600. 0xf010, 0xffffffff, 0x00060005,
  601. 0xf011, 0xffffffff, 0x00090008,
  602. 0xf012, 0xffffffff, 0x00010000,
  603. 0xf013, 0xffffffff, 0x00030002,
  604. 0xf014, 0xffffffff, 0x00040007,
  605. 0xf015, 0xffffffff, 0x00060005,
  606. 0xf016, 0xffffffff, 0x00090008,
  607. 0xf017, 0xffffffff, 0x00010000,
  608. 0xf018, 0xffffffff, 0x00030002,
  609. 0xf019, 0xffffffff, 0x00040007,
  610. 0xf01a, 0xffffffff, 0x00060005,
  611. 0xf01b, 0xffffffff, 0x00090008,
  612. 0xf01c, 0xffffffff, 0x00010000,
  613. 0xf01d, 0xffffffff, 0x00030002,
  614. 0xf01e, 0xffffffff, 0x00040007,
  615. 0xf01f, 0xffffffff, 0x00060005,
  616. 0xf020, 0xffffffff, 0x00090008,
  617. 0xf021, 0xffffffff, 0x00010000,
  618. 0xf022, 0xffffffff, 0x00030002,
  619. 0xf023, 0xffffffff, 0x00040007,
  620. 0xf024, 0xffffffff, 0x00060005,
  621. 0xf025, 0xffffffff, 0x00090008,
  622. 0xf026, 0xffffffff, 0x00010000,
  623. 0xf027, 0xffffffff, 0x00030002,
  624. 0xf028, 0xffffffff, 0x00040007,
  625. 0xf029, 0xffffffff, 0x00060005,
  626. 0xf02a, 0xffffffff, 0x00090008,
  627. 0xf02b, 0xffffffff, 0x00010000,
  628. 0xf02c, 0xffffffff, 0x00030002,
  629. 0xf02d, 0xffffffff, 0x00040007,
  630. 0xf02e, 0xffffffff, 0x00060005,
  631. 0xf02f, 0xffffffff, 0x00090008,
  632. 0xf030, 0xffffffff, 0x00010000,
  633. 0xf031, 0xffffffff, 0x00030002,
  634. 0xf032, 0xffffffff, 0x00040007,
  635. 0xf033, 0xffffffff, 0x00060005,
  636. 0xf034, 0xffffffff, 0x00090008,
  637. 0xf035, 0xffffffff, 0x00010000,
  638. 0xf036, 0xffffffff, 0x00030002,
  639. 0xf037, 0xffffffff, 0x00040007,
  640. 0xf038, 0xffffffff, 0x00060005,
  641. 0xf039, 0xffffffff, 0x00090008,
  642. 0xf03a, 0xffffffff, 0x00010000,
  643. 0xf03b, 0xffffffff, 0x00030002,
  644. 0xf03c, 0xffffffff, 0x00040007,
  645. 0xf03d, 0xffffffff, 0x00060005,
  646. 0xf03e, 0xffffffff, 0x00090008,
  647. 0x30c6, 0xffffffff, 0x00020200,
  648. 0xcd4, 0xffffffff, 0x00000200,
  649. 0x570, 0xffffffff, 0x00000400,
  650. 0x157a, 0xffffffff, 0x00000000,
  651. 0xbd4, 0xffffffff, 0x00000902,
  652. 0xf000, 0xffffffff, 0x96940200,
  653. 0x21c2, 0xffffffff, 0x00900100,
  654. 0x3109, 0xffffffff, 0x0020003f,
  655. 0xe, 0xffffffff, 0x0140001c,
  656. 0xf, 0x000f0000, 0x000f0000,
  657. 0x88, 0xffffffff, 0xc060000c,
  658. 0x89, 0xc0000fff, 0x00000100,
  659. 0x3e4, 0xffffffff, 0x00000100,
  660. 0x3e6, 0x00000101, 0x00000000,
  661. 0x82a, 0xffffffff, 0x00000104,
  662. 0x1579, 0xff000fff, 0x00000100,
  663. 0xc33, 0xc0000fff, 0x00000104,
  664. 0x3079, 0x00000001, 0x00000001,
  665. 0x3403, 0xff000ff0, 0x00000100,
  666. 0x3603, 0xff000ff0, 0x00000100
  667. };
  668. static const u32 godavari_golden_registers[] =
  669. {
  670. 0x1579, 0xff607fff, 0xfc000100,
  671. 0x1bb6, 0x00010101, 0x00010000,
  672. 0x260c, 0xffffffff, 0x00000000,
  673. 0x260c0, 0xf00fffff, 0x00000400,
  674. 0x184c, 0xffffffff, 0x00010000,
  675. 0x16ec, 0x000000f0, 0x00000070,
  676. 0x16f0, 0xf0311fff, 0x80300000,
  677. 0x263e, 0x73773777, 0x12010001,
  678. 0x263f, 0xffffffff, 0x00000010,
  679. 0x200c, 0x00001f0f, 0x0000100a,
  680. 0xbd2, 0x73773777, 0x12010001,
  681. 0x902, 0x000fffff, 0x000c007f,
  682. 0x2285, 0xf000003f, 0x00000007,
  683. 0x22c9, 0xffffffff, 0x00ff0fff,
  684. 0xc281, 0x0000ff0f, 0x00000000,
  685. 0xa293, 0x07ffffff, 0x06000000,
  686. 0x136, 0x00000fff, 0x00000100,
  687. 0x3405, 0x00010000, 0x00810001,
  688. 0x3605, 0x00010000, 0x00810001,
  689. 0xf9e, 0x00000001, 0x00000002,
  690. 0x31da, 0x00000008, 0x00000008,
  691. 0x31dc, 0x00000f00, 0x00000800,
  692. 0x31dd, 0x00000f00, 0x00000800,
  693. 0x31e6, 0x00ffffff, 0x00ff7fbf,
  694. 0x31e7, 0x00ffffff, 0x00ff7faf,
  695. 0x2300, 0x000000ff, 0x00000001,
  696. 0x853e, 0x01ff01ff, 0x00000002,
  697. 0x8526, 0x007ff800, 0x00200000,
  698. 0x8057, 0xffffffff, 0x00000f40,
  699. 0x2231, 0x001f3ae3, 0x00000082,
  700. 0x2235, 0x0000001f, 0x00000010,
  701. 0xc24d, 0xffffffff, 0x00000000
  702. };
  703. static void cik_init_golden_registers(struct amdgpu_device *adev)
  704. {
  705. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  706. mutex_lock(&adev->grbm_idx_mutex);
  707. switch (adev->asic_type) {
  708. case CHIP_BONAIRE:
  709. amdgpu_program_register_sequence(adev,
  710. bonaire_mgcg_cgcg_init,
  711. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  712. amdgpu_program_register_sequence(adev,
  713. bonaire_golden_registers,
  714. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  715. amdgpu_program_register_sequence(adev,
  716. bonaire_golden_common_registers,
  717. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  718. amdgpu_program_register_sequence(adev,
  719. bonaire_golden_spm_registers,
  720. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  721. break;
  722. case CHIP_KABINI:
  723. amdgpu_program_register_sequence(adev,
  724. kalindi_mgcg_cgcg_init,
  725. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  726. amdgpu_program_register_sequence(adev,
  727. kalindi_golden_registers,
  728. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  729. amdgpu_program_register_sequence(adev,
  730. kalindi_golden_common_registers,
  731. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  732. amdgpu_program_register_sequence(adev,
  733. kalindi_golden_spm_registers,
  734. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  735. break;
  736. case CHIP_MULLINS:
  737. amdgpu_program_register_sequence(adev,
  738. kalindi_mgcg_cgcg_init,
  739. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  740. amdgpu_program_register_sequence(adev,
  741. godavari_golden_registers,
  742. (const u32)ARRAY_SIZE(godavari_golden_registers));
  743. amdgpu_program_register_sequence(adev,
  744. kalindi_golden_common_registers,
  745. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  746. amdgpu_program_register_sequence(adev,
  747. kalindi_golden_spm_registers,
  748. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  749. break;
  750. case CHIP_KAVERI:
  751. amdgpu_program_register_sequence(adev,
  752. spectre_mgcg_cgcg_init,
  753. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  754. amdgpu_program_register_sequence(adev,
  755. spectre_golden_registers,
  756. (const u32)ARRAY_SIZE(spectre_golden_registers));
  757. amdgpu_program_register_sequence(adev,
  758. spectre_golden_common_registers,
  759. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  760. amdgpu_program_register_sequence(adev,
  761. spectre_golden_spm_registers,
  762. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  763. break;
  764. case CHIP_HAWAII:
  765. amdgpu_program_register_sequence(adev,
  766. hawaii_mgcg_cgcg_init,
  767. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  768. amdgpu_program_register_sequence(adev,
  769. hawaii_golden_registers,
  770. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  771. amdgpu_program_register_sequence(adev,
  772. hawaii_golden_common_registers,
  773. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  774. amdgpu_program_register_sequence(adev,
  775. hawaii_golden_spm_registers,
  776. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  777. break;
  778. default:
  779. break;
  780. }
  781. mutex_unlock(&adev->grbm_idx_mutex);
  782. }
  783. /**
  784. * cik_get_xclk - get the xclk
  785. *
  786. * @adev: amdgpu_device pointer
  787. *
  788. * Returns the reference clock used by the gfx engine
  789. * (CIK).
  790. */
  791. static u32 cik_get_xclk(struct amdgpu_device *adev)
  792. {
  793. u32 reference_clock = adev->clock.spll.reference_freq;
  794. if (adev->flags & AMDGPU_IS_APU) {
  795. if (RREG32_SMC(ixGENERAL_PWRMGT) & GENERAL_PWRMGT__GPU_COUNTER_CLK_MASK)
  796. return reference_clock / 2;
  797. } else {
  798. if (RREG32_SMC(ixCG_CLKPIN_CNTL) & CG_CLKPIN_CNTL__XTALIN_DIVIDE_MASK)
  799. return reference_clock / 4;
  800. }
  801. return reference_clock;
  802. }
  803. /**
  804. * cik_srbm_select - select specific register instances
  805. *
  806. * @adev: amdgpu_device pointer
  807. * @me: selected ME (micro engine)
  808. * @pipe: pipe
  809. * @queue: queue
  810. * @vmid: VMID
  811. *
  812. * Switches the currently active registers instances. Some
  813. * registers are instanced per VMID, others are instanced per
  814. * me/pipe/queue combination.
  815. */
  816. void cik_srbm_select(struct amdgpu_device *adev,
  817. u32 me, u32 pipe, u32 queue, u32 vmid)
  818. {
  819. u32 srbm_gfx_cntl =
  820. (((pipe << SRBM_GFX_CNTL__PIPEID__SHIFT) & SRBM_GFX_CNTL__PIPEID_MASK)|
  821. ((me << SRBM_GFX_CNTL__MEID__SHIFT) & SRBM_GFX_CNTL__MEID_MASK)|
  822. ((vmid << SRBM_GFX_CNTL__VMID__SHIFT) & SRBM_GFX_CNTL__VMID_MASK)|
  823. ((queue << SRBM_GFX_CNTL__QUEUEID__SHIFT) & SRBM_GFX_CNTL__QUEUEID_MASK));
  824. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  825. }
  826. static void cik_vga_set_state(struct amdgpu_device *adev, bool state)
  827. {
  828. uint32_t tmp;
  829. tmp = RREG32(mmCONFIG_CNTL);
  830. if (state == false)
  831. tmp |= CONFIG_CNTL__VGA_DIS_MASK;
  832. else
  833. tmp &= ~CONFIG_CNTL__VGA_DIS_MASK;
  834. WREG32(mmCONFIG_CNTL, tmp);
  835. }
  836. static bool cik_read_disabled_bios(struct amdgpu_device *adev)
  837. {
  838. u32 bus_cntl;
  839. u32 d1vga_control = 0;
  840. u32 d2vga_control = 0;
  841. u32 vga_render_control = 0;
  842. u32 rom_cntl;
  843. bool r;
  844. bus_cntl = RREG32(mmBUS_CNTL);
  845. if (adev->mode_info.num_crtc) {
  846. d1vga_control = RREG32(mmD1VGA_CONTROL);
  847. d2vga_control = RREG32(mmD2VGA_CONTROL);
  848. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  849. }
  850. rom_cntl = RREG32_SMC(ixROM_CNTL);
  851. /* enable the rom */
  852. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  853. if (adev->mode_info.num_crtc) {
  854. /* Disable VGA mode */
  855. WREG32(mmD1VGA_CONTROL,
  856. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  857. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  858. WREG32(mmD2VGA_CONTROL,
  859. (d2vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  860. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  861. WREG32(mmVGA_RENDER_CONTROL,
  862. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  863. }
  864. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  865. r = amdgpu_read_bios(adev);
  866. /* restore regs */
  867. WREG32(mmBUS_CNTL, bus_cntl);
  868. if (adev->mode_info.num_crtc) {
  869. WREG32(mmD1VGA_CONTROL, d1vga_control);
  870. WREG32(mmD2VGA_CONTROL, d2vga_control);
  871. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  872. }
  873. WREG32_SMC(ixROM_CNTL, rom_cntl);
  874. return r;
  875. }
  876. static struct amdgpu_allowed_register_entry cik_allowed_read_registers[] = {
  877. {mmGRBM_STATUS, false},
  878. {mmGB_ADDR_CONFIG, false},
  879. {mmMC_ARB_RAMCFG, false},
  880. {mmGB_TILE_MODE0, false},
  881. {mmGB_TILE_MODE1, false},
  882. {mmGB_TILE_MODE2, false},
  883. {mmGB_TILE_MODE3, false},
  884. {mmGB_TILE_MODE4, false},
  885. {mmGB_TILE_MODE5, false},
  886. {mmGB_TILE_MODE6, false},
  887. {mmGB_TILE_MODE7, false},
  888. {mmGB_TILE_MODE8, false},
  889. {mmGB_TILE_MODE9, false},
  890. {mmGB_TILE_MODE10, false},
  891. {mmGB_TILE_MODE11, false},
  892. {mmGB_TILE_MODE12, false},
  893. {mmGB_TILE_MODE13, false},
  894. {mmGB_TILE_MODE14, false},
  895. {mmGB_TILE_MODE15, false},
  896. {mmGB_TILE_MODE16, false},
  897. {mmGB_TILE_MODE17, false},
  898. {mmGB_TILE_MODE18, false},
  899. {mmGB_TILE_MODE19, false},
  900. {mmGB_TILE_MODE20, false},
  901. {mmGB_TILE_MODE21, false},
  902. {mmGB_TILE_MODE22, false},
  903. {mmGB_TILE_MODE23, false},
  904. {mmGB_TILE_MODE24, false},
  905. {mmGB_TILE_MODE25, false},
  906. {mmGB_TILE_MODE26, false},
  907. {mmGB_TILE_MODE27, false},
  908. {mmGB_TILE_MODE28, false},
  909. {mmGB_TILE_MODE29, false},
  910. {mmGB_TILE_MODE30, false},
  911. {mmGB_TILE_MODE31, false},
  912. {mmGB_MACROTILE_MODE0, false},
  913. {mmGB_MACROTILE_MODE1, false},
  914. {mmGB_MACROTILE_MODE2, false},
  915. {mmGB_MACROTILE_MODE3, false},
  916. {mmGB_MACROTILE_MODE4, false},
  917. {mmGB_MACROTILE_MODE5, false},
  918. {mmGB_MACROTILE_MODE6, false},
  919. {mmGB_MACROTILE_MODE7, false},
  920. {mmGB_MACROTILE_MODE8, false},
  921. {mmGB_MACROTILE_MODE9, false},
  922. {mmGB_MACROTILE_MODE10, false},
  923. {mmGB_MACROTILE_MODE11, false},
  924. {mmGB_MACROTILE_MODE12, false},
  925. {mmGB_MACROTILE_MODE13, false},
  926. {mmGB_MACROTILE_MODE14, false},
  927. {mmGB_MACROTILE_MODE15, false},
  928. {mmCC_RB_BACKEND_DISABLE, false, true},
  929. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  930. {mmGB_BACKEND_MAP, false, false},
  931. {mmPA_SC_RASTER_CONFIG, false, true},
  932. {mmPA_SC_RASTER_CONFIG_1, false, true},
  933. };
  934. static uint32_t cik_read_indexed_register(struct amdgpu_device *adev,
  935. u32 se_num, u32 sh_num,
  936. u32 reg_offset)
  937. {
  938. uint32_t val;
  939. mutex_lock(&adev->grbm_idx_mutex);
  940. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  941. gfx_v7_0_select_se_sh(adev, se_num, sh_num);
  942. val = RREG32(reg_offset);
  943. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  944. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  945. mutex_unlock(&adev->grbm_idx_mutex);
  946. return val;
  947. }
  948. static int cik_read_register(struct amdgpu_device *adev, u32 se_num,
  949. u32 sh_num, u32 reg_offset, u32 *value)
  950. {
  951. uint32_t i;
  952. *value = 0;
  953. for (i = 0; i < ARRAY_SIZE(cik_allowed_read_registers); i++) {
  954. if (reg_offset != cik_allowed_read_registers[i].reg_offset)
  955. continue;
  956. if (!cik_allowed_read_registers[i].untouched)
  957. *value = cik_allowed_read_registers[i].grbm_indexed ?
  958. cik_read_indexed_register(adev, se_num,
  959. sh_num, reg_offset) :
  960. RREG32(reg_offset);
  961. return 0;
  962. }
  963. return -EINVAL;
  964. }
  965. static void cik_print_gpu_status_regs(struct amdgpu_device *adev)
  966. {
  967. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  968. RREG32(mmGRBM_STATUS));
  969. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  970. RREG32(mmGRBM_STATUS2));
  971. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  972. RREG32(mmGRBM_STATUS_SE0));
  973. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  974. RREG32(mmGRBM_STATUS_SE1));
  975. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  976. RREG32(mmGRBM_STATUS_SE2));
  977. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  978. RREG32(mmGRBM_STATUS_SE3));
  979. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  980. RREG32(mmSRBM_STATUS));
  981. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  982. RREG32(mmSRBM_STATUS2));
  983. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  984. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  985. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  986. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  987. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  988. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  989. RREG32(mmCP_STALLED_STAT1));
  990. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  991. RREG32(mmCP_STALLED_STAT2));
  992. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  993. RREG32(mmCP_STALLED_STAT3));
  994. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  995. RREG32(mmCP_CPF_BUSY_STAT));
  996. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  997. RREG32(mmCP_CPF_STALLED_STAT1));
  998. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  999. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  1000. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  1001. RREG32(mmCP_CPC_STALLED_STAT1));
  1002. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  1003. }
  1004. /**
  1005. * cik_gpu_check_soft_reset - check which blocks are busy
  1006. *
  1007. * @adev: amdgpu_device pointer
  1008. *
  1009. * Check which blocks are busy and return the relevant reset
  1010. * mask to be used by cik_gpu_soft_reset().
  1011. * Returns a mask of the blocks to be reset.
  1012. */
  1013. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev)
  1014. {
  1015. u32 reset_mask = 0;
  1016. u32 tmp;
  1017. /* GRBM_STATUS */
  1018. tmp = RREG32(mmGRBM_STATUS);
  1019. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  1020. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  1021. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  1022. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  1023. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  1024. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  1025. reset_mask |= AMDGPU_RESET_GFX;
  1026. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  1027. reset_mask |= AMDGPU_RESET_CP;
  1028. /* GRBM_STATUS2 */
  1029. tmp = RREG32(mmGRBM_STATUS2);
  1030. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  1031. reset_mask |= AMDGPU_RESET_RLC;
  1032. /* SDMA0_STATUS_REG */
  1033. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  1034. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  1035. reset_mask |= AMDGPU_RESET_DMA;
  1036. /* SDMA1_STATUS_REG */
  1037. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  1038. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  1039. reset_mask |= AMDGPU_RESET_DMA1;
  1040. /* SRBM_STATUS2 */
  1041. tmp = RREG32(mmSRBM_STATUS2);
  1042. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  1043. reset_mask |= AMDGPU_RESET_DMA;
  1044. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  1045. reset_mask |= AMDGPU_RESET_DMA1;
  1046. /* SRBM_STATUS */
  1047. tmp = RREG32(mmSRBM_STATUS);
  1048. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  1049. reset_mask |= AMDGPU_RESET_IH;
  1050. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  1051. reset_mask |= AMDGPU_RESET_SEM;
  1052. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  1053. reset_mask |= AMDGPU_RESET_GRBM;
  1054. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1055. reset_mask |= AMDGPU_RESET_VMC;
  1056. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1057. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  1058. reset_mask |= AMDGPU_RESET_MC;
  1059. if (amdgpu_display_is_display_hung(adev))
  1060. reset_mask |= AMDGPU_RESET_DISPLAY;
  1061. /* Skip MC reset as it's mostly likely not hung, just busy */
  1062. if (reset_mask & AMDGPU_RESET_MC) {
  1063. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1064. reset_mask &= ~AMDGPU_RESET_MC;
  1065. }
  1066. return reset_mask;
  1067. }
  1068. /**
  1069. * cik_gpu_soft_reset - soft reset GPU
  1070. *
  1071. * @adev: amdgpu_device pointer
  1072. * @reset_mask: mask of which blocks to reset
  1073. *
  1074. * Soft reset the blocks specified in @reset_mask.
  1075. */
  1076. static void cik_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  1077. {
  1078. struct amdgpu_mode_mc_save save;
  1079. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1080. u32 tmp;
  1081. if (reset_mask == 0)
  1082. return;
  1083. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1084. cik_print_gpu_status_regs(adev);
  1085. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1086. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  1087. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1088. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  1089. /* disable CG/PG */
  1090. /* stop the rlc */
  1091. gfx_v7_0_rlc_stop(adev);
  1092. /* Disable GFX parsing/prefetching */
  1093. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  1094. /* Disable MEC parsing/prefetching */
  1095. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  1096. if (reset_mask & AMDGPU_RESET_DMA) {
  1097. /* sdma0 */
  1098. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  1099. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  1100. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  1101. }
  1102. if (reset_mask & AMDGPU_RESET_DMA1) {
  1103. /* sdma1 */
  1104. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  1105. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  1106. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  1107. }
  1108. gmc_v7_0_mc_stop(adev, &save);
  1109. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  1110. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  1111. }
  1112. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP))
  1113. grbm_soft_reset = GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  1114. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  1115. if (reset_mask & AMDGPU_RESET_CP) {
  1116. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  1117. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  1118. }
  1119. if (reset_mask & AMDGPU_RESET_DMA)
  1120. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  1121. if (reset_mask & AMDGPU_RESET_DMA1)
  1122. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  1123. if (reset_mask & AMDGPU_RESET_DISPLAY)
  1124. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  1125. if (reset_mask & AMDGPU_RESET_RLC)
  1126. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  1127. if (reset_mask & AMDGPU_RESET_SEM)
  1128. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SEM_MASK;
  1129. if (reset_mask & AMDGPU_RESET_IH)
  1130. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_IH_MASK;
  1131. if (reset_mask & AMDGPU_RESET_GRBM)
  1132. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  1133. if (reset_mask & AMDGPU_RESET_VMC)
  1134. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_VMC_MASK;
  1135. if (!(adev->flags & AMDGPU_IS_APU)) {
  1136. if (reset_mask & AMDGPU_RESET_MC)
  1137. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_MC_MASK;
  1138. }
  1139. if (grbm_soft_reset) {
  1140. tmp = RREG32(mmGRBM_SOFT_RESET);
  1141. tmp |= grbm_soft_reset;
  1142. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1143. WREG32(mmGRBM_SOFT_RESET, tmp);
  1144. tmp = RREG32(mmGRBM_SOFT_RESET);
  1145. udelay(50);
  1146. tmp &= ~grbm_soft_reset;
  1147. WREG32(mmGRBM_SOFT_RESET, tmp);
  1148. tmp = RREG32(mmGRBM_SOFT_RESET);
  1149. }
  1150. if (srbm_soft_reset) {
  1151. tmp = RREG32(mmSRBM_SOFT_RESET);
  1152. tmp |= srbm_soft_reset;
  1153. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1154. WREG32(mmSRBM_SOFT_RESET, tmp);
  1155. tmp = RREG32(mmSRBM_SOFT_RESET);
  1156. udelay(50);
  1157. tmp &= ~srbm_soft_reset;
  1158. WREG32(mmSRBM_SOFT_RESET, tmp);
  1159. tmp = RREG32(mmSRBM_SOFT_RESET);
  1160. }
  1161. /* Wait a little for things to settle down */
  1162. udelay(50);
  1163. gmc_v7_0_mc_resume(adev, &save);
  1164. udelay(50);
  1165. cik_print_gpu_status_regs(adev);
  1166. }
  1167. struct kv_reset_save_regs {
  1168. u32 gmcon_reng_execute;
  1169. u32 gmcon_misc;
  1170. u32 gmcon_misc3;
  1171. };
  1172. static void kv_save_regs_for_reset(struct amdgpu_device *adev,
  1173. struct kv_reset_save_regs *save)
  1174. {
  1175. save->gmcon_reng_execute = RREG32(mmGMCON_RENG_EXECUTE);
  1176. save->gmcon_misc = RREG32(mmGMCON_MISC);
  1177. save->gmcon_misc3 = RREG32(mmGMCON_MISC3);
  1178. WREG32(mmGMCON_RENG_EXECUTE, save->gmcon_reng_execute &
  1179. ~GMCON_RENG_EXECUTE__RENG_EXECUTE_ON_PWR_UP_MASK);
  1180. WREG32(mmGMCON_MISC, save->gmcon_misc &
  1181. ~(GMCON_MISC__RENG_EXECUTE_ON_REG_UPDATE_MASK |
  1182. GMCON_MISC__STCTRL_STUTTER_EN_MASK));
  1183. }
  1184. static void kv_restore_regs_for_reset(struct amdgpu_device *adev,
  1185. struct kv_reset_save_regs *save)
  1186. {
  1187. int i;
  1188. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1189. WREG32(mmGMCON_PGFSM_CONFIG, 0x200010ff);
  1190. for (i = 0; i < 5; i++)
  1191. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1192. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1193. WREG32(mmGMCON_PGFSM_CONFIG, 0x300010ff);
  1194. for (i = 0; i < 5; i++)
  1195. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1196. WREG32(mmGMCON_PGFSM_WRITE, 0x210000);
  1197. WREG32(mmGMCON_PGFSM_CONFIG, 0xa00010ff);
  1198. for (i = 0; i < 5; i++)
  1199. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1200. WREG32(mmGMCON_PGFSM_WRITE, 0x21003);
  1201. WREG32(mmGMCON_PGFSM_CONFIG, 0xb00010ff);
  1202. for (i = 0; i < 5; i++)
  1203. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1204. WREG32(mmGMCON_PGFSM_WRITE, 0x2b00);
  1205. WREG32(mmGMCON_PGFSM_CONFIG, 0xc00010ff);
  1206. for (i = 0; i < 5; i++)
  1207. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1208. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1209. WREG32(mmGMCON_PGFSM_CONFIG, 0xd00010ff);
  1210. for (i = 0; i < 5; i++)
  1211. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1212. WREG32(mmGMCON_PGFSM_WRITE, 0x420000);
  1213. WREG32(mmGMCON_PGFSM_CONFIG, 0x100010ff);
  1214. for (i = 0; i < 5; i++)
  1215. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1216. WREG32(mmGMCON_PGFSM_WRITE, 0x120202);
  1217. WREG32(mmGMCON_PGFSM_CONFIG, 0x500010ff);
  1218. for (i = 0; i < 5; i++)
  1219. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1220. WREG32(mmGMCON_PGFSM_WRITE, 0x3e3e36);
  1221. WREG32(mmGMCON_PGFSM_CONFIG, 0x600010ff);
  1222. for (i = 0; i < 5; i++)
  1223. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1224. WREG32(mmGMCON_PGFSM_WRITE, 0x373f3e);
  1225. WREG32(mmGMCON_PGFSM_CONFIG, 0x700010ff);
  1226. for (i = 0; i < 5; i++)
  1227. WREG32(mmGMCON_PGFSM_WRITE, 0);
  1228. WREG32(mmGMCON_PGFSM_WRITE, 0x3e1332);
  1229. WREG32(mmGMCON_PGFSM_CONFIG, 0xe00010ff);
  1230. WREG32(mmGMCON_MISC3, save->gmcon_misc3);
  1231. WREG32(mmGMCON_MISC, save->gmcon_misc);
  1232. WREG32(mmGMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  1233. }
  1234. static void cik_gpu_pci_config_reset(struct amdgpu_device *adev)
  1235. {
  1236. struct amdgpu_mode_mc_save save;
  1237. struct kv_reset_save_regs kv_save = { 0 };
  1238. u32 tmp, i;
  1239. dev_info(adev->dev, "GPU pci config reset\n");
  1240. /* disable dpm? */
  1241. /* disable cg/pg */
  1242. /* Disable GFX parsing/prefetching */
  1243. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  1244. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  1245. /* Disable MEC parsing/prefetching */
  1246. WREG32(mmCP_MEC_CNTL,
  1247. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  1248. /* sdma0 */
  1249. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  1250. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  1251. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  1252. /* sdma1 */
  1253. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  1254. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  1255. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  1256. /* XXX other engines? */
  1257. /* halt the rlc, disable cp internal ints */
  1258. gfx_v7_0_rlc_stop(adev);
  1259. udelay(50);
  1260. /* disable mem access */
  1261. gmc_v7_0_mc_stop(adev, &save);
  1262. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  1263. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  1264. }
  1265. if (adev->flags & AMDGPU_IS_APU)
  1266. kv_save_regs_for_reset(adev, &kv_save);
  1267. /* disable BM */
  1268. pci_clear_master(adev->pdev);
  1269. /* reset */
  1270. amdgpu_pci_config_reset(adev);
  1271. udelay(100);
  1272. /* wait for asic to come out of reset */
  1273. for (i = 0; i < adev->usec_timeout; i++) {
  1274. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  1275. break;
  1276. udelay(1);
  1277. }
  1278. /* does asic init need to be run first??? */
  1279. if (adev->flags & AMDGPU_IS_APU)
  1280. kv_restore_regs_for_reset(adev, &kv_save);
  1281. }
  1282. static void cik_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  1283. {
  1284. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  1285. if (hung)
  1286. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1287. else
  1288. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1289. WREG32(mmBIOS_SCRATCH_3, tmp);
  1290. }
  1291. /**
  1292. * cik_asic_reset - soft reset GPU
  1293. *
  1294. * @adev: amdgpu_device pointer
  1295. *
  1296. * Look up which blocks are hung and attempt
  1297. * to reset them.
  1298. * Returns 0 for success.
  1299. */
  1300. static int cik_asic_reset(struct amdgpu_device *adev)
  1301. {
  1302. u32 reset_mask;
  1303. reset_mask = amdgpu_cik_gpu_check_soft_reset(adev);
  1304. if (reset_mask)
  1305. cik_set_bios_scratch_engine_hung(adev, true);
  1306. /* try soft reset */
  1307. cik_gpu_soft_reset(adev, reset_mask);
  1308. reset_mask = amdgpu_cik_gpu_check_soft_reset(adev);
  1309. /* try pci config reset */
  1310. if (reset_mask && amdgpu_hard_reset)
  1311. cik_gpu_pci_config_reset(adev);
  1312. reset_mask = amdgpu_cik_gpu_check_soft_reset(adev);
  1313. if (!reset_mask)
  1314. cik_set_bios_scratch_engine_hung(adev, false);
  1315. return 0;
  1316. }
  1317. static int cik_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  1318. u32 cntl_reg, u32 status_reg)
  1319. {
  1320. int r, i;
  1321. struct atom_clock_dividers dividers;
  1322. uint32_t tmp;
  1323. r = amdgpu_atombios_get_clock_dividers(adev,
  1324. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1325. clock, false, &dividers);
  1326. if (r)
  1327. return r;
  1328. tmp = RREG32_SMC(cntl_reg);
  1329. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  1330. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  1331. tmp |= dividers.post_divider;
  1332. WREG32_SMC(cntl_reg, tmp);
  1333. for (i = 0; i < 100; i++) {
  1334. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  1335. break;
  1336. mdelay(10);
  1337. }
  1338. if (i == 100)
  1339. return -ETIMEDOUT;
  1340. return 0;
  1341. }
  1342. static int cik_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  1343. {
  1344. int r = 0;
  1345. r = cik_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  1346. if (r)
  1347. return r;
  1348. r = cik_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  1349. return r;
  1350. }
  1351. static int cik_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  1352. {
  1353. int r, i;
  1354. struct atom_clock_dividers dividers;
  1355. u32 tmp;
  1356. r = amdgpu_atombios_get_clock_dividers(adev,
  1357. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  1358. ecclk, false, &dividers);
  1359. if (r)
  1360. return r;
  1361. for (i = 0; i < 100; i++) {
  1362. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  1363. break;
  1364. mdelay(10);
  1365. }
  1366. if (i == 100)
  1367. return -ETIMEDOUT;
  1368. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  1369. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  1370. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  1371. tmp |= dividers.post_divider;
  1372. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  1373. for (i = 0; i < 100; i++) {
  1374. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  1375. break;
  1376. mdelay(10);
  1377. }
  1378. if (i == 100)
  1379. return -ETIMEDOUT;
  1380. return 0;
  1381. }
  1382. static void cik_pcie_gen3_enable(struct amdgpu_device *adev)
  1383. {
  1384. struct pci_dev *root = adev->pdev->bus->self;
  1385. int bridge_pos, gpu_pos;
  1386. u32 speed_cntl, mask, current_data_rate;
  1387. int ret, i;
  1388. u16 tmp16;
  1389. if (amdgpu_pcie_gen2 == 0)
  1390. return;
  1391. if (adev->flags & AMDGPU_IS_APU)
  1392. return;
  1393. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  1394. if (ret != 0)
  1395. return;
  1396. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  1397. return;
  1398. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1399. current_data_rate = (speed_cntl & PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK) >>
  1400. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  1401. if (mask & DRM_PCIE_SPEED_80) {
  1402. if (current_data_rate == 2) {
  1403. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  1404. return;
  1405. }
  1406. DRM_INFO("enabling PCIE gen 3 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1407. } else if (mask & DRM_PCIE_SPEED_50) {
  1408. if (current_data_rate == 1) {
  1409. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  1410. return;
  1411. }
  1412. DRM_INFO("enabling PCIE gen 2 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1413. }
  1414. bridge_pos = pci_pcie_cap(root);
  1415. if (!bridge_pos)
  1416. return;
  1417. gpu_pos = pci_pcie_cap(adev->pdev);
  1418. if (!gpu_pos)
  1419. return;
  1420. if (mask & DRM_PCIE_SPEED_80) {
  1421. /* re-try equalization if gen3 is not already enabled */
  1422. if (current_data_rate != 2) {
  1423. u16 bridge_cfg, gpu_cfg;
  1424. u16 bridge_cfg2, gpu_cfg2;
  1425. u32 max_lw, current_lw, tmp;
  1426. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1427. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1428. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  1429. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1430. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  1431. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1432. tmp = RREG32_PCIE(ixPCIE_LC_STATUS1);
  1433. max_lw = (tmp & PCIE_LC_STATUS1__LC_DETECTED_LINK_WIDTH_MASK) >>
  1434. PCIE_LC_STATUS1__LC_DETECTED_LINK_WIDTH__SHIFT;
  1435. current_lw = (tmp & PCIE_LC_STATUS1__LC_OPERATING_LINK_WIDTH_MASK)
  1436. >> PCIE_LC_STATUS1__LC_OPERATING_LINK_WIDTH__SHIFT;
  1437. if (current_lw < max_lw) {
  1438. tmp = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL);
  1439. if (tmp & PCIE_LC_LINK_WIDTH_CNTL__LC_RENEGOTIATION_SUPPORT_MASK) {
  1440. tmp &= ~(PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_MASK |
  1441. PCIE_LC_LINK_WIDTH_CNTL__LC_UPCONFIGURE_DIS_MASK);
  1442. tmp |= (max_lw <<
  1443. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH__SHIFT);
  1444. tmp |= PCIE_LC_LINK_WIDTH_CNTL__LC_UPCONFIGURE_SUPPORT_MASK |
  1445. PCIE_LC_LINK_WIDTH_CNTL__LC_RENEGOTIATE_EN_MASK |
  1446. PCIE_LC_LINK_WIDTH_CNTL__LC_RECONFIG_NOW_MASK;
  1447. WREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL, tmp);
  1448. }
  1449. }
  1450. for (i = 0; i < 10; i++) {
  1451. /* check status */
  1452. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  1453. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  1454. break;
  1455. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1456. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1457. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  1458. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  1459. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1460. tmp |= PCIE_LC_CNTL4__LC_SET_QUIESCE_MASK;
  1461. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1462. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1463. tmp |= PCIE_LC_CNTL4__LC_REDO_EQ_MASK;
  1464. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1465. mdelay(100);
  1466. /* linkctl */
  1467. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  1468. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1469. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  1470. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1471. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  1472. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1473. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  1474. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1475. /* linkctl2 */
  1476. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  1477. tmp16 &= ~((1 << 4) | (7 << 9));
  1478. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  1479. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  1480. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1481. tmp16 &= ~((1 << 4) | (7 << 9));
  1482. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  1483. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1484. tmp = RREG32_PCIE(ixPCIE_LC_CNTL4);
  1485. tmp &= ~PCIE_LC_CNTL4__LC_SET_QUIESCE_MASK;
  1486. WREG32_PCIE(ixPCIE_LC_CNTL4, tmp);
  1487. }
  1488. }
  1489. }
  1490. /* set the link speed */
  1491. speed_cntl |= PCIE_LC_SPEED_CNTL__LC_FORCE_EN_SW_SPEED_CHANGE_MASK |
  1492. PCIE_LC_SPEED_CNTL__LC_FORCE_DIS_HW_SPEED_CHANGE_MASK;
  1493. speed_cntl &= ~PCIE_LC_SPEED_CNTL__LC_FORCE_DIS_SW_SPEED_CHANGE_MASK;
  1494. WREG32_PCIE(ixPCIE_LC_SPEED_CNTL, speed_cntl);
  1495. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1496. tmp16 &= ~0xf;
  1497. if (mask & DRM_PCIE_SPEED_80)
  1498. tmp16 |= 3; /* gen3 */
  1499. else if (mask & DRM_PCIE_SPEED_50)
  1500. tmp16 |= 2; /* gen2 */
  1501. else
  1502. tmp16 |= 1; /* gen1 */
  1503. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1504. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1505. speed_cntl |= PCIE_LC_SPEED_CNTL__LC_INITIATE_LINK_SPEED_CHANGE_MASK;
  1506. WREG32_PCIE(ixPCIE_LC_SPEED_CNTL, speed_cntl);
  1507. for (i = 0; i < adev->usec_timeout; i++) {
  1508. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL);
  1509. if ((speed_cntl & PCIE_LC_SPEED_CNTL__LC_INITIATE_LINK_SPEED_CHANGE_MASK) == 0)
  1510. break;
  1511. udelay(1);
  1512. }
  1513. }
  1514. static void cik_program_aspm(struct amdgpu_device *adev)
  1515. {
  1516. u32 data, orig;
  1517. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  1518. bool disable_clkreq = false;
  1519. if (amdgpu_aspm == 0)
  1520. return;
  1521. /* XXX double check APUs */
  1522. if (adev->flags & AMDGPU_IS_APU)
  1523. return;
  1524. orig = data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL);
  1525. data &= ~PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS_MASK;
  1526. data |= (0x24 << PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS__SHIFT) |
  1527. PCIE_LC_N_FTS_CNTL__LC_XMIT_N_FTS_OVERRIDE_EN_MASK;
  1528. if (orig != data)
  1529. WREG32_PCIE(ixPCIE_LC_N_FTS_CNTL, data);
  1530. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL3);
  1531. data |= PCIE_LC_CNTL3__LC_GO_TO_RECOVERY_MASK;
  1532. if (orig != data)
  1533. WREG32_PCIE(ixPCIE_LC_CNTL3, data);
  1534. orig = data = RREG32_PCIE(ixPCIE_P_CNTL);
  1535. data |= PCIE_P_CNTL__P_IGNORE_EDB_ERR_MASK;
  1536. if (orig != data)
  1537. WREG32_PCIE(ixPCIE_P_CNTL, data);
  1538. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1539. data &= ~(PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK |
  1540. PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK);
  1541. data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
  1542. if (!disable_l0s)
  1543. data |= (7 << PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT);
  1544. if (!disable_l1) {
  1545. data |= (7 << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT);
  1546. data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
  1547. if (orig != data)
  1548. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1549. if (!disable_plloff_in_l1) {
  1550. bool clk_req_support;
  1551. orig = data = RREG32_PCIE(ixPB0_PIF_PWRDOWN_0);
  1552. data &= ~(PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0_MASK |
  1553. PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0_MASK);
  1554. data |= (7 << PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0__SHIFT) |
  1555. (7 << PB0_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0__SHIFT);
  1556. if (orig != data)
  1557. WREG32_PCIE(ixPB0_PIF_PWRDOWN_0, data);
  1558. orig = data = RREG32_PCIE(ixPB0_PIF_PWRDOWN_1);
  1559. data &= ~(PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1_MASK |
  1560. PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1_MASK);
  1561. data |= (7 << PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1__SHIFT) |
  1562. (7 << PB0_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1__SHIFT);
  1563. if (orig != data)
  1564. WREG32_PCIE(ixPB0_PIF_PWRDOWN_1, data);
  1565. orig = data = RREG32_PCIE(ixPB1_PIF_PWRDOWN_0);
  1566. data &= ~(PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0_MASK |
  1567. PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0_MASK);
  1568. data |= (7 << PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_OFF_0__SHIFT) |
  1569. (7 << PB1_PIF_PWRDOWN_0__PLL_POWER_STATE_IN_TXS2_0__SHIFT);
  1570. if (orig != data)
  1571. WREG32_PCIE(ixPB1_PIF_PWRDOWN_0, data);
  1572. orig = data = RREG32_PCIE(ixPB1_PIF_PWRDOWN_1);
  1573. data &= ~(PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1_MASK |
  1574. PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1_MASK);
  1575. data |= (7 << PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_OFF_1__SHIFT) |
  1576. (7 << PB1_PIF_PWRDOWN_1__PLL_POWER_STATE_IN_TXS2_1__SHIFT);
  1577. if (orig != data)
  1578. WREG32_PCIE(ixPB1_PIF_PWRDOWN_1, data);
  1579. orig = data = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL);
  1580. data &= ~PCIE_LC_LINK_WIDTH_CNTL__LC_DYN_LANES_PWR_STATE_MASK;
  1581. data |= ~(3 << PCIE_LC_LINK_WIDTH_CNTL__LC_DYN_LANES_PWR_STATE__SHIFT);
  1582. if (orig != data)
  1583. WREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL, data);
  1584. if (!disable_clkreq) {
  1585. struct pci_dev *root = adev->pdev->bus->self;
  1586. u32 lnkcap;
  1587. clk_req_support = false;
  1588. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  1589. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  1590. clk_req_support = true;
  1591. } else {
  1592. clk_req_support = false;
  1593. }
  1594. if (clk_req_support) {
  1595. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL2);
  1596. data |= PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L1_MASK |
  1597. PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L23_MASK;
  1598. if (orig != data)
  1599. WREG32_PCIE(ixPCIE_LC_CNTL2, data);
  1600. orig = data = RREG32_SMC(ixTHM_CLK_CNTL);
  1601. data &= ~(THM_CLK_CNTL__CMON_CLK_SEL_MASK |
  1602. THM_CLK_CNTL__TMON_CLK_SEL_MASK);
  1603. data |= (1 << THM_CLK_CNTL__CMON_CLK_SEL__SHIFT) |
  1604. (1 << THM_CLK_CNTL__TMON_CLK_SEL__SHIFT);
  1605. if (orig != data)
  1606. WREG32_SMC(ixTHM_CLK_CNTL, data);
  1607. orig = data = RREG32_SMC(ixMISC_CLK_CTRL);
  1608. data &= ~(MISC_CLK_CTRL__DEEP_SLEEP_CLK_SEL_MASK |
  1609. MISC_CLK_CTRL__ZCLK_SEL_MASK);
  1610. data |= (1 << MISC_CLK_CTRL__DEEP_SLEEP_CLK_SEL__SHIFT) |
  1611. (1 << MISC_CLK_CTRL__ZCLK_SEL__SHIFT);
  1612. if (orig != data)
  1613. WREG32_SMC(ixMISC_CLK_CTRL, data);
  1614. orig = data = RREG32_SMC(ixCG_CLKPIN_CNTL);
  1615. data &= ~CG_CLKPIN_CNTL__BCLK_AS_XCLK_MASK;
  1616. if (orig != data)
  1617. WREG32_SMC(ixCG_CLKPIN_CNTL, data);
  1618. orig = data = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  1619. data &= ~CG_CLKPIN_CNTL_2__FORCE_BIF_REFCLK_EN_MASK;
  1620. if (orig != data)
  1621. WREG32_SMC(ixCG_CLKPIN_CNTL_2, data);
  1622. orig = data = RREG32_SMC(ixMPLL_BYPASSCLK_SEL);
  1623. data &= ~MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL_MASK;
  1624. data |= (4 << MPLL_BYPASSCLK_SEL__MPLL_CLKOUT_SEL__SHIFT);
  1625. if (orig != data)
  1626. WREG32_SMC(ixMPLL_BYPASSCLK_SEL, data);
  1627. }
  1628. }
  1629. } else {
  1630. if (orig != data)
  1631. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1632. }
  1633. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  1634. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1635. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1636. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1637. if (orig != data)
  1638. WREG32_PCIE(ixPCIE_CNTL2, data);
  1639. if (!disable_l0s) {
  1640. data = RREG32_PCIE(ixPCIE_LC_N_FTS_CNTL);
  1641. if ((data & PCIE_LC_N_FTS_CNTL__LC_N_FTS_MASK) ==
  1642. PCIE_LC_N_FTS_CNTL__LC_N_FTS_MASK) {
  1643. data = RREG32_PCIE(ixPCIE_LC_STATUS1);
  1644. if ((data & PCIE_LC_STATUS1__LC_REVERSE_XMIT_MASK) &&
  1645. (data & PCIE_LC_STATUS1__LC_REVERSE_RCVR_MASK)) {
  1646. orig = data = RREG32_PCIE(ixPCIE_LC_CNTL);
  1647. data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
  1648. if (orig != data)
  1649. WREG32_PCIE(ixPCIE_LC_CNTL, data);
  1650. }
  1651. }
  1652. }
  1653. }
  1654. static uint32_t cik_get_rev_id(struct amdgpu_device *adev)
  1655. {
  1656. return (RREG32(mmCC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1657. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1658. }
  1659. static const struct amdgpu_ip_block_version bonaire_ip_blocks[] =
  1660. {
  1661. /* ORDER MATTERS! */
  1662. {
  1663. .type = AMDGPU_IP_BLOCK_TYPE_COMMON,
  1664. .major = 1,
  1665. .minor = 0,
  1666. .rev = 0,
  1667. .funcs = &cik_common_ip_funcs,
  1668. },
  1669. {
  1670. .type = AMDGPU_IP_BLOCK_TYPE_GMC,
  1671. .major = 7,
  1672. .minor = 0,
  1673. .rev = 0,
  1674. .funcs = &gmc_v7_0_ip_funcs,
  1675. },
  1676. {
  1677. .type = AMDGPU_IP_BLOCK_TYPE_IH,
  1678. .major = 2,
  1679. .minor = 0,
  1680. .rev = 0,
  1681. .funcs = &cik_ih_ip_funcs,
  1682. },
  1683. {
  1684. .type = AMDGPU_IP_BLOCK_TYPE_SMC,
  1685. .major = 7,
  1686. .minor = 0,
  1687. .rev = 0,
  1688. .funcs = &ci_dpm_ip_funcs,
  1689. },
  1690. {
  1691. .type = AMDGPU_IP_BLOCK_TYPE_DCE,
  1692. .major = 8,
  1693. .minor = 2,
  1694. .rev = 0,
  1695. .funcs = &dce_v8_0_ip_funcs,
  1696. },
  1697. {
  1698. .type = AMDGPU_IP_BLOCK_TYPE_GFX,
  1699. .major = 7,
  1700. .minor = 2,
  1701. .rev = 0,
  1702. .funcs = &gfx_v7_0_ip_funcs,
  1703. },
  1704. {
  1705. .type = AMDGPU_IP_BLOCK_TYPE_SDMA,
  1706. .major = 2,
  1707. .minor = 0,
  1708. .rev = 0,
  1709. .funcs = &cik_sdma_ip_funcs,
  1710. },
  1711. {
  1712. .type = AMDGPU_IP_BLOCK_TYPE_UVD,
  1713. .major = 4,
  1714. .minor = 2,
  1715. .rev = 0,
  1716. .funcs = &uvd_v4_2_ip_funcs,
  1717. },
  1718. {
  1719. .type = AMDGPU_IP_BLOCK_TYPE_VCE,
  1720. .major = 2,
  1721. .minor = 0,
  1722. .rev = 0,
  1723. .funcs = &vce_v2_0_ip_funcs,
  1724. },
  1725. };
  1726. static const struct amdgpu_ip_block_version hawaii_ip_blocks[] =
  1727. {
  1728. /* ORDER MATTERS! */
  1729. {
  1730. .type = AMDGPU_IP_BLOCK_TYPE_COMMON,
  1731. .major = 1,
  1732. .minor = 0,
  1733. .rev = 0,
  1734. .funcs = &cik_common_ip_funcs,
  1735. },
  1736. {
  1737. .type = AMDGPU_IP_BLOCK_TYPE_GMC,
  1738. .major = 7,
  1739. .minor = 0,
  1740. .rev = 0,
  1741. .funcs = &gmc_v7_0_ip_funcs,
  1742. },
  1743. {
  1744. .type = AMDGPU_IP_BLOCK_TYPE_IH,
  1745. .major = 2,
  1746. .minor = 0,
  1747. .rev = 0,
  1748. .funcs = &cik_ih_ip_funcs,
  1749. },
  1750. {
  1751. .type = AMDGPU_IP_BLOCK_TYPE_SMC,
  1752. .major = 7,
  1753. .minor = 0,
  1754. .rev = 0,
  1755. .funcs = &ci_dpm_ip_funcs,
  1756. },
  1757. {
  1758. .type = AMDGPU_IP_BLOCK_TYPE_DCE,
  1759. .major = 8,
  1760. .minor = 5,
  1761. .rev = 0,
  1762. .funcs = &dce_v8_0_ip_funcs,
  1763. },
  1764. {
  1765. .type = AMDGPU_IP_BLOCK_TYPE_GFX,
  1766. .major = 7,
  1767. .minor = 3,
  1768. .rev = 0,
  1769. .funcs = &gfx_v7_0_ip_funcs,
  1770. },
  1771. {
  1772. .type = AMDGPU_IP_BLOCK_TYPE_SDMA,
  1773. .major = 2,
  1774. .minor = 0,
  1775. .rev = 0,
  1776. .funcs = &cik_sdma_ip_funcs,
  1777. },
  1778. {
  1779. .type = AMDGPU_IP_BLOCK_TYPE_UVD,
  1780. .major = 4,
  1781. .minor = 2,
  1782. .rev = 0,
  1783. .funcs = &uvd_v4_2_ip_funcs,
  1784. },
  1785. {
  1786. .type = AMDGPU_IP_BLOCK_TYPE_VCE,
  1787. .major = 2,
  1788. .minor = 0,
  1789. .rev = 0,
  1790. .funcs = &vce_v2_0_ip_funcs,
  1791. },
  1792. };
  1793. static const struct amdgpu_ip_block_version kabini_ip_blocks[] =
  1794. {
  1795. /* ORDER MATTERS! */
  1796. {
  1797. .type = AMDGPU_IP_BLOCK_TYPE_COMMON,
  1798. .major = 1,
  1799. .minor = 0,
  1800. .rev = 0,
  1801. .funcs = &cik_common_ip_funcs,
  1802. },
  1803. {
  1804. .type = AMDGPU_IP_BLOCK_TYPE_GMC,
  1805. .major = 7,
  1806. .minor = 0,
  1807. .rev = 0,
  1808. .funcs = &gmc_v7_0_ip_funcs,
  1809. },
  1810. {
  1811. .type = AMDGPU_IP_BLOCK_TYPE_IH,
  1812. .major = 2,
  1813. .minor = 0,
  1814. .rev = 0,
  1815. .funcs = &cik_ih_ip_funcs,
  1816. },
  1817. {
  1818. .type = AMDGPU_IP_BLOCK_TYPE_SMC,
  1819. .major = 7,
  1820. .minor = 0,
  1821. .rev = 0,
  1822. .funcs = &kv_dpm_ip_funcs,
  1823. },
  1824. {
  1825. .type = AMDGPU_IP_BLOCK_TYPE_DCE,
  1826. .major = 8,
  1827. .minor = 3,
  1828. .rev = 0,
  1829. .funcs = &dce_v8_0_ip_funcs,
  1830. },
  1831. {
  1832. .type = AMDGPU_IP_BLOCK_TYPE_GFX,
  1833. .major = 7,
  1834. .minor = 2,
  1835. .rev = 0,
  1836. .funcs = &gfx_v7_0_ip_funcs,
  1837. },
  1838. {
  1839. .type = AMDGPU_IP_BLOCK_TYPE_SDMA,
  1840. .major = 2,
  1841. .minor = 0,
  1842. .rev = 0,
  1843. .funcs = &cik_sdma_ip_funcs,
  1844. },
  1845. {
  1846. .type = AMDGPU_IP_BLOCK_TYPE_UVD,
  1847. .major = 4,
  1848. .minor = 2,
  1849. .rev = 0,
  1850. .funcs = &uvd_v4_2_ip_funcs,
  1851. },
  1852. {
  1853. .type = AMDGPU_IP_BLOCK_TYPE_VCE,
  1854. .major = 2,
  1855. .minor = 0,
  1856. .rev = 0,
  1857. .funcs = &vce_v2_0_ip_funcs,
  1858. },
  1859. };
  1860. static const struct amdgpu_ip_block_version mullins_ip_blocks[] =
  1861. {
  1862. /* ORDER MATTERS! */
  1863. {
  1864. .type = AMDGPU_IP_BLOCK_TYPE_COMMON,
  1865. .major = 1,
  1866. .minor = 0,
  1867. .rev = 0,
  1868. .funcs = &cik_common_ip_funcs,
  1869. },
  1870. {
  1871. .type = AMDGPU_IP_BLOCK_TYPE_GMC,
  1872. .major = 7,
  1873. .minor = 0,
  1874. .rev = 0,
  1875. .funcs = &gmc_v7_0_ip_funcs,
  1876. },
  1877. {
  1878. .type = AMDGPU_IP_BLOCK_TYPE_IH,
  1879. .major = 2,
  1880. .minor = 0,
  1881. .rev = 0,
  1882. .funcs = &cik_ih_ip_funcs,
  1883. },
  1884. {
  1885. .type = AMDGPU_IP_BLOCK_TYPE_SMC,
  1886. .major = 7,
  1887. .minor = 0,
  1888. .rev = 0,
  1889. .funcs = &kv_dpm_ip_funcs,
  1890. },
  1891. {
  1892. .type = AMDGPU_IP_BLOCK_TYPE_DCE,
  1893. .major = 8,
  1894. .minor = 3,
  1895. .rev = 0,
  1896. .funcs = &dce_v8_0_ip_funcs,
  1897. },
  1898. {
  1899. .type = AMDGPU_IP_BLOCK_TYPE_GFX,
  1900. .major = 7,
  1901. .minor = 2,
  1902. .rev = 0,
  1903. .funcs = &gfx_v7_0_ip_funcs,
  1904. },
  1905. {
  1906. .type = AMDGPU_IP_BLOCK_TYPE_SDMA,
  1907. .major = 2,
  1908. .minor = 0,
  1909. .rev = 0,
  1910. .funcs = &cik_sdma_ip_funcs,
  1911. },
  1912. {
  1913. .type = AMDGPU_IP_BLOCK_TYPE_UVD,
  1914. .major = 4,
  1915. .minor = 2,
  1916. .rev = 0,
  1917. .funcs = &uvd_v4_2_ip_funcs,
  1918. },
  1919. {
  1920. .type = AMDGPU_IP_BLOCK_TYPE_VCE,
  1921. .major = 2,
  1922. .minor = 0,
  1923. .rev = 0,
  1924. .funcs = &vce_v2_0_ip_funcs,
  1925. },
  1926. };
  1927. static const struct amdgpu_ip_block_version kaveri_ip_blocks[] =
  1928. {
  1929. /* ORDER MATTERS! */
  1930. {
  1931. .type = AMDGPU_IP_BLOCK_TYPE_COMMON,
  1932. .major = 1,
  1933. .minor = 0,
  1934. .rev = 0,
  1935. .funcs = &cik_common_ip_funcs,
  1936. },
  1937. {
  1938. .type = AMDGPU_IP_BLOCK_TYPE_GMC,
  1939. .major = 7,
  1940. .minor = 0,
  1941. .rev = 0,
  1942. .funcs = &gmc_v7_0_ip_funcs,
  1943. },
  1944. {
  1945. .type = AMDGPU_IP_BLOCK_TYPE_IH,
  1946. .major = 2,
  1947. .minor = 0,
  1948. .rev = 0,
  1949. .funcs = &cik_ih_ip_funcs,
  1950. },
  1951. {
  1952. .type = AMDGPU_IP_BLOCK_TYPE_SMC,
  1953. .major = 7,
  1954. .minor = 0,
  1955. .rev = 0,
  1956. .funcs = &kv_dpm_ip_funcs,
  1957. },
  1958. {
  1959. .type = AMDGPU_IP_BLOCK_TYPE_DCE,
  1960. .major = 8,
  1961. .minor = 1,
  1962. .rev = 0,
  1963. .funcs = &dce_v8_0_ip_funcs,
  1964. },
  1965. {
  1966. .type = AMDGPU_IP_BLOCK_TYPE_GFX,
  1967. .major = 7,
  1968. .minor = 1,
  1969. .rev = 0,
  1970. .funcs = &gfx_v7_0_ip_funcs,
  1971. },
  1972. {
  1973. .type = AMDGPU_IP_BLOCK_TYPE_SDMA,
  1974. .major = 2,
  1975. .minor = 0,
  1976. .rev = 0,
  1977. .funcs = &cik_sdma_ip_funcs,
  1978. },
  1979. {
  1980. .type = AMDGPU_IP_BLOCK_TYPE_UVD,
  1981. .major = 4,
  1982. .minor = 2,
  1983. .rev = 0,
  1984. .funcs = &uvd_v4_2_ip_funcs,
  1985. },
  1986. {
  1987. .type = AMDGPU_IP_BLOCK_TYPE_VCE,
  1988. .major = 2,
  1989. .minor = 0,
  1990. .rev = 0,
  1991. .funcs = &vce_v2_0_ip_funcs,
  1992. },
  1993. };
  1994. int cik_set_ip_blocks(struct amdgpu_device *adev)
  1995. {
  1996. switch (adev->asic_type) {
  1997. case CHIP_BONAIRE:
  1998. adev->ip_blocks = bonaire_ip_blocks;
  1999. adev->num_ip_blocks = ARRAY_SIZE(bonaire_ip_blocks);
  2000. break;
  2001. case CHIP_HAWAII:
  2002. adev->ip_blocks = hawaii_ip_blocks;
  2003. adev->num_ip_blocks = ARRAY_SIZE(hawaii_ip_blocks);
  2004. break;
  2005. case CHIP_KAVERI:
  2006. adev->ip_blocks = kaveri_ip_blocks;
  2007. adev->num_ip_blocks = ARRAY_SIZE(kaveri_ip_blocks);
  2008. break;
  2009. case CHIP_KABINI:
  2010. adev->ip_blocks = kabini_ip_blocks;
  2011. adev->num_ip_blocks = ARRAY_SIZE(kabini_ip_blocks);
  2012. break;
  2013. case CHIP_MULLINS:
  2014. adev->ip_blocks = mullins_ip_blocks;
  2015. adev->num_ip_blocks = ARRAY_SIZE(mullins_ip_blocks);
  2016. break;
  2017. default:
  2018. /* FIXME: not supported yet */
  2019. return -EINVAL;
  2020. }
  2021. adev->ip_block_enabled = kcalloc(adev->num_ip_blocks, sizeof(bool), GFP_KERNEL);
  2022. if (adev->ip_block_enabled == NULL)
  2023. return -ENOMEM;
  2024. return 0;
  2025. }
  2026. static const struct amdgpu_asic_funcs cik_asic_funcs =
  2027. {
  2028. .read_disabled_bios = &cik_read_disabled_bios,
  2029. .read_register = &cik_read_register,
  2030. .reset = &cik_asic_reset,
  2031. .set_vga_state = &cik_vga_set_state,
  2032. .get_xclk = &cik_get_xclk,
  2033. .set_uvd_clocks = &cik_set_uvd_clocks,
  2034. .set_vce_clocks = &cik_set_vce_clocks,
  2035. .get_cu_info = &gfx_v7_0_get_cu_info,
  2036. /* these should be moved to their own ip modules */
  2037. .get_gpu_clock_counter = &gfx_v7_0_get_gpu_clock_counter,
  2038. .wait_for_mc_idle = &gmc_v7_0_mc_wait_for_idle,
  2039. };
  2040. static int cik_common_early_init(struct amdgpu_device *adev)
  2041. {
  2042. adev->smc_rreg = &cik_smc_rreg;
  2043. adev->smc_wreg = &cik_smc_wreg;
  2044. adev->pcie_rreg = &cik_pcie_rreg;
  2045. adev->pcie_wreg = &cik_pcie_wreg;
  2046. adev->uvd_ctx_rreg = &cik_uvd_ctx_rreg;
  2047. adev->uvd_ctx_wreg = &cik_uvd_ctx_wreg;
  2048. adev->didt_rreg = &cik_didt_rreg;
  2049. adev->didt_wreg = &cik_didt_wreg;
  2050. adev->asic_funcs = &cik_asic_funcs;
  2051. adev->has_uvd = true;
  2052. adev->rev_id = cik_get_rev_id(adev);
  2053. adev->external_rev_id = 0xFF;
  2054. switch (adev->asic_type) {
  2055. case CHIP_BONAIRE:
  2056. adev->cg_flags =
  2057. AMDGPU_CG_SUPPORT_GFX_MGCG |
  2058. AMDGPU_CG_SUPPORT_GFX_MGLS |
  2059. /*AMDGPU_CG_SUPPORT_GFX_CGCG |*/
  2060. AMDGPU_CG_SUPPORT_GFX_CGLS |
  2061. AMDGPU_CG_SUPPORT_GFX_CGTS |
  2062. AMDGPU_CG_SUPPORT_GFX_CGTS_LS |
  2063. AMDGPU_CG_SUPPORT_GFX_CP_LS |
  2064. AMDGPU_CG_SUPPORT_MC_LS |
  2065. AMDGPU_CG_SUPPORT_MC_MGCG |
  2066. AMDGPU_CG_SUPPORT_SDMA_MGCG |
  2067. AMDGPU_CG_SUPPORT_SDMA_LS |
  2068. AMDGPU_CG_SUPPORT_BIF_LS |
  2069. AMDGPU_CG_SUPPORT_VCE_MGCG |
  2070. AMDGPU_CG_SUPPORT_UVD_MGCG |
  2071. AMDGPU_CG_SUPPORT_HDP_LS |
  2072. AMDGPU_CG_SUPPORT_HDP_MGCG;
  2073. adev->pg_flags = 0;
  2074. adev->external_rev_id = adev->rev_id + 0x14;
  2075. break;
  2076. case CHIP_HAWAII:
  2077. adev->cg_flags =
  2078. AMDGPU_CG_SUPPORT_GFX_MGCG |
  2079. AMDGPU_CG_SUPPORT_GFX_MGLS |
  2080. /*AMDGPU_CG_SUPPORT_GFX_CGCG |*/
  2081. AMDGPU_CG_SUPPORT_GFX_CGLS |
  2082. AMDGPU_CG_SUPPORT_GFX_CGTS |
  2083. AMDGPU_CG_SUPPORT_GFX_CP_LS |
  2084. AMDGPU_CG_SUPPORT_MC_LS |
  2085. AMDGPU_CG_SUPPORT_MC_MGCG |
  2086. AMDGPU_CG_SUPPORT_SDMA_MGCG |
  2087. AMDGPU_CG_SUPPORT_SDMA_LS |
  2088. AMDGPU_CG_SUPPORT_BIF_LS |
  2089. AMDGPU_CG_SUPPORT_VCE_MGCG |
  2090. AMDGPU_CG_SUPPORT_UVD_MGCG |
  2091. AMDGPU_CG_SUPPORT_HDP_LS |
  2092. AMDGPU_CG_SUPPORT_HDP_MGCG;
  2093. adev->pg_flags = 0;
  2094. adev->external_rev_id = 0x28;
  2095. break;
  2096. case CHIP_KAVERI:
  2097. adev->cg_flags =
  2098. AMDGPU_CG_SUPPORT_GFX_MGCG |
  2099. AMDGPU_CG_SUPPORT_GFX_MGLS |
  2100. /*AMDGPU_CG_SUPPORT_GFX_CGCG |*/
  2101. AMDGPU_CG_SUPPORT_GFX_CGLS |
  2102. AMDGPU_CG_SUPPORT_GFX_CGTS |
  2103. AMDGPU_CG_SUPPORT_GFX_CGTS_LS |
  2104. AMDGPU_CG_SUPPORT_GFX_CP_LS |
  2105. AMDGPU_CG_SUPPORT_SDMA_MGCG |
  2106. AMDGPU_CG_SUPPORT_SDMA_LS |
  2107. AMDGPU_CG_SUPPORT_BIF_LS |
  2108. AMDGPU_CG_SUPPORT_VCE_MGCG |
  2109. AMDGPU_CG_SUPPORT_UVD_MGCG |
  2110. AMDGPU_CG_SUPPORT_HDP_LS |
  2111. AMDGPU_CG_SUPPORT_HDP_MGCG;
  2112. adev->pg_flags =
  2113. /*AMDGPU_PG_SUPPORT_GFX_PG |
  2114. AMDGPU_PG_SUPPORT_GFX_SMG |
  2115. AMDGPU_PG_SUPPORT_GFX_DMG |*/
  2116. AMDGPU_PG_SUPPORT_UVD |
  2117. /*AMDGPU_PG_SUPPORT_VCE |
  2118. AMDGPU_PG_SUPPORT_CP |
  2119. AMDGPU_PG_SUPPORT_GDS |
  2120. AMDGPU_PG_SUPPORT_RLC_SMU_HS |
  2121. AMDGPU_PG_SUPPORT_ACP |
  2122. AMDGPU_PG_SUPPORT_SAMU |*/
  2123. 0;
  2124. if (adev->pdev->device == 0x1312 ||
  2125. adev->pdev->device == 0x1316 ||
  2126. adev->pdev->device == 0x1317)
  2127. adev->external_rev_id = 0x41;
  2128. else
  2129. adev->external_rev_id = 0x1;
  2130. break;
  2131. case CHIP_KABINI:
  2132. case CHIP_MULLINS:
  2133. adev->cg_flags =
  2134. AMDGPU_CG_SUPPORT_GFX_MGCG |
  2135. AMDGPU_CG_SUPPORT_GFX_MGLS |
  2136. /*AMDGPU_CG_SUPPORT_GFX_CGCG |*/
  2137. AMDGPU_CG_SUPPORT_GFX_CGLS |
  2138. AMDGPU_CG_SUPPORT_GFX_CGTS |
  2139. AMDGPU_CG_SUPPORT_GFX_CGTS_LS |
  2140. AMDGPU_CG_SUPPORT_GFX_CP_LS |
  2141. AMDGPU_CG_SUPPORT_SDMA_MGCG |
  2142. AMDGPU_CG_SUPPORT_SDMA_LS |
  2143. AMDGPU_CG_SUPPORT_BIF_LS |
  2144. AMDGPU_CG_SUPPORT_VCE_MGCG |
  2145. AMDGPU_CG_SUPPORT_UVD_MGCG |
  2146. AMDGPU_CG_SUPPORT_HDP_LS |
  2147. AMDGPU_CG_SUPPORT_HDP_MGCG;
  2148. adev->pg_flags =
  2149. /*AMDGPU_PG_SUPPORT_GFX_PG |
  2150. AMDGPU_PG_SUPPORT_GFX_SMG | */
  2151. AMDGPU_PG_SUPPORT_UVD |
  2152. /*AMDGPU_PG_SUPPORT_VCE |
  2153. AMDGPU_PG_SUPPORT_CP |
  2154. AMDGPU_PG_SUPPORT_GDS |
  2155. AMDGPU_PG_SUPPORT_RLC_SMU_HS |
  2156. AMDGPU_PG_SUPPORT_SAMU |*/
  2157. 0;
  2158. if (adev->asic_type == CHIP_KABINI) {
  2159. if (adev->rev_id == 0)
  2160. adev->external_rev_id = 0x81;
  2161. else if (adev->rev_id == 1)
  2162. adev->external_rev_id = 0x82;
  2163. else if (adev->rev_id == 2)
  2164. adev->external_rev_id = 0x85;
  2165. } else
  2166. adev->external_rev_id = adev->rev_id + 0xa1;
  2167. break;
  2168. default:
  2169. /* FIXME: not supported yet */
  2170. return -EINVAL;
  2171. }
  2172. return 0;
  2173. }
  2174. static int cik_common_sw_init(struct amdgpu_device *adev)
  2175. {
  2176. return 0;
  2177. }
  2178. static int cik_common_sw_fini(struct amdgpu_device *adev)
  2179. {
  2180. return 0;
  2181. }
  2182. static int cik_common_hw_init(struct amdgpu_device *adev)
  2183. {
  2184. /* move the golden regs per IP block */
  2185. cik_init_golden_registers(adev);
  2186. /* enable pcie gen2/3 link */
  2187. cik_pcie_gen3_enable(adev);
  2188. /* enable aspm */
  2189. cik_program_aspm(adev);
  2190. return 0;
  2191. }
  2192. static int cik_common_hw_fini(struct amdgpu_device *adev)
  2193. {
  2194. return 0;
  2195. }
  2196. static int cik_common_suspend(struct amdgpu_device *adev)
  2197. {
  2198. return cik_common_hw_fini(adev);
  2199. }
  2200. static int cik_common_resume(struct amdgpu_device *adev)
  2201. {
  2202. return cik_common_hw_init(adev);
  2203. }
  2204. static bool cik_common_is_idle(struct amdgpu_device *adev)
  2205. {
  2206. return true;
  2207. }
  2208. static int cik_common_wait_for_idle(struct amdgpu_device *adev)
  2209. {
  2210. return 0;
  2211. }
  2212. static void cik_common_print_status(struct amdgpu_device *adev)
  2213. {
  2214. }
  2215. static int cik_common_soft_reset(struct amdgpu_device *adev)
  2216. {
  2217. /* XXX hard reset?? */
  2218. return 0;
  2219. }
  2220. static int cik_common_set_clockgating_state(struct amdgpu_device *adev,
  2221. enum amdgpu_clockgating_state state)
  2222. {
  2223. return 0;
  2224. }
  2225. static int cik_common_set_powergating_state(struct amdgpu_device *adev,
  2226. enum amdgpu_powergating_state state)
  2227. {
  2228. return 0;
  2229. }
  2230. const struct amdgpu_ip_funcs cik_common_ip_funcs = {
  2231. .early_init = cik_common_early_init,
  2232. .late_init = NULL,
  2233. .sw_init = cik_common_sw_init,
  2234. .sw_fini = cik_common_sw_fini,
  2235. .hw_init = cik_common_hw_init,
  2236. .hw_fini = cik_common_hw_fini,
  2237. .suspend = cik_common_suspend,
  2238. .resume = cik_common_resume,
  2239. .is_idle = cik_common_is_idle,
  2240. .wait_for_idle = cik_common_wait_for_idle,
  2241. .soft_reset = cik_common_soft_reset,
  2242. .print_status = cik_common_print_status,
  2243. .set_clockgating_state = cik_common_set_clockgating_state,
  2244. .set_powergating_state = cik_common_set_powergating_state,
  2245. };