amdgpu_irq.h 3.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __AMDGPU_IRQ_H__
  24. #define __AMDGPU_IRQ_H__
  25. #include "amdgpu_ih.h"
  26. #define AMDGPU_MAX_IRQ_SRC_ID 0x100
  27. struct amdgpu_device;
  28. struct amdgpu_iv_entry;
  29. enum amdgpu_interrupt_state {
  30. AMDGPU_IRQ_STATE_DISABLE,
  31. AMDGPU_IRQ_STATE_ENABLE,
  32. };
  33. struct amdgpu_irq_src {
  34. unsigned num_types;
  35. atomic_t *enabled_types;
  36. const struct amdgpu_irq_src_funcs *funcs;
  37. };
  38. /* provided by interrupt generating IP blocks */
  39. struct amdgpu_irq_src_funcs {
  40. int (*set)(struct amdgpu_device *adev, struct amdgpu_irq_src *source,
  41. unsigned type, enum amdgpu_interrupt_state state);
  42. int (*process)(struct amdgpu_device *adev,
  43. struct amdgpu_irq_src *source,
  44. struct amdgpu_iv_entry *entry);
  45. };
  46. struct amdgpu_irq {
  47. bool installed;
  48. spinlock_t lock;
  49. /* interrupt sources */
  50. struct amdgpu_irq_src *sources[AMDGPU_MAX_IRQ_SRC_ID];
  51. /* status, etc. */
  52. bool msi_enabled; /* msi enabled */
  53. /* interrupt ring */
  54. struct amdgpu_ih_ring ih;
  55. const struct amdgpu_ih_funcs *ih_funcs;
  56. };
  57. void amdgpu_irq_preinstall(struct drm_device *dev);
  58. int amdgpu_irq_postinstall(struct drm_device *dev);
  59. void amdgpu_irq_uninstall(struct drm_device *dev);
  60. irqreturn_t amdgpu_irq_handler(int irq, void *arg);
  61. int amdgpu_irq_init(struct amdgpu_device *adev);
  62. void amdgpu_irq_fini(struct amdgpu_device *adev);
  63. int amdgpu_irq_add_id(struct amdgpu_device *adev, unsigned src_id,
  64. struct amdgpu_irq_src *source);
  65. void amdgpu_irq_dispatch(struct amdgpu_device *adev,
  66. struct amdgpu_iv_entry *entry);
  67. int amdgpu_irq_update(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  68. unsigned type);
  69. int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  70. unsigned type);
  71. bool amdgpu_irq_get_delayed(struct amdgpu_device *adev,
  72. struct amdgpu_irq_src *src,
  73. unsigned type);
  74. int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  75. unsigned type);
  76. bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  77. unsigned type);
  78. #endif