amdgpu_gem.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <drm/drmP.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  33. {
  34. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  35. if (robj) {
  36. if (robj->gem_base.import_attach)
  37. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  38. amdgpu_bo_unref(&robj);
  39. }
  40. }
  41. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  42. int alignment, u32 initial_domain,
  43. u64 flags, bool kernel,
  44. struct drm_gem_object **obj)
  45. {
  46. struct amdgpu_bo *robj;
  47. unsigned long max_size;
  48. int r;
  49. *obj = NULL;
  50. /* At least align on page size */
  51. if (alignment < PAGE_SIZE) {
  52. alignment = PAGE_SIZE;
  53. }
  54. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  55. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  56. * handle vram to system pool migrations.
  57. */
  58. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  59. if (size > max_size) {
  60. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  61. size >> 20, max_size >> 20);
  62. return -ENOMEM;
  63. }
  64. }
  65. retry:
  66. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain, flags, NULL, &robj);
  67. if (r) {
  68. if (r != -ERESTARTSYS) {
  69. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  70. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  71. goto retry;
  72. }
  73. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  74. size, initial_domain, alignment, r);
  75. }
  76. return r;
  77. }
  78. *obj = &robj->gem_base;
  79. robj->pid = task_pid_nr(current);
  80. mutex_lock(&adev->gem.mutex);
  81. list_add_tail(&robj->list, &adev->gem.objects);
  82. mutex_unlock(&adev->gem.mutex);
  83. return 0;
  84. }
  85. int amdgpu_gem_init(struct amdgpu_device *adev)
  86. {
  87. INIT_LIST_HEAD(&adev->gem.objects);
  88. return 0;
  89. }
  90. void amdgpu_gem_fini(struct amdgpu_device *adev)
  91. {
  92. amdgpu_bo_force_delete(adev);
  93. }
  94. /*
  95. * Call from drm_gem_handle_create which appear in both new and open ioctl
  96. * case.
  97. */
  98. int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  99. {
  100. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  101. struct amdgpu_device *adev = rbo->adev;
  102. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  103. struct amdgpu_vm *vm = &fpriv->vm;
  104. struct amdgpu_bo_va *bo_va;
  105. int r;
  106. r = amdgpu_bo_reserve(rbo, false);
  107. if (r) {
  108. return r;
  109. }
  110. bo_va = amdgpu_vm_bo_find(vm, rbo);
  111. if (!bo_va) {
  112. bo_va = amdgpu_vm_bo_add(adev, vm, rbo);
  113. } else {
  114. ++bo_va->ref_count;
  115. }
  116. amdgpu_bo_unreserve(rbo);
  117. return 0;
  118. }
  119. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  120. struct drm_file *file_priv)
  121. {
  122. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  123. struct amdgpu_device *adev = rbo->adev;
  124. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  125. struct amdgpu_vm *vm = &fpriv->vm;
  126. struct amdgpu_bo_va *bo_va;
  127. int r;
  128. r = amdgpu_bo_reserve(rbo, true);
  129. if (r) {
  130. dev_err(adev->dev, "leaking bo va because "
  131. "we fail to reserve bo (%d)\n", r);
  132. return;
  133. }
  134. bo_va = amdgpu_vm_bo_find(vm, rbo);
  135. if (bo_va) {
  136. if (--bo_va->ref_count == 0) {
  137. amdgpu_vm_bo_rmv(adev, bo_va);
  138. }
  139. }
  140. amdgpu_bo_unreserve(rbo);
  141. }
  142. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  143. {
  144. if (r == -EDEADLK) {
  145. r = amdgpu_gpu_reset(adev);
  146. if (!r)
  147. r = -EAGAIN;
  148. }
  149. return r;
  150. }
  151. /*
  152. * GEM ioctls.
  153. */
  154. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  155. struct drm_file *filp)
  156. {
  157. struct amdgpu_device *adev = dev->dev_private;
  158. union drm_amdgpu_gem_create *args = data;
  159. uint64_t size = args->in.bo_size;
  160. struct drm_gem_object *gobj;
  161. uint32_t handle;
  162. bool kernel = false;
  163. int r;
  164. down_read(&adev->exclusive_lock);
  165. /* create a gem object to contain this object in */
  166. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  167. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  168. kernel = true;
  169. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  170. size = size << AMDGPU_GDS_SHIFT;
  171. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  172. size = size << AMDGPU_GWS_SHIFT;
  173. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  174. size = size << AMDGPU_OA_SHIFT;
  175. else {
  176. r = -EINVAL;
  177. goto error_unlock;
  178. }
  179. }
  180. size = roundup(size, PAGE_SIZE);
  181. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  182. (u32)(0xffffffff & args->in.domains),
  183. args->in.domain_flags,
  184. kernel, &gobj);
  185. if (r)
  186. goto error_unlock;
  187. r = drm_gem_handle_create(filp, gobj, &handle);
  188. /* drop reference from allocate - handle holds it now */
  189. drm_gem_object_unreference_unlocked(gobj);
  190. if (r)
  191. goto error_unlock;
  192. memset(args, 0, sizeof(*args));
  193. args->out.handle = handle;
  194. up_read(&adev->exclusive_lock);
  195. return 0;
  196. error_unlock:
  197. up_read(&adev->exclusive_lock);
  198. r = amdgpu_gem_handle_lockup(adev, r);
  199. return r;
  200. }
  201. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  202. struct drm_file *filp)
  203. {
  204. struct amdgpu_device *adev = dev->dev_private;
  205. struct drm_amdgpu_gem_userptr *args = data;
  206. struct drm_gem_object *gobj;
  207. struct amdgpu_bo *bo;
  208. uint32_t handle;
  209. int r;
  210. if (offset_in_page(args->addr | args->size))
  211. return -EINVAL;
  212. /* reject unknown flag values */
  213. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  214. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  215. AMDGPU_GEM_USERPTR_REGISTER))
  216. return -EINVAL;
  217. if (!(args->flags & AMDGPU_GEM_USERPTR_ANONONLY) ||
  218. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  219. /* if we want to write to it we must require anonymous
  220. memory and install a MMU notifier */
  221. return -EACCES;
  222. }
  223. down_read(&adev->exclusive_lock);
  224. /* create a gem object to contain this object in */
  225. r = amdgpu_gem_object_create(adev, args->size, 0,
  226. AMDGPU_GEM_DOMAIN_CPU, 0,
  227. 0, &gobj);
  228. if (r)
  229. goto handle_lockup;
  230. bo = gem_to_amdgpu_bo(gobj);
  231. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  232. if (r)
  233. goto release_object;
  234. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  235. r = amdgpu_mn_register(bo, args->addr);
  236. if (r)
  237. goto release_object;
  238. }
  239. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  240. down_read(&current->mm->mmap_sem);
  241. r = amdgpu_bo_reserve(bo, true);
  242. if (r) {
  243. up_read(&current->mm->mmap_sem);
  244. goto release_object;
  245. }
  246. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  247. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  248. amdgpu_bo_unreserve(bo);
  249. up_read(&current->mm->mmap_sem);
  250. if (r)
  251. goto release_object;
  252. }
  253. r = drm_gem_handle_create(filp, gobj, &handle);
  254. /* drop reference from allocate - handle holds it now */
  255. drm_gem_object_unreference_unlocked(gobj);
  256. if (r)
  257. goto handle_lockup;
  258. args->handle = handle;
  259. up_read(&adev->exclusive_lock);
  260. return 0;
  261. release_object:
  262. drm_gem_object_unreference_unlocked(gobj);
  263. handle_lockup:
  264. up_read(&adev->exclusive_lock);
  265. r = amdgpu_gem_handle_lockup(adev, r);
  266. return r;
  267. }
  268. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  269. struct drm_device *dev,
  270. uint32_t handle, uint64_t *offset_p)
  271. {
  272. struct drm_gem_object *gobj;
  273. struct amdgpu_bo *robj;
  274. gobj = drm_gem_object_lookup(dev, filp, handle);
  275. if (gobj == NULL) {
  276. return -ENOENT;
  277. }
  278. robj = gem_to_amdgpu_bo(gobj);
  279. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm)) {
  280. drm_gem_object_unreference_unlocked(gobj);
  281. return -EPERM;
  282. }
  283. *offset_p = amdgpu_bo_mmap_offset(robj);
  284. drm_gem_object_unreference_unlocked(gobj);
  285. return 0;
  286. }
  287. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  288. struct drm_file *filp)
  289. {
  290. union drm_amdgpu_gem_mmap *args = data;
  291. uint32_t handle = args->in.handle;
  292. memset(args, 0, sizeof(*args));
  293. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  294. }
  295. /**
  296. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  297. *
  298. * @timeout_ns: timeout in ns
  299. *
  300. * Calculate the timeout in jiffies from an absolute timeout in ns.
  301. */
  302. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  303. {
  304. unsigned long timeout_jiffies;
  305. ktime_t timeout;
  306. /* clamp timeout if it's to large */
  307. if (((int64_t)timeout_ns) < 0)
  308. return MAX_SCHEDULE_TIMEOUT;
  309. timeout = ktime_sub_ns(ktime_get(), timeout_ns);
  310. if (ktime_to_ns(timeout) < 0)
  311. return 0;
  312. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  313. /* clamp timeout to avoid unsigned-> signed overflow */
  314. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  315. return MAX_SCHEDULE_TIMEOUT - 1;
  316. return timeout_jiffies;
  317. }
  318. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  319. struct drm_file *filp)
  320. {
  321. struct amdgpu_device *adev = dev->dev_private;
  322. union drm_amdgpu_gem_wait_idle *args = data;
  323. struct drm_gem_object *gobj;
  324. struct amdgpu_bo *robj;
  325. uint32_t handle = args->in.handle;
  326. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  327. int r = 0;
  328. long ret;
  329. gobj = drm_gem_object_lookup(dev, filp, handle);
  330. if (gobj == NULL) {
  331. return -ENOENT;
  332. }
  333. robj = gem_to_amdgpu_bo(gobj);
  334. if (timeout == 0)
  335. ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  336. else
  337. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
  338. /* ret == 0 means not signaled,
  339. * ret > 0 means signaled
  340. * ret < 0 means interrupted before timeout
  341. */
  342. if (ret >= 0) {
  343. memset(args, 0, sizeof(*args));
  344. args->out.status = (ret == 0);
  345. } else
  346. r = ret;
  347. drm_gem_object_unreference_unlocked(gobj);
  348. r = amdgpu_gem_handle_lockup(adev, r);
  349. return r;
  350. }
  351. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  352. struct drm_file *filp)
  353. {
  354. struct drm_amdgpu_gem_metadata *args = data;
  355. struct drm_gem_object *gobj;
  356. struct amdgpu_bo *robj;
  357. int r = -1;
  358. DRM_DEBUG("%d \n", args->handle);
  359. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  360. if (gobj == NULL)
  361. return -ENOENT;
  362. robj = gem_to_amdgpu_bo(gobj);
  363. r = amdgpu_bo_reserve(robj, false);
  364. if (unlikely(r != 0))
  365. goto out;
  366. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  367. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  368. r = amdgpu_bo_get_metadata(robj, args->data.data,
  369. sizeof(args->data.data),
  370. &args->data.data_size_bytes,
  371. &args->data.flags);
  372. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  373. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  374. if (!r)
  375. r = amdgpu_bo_set_metadata(robj, args->data.data,
  376. args->data.data_size_bytes,
  377. args->data.flags);
  378. }
  379. amdgpu_bo_unreserve(robj);
  380. out:
  381. drm_gem_object_unreference_unlocked(gobj);
  382. return r;
  383. }
  384. /**
  385. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  386. *
  387. * @adev: amdgpu_device pointer
  388. * @bo_va: bo_va to update
  389. *
  390. * Update the bo_va directly after setting it's address. Errors are not
  391. * vital here, so they are not reported back to userspace.
  392. */
  393. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  394. struct amdgpu_bo_va *bo_va)
  395. {
  396. struct ttm_validate_buffer tv, *entry;
  397. struct amdgpu_bo_list_entry *vm_bos;
  398. struct ww_acquire_ctx ticket;
  399. struct list_head list;
  400. unsigned domain;
  401. int r;
  402. INIT_LIST_HEAD(&list);
  403. tv.bo = &bo_va->bo->tbo;
  404. tv.shared = true;
  405. list_add(&tv.head, &list);
  406. vm_bos = amdgpu_vm_get_bos(adev, bo_va->vm, &list);
  407. if (!vm_bos)
  408. return;
  409. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  410. if (r)
  411. goto error_free;
  412. list_for_each_entry(entry, &list, head) {
  413. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  414. /* if anything is swapped out don't swap it in here,
  415. just abort and wait for the next CS */
  416. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  417. goto error_unreserve;
  418. }
  419. mutex_lock(&bo_va->vm->mutex);
  420. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  421. if (r)
  422. goto error_unlock;
  423. r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);
  424. error_unlock:
  425. mutex_unlock(&bo_va->vm->mutex);
  426. error_unreserve:
  427. ttm_eu_backoff_reservation(&ticket, &list);
  428. error_free:
  429. drm_free_large(vm_bos);
  430. if (r)
  431. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  432. }
  433. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  434. struct drm_file *filp)
  435. {
  436. union drm_amdgpu_gem_va *args = data;
  437. struct drm_gem_object *gobj;
  438. struct amdgpu_device *adev = dev->dev_private;
  439. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  440. struct amdgpu_bo *rbo;
  441. struct amdgpu_bo_va *bo_va;
  442. uint32_t invalid_flags, va_flags = 0;
  443. int r = 0;
  444. if (!adev->vm_manager.enabled) {
  445. memset(args, 0, sizeof(*args));
  446. args->out.result = AMDGPU_VA_RESULT_ERROR;
  447. return -ENOTTY;
  448. }
  449. if (args->in.va_address < AMDGPU_VA_RESERVED_SIZE) {
  450. dev_err(&dev->pdev->dev,
  451. "va_address 0x%lX is in reserved area 0x%X\n",
  452. (unsigned long)args->in.va_address,
  453. AMDGPU_VA_RESERVED_SIZE);
  454. memset(args, 0, sizeof(*args));
  455. args->out.result = AMDGPU_VA_RESULT_ERROR;
  456. return -EINVAL;
  457. }
  458. invalid_flags = ~(AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  459. AMDGPU_VM_PAGE_EXECUTABLE);
  460. if ((args->in.flags & invalid_flags)) {
  461. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  462. args->in.flags, invalid_flags);
  463. memset(args, 0, sizeof(*args));
  464. args->out.result = AMDGPU_VA_RESULT_ERROR;
  465. return -EINVAL;
  466. }
  467. switch (args->in.operation) {
  468. case AMDGPU_VA_OP_MAP:
  469. case AMDGPU_VA_OP_UNMAP:
  470. break;
  471. default:
  472. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  473. args->in.operation);
  474. memset(args, 0, sizeof(*args));
  475. args->out.result = AMDGPU_VA_RESULT_ERROR;
  476. return -EINVAL;
  477. }
  478. gobj = drm_gem_object_lookup(dev, filp, args->in.handle);
  479. if (gobj == NULL) {
  480. memset(args, 0, sizeof(*args));
  481. args->out.result = AMDGPU_VA_RESULT_ERROR;
  482. return -ENOENT;
  483. }
  484. rbo = gem_to_amdgpu_bo(gobj);
  485. r = amdgpu_bo_reserve(rbo, false);
  486. if (r) {
  487. if (r != -ERESTARTSYS) {
  488. memset(args, 0, sizeof(*args));
  489. args->out.result = AMDGPU_VA_RESULT_ERROR;
  490. }
  491. drm_gem_object_unreference_unlocked(gobj);
  492. return r;
  493. }
  494. bo_va = amdgpu_vm_bo_find(&fpriv->vm, rbo);
  495. if (!bo_va) {
  496. memset(args, 0, sizeof(*args));
  497. args->out.result = AMDGPU_VA_RESULT_ERROR;
  498. drm_gem_object_unreference_unlocked(gobj);
  499. return -ENOENT;
  500. }
  501. switch (args->in.operation) {
  502. case AMDGPU_VA_OP_MAP:
  503. if (args->in.flags & AMDGPU_VM_PAGE_READABLE)
  504. va_flags |= AMDGPU_PTE_READABLE;
  505. if (args->in.flags & AMDGPU_VM_PAGE_WRITEABLE)
  506. va_flags |= AMDGPU_PTE_WRITEABLE;
  507. if (args->in.flags & AMDGPU_VM_PAGE_EXECUTABLE)
  508. va_flags |= AMDGPU_PTE_EXECUTABLE;
  509. r = amdgpu_vm_bo_map(adev, bo_va, args->in.va_address, 0,
  510. amdgpu_bo_size(bo_va->bo), va_flags);
  511. break;
  512. case AMDGPU_VA_OP_UNMAP:
  513. r = amdgpu_vm_bo_unmap(adev, bo_va, args->in.va_address);
  514. break;
  515. default:
  516. break;
  517. }
  518. if (!r) {
  519. amdgpu_gem_va_update_vm(adev, bo_va);
  520. memset(args, 0, sizeof(*args));
  521. args->out.result = AMDGPU_VA_RESULT_OK;
  522. } else {
  523. memset(args, 0, sizeof(*args));
  524. args->out.result = AMDGPU_VA_RESULT_ERROR;
  525. }
  526. drm_gem_object_unreference_unlocked(gobj);
  527. return r;
  528. }
  529. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  530. struct drm_file *filp)
  531. {
  532. struct drm_amdgpu_gem_op *args = data;
  533. struct drm_gem_object *gobj;
  534. struct amdgpu_bo *robj;
  535. int r;
  536. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  537. if (gobj == NULL) {
  538. return -ENOENT;
  539. }
  540. robj = gem_to_amdgpu_bo(gobj);
  541. r = amdgpu_bo_reserve(robj, false);
  542. if (unlikely(r))
  543. goto out;
  544. switch (args->op) {
  545. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  546. struct drm_amdgpu_gem_create_in info;
  547. void __user *out = (void __user *)(long)args->value;
  548. info.bo_size = robj->gem_base.size;
  549. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  550. info.domains = robj->initial_domain;
  551. info.domain_flags = robj->flags;
  552. if (copy_to_user(out, &info, sizeof(info)))
  553. r = -EFAULT;
  554. break;
  555. }
  556. case AMDGPU_GEM_OP_SET_INITIAL_DOMAIN:
  557. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm)) {
  558. r = -EPERM;
  559. break;
  560. }
  561. robj->initial_domain = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  562. AMDGPU_GEM_DOMAIN_GTT |
  563. AMDGPU_GEM_DOMAIN_CPU);
  564. break;
  565. default:
  566. r = -EINVAL;
  567. }
  568. amdgpu_bo_unreserve(robj);
  569. out:
  570. drm_gem_object_unreference_unlocked(gobj);
  571. return r;
  572. }
  573. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  574. struct drm_device *dev,
  575. struct drm_mode_create_dumb *args)
  576. {
  577. struct amdgpu_device *adev = dev->dev_private;
  578. struct drm_gem_object *gobj;
  579. uint32_t handle;
  580. int r;
  581. args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  582. args->size = args->pitch * args->height;
  583. args->size = ALIGN(args->size, PAGE_SIZE);
  584. r = amdgpu_gem_object_create(adev, args->size, 0,
  585. AMDGPU_GEM_DOMAIN_VRAM,
  586. 0, ttm_bo_type_device,
  587. &gobj);
  588. if (r)
  589. return -ENOMEM;
  590. r = drm_gem_handle_create(file_priv, gobj, &handle);
  591. /* drop reference from allocate - handle holds it now */
  592. drm_gem_object_unreference_unlocked(gobj);
  593. if (r) {
  594. return r;
  595. }
  596. args->handle = handle;
  597. return 0;
  598. }
  599. #if defined(CONFIG_DEBUG_FS)
  600. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  601. {
  602. struct drm_info_node *node = (struct drm_info_node *)m->private;
  603. struct drm_device *dev = node->minor->dev;
  604. struct amdgpu_device *adev = dev->dev_private;
  605. struct amdgpu_bo *rbo;
  606. unsigned i = 0;
  607. mutex_lock(&adev->gem.mutex);
  608. list_for_each_entry(rbo, &adev->gem.objects, list) {
  609. unsigned domain;
  610. const char *placement;
  611. domain = amdgpu_mem_type_to_domain(rbo->tbo.mem.mem_type);
  612. switch (domain) {
  613. case AMDGPU_GEM_DOMAIN_VRAM:
  614. placement = "VRAM";
  615. break;
  616. case AMDGPU_GEM_DOMAIN_GTT:
  617. placement = " GTT";
  618. break;
  619. case AMDGPU_GEM_DOMAIN_CPU:
  620. default:
  621. placement = " CPU";
  622. break;
  623. }
  624. seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
  625. i, amdgpu_bo_size(rbo) >> 10, amdgpu_bo_size(rbo) >> 20,
  626. placement, (unsigned long)rbo->pid);
  627. i++;
  628. }
  629. mutex_unlock(&adev->gem.mutex);
  630. return 0;
  631. }
  632. static struct drm_info_list amdgpu_debugfs_gem_list[] = {
  633. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  634. };
  635. #endif
  636. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  637. {
  638. #if defined(CONFIG_DEBUG_FS)
  639. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  640. #endif
  641. return 0;
  642. }