bcm-flexrm-mailbox.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746
  1. /* Broadcom FlexRM Mailbox Driver
  2. *
  3. * Copyright (C) 2017 Broadcom
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * Each Broadcom FlexSparx4 offload engine is implemented as an
  10. * extension to Broadcom FlexRM ring manager. The FlexRM ring
  11. * manager provides a set of rings which can be used to submit
  12. * work to a FlexSparx4 offload engine.
  13. *
  14. * This driver creates a mailbox controller using a set of FlexRM
  15. * rings where each mailbox channel represents a separate FlexRM ring.
  16. */
  17. #include <asm/barrier.h>
  18. #include <asm/byteorder.h>
  19. #include <linux/atomic.h>
  20. #include <linux/bitmap.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/delay.h>
  23. #include <linux/device.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/dmapool.h>
  26. #include <linux/err.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel.h>
  29. #include <linux/mailbox_controller.h>
  30. #include <linux/mailbox_client.h>
  31. #include <linux/mailbox/brcm-message.h>
  32. #include <linux/module.h>
  33. #include <linux/msi.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/spinlock.h>
  38. /* ====== FlexRM register defines ===== */
  39. /* FlexRM configuration */
  40. #define RING_REGS_SIZE 0x10000
  41. #define RING_DESC_SIZE 8
  42. #define RING_DESC_INDEX(offset) \
  43. ((offset) / RING_DESC_SIZE)
  44. #define RING_DESC_OFFSET(index) \
  45. ((index) * RING_DESC_SIZE)
  46. #define RING_MAX_REQ_COUNT 1024
  47. #define RING_BD_ALIGN_ORDER 12
  48. #define RING_BD_ALIGN_CHECK(addr) \
  49. (!((addr) & ((0x1 << RING_BD_ALIGN_ORDER) - 1)))
  50. #define RING_BD_TOGGLE_INVALID(offset) \
  51. (((offset) >> RING_BD_ALIGN_ORDER) & 0x1)
  52. #define RING_BD_TOGGLE_VALID(offset) \
  53. (!RING_BD_TOGGLE_INVALID(offset))
  54. #define RING_BD_DESC_PER_REQ 32
  55. #define RING_BD_DESC_COUNT \
  56. (RING_MAX_REQ_COUNT * RING_BD_DESC_PER_REQ)
  57. #define RING_BD_SIZE \
  58. (RING_BD_DESC_COUNT * RING_DESC_SIZE)
  59. #define RING_CMPL_ALIGN_ORDER 13
  60. #define RING_CMPL_DESC_COUNT RING_MAX_REQ_COUNT
  61. #define RING_CMPL_SIZE \
  62. (RING_CMPL_DESC_COUNT * RING_DESC_SIZE)
  63. #define RING_VER_MAGIC 0x76303031
  64. /* Per-Ring register offsets */
  65. #define RING_VER 0x000
  66. #define RING_BD_START_ADDR 0x004
  67. #define RING_BD_READ_PTR 0x008
  68. #define RING_BD_WRITE_PTR 0x00c
  69. #define RING_BD_READ_PTR_DDR_LS 0x010
  70. #define RING_BD_READ_PTR_DDR_MS 0x014
  71. #define RING_CMPL_START_ADDR 0x018
  72. #define RING_CMPL_WRITE_PTR 0x01c
  73. #define RING_NUM_REQ_RECV_LS 0x020
  74. #define RING_NUM_REQ_RECV_MS 0x024
  75. #define RING_NUM_REQ_TRANS_LS 0x028
  76. #define RING_NUM_REQ_TRANS_MS 0x02c
  77. #define RING_NUM_REQ_OUTSTAND 0x030
  78. #define RING_CONTROL 0x034
  79. #define RING_FLUSH_DONE 0x038
  80. #define RING_MSI_ADDR_LS 0x03c
  81. #define RING_MSI_ADDR_MS 0x040
  82. #define RING_MSI_CONTROL 0x048
  83. #define RING_BD_READ_PTR_DDR_CONTROL 0x04c
  84. #define RING_MSI_DATA_VALUE 0x064
  85. /* Register RING_BD_START_ADDR fields */
  86. #define BD_LAST_UPDATE_HW_SHIFT 28
  87. #define BD_LAST_UPDATE_HW_MASK 0x1
  88. #define BD_START_ADDR_VALUE(pa) \
  89. ((u32)((((dma_addr_t)(pa)) >> RING_BD_ALIGN_ORDER) & 0x0fffffff))
  90. #define BD_START_ADDR_DECODE(val) \
  91. ((dma_addr_t)((val) & 0x0fffffff) << RING_BD_ALIGN_ORDER)
  92. /* Register RING_CMPL_START_ADDR fields */
  93. #define CMPL_START_ADDR_VALUE(pa) \
  94. ((u32)((((u64)(pa)) >> RING_CMPL_ALIGN_ORDER) & 0x07ffffff))
  95. /* Register RING_CONTROL fields */
  96. #define CONTROL_MASK_DISABLE_CONTROL 12
  97. #define CONTROL_FLUSH_SHIFT 5
  98. #define CONTROL_ACTIVE_SHIFT 4
  99. #define CONTROL_RATE_ADAPT_MASK 0xf
  100. #define CONTROL_RATE_DYNAMIC 0x0
  101. #define CONTROL_RATE_FAST 0x8
  102. #define CONTROL_RATE_MEDIUM 0x9
  103. #define CONTROL_RATE_SLOW 0xa
  104. #define CONTROL_RATE_IDLE 0xb
  105. /* Register RING_FLUSH_DONE fields */
  106. #define FLUSH_DONE_MASK 0x1
  107. /* Register RING_MSI_CONTROL fields */
  108. #define MSI_TIMER_VAL_SHIFT 16
  109. #define MSI_TIMER_VAL_MASK 0xffff
  110. #define MSI_ENABLE_SHIFT 15
  111. #define MSI_ENABLE_MASK 0x1
  112. #define MSI_COUNT_SHIFT 0
  113. #define MSI_COUNT_MASK 0x3ff
  114. /* Register RING_BD_READ_PTR_DDR_CONTROL fields */
  115. #define BD_READ_PTR_DDR_TIMER_VAL_SHIFT 16
  116. #define BD_READ_PTR_DDR_TIMER_VAL_MASK 0xffff
  117. #define BD_READ_PTR_DDR_ENABLE_SHIFT 15
  118. #define BD_READ_PTR_DDR_ENABLE_MASK 0x1
  119. /* ====== FlexRM ring descriptor defines ===== */
  120. /* Completion descriptor format */
  121. #define CMPL_OPAQUE_SHIFT 0
  122. #define CMPL_OPAQUE_MASK 0xffff
  123. #define CMPL_ENGINE_STATUS_SHIFT 16
  124. #define CMPL_ENGINE_STATUS_MASK 0xffff
  125. #define CMPL_DME_STATUS_SHIFT 32
  126. #define CMPL_DME_STATUS_MASK 0xffff
  127. #define CMPL_RM_STATUS_SHIFT 48
  128. #define CMPL_RM_STATUS_MASK 0xffff
  129. /* Completion DME status code */
  130. #define DME_STATUS_MEM_COR_ERR BIT(0)
  131. #define DME_STATUS_MEM_UCOR_ERR BIT(1)
  132. #define DME_STATUS_FIFO_UNDERFLOW BIT(2)
  133. #define DME_STATUS_FIFO_OVERFLOW BIT(3)
  134. #define DME_STATUS_RRESP_ERR BIT(4)
  135. #define DME_STATUS_BRESP_ERR BIT(5)
  136. #define DME_STATUS_ERROR_MASK (DME_STATUS_MEM_COR_ERR | \
  137. DME_STATUS_MEM_UCOR_ERR | \
  138. DME_STATUS_FIFO_UNDERFLOW | \
  139. DME_STATUS_FIFO_OVERFLOW | \
  140. DME_STATUS_RRESP_ERR | \
  141. DME_STATUS_BRESP_ERR)
  142. /* Completion RM status code */
  143. #define RM_STATUS_CODE_SHIFT 0
  144. #define RM_STATUS_CODE_MASK 0x3ff
  145. #define RM_STATUS_CODE_GOOD 0x0
  146. #define RM_STATUS_CODE_AE_TIMEOUT 0x3ff
  147. /* General descriptor format */
  148. #define DESC_TYPE_SHIFT 60
  149. #define DESC_TYPE_MASK 0xf
  150. #define DESC_PAYLOAD_SHIFT 0
  151. #define DESC_PAYLOAD_MASK 0x0fffffffffffffff
  152. /* Null descriptor format */
  153. #define NULL_TYPE 0
  154. #define NULL_TOGGLE_SHIFT 58
  155. #define NULL_TOGGLE_MASK 0x1
  156. /* Header descriptor format */
  157. #define HEADER_TYPE 1
  158. #define HEADER_TOGGLE_SHIFT 58
  159. #define HEADER_TOGGLE_MASK 0x1
  160. #define HEADER_ENDPKT_SHIFT 57
  161. #define HEADER_ENDPKT_MASK 0x1
  162. #define HEADER_STARTPKT_SHIFT 56
  163. #define HEADER_STARTPKT_MASK 0x1
  164. #define HEADER_BDCOUNT_SHIFT 36
  165. #define HEADER_BDCOUNT_MASK 0x1f
  166. #define HEADER_BDCOUNT_MAX HEADER_BDCOUNT_MASK
  167. #define HEADER_FLAGS_SHIFT 16
  168. #define HEADER_FLAGS_MASK 0xffff
  169. #define HEADER_OPAQUE_SHIFT 0
  170. #define HEADER_OPAQUE_MASK 0xffff
  171. /* Source (SRC) descriptor format */
  172. #define SRC_TYPE 2
  173. #define SRC_LENGTH_SHIFT 44
  174. #define SRC_LENGTH_MASK 0xffff
  175. #define SRC_ADDR_SHIFT 0
  176. #define SRC_ADDR_MASK 0x00000fffffffffff
  177. /* Destination (DST) descriptor format */
  178. #define DST_TYPE 3
  179. #define DST_LENGTH_SHIFT 44
  180. #define DST_LENGTH_MASK 0xffff
  181. #define DST_ADDR_SHIFT 0
  182. #define DST_ADDR_MASK 0x00000fffffffffff
  183. /* Immediate (IMM) descriptor format */
  184. #define IMM_TYPE 4
  185. #define IMM_DATA_SHIFT 0
  186. #define IMM_DATA_MASK 0x0fffffffffffffff
  187. /* Next pointer (NPTR) descriptor format */
  188. #define NPTR_TYPE 5
  189. #define NPTR_TOGGLE_SHIFT 58
  190. #define NPTR_TOGGLE_MASK 0x1
  191. #define NPTR_ADDR_SHIFT 0
  192. #define NPTR_ADDR_MASK 0x00000fffffffffff
  193. /* Mega source (MSRC) descriptor format */
  194. #define MSRC_TYPE 6
  195. #define MSRC_LENGTH_SHIFT 44
  196. #define MSRC_LENGTH_MASK 0xffff
  197. #define MSRC_ADDR_SHIFT 0
  198. #define MSRC_ADDR_MASK 0x00000fffffffffff
  199. /* Mega destination (MDST) descriptor format */
  200. #define MDST_TYPE 7
  201. #define MDST_LENGTH_SHIFT 44
  202. #define MDST_LENGTH_MASK 0xffff
  203. #define MDST_ADDR_SHIFT 0
  204. #define MDST_ADDR_MASK 0x00000fffffffffff
  205. /* Source with tlast (SRCT) descriptor format */
  206. #define SRCT_TYPE 8
  207. #define SRCT_LENGTH_SHIFT 44
  208. #define SRCT_LENGTH_MASK 0xffff
  209. #define SRCT_ADDR_SHIFT 0
  210. #define SRCT_ADDR_MASK 0x00000fffffffffff
  211. /* Destination with tlast (DSTT) descriptor format */
  212. #define DSTT_TYPE 9
  213. #define DSTT_LENGTH_SHIFT 44
  214. #define DSTT_LENGTH_MASK 0xffff
  215. #define DSTT_ADDR_SHIFT 0
  216. #define DSTT_ADDR_MASK 0x00000fffffffffff
  217. /* Immediate with tlast (IMMT) descriptor format */
  218. #define IMMT_TYPE 10
  219. #define IMMT_DATA_SHIFT 0
  220. #define IMMT_DATA_MASK 0x0fffffffffffffff
  221. /* Descriptor helper macros */
  222. #define DESC_DEC(_d, _s, _m) (((_d) >> (_s)) & (_m))
  223. #define DESC_ENC(_d, _v, _s, _m) \
  224. do { \
  225. (_d) &= ~((u64)(_m) << (_s)); \
  226. (_d) |= (((u64)(_v) & (_m)) << (_s)); \
  227. } while (0)
  228. /* ====== FlexRM data structures ===== */
  229. struct flexrm_ring {
  230. /* Unprotected members */
  231. int num;
  232. struct flexrm_mbox *mbox;
  233. void __iomem *regs;
  234. bool irq_requested;
  235. unsigned int irq;
  236. cpumask_t irq_aff_hint;
  237. unsigned int msi_timer_val;
  238. unsigned int msi_count_threshold;
  239. struct brcm_message *requests[RING_MAX_REQ_COUNT];
  240. void *bd_base;
  241. dma_addr_t bd_dma_base;
  242. u32 bd_write_offset;
  243. void *cmpl_base;
  244. dma_addr_t cmpl_dma_base;
  245. /* Atomic stats */
  246. atomic_t msg_send_count;
  247. atomic_t msg_cmpl_count;
  248. /* Protected members */
  249. spinlock_t lock;
  250. DECLARE_BITMAP(requests_bmap, RING_MAX_REQ_COUNT);
  251. struct brcm_message *last_pending_msg;
  252. u32 cmpl_read_offset;
  253. };
  254. struct flexrm_mbox {
  255. struct device *dev;
  256. void __iomem *regs;
  257. u32 num_rings;
  258. struct flexrm_ring *rings;
  259. struct dma_pool *bd_pool;
  260. struct dma_pool *cmpl_pool;
  261. struct dentry *root;
  262. struct dentry *config;
  263. struct dentry *stats;
  264. struct mbox_controller controller;
  265. };
  266. /* ====== FlexRM ring descriptor helper routines ===== */
  267. static u64 flexrm_read_desc(void *desc_ptr)
  268. {
  269. return le64_to_cpu(*((u64 *)desc_ptr));
  270. }
  271. static void flexrm_write_desc(void *desc_ptr, u64 desc)
  272. {
  273. *((u64 *)desc_ptr) = cpu_to_le64(desc);
  274. }
  275. static u32 flexrm_cmpl_desc_to_reqid(u64 cmpl_desc)
  276. {
  277. return (u32)(cmpl_desc & CMPL_OPAQUE_MASK);
  278. }
  279. static int flexrm_cmpl_desc_to_error(u64 cmpl_desc)
  280. {
  281. u32 status;
  282. status = DESC_DEC(cmpl_desc, CMPL_DME_STATUS_SHIFT,
  283. CMPL_DME_STATUS_MASK);
  284. if (status & DME_STATUS_ERROR_MASK)
  285. return -EIO;
  286. status = DESC_DEC(cmpl_desc, CMPL_RM_STATUS_SHIFT,
  287. CMPL_RM_STATUS_MASK);
  288. status &= RM_STATUS_CODE_MASK;
  289. if (status == RM_STATUS_CODE_AE_TIMEOUT)
  290. return -ETIMEDOUT;
  291. return 0;
  292. }
  293. static bool flexrm_is_next_table_desc(void *desc_ptr)
  294. {
  295. u64 desc = flexrm_read_desc(desc_ptr);
  296. u32 type = DESC_DEC(desc, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  297. return (type == NPTR_TYPE) ? true : false;
  298. }
  299. static u64 flexrm_next_table_desc(u32 toggle, dma_addr_t next_addr)
  300. {
  301. u64 desc = 0;
  302. DESC_ENC(desc, NPTR_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  303. DESC_ENC(desc, toggle, NPTR_TOGGLE_SHIFT, NPTR_TOGGLE_MASK);
  304. DESC_ENC(desc, next_addr, NPTR_ADDR_SHIFT, NPTR_ADDR_MASK);
  305. return desc;
  306. }
  307. static u64 flexrm_null_desc(u32 toggle)
  308. {
  309. u64 desc = 0;
  310. DESC_ENC(desc, NULL_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  311. DESC_ENC(desc, toggle, NULL_TOGGLE_SHIFT, NULL_TOGGLE_MASK);
  312. return desc;
  313. }
  314. static u32 flexrm_estimate_header_desc_count(u32 nhcnt)
  315. {
  316. u32 hcnt = nhcnt / HEADER_BDCOUNT_MAX;
  317. if (!(nhcnt % HEADER_BDCOUNT_MAX))
  318. hcnt += 1;
  319. return hcnt;
  320. }
  321. static void flexrm_flip_header_toogle(void *desc_ptr)
  322. {
  323. u64 desc = flexrm_read_desc(desc_ptr);
  324. if (desc & ((u64)0x1 << HEADER_TOGGLE_SHIFT))
  325. desc &= ~((u64)0x1 << HEADER_TOGGLE_SHIFT);
  326. else
  327. desc |= ((u64)0x1 << HEADER_TOGGLE_SHIFT);
  328. flexrm_write_desc(desc_ptr, desc);
  329. }
  330. static u64 flexrm_header_desc(u32 toggle, u32 startpkt, u32 endpkt,
  331. u32 bdcount, u32 flags, u32 opaque)
  332. {
  333. u64 desc = 0;
  334. DESC_ENC(desc, HEADER_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  335. DESC_ENC(desc, toggle, HEADER_TOGGLE_SHIFT, HEADER_TOGGLE_MASK);
  336. DESC_ENC(desc, startpkt, HEADER_STARTPKT_SHIFT, HEADER_STARTPKT_MASK);
  337. DESC_ENC(desc, endpkt, HEADER_ENDPKT_SHIFT, HEADER_ENDPKT_MASK);
  338. DESC_ENC(desc, bdcount, HEADER_BDCOUNT_SHIFT, HEADER_BDCOUNT_MASK);
  339. DESC_ENC(desc, flags, HEADER_FLAGS_SHIFT, HEADER_FLAGS_MASK);
  340. DESC_ENC(desc, opaque, HEADER_OPAQUE_SHIFT, HEADER_OPAQUE_MASK);
  341. return desc;
  342. }
  343. static void flexrm_enqueue_desc(u32 nhpos, u32 nhcnt, u32 reqid,
  344. u64 desc, void **desc_ptr, u32 *toggle,
  345. void *start_desc, void *end_desc)
  346. {
  347. u64 d;
  348. u32 nhavail, _toggle, _startpkt, _endpkt, _bdcount;
  349. /* Sanity check */
  350. if (nhcnt <= nhpos)
  351. return;
  352. /*
  353. * Each request or packet start with a HEADER descriptor followed
  354. * by one or more non-HEADER descriptors (SRC, SRCT, MSRC, DST,
  355. * DSTT, MDST, IMM, and IMMT). The number of non-HEADER descriptors
  356. * following a HEADER descriptor is represented by BDCOUNT field
  357. * of HEADER descriptor. The max value of BDCOUNT field is 31 which
  358. * means we can only have 31 non-HEADER descriptors following one
  359. * HEADER descriptor.
  360. *
  361. * In general use, number of non-HEADER descriptors can easily go
  362. * beyond 31. To tackle this situation, we have packet (or request)
  363. * extenstion bits (STARTPKT and ENDPKT) in the HEADER descriptor.
  364. *
  365. * To use packet extension, the first HEADER descriptor of request
  366. * (or packet) will have STARTPKT=1 and ENDPKT=0. The intermediate
  367. * HEADER descriptors will have STARTPKT=0 and ENDPKT=0. The last
  368. * HEADER descriptor will have STARTPKT=0 and ENDPKT=1. Also, the
  369. * TOGGLE bit of the first HEADER will be set to invalid state to
  370. * ensure that FlexRM does not start fetching descriptors till all
  371. * descriptors are enqueued. The user of this function will flip
  372. * the TOGGLE bit of first HEADER after all descriptors are
  373. * enqueued.
  374. */
  375. if ((nhpos % HEADER_BDCOUNT_MAX == 0) && (nhcnt - nhpos)) {
  376. /* Prepare the header descriptor */
  377. nhavail = (nhcnt - nhpos);
  378. _toggle = (nhpos == 0) ? !(*toggle) : (*toggle);
  379. _startpkt = (nhpos == 0) ? 0x1 : 0x0;
  380. _endpkt = (nhavail <= HEADER_BDCOUNT_MAX) ? 0x1 : 0x0;
  381. _bdcount = (nhavail <= HEADER_BDCOUNT_MAX) ?
  382. nhavail : HEADER_BDCOUNT_MAX;
  383. if (nhavail <= HEADER_BDCOUNT_MAX)
  384. _bdcount = nhavail;
  385. else
  386. _bdcount = HEADER_BDCOUNT_MAX;
  387. d = flexrm_header_desc(_toggle, _startpkt, _endpkt,
  388. _bdcount, 0x0, reqid);
  389. /* Write header descriptor */
  390. flexrm_write_desc(*desc_ptr, d);
  391. /* Point to next descriptor */
  392. *desc_ptr += sizeof(desc);
  393. if (*desc_ptr == end_desc)
  394. *desc_ptr = start_desc;
  395. /* Skip next pointer descriptors */
  396. while (flexrm_is_next_table_desc(*desc_ptr)) {
  397. *toggle = (*toggle) ? 0 : 1;
  398. *desc_ptr += sizeof(desc);
  399. if (*desc_ptr == end_desc)
  400. *desc_ptr = start_desc;
  401. }
  402. }
  403. /* Write desired descriptor */
  404. flexrm_write_desc(*desc_ptr, desc);
  405. /* Point to next descriptor */
  406. *desc_ptr += sizeof(desc);
  407. if (*desc_ptr == end_desc)
  408. *desc_ptr = start_desc;
  409. /* Skip next pointer descriptors */
  410. while (flexrm_is_next_table_desc(*desc_ptr)) {
  411. *toggle = (*toggle) ? 0 : 1;
  412. *desc_ptr += sizeof(desc);
  413. if (*desc_ptr == end_desc)
  414. *desc_ptr = start_desc;
  415. }
  416. }
  417. static u64 flexrm_src_desc(dma_addr_t addr, unsigned int length)
  418. {
  419. u64 desc = 0;
  420. DESC_ENC(desc, SRC_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  421. DESC_ENC(desc, length, SRC_LENGTH_SHIFT, SRC_LENGTH_MASK);
  422. DESC_ENC(desc, addr, SRC_ADDR_SHIFT, SRC_ADDR_MASK);
  423. return desc;
  424. }
  425. static u64 flexrm_msrc_desc(dma_addr_t addr, unsigned int length_div_16)
  426. {
  427. u64 desc = 0;
  428. DESC_ENC(desc, MSRC_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  429. DESC_ENC(desc, length_div_16, MSRC_LENGTH_SHIFT, MSRC_LENGTH_MASK);
  430. DESC_ENC(desc, addr, MSRC_ADDR_SHIFT, MSRC_ADDR_MASK);
  431. return desc;
  432. }
  433. static u64 flexrm_dst_desc(dma_addr_t addr, unsigned int length)
  434. {
  435. u64 desc = 0;
  436. DESC_ENC(desc, DST_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  437. DESC_ENC(desc, length, DST_LENGTH_SHIFT, DST_LENGTH_MASK);
  438. DESC_ENC(desc, addr, DST_ADDR_SHIFT, DST_ADDR_MASK);
  439. return desc;
  440. }
  441. static u64 flexrm_mdst_desc(dma_addr_t addr, unsigned int length_div_16)
  442. {
  443. u64 desc = 0;
  444. DESC_ENC(desc, MDST_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  445. DESC_ENC(desc, length_div_16, MDST_LENGTH_SHIFT, MDST_LENGTH_MASK);
  446. DESC_ENC(desc, addr, MDST_ADDR_SHIFT, MDST_ADDR_MASK);
  447. return desc;
  448. }
  449. static u64 flexrm_imm_desc(u64 data)
  450. {
  451. u64 desc = 0;
  452. DESC_ENC(desc, IMM_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  453. DESC_ENC(desc, data, IMM_DATA_SHIFT, IMM_DATA_MASK);
  454. return desc;
  455. }
  456. static u64 flexrm_srct_desc(dma_addr_t addr, unsigned int length)
  457. {
  458. u64 desc = 0;
  459. DESC_ENC(desc, SRCT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  460. DESC_ENC(desc, length, SRCT_LENGTH_SHIFT, SRCT_LENGTH_MASK);
  461. DESC_ENC(desc, addr, SRCT_ADDR_SHIFT, SRCT_ADDR_MASK);
  462. return desc;
  463. }
  464. static u64 flexrm_dstt_desc(dma_addr_t addr, unsigned int length)
  465. {
  466. u64 desc = 0;
  467. DESC_ENC(desc, DSTT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  468. DESC_ENC(desc, length, DSTT_LENGTH_SHIFT, DSTT_LENGTH_MASK);
  469. DESC_ENC(desc, addr, DSTT_ADDR_SHIFT, DSTT_ADDR_MASK);
  470. return desc;
  471. }
  472. static u64 flexrm_immt_desc(u64 data)
  473. {
  474. u64 desc = 0;
  475. DESC_ENC(desc, IMMT_TYPE, DESC_TYPE_SHIFT, DESC_TYPE_MASK);
  476. DESC_ENC(desc, data, IMMT_DATA_SHIFT, IMMT_DATA_MASK);
  477. return desc;
  478. }
  479. static bool flexrm_spu_sanity_check(struct brcm_message *msg)
  480. {
  481. struct scatterlist *sg;
  482. if (!msg->spu.src || !msg->spu.dst)
  483. return false;
  484. for (sg = msg->spu.src; sg; sg = sg_next(sg)) {
  485. if (sg->length & 0xf) {
  486. if (sg->length > SRC_LENGTH_MASK)
  487. return false;
  488. } else {
  489. if (sg->length > (MSRC_LENGTH_MASK * 16))
  490. return false;
  491. }
  492. }
  493. for (sg = msg->spu.dst; sg; sg = sg_next(sg)) {
  494. if (sg->length & 0xf) {
  495. if (sg->length > DST_LENGTH_MASK)
  496. return false;
  497. } else {
  498. if (sg->length > (MDST_LENGTH_MASK * 16))
  499. return false;
  500. }
  501. }
  502. return true;
  503. }
  504. static u32 flexrm_spu_estimate_nonheader_desc_count(struct brcm_message *msg)
  505. {
  506. u32 cnt = 0;
  507. unsigned int dst_target = 0;
  508. struct scatterlist *src_sg = msg->spu.src, *dst_sg = msg->spu.dst;
  509. while (src_sg || dst_sg) {
  510. if (src_sg) {
  511. cnt++;
  512. dst_target = src_sg->length;
  513. src_sg = sg_next(src_sg);
  514. } else
  515. dst_target = UINT_MAX;
  516. while (dst_target && dst_sg) {
  517. cnt++;
  518. if (dst_sg->length < dst_target)
  519. dst_target -= dst_sg->length;
  520. else
  521. dst_target = 0;
  522. dst_sg = sg_next(dst_sg);
  523. }
  524. }
  525. return cnt;
  526. }
  527. static int flexrm_spu_dma_map(struct device *dev, struct brcm_message *msg)
  528. {
  529. int rc;
  530. rc = dma_map_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
  531. DMA_TO_DEVICE);
  532. if (rc < 0)
  533. return rc;
  534. rc = dma_map_sg(dev, msg->spu.dst, sg_nents(msg->spu.dst),
  535. DMA_FROM_DEVICE);
  536. if (rc < 0) {
  537. dma_unmap_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
  538. DMA_TO_DEVICE);
  539. return rc;
  540. }
  541. return 0;
  542. }
  543. static void flexrm_spu_dma_unmap(struct device *dev, struct brcm_message *msg)
  544. {
  545. dma_unmap_sg(dev, msg->spu.dst, sg_nents(msg->spu.dst),
  546. DMA_FROM_DEVICE);
  547. dma_unmap_sg(dev, msg->spu.src, sg_nents(msg->spu.src),
  548. DMA_TO_DEVICE);
  549. }
  550. static void *flexrm_spu_write_descs(struct brcm_message *msg, u32 nhcnt,
  551. u32 reqid, void *desc_ptr, u32 toggle,
  552. void *start_desc, void *end_desc)
  553. {
  554. u64 d;
  555. u32 nhpos = 0;
  556. void *orig_desc_ptr = desc_ptr;
  557. unsigned int dst_target = 0;
  558. struct scatterlist *src_sg = msg->spu.src, *dst_sg = msg->spu.dst;
  559. while (src_sg || dst_sg) {
  560. if (src_sg) {
  561. if (sg_dma_len(src_sg) & 0xf)
  562. d = flexrm_src_desc(sg_dma_address(src_sg),
  563. sg_dma_len(src_sg));
  564. else
  565. d = flexrm_msrc_desc(sg_dma_address(src_sg),
  566. sg_dma_len(src_sg)/16);
  567. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  568. d, &desc_ptr, &toggle,
  569. start_desc, end_desc);
  570. nhpos++;
  571. dst_target = sg_dma_len(src_sg);
  572. src_sg = sg_next(src_sg);
  573. } else
  574. dst_target = UINT_MAX;
  575. while (dst_target && dst_sg) {
  576. if (sg_dma_len(dst_sg) & 0xf)
  577. d = flexrm_dst_desc(sg_dma_address(dst_sg),
  578. sg_dma_len(dst_sg));
  579. else
  580. d = flexrm_mdst_desc(sg_dma_address(dst_sg),
  581. sg_dma_len(dst_sg)/16);
  582. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  583. d, &desc_ptr, &toggle,
  584. start_desc, end_desc);
  585. nhpos++;
  586. if (sg_dma_len(dst_sg) < dst_target)
  587. dst_target -= sg_dma_len(dst_sg);
  588. else
  589. dst_target = 0;
  590. dst_sg = sg_next(dst_sg);
  591. }
  592. }
  593. /* Null descriptor with invalid toggle bit */
  594. flexrm_write_desc(desc_ptr, flexrm_null_desc(!toggle));
  595. /* Ensure that descriptors have been written to memory */
  596. wmb();
  597. /* Flip toggle bit in header */
  598. flexrm_flip_header_toogle(orig_desc_ptr);
  599. return desc_ptr;
  600. }
  601. static bool flexrm_sba_sanity_check(struct brcm_message *msg)
  602. {
  603. u32 i;
  604. if (!msg->sba.cmds || !msg->sba.cmds_count)
  605. return false;
  606. for (i = 0; i < msg->sba.cmds_count; i++) {
  607. if (((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) ||
  608. (msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C)) &&
  609. (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT))
  610. return false;
  611. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) &&
  612. (msg->sba.cmds[i].data_len > SRCT_LENGTH_MASK))
  613. return false;
  614. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C) &&
  615. (msg->sba.cmds[i].data_len > SRCT_LENGTH_MASK))
  616. return false;
  617. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_RESP) &&
  618. (msg->sba.cmds[i].resp_len > DSTT_LENGTH_MASK))
  619. return false;
  620. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT) &&
  621. (msg->sba.cmds[i].data_len > DSTT_LENGTH_MASK))
  622. return false;
  623. }
  624. return true;
  625. }
  626. static u32 flexrm_sba_estimate_nonheader_desc_count(struct brcm_message *msg)
  627. {
  628. u32 i, cnt;
  629. cnt = 0;
  630. for (i = 0; i < msg->sba.cmds_count; i++) {
  631. cnt++;
  632. if ((msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_B) ||
  633. (msg->sba.cmds[i].flags & BRCM_SBA_CMD_TYPE_C))
  634. cnt++;
  635. if (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_RESP)
  636. cnt++;
  637. if (msg->sba.cmds[i].flags & BRCM_SBA_CMD_HAS_OUTPUT)
  638. cnt++;
  639. }
  640. return cnt;
  641. }
  642. static void *flexrm_sba_write_descs(struct brcm_message *msg, u32 nhcnt,
  643. u32 reqid, void *desc_ptr, u32 toggle,
  644. void *start_desc, void *end_desc)
  645. {
  646. u64 d;
  647. u32 i, nhpos = 0;
  648. struct brcm_sba_command *c;
  649. void *orig_desc_ptr = desc_ptr;
  650. /* Convert SBA commands into descriptors */
  651. for (i = 0; i < msg->sba.cmds_count; i++) {
  652. c = &msg->sba.cmds[i];
  653. if ((c->flags & BRCM_SBA_CMD_HAS_RESP) &&
  654. (c->flags & BRCM_SBA_CMD_HAS_OUTPUT)) {
  655. /* Destination response descriptor */
  656. d = flexrm_dst_desc(c->resp, c->resp_len);
  657. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  658. d, &desc_ptr, &toggle,
  659. start_desc, end_desc);
  660. nhpos++;
  661. } else if (c->flags & BRCM_SBA_CMD_HAS_RESP) {
  662. /* Destination response with tlast descriptor */
  663. d = flexrm_dstt_desc(c->resp, c->resp_len);
  664. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  665. d, &desc_ptr, &toggle,
  666. start_desc, end_desc);
  667. nhpos++;
  668. }
  669. if (c->flags & BRCM_SBA_CMD_HAS_OUTPUT) {
  670. /* Destination with tlast descriptor */
  671. d = flexrm_dstt_desc(c->data, c->data_len);
  672. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  673. d, &desc_ptr, &toggle,
  674. start_desc, end_desc);
  675. nhpos++;
  676. }
  677. if (c->flags & BRCM_SBA_CMD_TYPE_B) {
  678. /* Command as immediate descriptor */
  679. d = flexrm_imm_desc(c->cmd);
  680. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  681. d, &desc_ptr, &toggle,
  682. start_desc, end_desc);
  683. nhpos++;
  684. } else {
  685. /* Command as immediate descriptor with tlast */
  686. d = flexrm_immt_desc(c->cmd);
  687. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  688. d, &desc_ptr, &toggle,
  689. start_desc, end_desc);
  690. nhpos++;
  691. }
  692. if ((c->flags & BRCM_SBA_CMD_TYPE_B) ||
  693. (c->flags & BRCM_SBA_CMD_TYPE_C)) {
  694. /* Source with tlast descriptor */
  695. d = flexrm_srct_desc(c->data, c->data_len);
  696. flexrm_enqueue_desc(nhpos, nhcnt, reqid,
  697. d, &desc_ptr, &toggle,
  698. start_desc, end_desc);
  699. nhpos++;
  700. }
  701. }
  702. /* Null descriptor with invalid toggle bit */
  703. flexrm_write_desc(desc_ptr, flexrm_null_desc(!toggle));
  704. /* Ensure that descriptors have been written to memory */
  705. wmb();
  706. /* Flip toggle bit in header */
  707. flexrm_flip_header_toogle(orig_desc_ptr);
  708. return desc_ptr;
  709. }
  710. static bool flexrm_sanity_check(struct brcm_message *msg)
  711. {
  712. if (!msg)
  713. return false;
  714. switch (msg->type) {
  715. case BRCM_MESSAGE_SPU:
  716. return flexrm_spu_sanity_check(msg);
  717. case BRCM_MESSAGE_SBA:
  718. return flexrm_sba_sanity_check(msg);
  719. default:
  720. return false;
  721. };
  722. }
  723. static u32 flexrm_estimate_nonheader_desc_count(struct brcm_message *msg)
  724. {
  725. if (!msg)
  726. return 0;
  727. switch (msg->type) {
  728. case BRCM_MESSAGE_SPU:
  729. return flexrm_spu_estimate_nonheader_desc_count(msg);
  730. case BRCM_MESSAGE_SBA:
  731. return flexrm_sba_estimate_nonheader_desc_count(msg);
  732. default:
  733. return 0;
  734. };
  735. }
  736. static int flexrm_dma_map(struct device *dev, struct brcm_message *msg)
  737. {
  738. if (!dev || !msg)
  739. return -EINVAL;
  740. switch (msg->type) {
  741. case BRCM_MESSAGE_SPU:
  742. return flexrm_spu_dma_map(dev, msg);
  743. default:
  744. break;
  745. }
  746. return 0;
  747. }
  748. static void flexrm_dma_unmap(struct device *dev, struct brcm_message *msg)
  749. {
  750. if (!dev || !msg)
  751. return;
  752. switch (msg->type) {
  753. case BRCM_MESSAGE_SPU:
  754. flexrm_spu_dma_unmap(dev, msg);
  755. break;
  756. default:
  757. break;
  758. }
  759. }
  760. static void *flexrm_write_descs(struct brcm_message *msg, u32 nhcnt,
  761. u32 reqid, void *desc_ptr, u32 toggle,
  762. void *start_desc, void *end_desc)
  763. {
  764. if (!msg || !desc_ptr || !start_desc || !end_desc)
  765. return ERR_PTR(-ENOTSUPP);
  766. if ((desc_ptr < start_desc) || (end_desc <= desc_ptr))
  767. return ERR_PTR(-ERANGE);
  768. switch (msg->type) {
  769. case BRCM_MESSAGE_SPU:
  770. return flexrm_spu_write_descs(msg, nhcnt, reqid,
  771. desc_ptr, toggle,
  772. start_desc, end_desc);
  773. case BRCM_MESSAGE_SBA:
  774. return flexrm_sba_write_descs(msg, nhcnt, reqid,
  775. desc_ptr, toggle,
  776. start_desc, end_desc);
  777. default:
  778. return ERR_PTR(-ENOTSUPP);
  779. };
  780. }
  781. /* ====== FlexRM driver helper routines ===== */
  782. static void flexrm_write_config_in_seqfile(struct flexrm_mbox *mbox,
  783. struct seq_file *file)
  784. {
  785. int i;
  786. const char *state;
  787. struct flexrm_ring *ring;
  788. seq_printf(file, "%-5s %-9s %-18s %-10s %-18s %-10s\n",
  789. "Ring#", "State", "BD_Addr", "BD_Size",
  790. "Cmpl_Addr", "Cmpl_Size");
  791. for (i = 0; i < mbox->num_rings; i++) {
  792. ring = &mbox->rings[i];
  793. if (readl(ring->regs + RING_CONTROL) &
  794. BIT(CONTROL_ACTIVE_SHIFT))
  795. state = "active";
  796. else
  797. state = "inactive";
  798. seq_printf(file,
  799. "%-5d %-9s 0x%016llx 0x%08x 0x%016llx 0x%08x\n",
  800. ring->num, state,
  801. (unsigned long long)ring->bd_dma_base,
  802. (u32)RING_BD_SIZE,
  803. (unsigned long long)ring->cmpl_dma_base,
  804. (u32)RING_CMPL_SIZE);
  805. }
  806. }
  807. static void flexrm_write_stats_in_seqfile(struct flexrm_mbox *mbox,
  808. struct seq_file *file)
  809. {
  810. int i;
  811. u32 val, bd_read_offset;
  812. struct flexrm_ring *ring;
  813. seq_printf(file, "%-5s %-10s %-10s %-10s %-11s %-11s\n",
  814. "Ring#", "BD_Read", "BD_Write",
  815. "Cmpl_Read", "Submitted", "Completed");
  816. for (i = 0; i < mbox->num_rings; i++) {
  817. ring = &mbox->rings[i];
  818. bd_read_offset = readl_relaxed(ring->regs + RING_BD_READ_PTR);
  819. val = readl_relaxed(ring->regs + RING_BD_START_ADDR);
  820. bd_read_offset *= RING_DESC_SIZE;
  821. bd_read_offset += (u32)(BD_START_ADDR_DECODE(val) -
  822. ring->bd_dma_base);
  823. seq_printf(file, "%-5d 0x%08x 0x%08x 0x%08x %-11d %-11d\n",
  824. ring->num,
  825. (u32)bd_read_offset,
  826. (u32)ring->bd_write_offset,
  827. (u32)ring->cmpl_read_offset,
  828. (u32)atomic_read(&ring->msg_send_count),
  829. (u32)atomic_read(&ring->msg_cmpl_count));
  830. }
  831. }
  832. static int flexrm_new_request(struct flexrm_ring *ring,
  833. struct brcm_message *batch_msg,
  834. struct brcm_message *msg)
  835. {
  836. void *next;
  837. unsigned long flags;
  838. u32 val, count, nhcnt;
  839. u32 read_offset, write_offset;
  840. bool exit_cleanup = false;
  841. int ret = 0, reqid;
  842. /* Do sanity check on message */
  843. if (!flexrm_sanity_check(msg))
  844. return -EIO;
  845. msg->error = 0;
  846. /* If no requests possible then save data pointer and goto done. */
  847. spin_lock_irqsave(&ring->lock, flags);
  848. reqid = bitmap_find_free_region(ring->requests_bmap,
  849. RING_MAX_REQ_COUNT, 0);
  850. if (reqid < 0) {
  851. if (batch_msg)
  852. ring->last_pending_msg = batch_msg;
  853. else
  854. ring->last_pending_msg = msg;
  855. spin_unlock_irqrestore(&ring->lock, flags);
  856. return 0;
  857. }
  858. spin_unlock_irqrestore(&ring->lock, flags);
  859. ring->requests[reqid] = msg;
  860. /* Do DMA mappings for the message */
  861. ret = flexrm_dma_map(ring->mbox->dev, msg);
  862. if (ret < 0) {
  863. ring->requests[reqid] = NULL;
  864. spin_lock_irqsave(&ring->lock, flags);
  865. bitmap_release_region(ring->requests_bmap, reqid, 0);
  866. spin_unlock_irqrestore(&ring->lock, flags);
  867. return ret;
  868. }
  869. /* If last_pending_msg is already set then goto done with error */
  870. spin_lock_irqsave(&ring->lock, flags);
  871. if (ring->last_pending_msg)
  872. ret = -ENOSPC;
  873. spin_unlock_irqrestore(&ring->lock, flags);
  874. if (ret < 0) {
  875. dev_warn(ring->mbox->dev, "no space in ring %d\n", ring->num);
  876. exit_cleanup = true;
  877. goto exit;
  878. }
  879. /* Determine current HW BD read offset */
  880. read_offset = readl_relaxed(ring->regs + RING_BD_READ_PTR);
  881. val = readl_relaxed(ring->regs + RING_BD_START_ADDR);
  882. read_offset *= RING_DESC_SIZE;
  883. read_offset += (u32)(BD_START_ADDR_DECODE(val) - ring->bd_dma_base);
  884. /*
  885. * Number required descriptors = number of non-header descriptors +
  886. * number of header descriptors +
  887. * 1x null descriptor
  888. */
  889. nhcnt = flexrm_estimate_nonheader_desc_count(msg);
  890. count = flexrm_estimate_header_desc_count(nhcnt) + nhcnt + 1;
  891. /* Check for available descriptor space. */
  892. write_offset = ring->bd_write_offset;
  893. while (count) {
  894. if (!flexrm_is_next_table_desc(ring->bd_base + write_offset))
  895. count--;
  896. write_offset += RING_DESC_SIZE;
  897. if (write_offset == RING_BD_SIZE)
  898. write_offset = 0x0;
  899. if (write_offset == read_offset)
  900. break;
  901. }
  902. if (count) {
  903. spin_lock_irqsave(&ring->lock, flags);
  904. if (batch_msg)
  905. ring->last_pending_msg = batch_msg;
  906. else
  907. ring->last_pending_msg = msg;
  908. spin_unlock_irqrestore(&ring->lock, flags);
  909. ret = 0;
  910. exit_cleanup = true;
  911. goto exit;
  912. }
  913. /* Write descriptors to ring */
  914. next = flexrm_write_descs(msg, nhcnt, reqid,
  915. ring->bd_base + ring->bd_write_offset,
  916. RING_BD_TOGGLE_VALID(ring->bd_write_offset),
  917. ring->bd_base, ring->bd_base + RING_BD_SIZE);
  918. if (IS_ERR(next)) {
  919. ret = PTR_ERR(next);
  920. exit_cleanup = true;
  921. goto exit;
  922. }
  923. /* Save ring BD write offset */
  924. ring->bd_write_offset = (unsigned long)(next - ring->bd_base);
  925. /* Increment number of messages sent */
  926. atomic_inc_return(&ring->msg_send_count);
  927. exit:
  928. /* Update error status in message */
  929. msg->error = ret;
  930. /* Cleanup if we failed */
  931. if (exit_cleanup) {
  932. flexrm_dma_unmap(ring->mbox->dev, msg);
  933. ring->requests[reqid] = NULL;
  934. spin_lock_irqsave(&ring->lock, flags);
  935. bitmap_release_region(ring->requests_bmap, reqid, 0);
  936. spin_unlock_irqrestore(&ring->lock, flags);
  937. }
  938. return ret;
  939. }
  940. static int flexrm_process_completions(struct flexrm_ring *ring)
  941. {
  942. u64 desc;
  943. int err, count = 0;
  944. unsigned long flags;
  945. struct brcm_message *msg = NULL;
  946. u32 reqid, cmpl_read_offset, cmpl_write_offset;
  947. struct mbox_chan *chan = &ring->mbox->controller.chans[ring->num];
  948. spin_lock_irqsave(&ring->lock, flags);
  949. /* Check last_pending_msg */
  950. if (ring->last_pending_msg) {
  951. msg = ring->last_pending_msg;
  952. ring->last_pending_msg = NULL;
  953. }
  954. /*
  955. * Get current completion read and write offset
  956. *
  957. * Note: We should read completion write pointer atleast once
  958. * after we get a MSI interrupt because HW maintains internal
  959. * MSI status which will allow next MSI interrupt only after
  960. * completion write pointer is read.
  961. */
  962. cmpl_write_offset = readl_relaxed(ring->regs + RING_CMPL_WRITE_PTR);
  963. cmpl_write_offset *= RING_DESC_SIZE;
  964. cmpl_read_offset = ring->cmpl_read_offset;
  965. ring->cmpl_read_offset = cmpl_write_offset;
  966. spin_unlock_irqrestore(&ring->lock, flags);
  967. /* If last_pending_msg was set then queue it back */
  968. if (msg)
  969. mbox_send_message(chan, msg);
  970. /* For each completed request notify mailbox clients */
  971. reqid = 0;
  972. while (cmpl_read_offset != cmpl_write_offset) {
  973. /* Dequeue next completion descriptor */
  974. desc = *((u64 *)(ring->cmpl_base + cmpl_read_offset));
  975. /* Next read offset */
  976. cmpl_read_offset += RING_DESC_SIZE;
  977. if (cmpl_read_offset == RING_CMPL_SIZE)
  978. cmpl_read_offset = 0;
  979. /* Decode error from completion descriptor */
  980. err = flexrm_cmpl_desc_to_error(desc);
  981. if (err < 0) {
  982. dev_warn(ring->mbox->dev,
  983. "got completion desc=0x%lx with error %d",
  984. (unsigned long)desc, err);
  985. }
  986. /* Determine request id from completion descriptor */
  987. reqid = flexrm_cmpl_desc_to_reqid(desc);
  988. /* Determine message pointer based on reqid */
  989. msg = ring->requests[reqid];
  990. if (!msg) {
  991. dev_warn(ring->mbox->dev,
  992. "null msg pointer for completion desc=0x%lx",
  993. (unsigned long)desc);
  994. continue;
  995. }
  996. /* Release reqid for recycling */
  997. ring->requests[reqid] = NULL;
  998. spin_lock_irqsave(&ring->lock, flags);
  999. bitmap_release_region(ring->requests_bmap, reqid, 0);
  1000. spin_unlock_irqrestore(&ring->lock, flags);
  1001. /* Unmap DMA mappings */
  1002. flexrm_dma_unmap(ring->mbox->dev, msg);
  1003. /* Give-back message to mailbox client */
  1004. msg->error = err;
  1005. mbox_chan_received_data(chan, msg);
  1006. /* Increment number of completions processed */
  1007. atomic_inc_return(&ring->msg_cmpl_count);
  1008. count++;
  1009. }
  1010. return count;
  1011. }
  1012. /* ====== FlexRM Debugfs callbacks ====== */
  1013. static int flexrm_debugfs_conf_show(struct seq_file *file, void *offset)
  1014. {
  1015. struct platform_device *pdev = to_platform_device(file->private);
  1016. struct flexrm_mbox *mbox = platform_get_drvdata(pdev);
  1017. /* Write config in file */
  1018. flexrm_write_config_in_seqfile(mbox, file);
  1019. return 0;
  1020. }
  1021. static int flexrm_debugfs_stats_show(struct seq_file *file, void *offset)
  1022. {
  1023. struct platform_device *pdev = to_platform_device(file->private);
  1024. struct flexrm_mbox *mbox = platform_get_drvdata(pdev);
  1025. /* Write stats in file */
  1026. flexrm_write_stats_in_seqfile(mbox, file);
  1027. return 0;
  1028. }
  1029. /* ====== FlexRM interrupt handler ===== */
  1030. static irqreturn_t flexrm_irq_event(int irq, void *dev_id)
  1031. {
  1032. /* We only have MSI for completions so just wakeup IRQ thread */
  1033. /* Ring related errors will be informed via completion descriptors */
  1034. return IRQ_WAKE_THREAD;
  1035. }
  1036. static irqreturn_t flexrm_irq_thread(int irq, void *dev_id)
  1037. {
  1038. flexrm_process_completions(dev_id);
  1039. return IRQ_HANDLED;
  1040. }
  1041. /* ====== FlexRM mailbox callbacks ===== */
  1042. static int flexrm_send_data(struct mbox_chan *chan, void *data)
  1043. {
  1044. int i, rc;
  1045. struct flexrm_ring *ring = chan->con_priv;
  1046. struct brcm_message *msg = data;
  1047. if (msg->type == BRCM_MESSAGE_BATCH) {
  1048. for (i = msg->batch.msgs_queued;
  1049. i < msg->batch.msgs_count; i++) {
  1050. rc = flexrm_new_request(ring, msg,
  1051. &msg->batch.msgs[i]);
  1052. if (rc) {
  1053. msg->error = rc;
  1054. return rc;
  1055. }
  1056. msg->batch.msgs_queued++;
  1057. }
  1058. return 0;
  1059. }
  1060. return flexrm_new_request(ring, NULL, data);
  1061. }
  1062. static bool flexrm_peek_data(struct mbox_chan *chan)
  1063. {
  1064. int cnt = flexrm_process_completions(chan->con_priv);
  1065. return (cnt > 0) ? true : false;
  1066. }
  1067. static int flexrm_startup(struct mbox_chan *chan)
  1068. {
  1069. u64 d;
  1070. u32 val, off;
  1071. int ret = 0;
  1072. dma_addr_t next_addr;
  1073. struct flexrm_ring *ring = chan->con_priv;
  1074. /* Allocate BD memory */
  1075. ring->bd_base = dma_pool_alloc(ring->mbox->bd_pool,
  1076. GFP_KERNEL, &ring->bd_dma_base);
  1077. if (!ring->bd_base) {
  1078. dev_err(ring->mbox->dev, "can't allocate BD memory\n");
  1079. ret = -ENOMEM;
  1080. goto fail;
  1081. }
  1082. /* Configure next table pointer entries in BD memory */
  1083. for (off = 0; off < RING_BD_SIZE; off += RING_DESC_SIZE) {
  1084. next_addr = off + RING_DESC_SIZE;
  1085. if (next_addr == RING_BD_SIZE)
  1086. next_addr = 0;
  1087. next_addr += ring->bd_dma_base;
  1088. if (RING_BD_ALIGN_CHECK(next_addr))
  1089. d = flexrm_next_table_desc(RING_BD_TOGGLE_VALID(off),
  1090. next_addr);
  1091. else
  1092. d = flexrm_null_desc(RING_BD_TOGGLE_INVALID(off));
  1093. flexrm_write_desc(ring->bd_base + off, d);
  1094. }
  1095. /* Allocate completion memory */
  1096. ring->cmpl_base = dma_pool_alloc(ring->mbox->cmpl_pool,
  1097. GFP_KERNEL, &ring->cmpl_dma_base);
  1098. if (!ring->cmpl_base) {
  1099. dev_err(ring->mbox->dev, "can't allocate completion memory\n");
  1100. ret = -ENOMEM;
  1101. goto fail_free_bd_memory;
  1102. }
  1103. memset(ring->cmpl_base, 0, RING_CMPL_SIZE);
  1104. /* Request IRQ */
  1105. if (ring->irq == UINT_MAX) {
  1106. dev_err(ring->mbox->dev, "ring IRQ not available\n");
  1107. ret = -ENODEV;
  1108. goto fail_free_cmpl_memory;
  1109. }
  1110. ret = request_threaded_irq(ring->irq,
  1111. flexrm_irq_event,
  1112. flexrm_irq_thread,
  1113. 0, dev_name(ring->mbox->dev), ring);
  1114. if (ret) {
  1115. dev_err(ring->mbox->dev, "failed to request ring IRQ\n");
  1116. goto fail_free_cmpl_memory;
  1117. }
  1118. ring->irq_requested = true;
  1119. /* Set IRQ affinity hint */
  1120. ring->irq_aff_hint = CPU_MASK_NONE;
  1121. val = ring->mbox->num_rings;
  1122. val = (num_online_cpus() < val) ? val / num_online_cpus() : 1;
  1123. cpumask_set_cpu((ring->num / val) % num_online_cpus(),
  1124. &ring->irq_aff_hint);
  1125. ret = irq_set_affinity_hint(ring->irq, &ring->irq_aff_hint);
  1126. if (ret) {
  1127. dev_err(ring->mbox->dev, "failed to set IRQ affinity hint\n");
  1128. goto fail_free_irq;
  1129. }
  1130. /* Disable/inactivate ring */
  1131. writel_relaxed(0x0, ring->regs + RING_CONTROL);
  1132. /* Program BD start address */
  1133. val = BD_START_ADDR_VALUE(ring->bd_dma_base);
  1134. writel_relaxed(val, ring->regs + RING_BD_START_ADDR);
  1135. /* BD write pointer will be same as HW write pointer */
  1136. ring->bd_write_offset =
  1137. readl_relaxed(ring->regs + RING_BD_WRITE_PTR);
  1138. ring->bd_write_offset *= RING_DESC_SIZE;
  1139. /* Program completion start address */
  1140. val = CMPL_START_ADDR_VALUE(ring->cmpl_dma_base);
  1141. writel_relaxed(val, ring->regs + RING_CMPL_START_ADDR);
  1142. /* Ensure last pending message is cleared */
  1143. ring->last_pending_msg = NULL;
  1144. /* Completion read pointer will be same as HW write pointer */
  1145. ring->cmpl_read_offset =
  1146. readl_relaxed(ring->regs + RING_CMPL_WRITE_PTR);
  1147. ring->cmpl_read_offset *= RING_DESC_SIZE;
  1148. /* Read ring Tx, Rx, and Outstanding counts to clear */
  1149. readl_relaxed(ring->regs + RING_NUM_REQ_RECV_LS);
  1150. readl_relaxed(ring->regs + RING_NUM_REQ_RECV_MS);
  1151. readl_relaxed(ring->regs + RING_NUM_REQ_TRANS_LS);
  1152. readl_relaxed(ring->regs + RING_NUM_REQ_TRANS_MS);
  1153. readl_relaxed(ring->regs + RING_NUM_REQ_OUTSTAND);
  1154. /* Configure RING_MSI_CONTROL */
  1155. val = 0;
  1156. val |= (ring->msi_timer_val << MSI_TIMER_VAL_SHIFT);
  1157. val |= BIT(MSI_ENABLE_SHIFT);
  1158. val |= (ring->msi_count_threshold & MSI_COUNT_MASK) << MSI_COUNT_SHIFT;
  1159. writel_relaxed(val, ring->regs + RING_MSI_CONTROL);
  1160. /* Enable/activate ring */
  1161. val = BIT(CONTROL_ACTIVE_SHIFT);
  1162. writel_relaxed(val, ring->regs + RING_CONTROL);
  1163. /* Reset stats to zero */
  1164. atomic_set(&ring->msg_send_count, 0);
  1165. atomic_set(&ring->msg_cmpl_count, 0);
  1166. return 0;
  1167. fail_free_irq:
  1168. free_irq(ring->irq, ring);
  1169. ring->irq_requested = false;
  1170. fail_free_cmpl_memory:
  1171. dma_pool_free(ring->mbox->cmpl_pool,
  1172. ring->cmpl_base, ring->cmpl_dma_base);
  1173. ring->cmpl_base = NULL;
  1174. fail_free_bd_memory:
  1175. dma_pool_free(ring->mbox->bd_pool,
  1176. ring->bd_base, ring->bd_dma_base);
  1177. ring->bd_base = NULL;
  1178. fail:
  1179. return ret;
  1180. }
  1181. static void flexrm_shutdown(struct mbox_chan *chan)
  1182. {
  1183. u32 reqid;
  1184. unsigned int timeout;
  1185. struct brcm_message *msg;
  1186. struct flexrm_ring *ring = chan->con_priv;
  1187. /* Disable/inactivate ring */
  1188. writel_relaxed(0x0, ring->regs + RING_CONTROL);
  1189. /* Flush ring with timeout of 1s */
  1190. timeout = 1000;
  1191. writel_relaxed(BIT(CONTROL_FLUSH_SHIFT),
  1192. ring->regs + RING_CONTROL);
  1193. do {
  1194. if (readl_relaxed(ring->regs + RING_FLUSH_DONE) &
  1195. FLUSH_DONE_MASK)
  1196. break;
  1197. mdelay(1);
  1198. } while (timeout--);
  1199. /* Abort all in-flight requests */
  1200. for (reqid = 0; reqid < RING_MAX_REQ_COUNT; reqid++) {
  1201. msg = ring->requests[reqid];
  1202. if (!msg)
  1203. continue;
  1204. /* Release reqid for recycling */
  1205. ring->requests[reqid] = NULL;
  1206. /* Unmap DMA mappings */
  1207. flexrm_dma_unmap(ring->mbox->dev, msg);
  1208. /* Give-back message to mailbox client */
  1209. msg->error = -EIO;
  1210. mbox_chan_received_data(chan, msg);
  1211. }
  1212. /* Clear requests bitmap */
  1213. bitmap_zero(ring->requests_bmap, RING_MAX_REQ_COUNT);
  1214. /* Release IRQ */
  1215. if (ring->irq_requested) {
  1216. irq_set_affinity_hint(ring->irq, NULL);
  1217. free_irq(ring->irq, ring);
  1218. ring->irq_requested = false;
  1219. }
  1220. /* Free-up completion descriptor ring */
  1221. if (ring->cmpl_base) {
  1222. dma_pool_free(ring->mbox->cmpl_pool,
  1223. ring->cmpl_base, ring->cmpl_dma_base);
  1224. ring->cmpl_base = NULL;
  1225. }
  1226. /* Free-up BD descriptor ring */
  1227. if (ring->bd_base) {
  1228. dma_pool_free(ring->mbox->bd_pool,
  1229. ring->bd_base, ring->bd_dma_base);
  1230. ring->bd_base = NULL;
  1231. }
  1232. }
  1233. static bool flexrm_last_tx_done(struct mbox_chan *chan)
  1234. {
  1235. bool ret;
  1236. unsigned long flags;
  1237. struct flexrm_ring *ring = chan->con_priv;
  1238. spin_lock_irqsave(&ring->lock, flags);
  1239. ret = (ring->last_pending_msg) ? false : true;
  1240. spin_unlock_irqrestore(&ring->lock, flags);
  1241. return ret;
  1242. }
  1243. static const struct mbox_chan_ops flexrm_mbox_chan_ops = {
  1244. .send_data = flexrm_send_data,
  1245. .startup = flexrm_startup,
  1246. .shutdown = flexrm_shutdown,
  1247. .last_tx_done = flexrm_last_tx_done,
  1248. .peek_data = flexrm_peek_data,
  1249. };
  1250. static struct mbox_chan *flexrm_mbox_of_xlate(struct mbox_controller *cntlr,
  1251. const struct of_phandle_args *pa)
  1252. {
  1253. struct mbox_chan *chan;
  1254. struct flexrm_ring *ring;
  1255. if (pa->args_count < 3)
  1256. return ERR_PTR(-EINVAL);
  1257. if (pa->args[0] >= cntlr->num_chans)
  1258. return ERR_PTR(-ENOENT);
  1259. if (pa->args[1] > MSI_COUNT_MASK)
  1260. return ERR_PTR(-EINVAL);
  1261. if (pa->args[2] > MSI_TIMER_VAL_MASK)
  1262. return ERR_PTR(-EINVAL);
  1263. chan = &cntlr->chans[pa->args[0]];
  1264. ring = chan->con_priv;
  1265. ring->msi_count_threshold = pa->args[1];
  1266. ring->msi_timer_val = pa->args[2];
  1267. return chan;
  1268. }
  1269. /* ====== FlexRM platform driver ===== */
  1270. static void flexrm_mbox_msi_write(struct msi_desc *desc, struct msi_msg *msg)
  1271. {
  1272. struct device *dev = msi_desc_to_dev(desc);
  1273. struct flexrm_mbox *mbox = dev_get_drvdata(dev);
  1274. struct flexrm_ring *ring = &mbox->rings[desc->platform.msi_index];
  1275. /* Configure per-Ring MSI registers */
  1276. writel_relaxed(msg->address_lo, ring->regs + RING_MSI_ADDR_LS);
  1277. writel_relaxed(msg->address_hi, ring->regs + RING_MSI_ADDR_MS);
  1278. writel_relaxed(msg->data, ring->regs + RING_MSI_DATA_VALUE);
  1279. }
  1280. static int flexrm_mbox_probe(struct platform_device *pdev)
  1281. {
  1282. int index, ret = 0;
  1283. void __iomem *regs;
  1284. void __iomem *regs_end;
  1285. struct msi_desc *desc;
  1286. struct resource *iomem;
  1287. struct flexrm_ring *ring;
  1288. struct flexrm_mbox *mbox;
  1289. struct device *dev = &pdev->dev;
  1290. /* Allocate driver mailbox struct */
  1291. mbox = devm_kzalloc(dev, sizeof(*mbox), GFP_KERNEL);
  1292. if (!mbox) {
  1293. ret = -ENOMEM;
  1294. goto fail;
  1295. }
  1296. mbox->dev = dev;
  1297. platform_set_drvdata(pdev, mbox);
  1298. /* Get resource for registers */
  1299. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1300. if (!iomem || (resource_size(iomem) < RING_REGS_SIZE)) {
  1301. ret = -ENODEV;
  1302. goto fail;
  1303. }
  1304. /* Map registers of all rings */
  1305. mbox->regs = devm_ioremap_resource(&pdev->dev, iomem);
  1306. if (IS_ERR(mbox->regs)) {
  1307. ret = PTR_ERR(mbox->regs);
  1308. dev_err(&pdev->dev, "Failed to remap mailbox regs: %d\n", ret);
  1309. goto fail;
  1310. }
  1311. regs_end = mbox->regs + resource_size(iomem);
  1312. /* Scan and count available rings */
  1313. mbox->num_rings = 0;
  1314. for (regs = mbox->regs; regs < regs_end; regs += RING_REGS_SIZE) {
  1315. if (readl_relaxed(regs + RING_VER) == RING_VER_MAGIC)
  1316. mbox->num_rings++;
  1317. }
  1318. if (!mbox->num_rings) {
  1319. ret = -ENODEV;
  1320. goto fail;
  1321. }
  1322. /* Allocate driver ring structs */
  1323. ring = devm_kcalloc(dev, mbox->num_rings, sizeof(*ring), GFP_KERNEL);
  1324. if (!ring) {
  1325. ret = -ENOMEM;
  1326. goto fail;
  1327. }
  1328. mbox->rings = ring;
  1329. /* Initialize members of driver ring structs */
  1330. regs = mbox->regs;
  1331. for (index = 0; index < mbox->num_rings; index++) {
  1332. ring = &mbox->rings[index];
  1333. ring->num = index;
  1334. ring->mbox = mbox;
  1335. while ((regs < regs_end) &&
  1336. (readl_relaxed(regs + RING_VER) != RING_VER_MAGIC))
  1337. regs += RING_REGS_SIZE;
  1338. if (regs_end <= regs) {
  1339. ret = -ENODEV;
  1340. goto fail;
  1341. }
  1342. ring->regs = regs;
  1343. regs += RING_REGS_SIZE;
  1344. ring->irq = UINT_MAX;
  1345. ring->irq_requested = false;
  1346. ring->msi_timer_val = MSI_TIMER_VAL_MASK;
  1347. ring->msi_count_threshold = 0x1;
  1348. memset(ring->requests, 0, sizeof(ring->requests));
  1349. ring->bd_base = NULL;
  1350. ring->bd_dma_base = 0;
  1351. ring->cmpl_base = NULL;
  1352. ring->cmpl_dma_base = 0;
  1353. atomic_set(&ring->msg_send_count, 0);
  1354. atomic_set(&ring->msg_cmpl_count, 0);
  1355. spin_lock_init(&ring->lock);
  1356. bitmap_zero(ring->requests_bmap, RING_MAX_REQ_COUNT);
  1357. ring->last_pending_msg = NULL;
  1358. ring->cmpl_read_offset = 0;
  1359. }
  1360. /* FlexRM is capable of 40-bit physical addresses only */
  1361. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(40));
  1362. if (ret) {
  1363. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  1364. if (ret)
  1365. goto fail;
  1366. }
  1367. /* Create DMA pool for ring BD memory */
  1368. mbox->bd_pool = dma_pool_create("bd", dev, RING_BD_SIZE,
  1369. 1 << RING_BD_ALIGN_ORDER, 0);
  1370. if (!mbox->bd_pool) {
  1371. ret = -ENOMEM;
  1372. goto fail;
  1373. }
  1374. /* Create DMA pool for ring completion memory */
  1375. mbox->cmpl_pool = dma_pool_create("cmpl", dev, RING_CMPL_SIZE,
  1376. 1 << RING_CMPL_ALIGN_ORDER, 0);
  1377. if (!mbox->cmpl_pool) {
  1378. ret = -ENOMEM;
  1379. goto fail_destroy_bd_pool;
  1380. }
  1381. /* Allocate platform MSIs for each ring */
  1382. ret = platform_msi_domain_alloc_irqs(dev, mbox->num_rings,
  1383. flexrm_mbox_msi_write);
  1384. if (ret)
  1385. goto fail_destroy_cmpl_pool;
  1386. /* Save alloced IRQ numbers for each ring */
  1387. for_each_msi_entry(desc, dev) {
  1388. ring = &mbox->rings[desc->platform.msi_index];
  1389. ring->irq = desc->irq;
  1390. }
  1391. /* Check availability of debugfs */
  1392. if (!debugfs_initialized())
  1393. goto skip_debugfs;
  1394. /* Create debugfs root entry */
  1395. mbox->root = debugfs_create_dir(dev_name(mbox->dev), NULL);
  1396. if (IS_ERR_OR_NULL(mbox->root)) {
  1397. ret = PTR_ERR_OR_ZERO(mbox->root);
  1398. goto fail_free_msis;
  1399. }
  1400. /* Create debugfs config entry */
  1401. mbox->config = debugfs_create_devm_seqfile(mbox->dev,
  1402. "config", mbox->root,
  1403. flexrm_debugfs_conf_show);
  1404. if (IS_ERR_OR_NULL(mbox->config)) {
  1405. ret = PTR_ERR_OR_ZERO(mbox->config);
  1406. goto fail_free_debugfs_root;
  1407. }
  1408. /* Create debugfs stats entry */
  1409. mbox->stats = debugfs_create_devm_seqfile(mbox->dev,
  1410. "stats", mbox->root,
  1411. flexrm_debugfs_stats_show);
  1412. if (IS_ERR_OR_NULL(mbox->stats)) {
  1413. ret = PTR_ERR_OR_ZERO(mbox->stats);
  1414. goto fail_free_debugfs_root;
  1415. }
  1416. skip_debugfs:
  1417. /* Initialize mailbox controller */
  1418. mbox->controller.txdone_irq = false;
  1419. mbox->controller.txdone_poll = true;
  1420. mbox->controller.txpoll_period = 1;
  1421. mbox->controller.ops = &flexrm_mbox_chan_ops;
  1422. mbox->controller.dev = dev;
  1423. mbox->controller.num_chans = mbox->num_rings;
  1424. mbox->controller.of_xlate = flexrm_mbox_of_xlate;
  1425. mbox->controller.chans = devm_kcalloc(dev, mbox->num_rings,
  1426. sizeof(*mbox->controller.chans), GFP_KERNEL);
  1427. if (!mbox->controller.chans) {
  1428. ret = -ENOMEM;
  1429. goto fail_free_debugfs_root;
  1430. }
  1431. for (index = 0; index < mbox->num_rings; index++)
  1432. mbox->controller.chans[index].con_priv = &mbox->rings[index];
  1433. /* Register mailbox controller */
  1434. ret = mbox_controller_register(&mbox->controller);
  1435. if (ret)
  1436. goto fail_free_debugfs_root;
  1437. dev_info(dev, "registered flexrm mailbox with %d channels\n",
  1438. mbox->controller.num_chans);
  1439. return 0;
  1440. fail_free_debugfs_root:
  1441. debugfs_remove_recursive(mbox->root);
  1442. fail_free_msis:
  1443. platform_msi_domain_free_irqs(dev);
  1444. fail_destroy_cmpl_pool:
  1445. dma_pool_destroy(mbox->cmpl_pool);
  1446. fail_destroy_bd_pool:
  1447. dma_pool_destroy(mbox->bd_pool);
  1448. fail:
  1449. return ret;
  1450. }
  1451. static int flexrm_mbox_remove(struct platform_device *pdev)
  1452. {
  1453. struct device *dev = &pdev->dev;
  1454. struct flexrm_mbox *mbox = platform_get_drvdata(pdev);
  1455. mbox_controller_unregister(&mbox->controller);
  1456. debugfs_remove_recursive(mbox->root);
  1457. platform_msi_domain_free_irqs(dev);
  1458. dma_pool_destroy(mbox->cmpl_pool);
  1459. dma_pool_destroy(mbox->bd_pool);
  1460. return 0;
  1461. }
  1462. static const struct of_device_id flexrm_mbox_of_match[] = {
  1463. { .compatible = "brcm,iproc-flexrm-mbox", },
  1464. {},
  1465. };
  1466. MODULE_DEVICE_TABLE(of, flexrm_mbox_of_match);
  1467. static struct platform_driver flexrm_mbox_driver = {
  1468. .driver = {
  1469. .name = "brcm-flexrm-mbox",
  1470. .of_match_table = flexrm_mbox_of_match,
  1471. },
  1472. .probe = flexrm_mbox_probe,
  1473. .remove = flexrm_mbox_remove,
  1474. };
  1475. module_platform_driver(flexrm_mbox_driver);
  1476. MODULE_AUTHOR("Anup Patel <anup.patel@broadcom.com>");
  1477. MODULE_DESCRIPTION("Broadcom FlexRM mailbox driver");
  1478. MODULE_LICENSE("GPL v2");