nfit.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791
  1. /*
  2. * Copyright(c) 2013-2015 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of version 2 of the GNU General Public License as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  11. * General Public License for more details.
  12. */
  13. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/workqueue.h>
  17. #include <linux/libnvdimm.h>
  18. #include <linux/vmalloc.h>
  19. #include <linux/device.h>
  20. #include <linux/module.h>
  21. #include <linux/mutex.h>
  22. #include <linux/ndctl.h>
  23. #include <linux/sizes.h>
  24. #include <linux/list.h>
  25. #include <linux/slab.h>
  26. #include <nd-core.h>
  27. #include <nfit.h>
  28. #include <nd.h>
  29. #include "nfit_test.h"
  30. #include "../watermark.h"
  31. /*
  32. * Generate an NFIT table to describe the following topology:
  33. *
  34. * BUS0: Interleaved PMEM regions, and aliasing with BLK regions
  35. *
  36. * (a) (b) DIMM BLK-REGION
  37. * +----------+--------------+----------+---------+
  38. * +------+ | blk2.0 | pm0.0 | blk2.1 | pm1.0 | 0 region2
  39. * | imc0 +--+- - - - - region0 - - - -+----------+ +
  40. * +--+---+ | blk3.0 | pm0.0 | blk3.1 | pm1.0 | 1 region3
  41. * | +----------+--------------v----------v v
  42. * +--+---+ | |
  43. * | cpu0 | region1
  44. * +--+---+ | |
  45. * | +-------------------------^----------^ ^
  46. * +--+---+ | blk4.0 | pm1.0 | 2 region4
  47. * | imc1 +--+-------------------------+----------+ +
  48. * +------+ | blk5.0 | pm1.0 | 3 region5
  49. * +-------------------------+----------+-+-------+
  50. *
  51. * +--+---+
  52. * | cpu1 |
  53. * +--+---+ (Hotplug DIMM)
  54. * | +----------------------------------------------+
  55. * +--+---+ | blk6.0/pm7.0 | 4 region6/7
  56. * | imc0 +--+----------------------------------------------+
  57. * +------+
  58. *
  59. *
  60. * *) In this layout we have four dimms and two memory controllers in one
  61. * socket. Each unique interface (BLK or PMEM) to DPA space
  62. * is identified by a region device with a dynamically assigned id.
  63. *
  64. * *) The first portion of dimm0 and dimm1 are interleaved as REGION0.
  65. * A single PMEM namespace "pm0.0" is created using half of the
  66. * REGION0 SPA-range. REGION0 spans dimm0 and dimm1. PMEM namespace
  67. * allocate from from the bottom of a region. The unallocated
  68. * portion of REGION0 aliases with REGION2 and REGION3. That
  69. * unallacted capacity is reclaimed as BLK namespaces ("blk2.0" and
  70. * "blk3.0") starting at the base of each DIMM to offset (a) in those
  71. * DIMMs. "pm0.0", "blk2.0" and "blk3.0" are free-form readable
  72. * names that can be assigned to a namespace.
  73. *
  74. * *) In the last portion of dimm0 and dimm1 we have an interleaved
  75. * SPA range, REGION1, that spans those two dimms as well as dimm2
  76. * and dimm3. Some of REGION1 allocated to a PMEM namespace named
  77. * "pm1.0" the rest is reclaimed in 4 BLK namespaces (for each
  78. * dimm in the interleave set), "blk2.1", "blk3.1", "blk4.0", and
  79. * "blk5.0".
  80. *
  81. * *) The portion of dimm2 and dimm3 that do not participate in the
  82. * REGION1 interleaved SPA range (i.e. the DPA address below offset
  83. * (b) are also included in the "blk4.0" and "blk5.0" namespaces.
  84. * Note, that BLK namespaces need not be contiguous in DPA-space, and
  85. * can consume aliased capacity from multiple interleave sets.
  86. *
  87. * BUS1: Legacy NVDIMM (single contiguous range)
  88. *
  89. * region2
  90. * +---------------------+
  91. * |---------------------|
  92. * || pm2.0 ||
  93. * |---------------------|
  94. * +---------------------+
  95. *
  96. * *) A NFIT-table may describe a simple system-physical-address range
  97. * with no BLK aliasing. This type of region may optionally
  98. * reference an NVDIMM.
  99. */
  100. enum {
  101. NUM_PM = 3,
  102. NUM_DCR = 5,
  103. NUM_HINTS = 8,
  104. NUM_BDW = NUM_DCR,
  105. NUM_SPA = NUM_PM + NUM_DCR + NUM_BDW,
  106. NUM_MEM = NUM_DCR + NUM_BDW + 2 /* spa0 iset */
  107. + 4 /* spa1 iset */ + 1 /* spa11 iset */,
  108. DIMM_SIZE = SZ_32M,
  109. LABEL_SIZE = SZ_128K,
  110. SPA_VCD_SIZE = SZ_4M,
  111. SPA0_SIZE = DIMM_SIZE,
  112. SPA1_SIZE = DIMM_SIZE*2,
  113. SPA2_SIZE = DIMM_SIZE,
  114. BDW_SIZE = 64 << 8,
  115. DCR_SIZE = 12,
  116. NUM_NFITS = 2, /* permit testing multiple NFITs per system */
  117. };
  118. struct nfit_test_dcr {
  119. __le64 bdw_addr;
  120. __le32 bdw_status;
  121. __u8 aperature[BDW_SIZE];
  122. };
  123. #define NFIT_DIMM_HANDLE(node, socket, imc, chan, dimm) \
  124. (((node & 0xfff) << 16) | ((socket & 0xf) << 12) \
  125. | ((imc & 0xf) << 8) | ((chan & 0xf) << 4) | (dimm & 0xf))
  126. static u32 handle[] = {
  127. [0] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 0),
  128. [1] = NFIT_DIMM_HANDLE(0, 0, 0, 0, 1),
  129. [2] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 0),
  130. [3] = NFIT_DIMM_HANDLE(0, 0, 1, 0, 1),
  131. [4] = NFIT_DIMM_HANDLE(0, 1, 0, 0, 0),
  132. [5] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 0),
  133. [6] = NFIT_DIMM_HANDLE(1, 0, 0, 0, 1),
  134. };
  135. static unsigned long dimm_fail_cmd_flags[NUM_DCR];
  136. static int dimm_fail_cmd_code[NUM_DCR];
  137. struct nfit_test_fw {
  138. enum intel_fw_update_state state;
  139. u32 context;
  140. u64 version;
  141. u32 size_received;
  142. u64 end_time;
  143. };
  144. struct nfit_test {
  145. struct acpi_nfit_desc acpi_desc;
  146. struct platform_device pdev;
  147. struct list_head resources;
  148. void *nfit_buf;
  149. dma_addr_t nfit_dma;
  150. size_t nfit_size;
  151. size_t nfit_filled;
  152. int dcr_idx;
  153. int num_dcr;
  154. int num_pm;
  155. void **dimm;
  156. dma_addr_t *dimm_dma;
  157. void **flush;
  158. dma_addr_t *flush_dma;
  159. void **label;
  160. dma_addr_t *label_dma;
  161. void **spa_set;
  162. dma_addr_t *spa_set_dma;
  163. struct nfit_test_dcr **dcr;
  164. dma_addr_t *dcr_dma;
  165. int (*alloc)(struct nfit_test *t);
  166. void (*setup)(struct nfit_test *t);
  167. int setup_hotplug;
  168. union acpi_object **_fit;
  169. dma_addr_t _fit_dma;
  170. struct ars_state {
  171. struct nd_cmd_ars_status *ars_status;
  172. unsigned long deadline;
  173. spinlock_t lock;
  174. } ars_state;
  175. struct device *dimm_dev[NUM_DCR];
  176. struct nd_intel_smart *smart;
  177. struct nd_intel_smart_threshold *smart_threshold;
  178. struct badrange badrange;
  179. struct work_struct work;
  180. struct nfit_test_fw *fw;
  181. };
  182. static struct workqueue_struct *nfit_wq;
  183. static struct nfit_test *to_nfit_test(struct device *dev)
  184. {
  185. struct platform_device *pdev = to_platform_device(dev);
  186. return container_of(pdev, struct nfit_test, pdev);
  187. }
  188. static int nd_intel_test_get_fw_info(struct nfit_test *t,
  189. struct nd_intel_fw_info *nd_cmd, unsigned int buf_len,
  190. int idx)
  191. {
  192. struct device *dev = &t->pdev.dev;
  193. struct nfit_test_fw *fw = &t->fw[idx];
  194. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p, buf_len: %u, idx: %d\n",
  195. __func__, t, nd_cmd, buf_len, idx);
  196. if (buf_len < sizeof(*nd_cmd))
  197. return -EINVAL;
  198. nd_cmd->status = 0;
  199. nd_cmd->storage_size = INTEL_FW_STORAGE_SIZE;
  200. nd_cmd->max_send_len = INTEL_FW_MAX_SEND_LEN;
  201. nd_cmd->query_interval = INTEL_FW_QUERY_INTERVAL;
  202. nd_cmd->max_query_time = INTEL_FW_QUERY_MAX_TIME;
  203. nd_cmd->update_cap = 0;
  204. nd_cmd->fis_version = INTEL_FW_FIS_VERSION;
  205. nd_cmd->run_version = 0;
  206. nd_cmd->updated_version = fw->version;
  207. return 0;
  208. }
  209. static int nd_intel_test_start_update(struct nfit_test *t,
  210. struct nd_intel_fw_start *nd_cmd, unsigned int buf_len,
  211. int idx)
  212. {
  213. struct device *dev = &t->pdev.dev;
  214. struct nfit_test_fw *fw = &t->fw[idx];
  215. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
  216. __func__, t, nd_cmd, buf_len, idx);
  217. if (buf_len < sizeof(*nd_cmd))
  218. return -EINVAL;
  219. if (fw->state != FW_STATE_NEW) {
  220. /* extended status, FW update in progress */
  221. nd_cmd->status = 0x10007;
  222. return 0;
  223. }
  224. fw->state = FW_STATE_IN_PROGRESS;
  225. fw->context++;
  226. fw->size_received = 0;
  227. nd_cmd->status = 0;
  228. nd_cmd->context = fw->context;
  229. dev_dbg(dev, "%s: context issued: %#x\n", __func__, nd_cmd->context);
  230. return 0;
  231. }
  232. static int nd_intel_test_send_data(struct nfit_test *t,
  233. struct nd_intel_fw_send_data *nd_cmd, unsigned int buf_len,
  234. int idx)
  235. {
  236. struct device *dev = &t->pdev.dev;
  237. struct nfit_test_fw *fw = &t->fw[idx];
  238. u32 *status = (u32 *)&nd_cmd->data[nd_cmd->length];
  239. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
  240. __func__, t, nd_cmd, buf_len, idx);
  241. if (buf_len < sizeof(*nd_cmd))
  242. return -EINVAL;
  243. dev_dbg(dev, "%s: cmd->status: %#x\n", __func__, *status);
  244. dev_dbg(dev, "%s: cmd->data[0]: %#x\n", __func__, nd_cmd->data[0]);
  245. dev_dbg(dev, "%s: cmd->data[%u]: %#x\n", __func__, nd_cmd->length-1,
  246. nd_cmd->data[nd_cmd->length-1]);
  247. if (fw->state != FW_STATE_IN_PROGRESS) {
  248. dev_dbg(dev, "%s: not in IN_PROGRESS state\n", __func__);
  249. *status = 0x5;
  250. return 0;
  251. }
  252. if (nd_cmd->context != fw->context) {
  253. dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
  254. __func__, nd_cmd->context, fw->context);
  255. *status = 0x10007;
  256. return 0;
  257. }
  258. /*
  259. * check offset + len > size of fw storage
  260. * check length is > max send length
  261. */
  262. if (nd_cmd->offset + nd_cmd->length > INTEL_FW_STORAGE_SIZE ||
  263. nd_cmd->length > INTEL_FW_MAX_SEND_LEN) {
  264. *status = 0x3;
  265. dev_dbg(dev, "%s: buffer boundary violation\n", __func__);
  266. return 0;
  267. }
  268. fw->size_received += nd_cmd->length;
  269. dev_dbg(dev, "%s: copying %u bytes, %u bytes so far\n",
  270. __func__, nd_cmd->length, fw->size_received);
  271. *status = 0;
  272. return 0;
  273. }
  274. static int nd_intel_test_finish_fw(struct nfit_test *t,
  275. struct nd_intel_fw_finish_update *nd_cmd,
  276. unsigned int buf_len, int idx)
  277. {
  278. struct device *dev = &t->pdev.dev;
  279. struct nfit_test_fw *fw = &t->fw[idx];
  280. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
  281. __func__, t, nd_cmd, buf_len, idx);
  282. if (fw->state == FW_STATE_UPDATED) {
  283. /* update already done, need cold boot */
  284. nd_cmd->status = 0x20007;
  285. return 0;
  286. }
  287. dev_dbg(dev, "%s: context: %#x ctrl_flags: %#x\n",
  288. __func__, nd_cmd->context, nd_cmd->ctrl_flags);
  289. switch (nd_cmd->ctrl_flags) {
  290. case 0: /* finish */
  291. if (nd_cmd->context != fw->context) {
  292. dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
  293. __func__, nd_cmd->context,
  294. fw->context);
  295. nd_cmd->status = 0x10007;
  296. return 0;
  297. }
  298. nd_cmd->status = 0;
  299. fw->state = FW_STATE_VERIFY;
  300. /* set 1 second of time for firmware "update" */
  301. fw->end_time = jiffies + HZ;
  302. break;
  303. case 1: /* abort */
  304. fw->size_received = 0;
  305. /* successfully aborted status */
  306. nd_cmd->status = 0x40007;
  307. fw->state = FW_STATE_NEW;
  308. dev_dbg(dev, "%s: abort successful\n", __func__);
  309. break;
  310. default: /* bad control flag */
  311. dev_warn(dev, "%s: unknown control flag: %#x\n",
  312. __func__, nd_cmd->ctrl_flags);
  313. return -EINVAL;
  314. }
  315. return 0;
  316. }
  317. static int nd_intel_test_finish_query(struct nfit_test *t,
  318. struct nd_intel_fw_finish_query *nd_cmd,
  319. unsigned int buf_len, int idx)
  320. {
  321. struct device *dev = &t->pdev.dev;
  322. struct nfit_test_fw *fw = &t->fw[idx];
  323. dev_dbg(dev, "%s(nfit_test: %p nd_cmd: %p buf_len: %u idx: %d)\n",
  324. __func__, t, nd_cmd, buf_len, idx);
  325. if (buf_len < sizeof(*nd_cmd))
  326. return -EINVAL;
  327. if (nd_cmd->context != fw->context) {
  328. dev_dbg(dev, "%s: incorrect context: in: %#x correct: %#x\n",
  329. __func__, nd_cmd->context, fw->context);
  330. nd_cmd->status = 0x10007;
  331. return 0;
  332. }
  333. dev_dbg(dev, "%s context: %#x\n", __func__, nd_cmd->context);
  334. switch (fw->state) {
  335. case FW_STATE_NEW:
  336. nd_cmd->updated_fw_rev = 0;
  337. nd_cmd->status = 0;
  338. dev_dbg(dev, "%s: new state\n", __func__);
  339. break;
  340. case FW_STATE_IN_PROGRESS:
  341. /* sequencing error */
  342. nd_cmd->status = 0x40007;
  343. nd_cmd->updated_fw_rev = 0;
  344. dev_dbg(dev, "%s: sequence error\n", __func__);
  345. break;
  346. case FW_STATE_VERIFY:
  347. if (time_is_after_jiffies64(fw->end_time)) {
  348. nd_cmd->updated_fw_rev = 0;
  349. nd_cmd->status = 0x20007;
  350. dev_dbg(dev, "%s: still verifying\n", __func__);
  351. break;
  352. }
  353. dev_dbg(dev, "%s: transition out verify\n", __func__);
  354. fw->state = FW_STATE_UPDATED;
  355. /* we are going to fall through if it's "done" */
  356. case FW_STATE_UPDATED:
  357. nd_cmd->status = 0;
  358. /* bogus test version */
  359. fw->version = nd_cmd->updated_fw_rev =
  360. INTEL_FW_FAKE_VERSION;
  361. dev_dbg(dev, "%s: updated\n", __func__);
  362. break;
  363. default: /* we should never get here */
  364. return -EINVAL;
  365. }
  366. return 0;
  367. }
  368. static int nfit_test_cmd_get_config_size(struct nd_cmd_get_config_size *nd_cmd,
  369. unsigned int buf_len)
  370. {
  371. if (buf_len < sizeof(*nd_cmd))
  372. return -EINVAL;
  373. nd_cmd->status = 0;
  374. nd_cmd->config_size = LABEL_SIZE;
  375. nd_cmd->max_xfer = SZ_4K;
  376. return 0;
  377. }
  378. static int nfit_test_cmd_get_config_data(struct nd_cmd_get_config_data_hdr
  379. *nd_cmd, unsigned int buf_len, void *label)
  380. {
  381. unsigned int len, offset = nd_cmd->in_offset;
  382. int rc;
  383. if (buf_len < sizeof(*nd_cmd))
  384. return -EINVAL;
  385. if (offset >= LABEL_SIZE)
  386. return -EINVAL;
  387. if (nd_cmd->in_length + sizeof(*nd_cmd) > buf_len)
  388. return -EINVAL;
  389. nd_cmd->status = 0;
  390. len = min(nd_cmd->in_length, LABEL_SIZE - offset);
  391. memcpy(nd_cmd->out_buf, label + offset, len);
  392. rc = buf_len - sizeof(*nd_cmd) - len;
  393. return rc;
  394. }
  395. static int nfit_test_cmd_set_config_data(struct nd_cmd_set_config_hdr *nd_cmd,
  396. unsigned int buf_len, void *label)
  397. {
  398. unsigned int len, offset = nd_cmd->in_offset;
  399. u32 *status;
  400. int rc;
  401. if (buf_len < sizeof(*nd_cmd))
  402. return -EINVAL;
  403. if (offset >= LABEL_SIZE)
  404. return -EINVAL;
  405. if (nd_cmd->in_length + sizeof(*nd_cmd) + 4 > buf_len)
  406. return -EINVAL;
  407. status = (void *)nd_cmd + nd_cmd->in_length + sizeof(*nd_cmd);
  408. *status = 0;
  409. len = min(nd_cmd->in_length, LABEL_SIZE - offset);
  410. memcpy(label + offset, nd_cmd->in_buf, len);
  411. rc = buf_len - sizeof(*nd_cmd) - (len + 4);
  412. return rc;
  413. }
  414. #define NFIT_TEST_CLEAR_ERR_UNIT 256
  415. static int nfit_test_cmd_ars_cap(struct nd_cmd_ars_cap *nd_cmd,
  416. unsigned int buf_len)
  417. {
  418. int ars_recs;
  419. if (buf_len < sizeof(*nd_cmd))
  420. return -EINVAL;
  421. /* for testing, only store up to n records that fit within 4k */
  422. ars_recs = SZ_4K / sizeof(struct nd_ars_record);
  423. nd_cmd->max_ars_out = sizeof(struct nd_cmd_ars_status)
  424. + ars_recs * sizeof(struct nd_ars_record);
  425. nd_cmd->status = (ND_ARS_PERSISTENT | ND_ARS_VOLATILE) << 16;
  426. nd_cmd->clear_err_unit = NFIT_TEST_CLEAR_ERR_UNIT;
  427. return 0;
  428. }
  429. static void post_ars_status(struct ars_state *ars_state,
  430. struct badrange *badrange, u64 addr, u64 len)
  431. {
  432. struct nd_cmd_ars_status *ars_status;
  433. struct nd_ars_record *ars_record;
  434. struct badrange_entry *be;
  435. u64 end = addr + len - 1;
  436. int i = 0;
  437. ars_state->deadline = jiffies + 1*HZ;
  438. ars_status = ars_state->ars_status;
  439. ars_status->status = 0;
  440. ars_status->address = addr;
  441. ars_status->length = len;
  442. ars_status->type = ND_ARS_PERSISTENT;
  443. spin_lock(&badrange->lock);
  444. list_for_each_entry(be, &badrange->list, list) {
  445. u64 be_end = be->start + be->length - 1;
  446. u64 rstart, rend;
  447. /* skip entries outside the range */
  448. if (be_end < addr || be->start > end)
  449. continue;
  450. rstart = (be->start < addr) ? addr : be->start;
  451. rend = (be_end < end) ? be_end : end;
  452. ars_record = &ars_status->records[i];
  453. ars_record->handle = 0;
  454. ars_record->err_address = rstart;
  455. ars_record->length = rend - rstart + 1;
  456. i++;
  457. }
  458. spin_unlock(&badrange->lock);
  459. ars_status->num_records = i;
  460. ars_status->out_length = sizeof(struct nd_cmd_ars_status)
  461. + i * sizeof(struct nd_ars_record);
  462. }
  463. static int nfit_test_cmd_ars_start(struct nfit_test *t,
  464. struct ars_state *ars_state,
  465. struct nd_cmd_ars_start *ars_start, unsigned int buf_len,
  466. int *cmd_rc)
  467. {
  468. if (buf_len < sizeof(*ars_start))
  469. return -EINVAL;
  470. spin_lock(&ars_state->lock);
  471. if (time_before(jiffies, ars_state->deadline)) {
  472. ars_start->status = NFIT_ARS_START_BUSY;
  473. *cmd_rc = -EBUSY;
  474. } else {
  475. ars_start->status = 0;
  476. ars_start->scrub_time = 1;
  477. post_ars_status(ars_state, &t->badrange, ars_start->address,
  478. ars_start->length);
  479. *cmd_rc = 0;
  480. }
  481. spin_unlock(&ars_state->lock);
  482. return 0;
  483. }
  484. static int nfit_test_cmd_ars_status(struct ars_state *ars_state,
  485. struct nd_cmd_ars_status *ars_status, unsigned int buf_len,
  486. int *cmd_rc)
  487. {
  488. if (buf_len < ars_state->ars_status->out_length)
  489. return -EINVAL;
  490. spin_lock(&ars_state->lock);
  491. if (time_before(jiffies, ars_state->deadline)) {
  492. memset(ars_status, 0, buf_len);
  493. ars_status->status = NFIT_ARS_STATUS_BUSY;
  494. ars_status->out_length = sizeof(*ars_status);
  495. *cmd_rc = -EBUSY;
  496. } else {
  497. memcpy(ars_status, ars_state->ars_status,
  498. ars_state->ars_status->out_length);
  499. *cmd_rc = 0;
  500. }
  501. spin_unlock(&ars_state->lock);
  502. return 0;
  503. }
  504. static int nfit_test_cmd_clear_error(struct nfit_test *t,
  505. struct nd_cmd_clear_error *clear_err,
  506. unsigned int buf_len, int *cmd_rc)
  507. {
  508. const u64 mask = NFIT_TEST_CLEAR_ERR_UNIT - 1;
  509. if (buf_len < sizeof(*clear_err))
  510. return -EINVAL;
  511. if ((clear_err->address & mask) || (clear_err->length & mask))
  512. return -EINVAL;
  513. badrange_forget(&t->badrange, clear_err->address, clear_err->length);
  514. clear_err->status = 0;
  515. clear_err->cleared = clear_err->length;
  516. *cmd_rc = 0;
  517. return 0;
  518. }
  519. struct region_search_spa {
  520. u64 addr;
  521. struct nd_region *region;
  522. };
  523. static int is_region_device(struct device *dev)
  524. {
  525. return !strncmp(dev->kobj.name, "region", 6);
  526. }
  527. static int nfit_test_search_region_spa(struct device *dev, void *data)
  528. {
  529. struct region_search_spa *ctx = data;
  530. struct nd_region *nd_region;
  531. resource_size_t ndr_end;
  532. if (!is_region_device(dev))
  533. return 0;
  534. nd_region = to_nd_region(dev);
  535. ndr_end = nd_region->ndr_start + nd_region->ndr_size;
  536. if (ctx->addr >= nd_region->ndr_start && ctx->addr < ndr_end) {
  537. ctx->region = nd_region;
  538. return 1;
  539. }
  540. return 0;
  541. }
  542. static int nfit_test_search_spa(struct nvdimm_bus *bus,
  543. struct nd_cmd_translate_spa *spa)
  544. {
  545. int ret;
  546. struct nd_region *nd_region = NULL;
  547. struct nvdimm *nvdimm = NULL;
  548. struct nd_mapping *nd_mapping = NULL;
  549. struct region_search_spa ctx = {
  550. .addr = spa->spa,
  551. .region = NULL,
  552. };
  553. u64 dpa;
  554. ret = device_for_each_child(&bus->dev, &ctx,
  555. nfit_test_search_region_spa);
  556. if (!ret)
  557. return -ENODEV;
  558. nd_region = ctx.region;
  559. dpa = ctx.addr - nd_region->ndr_start;
  560. /*
  561. * last dimm is selected for test
  562. */
  563. nd_mapping = &nd_region->mapping[nd_region->ndr_mappings - 1];
  564. nvdimm = nd_mapping->nvdimm;
  565. spa->devices[0].nfit_device_handle = handle[nvdimm->id];
  566. spa->num_nvdimms = 1;
  567. spa->devices[0].dpa = dpa;
  568. return 0;
  569. }
  570. static int nfit_test_cmd_translate_spa(struct nvdimm_bus *bus,
  571. struct nd_cmd_translate_spa *spa, unsigned int buf_len)
  572. {
  573. if (buf_len < spa->translate_length)
  574. return -EINVAL;
  575. if (nfit_test_search_spa(bus, spa) < 0 || !spa->num_nvdimms)
  576. spa->status = 2;
  577. return 0;
  578. }
  579. static int nfit_test_cmd_smart(struct nd_intel_smart *smart, unsigned int buf_len,
  580. struct nd_intel_smart *smart_data)
  581. {
  582. if (buf_len < sizeof(*smart))
  583. return -EINVAL;
  584. memcpy(smart, smart_data, sizeof(*smart));
  585. return 0;
  586. }
  587. static int nfit_test_cmd_smart_threshold(
  588. struct nd_intel_smart_threshold *out,
  589. unsigned int buf_len,
  590. struct nd_intel_smart_threshold *smart_t)
  591. {
  592. if (buf_len < sizeof(*smart_t))
  593. return -EINVAL;
  594. memcpy(out, smart_t, sizeof(*smart_t));
  595. return 0;
  596. }
  597. static void smart_notify(struct device *bus_dev,
  598. struct device *dimm_dev, struct nd_intel_smart *smart,
  599. struct nd_intel_smart_threshold *thresh)
  600. {
  601. dev_dbg(dimm_dev, "%s: alarm: %#x spares: %d (%d) mtemp: %d (%d) ctemp: %d (%d)\n",
  602. __func__, thresh->alarm_control, thresh->spares,
  603. smart->spares, thresh->media_temperature,
  604. smart->media_temperature, thresh->ctrl_temperature,
  605. smart->ctrl_temperature);
  606. if (((thresh->alarm_control & ND_INTEL_SMART_SPARE_TRIP)
  607. && smart->spares
  608. <= thresh->spares)
  609. || ((thresh->alarm_control & ND_INTEL_SMART_TEMP_TRIP)
  610. && smart->media_temperature
  611. >= thresh->media_temperature)
  612. || ((thresh->alarm_control & ND_INTEL_SMART_CTEMP_TRIP)
  613. && smart->ctrl_temperature
  614. >= thresh->ctrl_temperature)
  615. || (smart->health != ND_INTEL_SMART_NON_CRITICAL_HEALTH)
  616. || (smart->shutdown_state != 0)) {
  617. device_lock(bus_dev);
  618. __acpi_nvdimm_notify(dimm_dev, 0x81);
  619. device_unlock(bus_dev);
  620. }
  621. }
  622. static int nfit_test_cmd_smart_set_threshold(
  623. struct nd_intel_smart_set_threshold *in,
  624. unsigned int buf_len,
  625. struct nd_intel_smart_threshold *thresh,
  626. struct nd_intel_smart *smart,
  627. struct device *bus_dev, struct device *dimm_dev)
  628. {
  629. unsigned int size;
  630. size = sizeof(*in) - 4;
  631. if (buf_len < size)
  632. return -EINVAL;
  633. memcpy(thresh->data, in, size);
  634. in->status = 0;
  635. smart_notify(bus_dev, dimm_dev, smart, thresh);
  636. return 0;
  637. }
  638. static int nfit_test_cmd_smart_inject(
  639. struct nd_intel_smart_inject *inj,
  640. unsigned int buf_len,
  641. struct nd_intel_smart_threshold *thresh,
  642. struct nd_intel_smart *smart,
  643. struct device *bus_dev, struct device *dimm_dev)
  644. {
  645. if (buf_len != sizeof(*inj))
  646. return -EINVAL;
  647. if (inj->mtemp_enable)
  648. smart->media_temperature = inj->media_temperature;
  649. if (inj->spare_enable)
  650. smart->spares = inj->spares;
  651. if (inj->fatal_enable)
  652. smart->health = ND_INTEL_SMART_FATAL_HEALTH;
  653. if (inj->unsafe_shutdown_enable) {
  654. smart->shutdown_state = 1;
  655. smart->shutdown_count++;
  656. }
  657. inj->status = 0;
  658. smart_notify(bus_dev, dimm_dev, smart, thresh);
  659. return 0;
  660. }
  661. static void uc_error_notify(struct work_struct *work)
  662. {
  663. struct nfit_test *t = container_of(work, typeof(*t), work);
  664. __acpi_nfit_notify(&t->pdev.dev, t, NFIT_NOTIFY_UC_MEMORY_ERROR);
  665. }
  666. static int nfit_test_cmd_ars_error_inject(struct nfit_test *t,
  667. struct nd_cmd_ars_err_inj *err_inj, unsigned int buf_len)
  668. {
  669. int rc;
  670. if (buf_len != sizeof(*err_inj)) {
  671. rc = -EINVAL;
  672. goto err;
  673. }
  674. if (err_inj->err_inj_spa_range_length <= 0) {
  675. rc = -EINVAL;
  676. goto err;
  677. }
  678. rc = badrange_add(&t->badrange, err_inj->err_inj_spa_range_base,
  679. err_inj->err_inj_spa_range_length);
  680. if (rc < 0)
  681. goto err;
  682. if (err_inj->err_inj_options & (1 << ND_ARS_ERR_INJ_OPT_NOTIFY))
  683. queue_work(nfit_wq, &t->work);
  684. err_inj->status = 0;
  685. return 0;
  686. err:
  687. err_inj->status = NFIT_ARS_INJECT_INVALID;
  688. return rc;
  689. }
  690. static int nfit_test_cmd_ars_inject_clear(struct nfit_test *t,
  691. struct nd_cmd_ars_err_inj_clr *err_clr, unsigned int buf_len)
  692. {
  693. int rc;
  694. if (buf_len != sizeof(*err_clr)) {
  695. rc = -EINVAL;
  696. goto err;
  697. }
  698. if (err_clr->err_inj_clr_spa_range_length <= 0) {
  699. rc = -EINVAL;
  700. goto err;
  701. }
  702. badrange_forget(&t->badrange, err_clr->err_inj_clr_spa_range_base,
  703. err_clr->err_inj_clr_spa_range_length);
  704. err_clr->status = 0;
  705. return 0;
  706. err:
  707. err_clr->status = NFIT_ARS_INJECT_INVALID;
  708. return rc;
  709. }
  710. static int nfit_test_cmd_ars_inject_status(struct nfit_test *t,
  711. struct nd_cmd_ars_err_inj_stat *err_stat,
  712. unsigned int buf_len)
  713. {
  714. struct badrange_entry *be;
  715. int max = SZ_4K / sizeof(struct nd_error_stat_query_record);
  716. int i = 0;
  717. err_stat->status = 0;
  718. spin_lock(&t->badrange.lock);
  719. list_for_each_entry(be, &t->badrange.list, list) {
  720. err_stat->record[i].err_inj_stat_spa_range_base = be->start;
  721. err_stat->record[i].err_inj_stat_spa_range_length = be->length;
  722. i++;
  723. if (i > max)
  724. break;
  725. }
  726. spin_unlock(&t->badrange.lock);
  727. err_stat->inj_err_rec_count = i;
  728. return 0;
  729. }
  730. static int nd_intel_test_cmd_set_lss_status(struct nfit_test *t,
  731. struct nd_intel_lss *nd_cmd, unsigned int buf_len)
  732. {
  733. struct device *dev = &t->pdev.dev;
  734. if (buf_len < sizeof(*nd_cmd))
  735. return -EINVAL;
  736. switch (nd_cmd->enable) {
  737. case 0:
  738. nd_cmd->status = 0;
  739. dev_dbg(dev, "%s: Latch System Shutdown Status disabled\n",
  740. __func__);
  741. break;
  742. case 1:
  743. nd_cmd->status = 0;
  744. dev_dbg(dev, "%s: Latch System Shutdown Status enabled\n",
  745. __func__);
  746. break;
  747. default:
  748. dev_warn(dev, "Unknown enable value: %#x\n", nd_cmd->enable);
  749. nd_cmd->status = 0x3;
  750. break;
  751. }
  752. return 0;
  753. }
  754. static int get_dimm(struct nfit_mem *nfit_mem, unsigned int func)
  755. {
  756. int i;
  757. /* lookup per-dimm data */
  758. for (i = 0; i < ARRAY_SIZE(handle); i++)
  759. if (__to_nfit_memdev(nfit_mem)->device_handle == handle[i])
  760. break;
  761. if (i >= ARRAY_SIZE(handle))
  762. return -ENXIO;
  763. if ((1 << func) & dimm_fail_cmd_flags[i]) {
  764. if (dimm_fail_cmd_code[i])
  765. return dimm_fail_cmd_code[i];
  766. return -EIO;
  767. }
  768. return i;
  769. }
  770. static int nfit_test_ctl(struct nvdimm_bus_descriptor *nd_desc,
  771. struct nvdimm *nvdimm, unsigned int cmd, void *buf,
  772. unsigned int buf_len, int *cmd_rc)
  773. {
  774. struct acpi_nfit_desc *acpi_desc = to_acpi_desc(nd_desc);
  775. struct nfit_test *t = container_of(acpi_desc, typeof(*t), acpi_desc);
  776. unsigned int func = cmd;
  777. int i, rc = 0, __cmd_rc;
  778. if (!cmd_rc)
  779. cmd_rc = &__cmd_rc;
  780. *cmd_rc = 0;
  781. if (nvdimm) {
  782. struct nfit_mem *nfit_mem = nvdimm_provider_data(nvdimm);
  783. unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
  784. if (!nfit_mem)
  785. return -ENOTTY;
  786. if (cmd == ND_CMD_CALL) {
  787. struct nd_cmd_pkg *call_pkg = buf;
  788. buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
  789. buf = (void *) call_pkg->nd_payload;
  790. func = call_pkg->nd_command;
  791. if (call_pkg->nd_family != nfit_mem->family)
  792. return -ENOTTY;
  793. i = get_dimm(nfit_mem, func);
  794. if (i < 0)
  795. return i;
  796. switch (func) {
  797. case ND_INTEL_ENABLE_LSS_STATUS:
  798. return nd_intel_test_cmd_set_lss_status(t,
  799. buf, buf_len);
  800. case ND_INTEL_FW_GET_INFO:
  801. return nd_intel_test_get_fw_info(t, buf,
  802. buf_len, i - t->dcr_idx);
  803. case ND_INTEL_FW_START_UPDATE:
  804. return nd_intel_test_start_update(t, buf,
  805. buf_len, i - t->dcr_idx);
  806. case ND_INTEL_FW_SEND_DATA:
  807. return nd_intel_test_send_data(t, buf,
  808. buf_len, i - t->dcr_idx);
  809. case ND_INTEL_FW_FINISH_UPDATE:
  810. return nd_intel_test_finish_fw(t, buf,
  811. buf_len, i - t->dcr_idx);
  812. case ND_INTEL_FW_FINISH_QUERY:
  813. return nd_intel_test_finish_query(t, buf,
  814. buf_len, i - t->dcr_idx);
  815. case ND_INTEL_SMART:
  816. return nfit_test_cmd_smart(buf, buf_len,
  817. &t->smart[i - t->dcr_idx]);
  818. case ND_INTEL_SMART_THRESHOLD:
  819. return nfit_test_cmd_smart_threshold(buf,
  820. buf_len,
  821. &t->smart_threshold[i -
  822. t->dcr_idx]);
  823. case ND_INTEL_SMART_SET_THRESHOLD:
  824. return nfit_test_cmd_smart_set_threshold(buf,
  825. buf_len,
  826. &t->smart_threshold[i -
  827. t->dcr_idx],
  828. &t->smart[i - t->dcr_idx],
  829. &t->pdev.dev, t->dimm_dev[i]);
  830. case ND_INTEL_SMART_INJECT:
  831. return nfit_test_cmd_smart_inject(buf,
  832. buf_len,
  833. &t->smart_threshold[i -
  834. t->dcr_idx],
  835. &t->smart[i - t->dcr_idx],
  836. &t->pdev.dev, t->dimm_dev[i]);
  837. default:
  838. return -ENOTTY;
  839. }
  840. }
  841. if (!test_bit(cmd, &cmd_mask)
  842. || !test_bit(func, &nfit_mem->dsm_mask))
  843. return -ENOTTY;
  844. i = get_dimm(nfit_mem, func);
  845. if (i < 0)
  846. return i;
  847. switch (func) {
  848. case ND_CMD_GET_CONFIG_SIZE:
  849. rc = nfit_test_cmd_get_config_size(buf, buf_len);
  850. break;
  851. case ND_CMD_GET_CONFIG_DATA:
  852. rc = nfit_test_cmd_get_config_data(buf, buf_len,
  853. t->label[i - t->dcr_idx]);
  854. break;
  855. case ND_CMD_SET_CONFIG_DATA:
  856. rc = nfit_test_cmd_set_config_data(buf, buf_len,
  857. t->label[i - t->dcr_idx]);
  858. break;
  859. default:
  860. return -ENOTTY;
  861. }
  862. } else {
  863. struct ars_state *ars_state = &t->ars_state;
  864. struct nd_cmd_pkg *call_pkg = buf;
  865. if (!nd_desc)
  866. return -ENOTTY;
  867. if (cmd == ND_CMD_CALL) {
  868. func = call_pkg->nd_command;
  869. buf_len = call_pkg->nd_size_in + call_pkg->nd_size_out;
  870. buf = (void *) call_pkg->nd_payload;
  871. switch (func) {
  872. case NFIT_CMD_TRANSLATE_SPA:
  873. rc = nfit_test_cmd_translate_spa(
  874. acpi_desc->nvdimm_bus, buf, buf_len);
  875. return rc;
  876. case NFIT_CMD_ARS_INJECT_SET:
  877. rc = nfit_test_cmd_ars_error_inject(t, buf,
  878. buf_len);
  879. return rc;
  880. case NFIT_CMD_ARS_INJECT_CLEAR:
  881. rc = nfit_test_cmd_ars_inject_clear(t, buf,
  882. buf_len);
  883. return rc;
  884. case NFIT_CMD_ARS_INJECT_GET:
  885. rc = nfit_test_cmd_ars_inject_status(t, buf,
  886. buf_len);
  887. return rc;
  888. default:
  889. return -ENOTTY;
  890. }
  891. }
  892. if (!nd_desc || !test_bit(cmd, &nd_desc->cmd_mask))
  893. return -ENOTTY;
  894. switch (func) {
  895. case ND_CMD_ARS_CAP:
  896. rc = nfit_test_cmd_ars_cap(buf, buf_len);
  897. break;
  898. case ND_CMD_ARS_START:
  899. rc = nfit_test_cmd_ars_start(t, ars_state, buf,
  900. buf_len, cmd_rc);
  901. break;
  902. case ND_CMD_ARS_STATUS:
  903. rc = nfit_test_cmd_ars_status(ars_state, buf, buf_len,
  904. cmd_rc);
  905. break;
  906. case ND_CMD_CLEAR_ERROR:
  907. rc = nfit_test_cmd_clear_error(t, buf, buf_len, cmd_rc);
  908. break;
  909. default:
  910. return -ENOTTY;
  911. }
  912. }
  913. return rc;
  914. }
  915. static DEFINE_SPINLOCK(nfit_test_lock);
  916. static struct nfit_test *instances[NUM_NFITS];
  917. static void release_nfit_res(void *data)
  918. {
  919. struct nfit_test_resource *nfit_res = data;
  920. spin_lock(&nfit_test_lock);
  921. list_del(&nfit_res->list);
  922. spin_unlock(&nfit_test_lock);
  923. vfree(nfit_res->buf);
  924. kfree(nfit_res);
  925. }
  926. static void *__test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma,
  927. void *buf)
  928. {
  929. struct device *dev = &t->pdev.dev;
  930. struct nfit_test_resource *nfit_res = kzalloc(sizeof(*nfit_res),
  931. GFP_KERNEL);
  932. int rc;
  933. if (!buf || !nfit_res)
  934. goto err;
  935. rc = devm_add_action(dev, release_nfit_res, nfit_res);
  936. if (rc)
  937. goto err;
  938. INIT_LIST_HEAD(&nfit_res->list);
  939. memset(buf, 0, size);
  940. nfit_res->dev = dev;
  941. nfit_res->buf = buf;
  942. nfit_res->res.start = *dma;
  943. nfit_res->res.end = *dma + size - 1;
  944. nfit_res->res.name = "NFIT";
  945. spin_lock_init(&nfit_res->lock);
  946. INIT_LIST_HEAD(&nfit_res->requests);
  947. spin_lock(&nfit_test_lock);
  948. list_add(&nfit_res->list, &t->resources);
  949. spin_unlock(&nfit_test_lock);
  950. return nfit_res->buf;
  951. err:
  952. if (buf)
  953. vfree(buf);
  954. kfree(nfit_res);
  955. return NULL;
  956. }
  957. static void *test_alloc(struct nfit_test *t, size_t size, dma_addr_t *dma)
  958. {
  959. void *buf = vmalloc(size);
  960. *dma = (unsigned long) buf;
  961. return __test_alloc(t, size, dma, buf);
  962. }
  963. static struct nfit_test_resource *nfit_test_lookup(resource_size_t addr)
  964. {
  965. int i;
  966. for (i = 0; i < ARRAY_SIZE(instances); i++) {
  967. struct nfit_test_resource *n, *nfit_res = NULL;
  968. struct nfit_test *t = instances[i];
  969. if (!t)
  970. continue;
  971. spin_lock(&nfit_test_lock);
  972. list_for_each_entry(n, &t->resources, list) {
  973. if (addr >= n->res.start && (addr < n->res.start
  974. + resource_size(&n->res))) {
  975. nfit_res = n;
  976. break;
  977. } else if (addr >= (unsigned long) n->buf
  978. && (addr < (unsigned long) n->buf
  979. + resource_size(&n->res))) {
  980. nfit_res = n;
  981. break;
  982. }
  983. }
  984. spin_unlock(&nfit_test_lock);
  985. if (nfit_res)
  986. return nfit_res;
  987. }
  988. return NULL;
  989. }
  990. static int ars_state_init(struct device *dev, struct ars_state *ars_state)
  991. {
  992. /* for testing, only store up to n records that fit within 4k */
  993. ars_state->ars_status = devm_kzalloc(dev,
  994. sizeof(struct nd_cmd_ars_status) + SZ_4K, GFP_KERNEL);
  995. if (!ars_state->ars_status)
  996. return -ENOMEM;
  997. spin_lock_init(&ars_state->lock);
  998. return 0;
  999. }
  1000. static void put_dimms(void *data)
  1001. {
  1002. struct nfit_test *t = data;
  1003. int i;
  1004. for (i = 0; i < t->num_dcr; i++)
  1005. if (t->dimm_dev[i])
  1006. device_unregister(t->dimm_dev[i]);
  1007. }
  1008. static struct class *nfit_test_dimm;
  1009. static int dimm_name_to_id(struct device *dev)
  1010. {
  1011. int dimm;
  1012. if (sscanf(dev_name(dev), "test_dimm%d", &dimm) != 1)
  1013. return -ENXIO;
  1014. return dimm;
  1015. }
  1016. static ssize_t handle_show(struct device *dev, struct device_attribute *attr,
  1017. char *buf)
  1018. {
  1019. int dimm = dimm_name_to_id(dev);
  1020. if (dimm < 0)
  1021. return dimm;
  1022. return sprintf(buf, "%#x\n", handle[dimm]);
  1023. }
  1024. DEVICE_ATTR_RO(handle);
  1025. static ssize_t fail_cmd_show(struct device *dev, struct device_attribute *attr,
  1026. char *buf)
  1027. {
  1028. int dimm = dimm_name_to_id(dev);
  1029. if (dimm < 0)
  1030. return dimm;
  1031. return sprintf(buf, "%#lx\n", dimm_fail_cmd_flags[dimm]);
  1032. }
  1033. static ssize_t fail_cmd_store(struct device *dev, struct device_attribute *attr,
  1034. const char *buf, size_t size)
  1035. {
  1036. int dimm = dimm_name_to_id(dev);
  1037. unsigned long val;
  1038. ssize_t rc;
  1039. if (dimm < 0)
  1040. return dimm;
  1041. rc = kstrtol(buf, 0, &val);
  1042. if (rc)
  1043. return rc;
  1044. dimm_fail_cmd_flags[dimm] = val;
  1045. return size;
  1046. }
  1047. static DEVICE_ATTR_RW(fail_cmd);
  1048. static ssize_t fail_cmd_code_show(struct device *dev, struct device_attribute *attr,
  1049. char *buf)
  1050. {
  1051. int dimm = dimm_name_to_id(dev);
  1052. if (dimm < 0)
  1053. return dimm;
  1054. return sprintf(buf, "%d\n", dimm_fail_cmd_code[dimm]);
  1055. }
  1056. static ssize_t fail_cmd_code_store(struct device *dev, struct device_attribute *attr,
  1057. const char *buf, size_t size)
  1058. {
  1059. int dimm = dimm_name_to_id(dev);
  1060. unsigned long val;
  1061. ssize_t rc;
  1062. if (dimm < 0)
  1063. return dimm;
  1064. rc = kstrtol(buf, 0, &val);
  1065. if (rc)
  1066. return rc;
  1067. dimm_fail_cmd_code[dimm] = val;
  1068. return size;
  1069. }
  1070. static DEVICE_ATTR_RW(fail_cmd_code);
  1071. static struct attribute *nfit_test_dimm_attributes[] = {
  1072. &dev_attr_fail_cmd.attr,
  1073. &dev_attr_fail_cmd_code.attr,
  1074. &dev_attr_handle.attr,
  1075. NULL,
  1076. };
  1077. static struct attribute_group nfit_test_dimm_attribute_group = {
  1078. .attrs = nfit_test_dimm_attributes,
  1079. };
  1080. static const struct attribute_group *nfit_test_dimm_attribute_groups[] = {
  1081. &nfit_test_dimm_attribute_group,
  1082. NULL,
  1083. };
  1084. static int nfit_test_dimm_init(struct nfit_test *t)
  1085. {
  1086. int i;
  1087. if (devm_add_action_or_reset(&t->pdev.dev, put_dimms, t))
  1088. return -ENOMEM;
  1089. for (i = 0; i < t->num_dcr; i++) {
  1090. t->dimm_dev[i] = device_create_with_groups(nfit_test_dimm,
  1091. &t->pdev.dev, 0, NULL,
  1092. nfit_test_dimm_attribute_groups,
  1093. "test_dimm%d", i + t->dcr_idx);
  1094. if (!t->dimm_dev[i])
  1095. return -ENOMEM;
  1096. }
  1097. return 0;
  1098. }
  1099. static void smart_init(struct nfit_test *t)
  1100. {
  1101. int i;
  1102. const struct nd_intel_smart_threshold smart_t_data = {
  1103. .alarm_control = ND_INTEL_SMART_SPARE_TRIP
  1104. | ND_INTEL_SMART_TEMP_TRIP,
  1105. .media_temperature = 40 * 16,
  1106. .ctrl_temperature = 30 * 16,
  1107. .spares = 5,
  1108. };
  1109. const struct nd_intel_smart smart_data = {
  1110. .flags = ND_INTEL_SMART_HEALTH_VALID
  1111. | ND_INTEL_SMART_SPARES_VALID
  1112. | ND_INTEL_SMART_ALARM_VALID
  1113. | ND_INTEL_SMART_USED_VALID
  1114. | ND_INTEL_SMART_SHUTDOWN_VALID
  1115. | ND_INTEL_SMART_MTEMP_VALID,
  1116. .health = ND_INTEL_SMART_NON_CRITICAL_HEALTH,
  1117. .media_temperature = 23 * 16,
  1118. .ctrl_temperature = 25 * 16,
  1119. .pmic_temperature = 40 * 16,
  1120. .spares = 75,
  1121. .alarm_flags = ND_INTEL_SMART_SPARE_TRIP
  1122. | ND_INTEL_SMART_TEMP_TRIP,
  1123. .ait_status = 1,
  1124. .life_used = 5,
  1125. .shutdown_state = 0,
  1126. .vendor_size = 0,
  1127. .shutdown_count = 100,
  1128. };
  1129. for (i = 0; i < t->num_dcr; i++) {
  1130. memcpy(&t->smart[i], &smart_data, sizeof(smart_data));
  1131. memcpy(&t->smart_threshold[i], &smart_t_data,
  1132. sizeof(smart_t_data));
  1133. }
  1134. }
  1135. static int nfit_test0_alloc(struct nfit_test *t)
  1136. {
  1137. size_t nfit_size = sizeof(struct acpi_nfit_system_address) * NUM_SPA
  1138. + sizeof(struct acpi_nfit_memory_map) * NUM_MEM
  1139. + sizeof(struct acpi_nfit_control_region) * NUM_DCR
  1140. + offsetof(struct acpi_nfit_control_region,
  1141. window_size) * NUM_DCR
  1142. + sizeof(struct acpi_nfit_data_region) * NUM_BDW
  1143. + (sizeof(struct acpi_nfit_flush_address)
  1144. + sizeof(u64) * NUM_HINTS) * NUM_DCR
  1145. + sizeof(struct acpi_nfit_capabilities);
  1146. int i;
  1147. t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
  1148. if (!t->nfit_buf)
  1149. return -ENOMEM;
  1150. t->nfit_size = nfit_size;
  1151. t->spa_set[0] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[0]);
  1152. if (!t->spa_set[0])
  1153. return -ENOMEM;
  1154. t->spa_set[1] = test_alloc(t, SPA1_SIZE, &t->spa_set_dma[1]);
  1155. if (!t->spa_set[1])
  1156. return -ENOMEM;
  1157. t->spa_set[2] = test_alloc(t, SPA0_SIZE, &t->spa_set_dma[2]);
  1158. if (!t->spa_set[2])
  1159. return -ENOMEM;
  1160. for (i = 0; i < t->num_dcr; i++) {
  1161. t->dimm[i] = test_alloc(t, DIMM_SIZE, &t->dimm_dma[i]);
  1162. if (!t->dimm[i])
  1163. return -ENOMEM;
  1164. t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
  1165. if (!t->label[i])
  1166. return -ENOMEM;
  1167. sprintf(t->label[i], "label%d", i);
  1168. t->flush[i] = test_alloc(t, max(PAGE_SIZE,
  1169. sizeof(u64) * NUM_HINTS),
  1170. &t->flush_dma[i]);
  1171. if (!t->flush[i])
  1172. return -ENOMEM;
  1173. }
  1174. for (i = 0; i < t->num_dcr; i++) {
  1175. t->dcr[i] = test_alloc(t, LABEL_SIZE, &t->dcr_dma[i]);
  1176. if (!t->dcr[i])
  1177. return -ENOMEM;
  1178. }
  1179. t->_fit = test_alloc(t, sizeof(union acpi_object **), &t->_fit_dma);
  1180. if (!t->_fit)
  1181. return -ENOMEM;
  1182. if (nfit_test_dimm_init(t))
  1183. return -ENOMEM;
  1184. smart_init(t);
  1185. return ars_state_init(&t->pdev.dev, &t->ars_state);
  1186. }
  1187. static int nfit_test1_alloc(struct nfit_test *t)
  1188. {
  1189. size_t nfit_size = sizeof(struct acpi_nfit_system_address) * 2
  1190. + sizeof(struct acpi_nfit_memory_map) * 2
  1191. + offsetof(struct acpi_nfit_control_region, window_size) * 2;
  1192. int i;
  1193. t->nfit_buf = test_alloc(t, nfit_size, &t->nfit_dma);
  1194. if (!t->nfit_buf)
  1195. return -ENOMEM;
  1196. t->nfit_size = nfit_size;
  1197. t->spa_set[0] = test_alloc(t, SPA2_SIZE, &t->spa_set_dma[0]);
  1198. if (!t->spa_set[0])
  1199. return -ENOMEM;
  1200. for (i = 0; i < t->num_dcr; i++) {
  1201. t->label[i] = test_alloc(t, LABEL_SIZE, &t->label_dma[i]);
  1202. if (!t->label[i])
  1203. return -ENOMEM;
  1204. sprintf(t->label[i], "label%d", i);
  1205. }
  1206. t->spa_set[1] = test_alloc(t, SPA_VCD_SIZE, &t->spa_set_dma[1]);
  1207. if (!t->spa_set[1])
  1208. return -ENOMEM;
  1209. if (nfit_test_dimm_init(t))
  1210. return -ENOMEM;
  1211. smart_init(t);
  1212. return ars_state_init(&t->pdev.dev, &t->ars_state);
  1213. }
  1214. static void dcr_common_init(struct acpi_nfit_control_region *dcr)
  1215. {
  1216. dcr->vendor_id = 0xabcd;
  1217. dcr->device_id = 0;
  1218. dcr->revision_id = 1;
  1219. dcr->valid_fields = 1;
  1220. dcr->manufacturing_location = 0xa;
  1221. dcr->manufacturing_date = cpu_to_be16(2016);
  1222. }
  1223. static void nfit_test0_setup(struct nfit_test *t)
  1224. {
  1225. const int flush_hint_size = sizeof(struct acpi_nfit_flush_address)
  1226. + (sizeof(u64) * NUM_HINTS);
  1227. struct acpi_nfit_desc *acpi_desc;
  1228. struct acpi_nfit_memory_map *memdev;
  1229. void *nfit_buf = t->nfit_buf;
  1230. struct acpi_nfit_system_address *spa;
  1231. struct acpi_nfit_control_region *dcr;
  1232. struct acpi_nfit_data_region *bdw;
  1233. struct acpi_nfit_flush_address *flush;
  1234. struct acpi_nfit_capabilities *pcap;
  1235. unsigned int offset = 0, i;
  1236. /*
  1237. * spa0 (interleave first half of dimm0 and dimm1, note storage
  1238. * does not actually alias the related block-data-window
  1239. * regions)
  1240. */
  1241. spa = nfit_buf;
  1242. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1243. spa->header.length = sizeof(*spa);
  1244. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
  1245. spa->range_index = 0+1;
  1246. spa->address = t->spa_set_dma[0];
  1247. spa->length = SPA0_SIZE;
  1248. offset += spa->header.length;
  1249. /*
  1250. * spa1 (interleave last half of the 4 DIMMS, note storage
  1251. * does not actually alias the related block-data-window
  1252. * regions)
  1253. */
  1254. spa = nfit_buf + offset;
  1255. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1256. spa->header.length = sizeof(*spa);
  1257. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
  1258. spa->range_index = 1+1;
  1259. spa->address = t->spa_set_dma[1];
  1260. spa->length = SPA1_SIZE;
  1261. offset += spa->header.length;
  1262. /* spa2 (dcr0) dimm0 */
  1263. spa = nfit_buf + offset;
  1264. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1265. spa->header.length = sizeof(*spa);
  1266. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1267. spa->range_index = 2+1;
  1268. spa->address = t->dcr_dma[0];
  1269. spa->length = DCR_SIZE;
  1270. offset += spa->header.length;
  1271. /* spa3 (dcr1) dimm1 */
  1272. spa = nfit_buf + offset;
  1273. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1274. spa->header.length = sizeof(*spa);
  1275. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1276. spa->range_index = 3+1;
  1277. spa->address = t->dcr_dma[1];
  1278. spa->length = DCR_SIZE;
  1279. offset += spa->header.length;
  1280. /* spa4 (dcr2) dimm2 */
  1281. spa = nfit_buf + offset;
  1282. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1283. spa->header.length = sizeof(*spa);
  1284. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1285. spa->range_index = 4+1;
  1286. spa->address = t->dcr_dma[2];
  1287. spa->length = DCR_SIZE;
  1288. offset += spa->header.length;
  1289. /* spa5 (dcr3) dimm3 */
  1290. spa = nfit_buf + offset;
  1291. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1292. spa->header.length = sizeof(*spa);
  1293. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1294. spa->range_index = 5+1;
  1295. spa->address = t->dcr_dma[3];
  1296. spa->length = DCR_SIZE;
  1297. offset += spa->header.length;
  1298. /* spa6 (bdw for dcr0) dimm0 */
  1299. spa = nfit_buf + offset;
  1300. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1301. spa->header.length = sizeof(*spa);
  1302. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1303. spa->range_index = 6+1;
  1304. spa->address = t->dimm_dma[0];
  1305. spa->length = DIMM_SIZE;
  1306. offset += spa->header.length;
  1307. /* spa7 (bdw for dcr1) dimm1 */
  1308. spa = nfit_buf + offset;
  1309. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1310. spa->header.length = sizeof(*spa);
  1311. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1312. spa->range_index = 7+1;
  1313. spa->address = t->dimm_dma[1];
  1314. spa->length = DIMM_SIZE;
  1315. offset += spa->header.length;
  1316. /* spa8 (bdw for dcr2) dimm2 */
  1317. spa = nfit_buf + offset;
  1318. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1319. spa->header.length = sizeof(*spa);
  1320. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1321. spa->range_index = 8+1;
  1322. spa->address = t->dimm_dma[2];
  1323. spa->length = DIMM_SIZE;
  1324. offset += spa->header.length;
  1325. /* spa9 (bdw for dcr3) dimm3 */
  1326. spa = nfit_buf + offset;
  1327. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1328. spa->header.length = sizeof(*spa);
  1329. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1330. spa->range_index = 9+1;
  1331. spa->address = t->dimm_dma[3];
  1332. spa->length = DIMM_SIZE;
  1333. offset += spa->header.length;
  1334. /* mem-region0 (spa0, dimm0) */
  1335. memdev = nfit_buf + offset;
  1336. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1337. memdev->header.length = sizeof(*memdev);
  1338. memdev->device_handle = handle[0];
  1339. memdev->physical_id = 0;
  1340. memdev->region_id = 0;
  1341. memdev->range_index = 0+1;
  1342. memdev->region_index = 4+1;
  1343. memdev->region_size = SPA0_SIZE/2;
  1344. memdev->region_offset = 1;
  1345. memdev->address = 0;
  1346. memdev->interleave_index = 0;
  1347. memdev->interleave_ways = 2;
  1348. offset += memdev->header.length;
  1349. /* mem-region1 (spa0, dimm1) */
  1350. memdev = nfit_buf + offset;
  1351. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1352. memdev->header.length = sizeof(*memdev);
  1353. memdev->device_handle = handle[1];
  1354. memdev->physical_id = 1;
  1355. memdev->region_id = 0;
  1356. memdev->range_index = 0+1;
  1357. memdev->region_index = 5+1;
  1358. memdev->region_size = SPA0_SIZE/2;
  1359. memdev->region_offset = (1 << 8);
  1360. memdev->address = 0;
  1361. memdev->interleave_index = 0;
  1362. memdev->interleave_ways = 2;
  1363. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1364. offset += memdev->header.length;
  1365. /* mem-region2 (spa1, dimm0) */
  1366. memdev = nfit_buf + offset;
  1367. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1368. memdev->header.length = sizeof(*memdev);
  1369. memdev->device_handle = handle[0];
  1370. memdev->physical_id = 0;
  1371. memdev->region_id = 1;
  1372. memdev->range_index = 1+1;
  1373. memdev->region_index = 4+1;
  1374. memdev->region_size = SPA1_SIZE/4;
  1375. memdev->region_offset = (1 << 16);
  1376. memdev->address = SPA0_SIZE/2;
  1377. memdev->interleave_index = 0;
  1378. memdev->interleave_ways = 4;
  1379. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1380. offset += memdev->header.length;
  1381. /* mem-region3 (spa1, dimm1) */
  1382. memdev = nfit_buf + offset;
  1383. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1384. memdev->header.length = sizeof(*memdev);
  1385. memdev->device_handle = handle[1];
  1386. memdev->physical_id = 1;
  1387. memdev->region_id = 1;
  1388. memdev->range_index = 1+1;
  1389. memdev->region_index = 5+1;
  1390. memdev->region_size = SPA1_SIZE/4;
  1391. memdev->region_offset = (1 << 24);
  1392. memdev->address = SPA0_SIZE/2;
  1393. memdev->interleave_index = 0;
  1394. memdev->interleave_ways = 4;
  1395. offset += memdev->header.length;
  1396. /* mem-region4 (spa1, dimm2) */
  1397. memdev = nfit_buf + offset;
  1398. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1399. memdev->header.length = sizeof(*memdev);
  1400. memdev->device_handle = handle[2];
  1401. memdev->physical_id = 2;
  1402. memdev->region_id = 0;
  1403. memdev->range_index = 1+1;
  1404. memdev->region_index = 6+1;
  1405. memdev->region_size = SPA1_SIZE/4;
  1406. memdev->region_offset = (1ULL << 32);
  1407. memdev->address = SPA0_SIZE/2;
  1408. memdev->interleave_index = 0;
  1409. memdev->interleave_ways = 4;
  1410. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1411. offset += memdev->header.length;
  1412. /* mem-region5 (spa1, dimm3) */
  1413. memdev = nfit_buf + offset;
  1414. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1415. memdev->header.length = sizeof(*memdev);
  1416. memdev->device_handle = handle[3];
  1417. memdev->physical_id = 3;
  1418. memdev->region_id = 0;
  1419. memdev->range_index = 1+1;
  1420. memdev->region_index = 7+1;
  1421. memdev->region_size = SPA1_SIZE/4;
  1422. memdev->region_offset = (1ULL << 40);
  1423. memdev->address = SPA0_SIZE/2;
  1424. memdev->interleave_index = 0;
  1425. memdev->interleave_ways = 4;
  1426. offset += memdev->header.length;
  1427. /* mem-region6 (spa/dcr0, dimm0) */
  1428. memdev = nfit_buf + offset;
  1429. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1430. memdev->header.length = sizeof(*memdev);
  1431. memdev->device_handle = handle[0];
  1432. memdev->physical_id = 0;
  1433. memdev->region_id = 0;
  1434. memdev->range_index = 2+1;
  1435. memdev->region_index = 0+1;
  1436. memdev->region_size = 0;
  1437. memdev->region_offset = 0;
  1438. memdev->address = 0;
  1439. memdev->interleave_index = 0;
  1440. memdev->interleave_ways = 1;
  1441. offset += memdev->header.length;
  1442. /* mem-region7 (spa/dcr1, dimm1) */
  1443. memdev = nfit_buf + offset;
  1444. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1445. memdev->header.length = sizeof(*memdev);
  1446. memdev->device_handle = handle[1];
  1447. memdev->physical_id = 1;
  1448. memdev->region_id = 0;
  1449. memdev->range_index = 3+1;
  1450. memdev->region_index = 1+1;
  1451. memdev->region_size = 0;
  1452. memdev->region_offset = 0;
  1453. memdev->address = 0;
  1454. memdev->interleave_index = 0;
  1455. memdev->interleave_ways = 1;
  1456. offset += memdev->header.length;
  1457. /* mem-region8 (spa/dcr2, dimm2) */
  1458. memdev = nfit_buf + offset;
  1459. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1460. memdev->header.length = sizeof(*memdev);
  1461. memdev->device_handle = handle[2];
  1462. memdev->physical_id = 2;
  1463. memdev->region_id = 0;
  1464. memdev->range_index = 4+1;
  1465. memdev->region_index = 2+1;
  1466. memdev->region_size = 0;
  1467. memdev->region_offset = 0;
  1468. memdev->address = 0;
  1469. memdev->interleave_index = 0;
  1470. memdev->interleave_ways = 1;
  1471. offset += memdev->header.length;
  1472. /* mem-region9 (spa/dcr3, dimm3) */
  1473. memdev = nfit_buf + offset;
  1474. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1475. memdev->header.length = sizeof(*memdev);
  1476. memdev->device_handle = handle[3];
  1477. memdev->physical_id = 3;
  1478. memdev->region_id = 0;
  1479. memdev->range_index = 5+1;
  1480. memdev->region_index = 3+1;
  1481. memdev->region_size = 0;
  1482. memdev->region_offset = 0;
  1483. memdev->address = 0;
  1484. memdev->interleave_index = 0;
  1485. memdev->interleave_ways = 1;
  1486. offset += memdev->header.length;
  1487. /* mem-region10 (spa/bdw0, dimm0) */
  1488. memdev = nfit_buf + offset;
  1489. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1490. memdev->header.length = sizeof(*memdev);
  1491. memdev->device_handle = handle[0];
  1492. memdev->physical_id = 0;
  1493. memdev->region_id = 0;
  1494. memdev->range_index = 6+1;
  1495. memdev->region_index = 0+1;
  1496. memdev->region_size = 0;
  1497. memdev->region_offset = 0;
  1498. memdev->address = 0;
  1499. memdev->interleave_index = 0;
  1500. memdev->interleave_ways = 1;
  1501. offset += memdev->header.length;
  1502. /* mem-region11 (spa/bdw1, dimm1) */
  1503. memdev = nfit_buf + offset;
  1504. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1505. memdev->header.length = sizeof(*memdev);
  1506. memdev->device_handle = handle[1];
  1507. memdev->physical_id = 1;
  1508. memdev->region_id = 0;
  1509. memdev->range_index = 7+1;
  1510. memdev->region_index = 1+1;
  1511. memdev->region_size = 0;
  1512. memdev->region_offset = 0;
  1513. memdev->address = 0;
  1514. memdev->interleave_index = 0;
  1515. memdev->interleave_ways = 1;
  1516. offset += memdev->header.length;
  1517. /* mem-region12 (spa/bdw2, dimm2) */
  1518. memdev = nfit_buf + offset;
  1519. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1520. memdev->header.length = sizeof(*memdev);
  1521. memdev->device_handle = handle[2];
  1522. memdev->physical_id = 2;
  1523. memdev->region_id = 0;
  1524. memdev->range_index = 8+1;
  1525. memdev->region_index = 2+1;
  1526. memdev->region_size = 0;
  1527. memdev->region_offset = 0;
  1528. memdev->address = 0;
  1529. memdev->interleave_index = 0;
  1530. memdev->interleave_ways = 1;
  1531. offset += memdev->header.length;
  1532. /* mem-region13 (spa/dcr3, dimm3) */
  1533. memdev = nfit_buf + offset;
  1534. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1535. memdev->header.length = sizeof(*memdev);
  1536. memdev->device_handle = handle[3];
  1537. memdev->physical_id = 3;
  1538. memdev->region_id = 0;
  1539. memdev->range_index = 9+1;
  1540. memdev->region_index = 3+1;
  1541. memdev->region_size = 0;
  1542. memdev->region_offset = 0;
  1543. memdev->address = 0;
  1544. memdev->interleave_index = 0;
  1545. memdev->interleave_ways = 1;
  1546. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1547. offset += memdev->header.length;
  1548. /* dcr-descriptor0: blk */
  1549. dcr = nfit_buf + offset;
  1550. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1551. dcr->header.length = sizeof(*dcr);
  1552. dcr->region_index = 0+1;
  1553. dcr_common_init(dcr);
  1554. dcr->serial_number = ~handle[0];
  1555. dcr->code = NFIT_FIC_BLK;
  1556. dcr->windows = 1;
  1557. dcr->window_size = DCR_SIZE;
  1558. dcr->command_offset = 0;
  1559. dcr->command_size = 8;
  1560. dcr->status_offset = 8;
  1561. dcr->status_size = 4;
  1562. offset += dcr->header.length;
  1563. /* dcr-descriptor1: blk */
  1564. dcr = nfit_buf + offset;
  1565. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1566. dcr->header.length = sizeof(*dcr);
  1567. dcr->region_index = 1+1;
  1568. dcr_common_init(dcr);
  1569. dcr->serial_number = ~handle[1];
  1570. dcr->code = NFIT_FIC_BLK;
  1571. dcr->windows = 1;
  1572. dcr->window_size = DCR_SIZE;
  1573. dcr->command_offset = 0;
  1574. dcr->command_size = 8;
  1575. dcr->status_offset = 8;
  1576. dcr->status_size = 4;
  1577. offset += dcr->header.length;
  1578. /* dcr-descriptor2: blk */
  1579. dcr = nfit_buf + offset;
  1580. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1581. dcr->header.length = sizeof(*dcr);
  1582. dcr->region_index = 2+1;
  1583. dcr_common_init(dcr);
  1584. dcr->serial_number = ~handle[2];
  1585. dcr->code = NFIT_FIC_BLK;
  1586. dcr->windows = 1;
  1587. dcr->window_size = DCR_SIZE;
  1588. dcr->command_offset = 0;
  1589. dcr->command_size = 8;
  1590. dcr->status_offset = 8;
  1591. dcr->status_size = 4;
  1592. offset += dcr->header.length;
  1593. /* dcr-descriptor3: blk */
  1594. dcr = nfit_buf + offset;
  1595. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1596. dcr->header.length = sizeof(*dcr);
  1597. dcr->region_index = 3+1;
  1598. dcr_common_init(dcr);
  1599. dcr->serial_number = ~handle[3];
  1600. dcr->code = NFIT_FIC_BLK;
  1601. dcr->windows = 1;
  1602. dcr->window_size = DCR_SIZE;
  1603. dcr->command_offset = 0;
  1604. dcr->command_size = 8;
  1605. dcr->status_offset = 8;
  1606. dcr->status_size = 4;
  1607. offset += dcr->header.length;
  1608. /* dcr-descriptor0: pmem */
  1609. dcr = nfit_buf + offset;
  1610. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1611. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1612. window_size);
  1613. dcr->region_index = 4+1;
  1614. dcr_common_init(dcr);
  1615. dcr->serial_number = ~handle[0];
  1616. dcr->code = NFIT_FIC_BYTEN;
  1617. dcr->windows = 0;
  1618. offset += dcr->header.length;
  1619. /* dcr-descriptor1: pmem */
  1620. dcr = nfit_buf + offset;
  1621. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1622. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1623. window_size);
  1624. dcr->region_index = 5+1;
  1625. dcr_common_init(dcr);
  1626. dcr->serial_number = ~handle[1];
  1627. dcr->code = NFIT_FIC_BYTEN;
  1628. dcr->windows = 0;
  1629. offset += dcr->header.length;
  1630. /* dcr-descriptor2: pmem */
  1631. dcr = nfit_buf + offset;
  1632. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1633. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1634. window_size);
  1635. dcr->region_index = 6+1;
  1636. dcr_common_init(dcr);
  1637. dcr->serial_number = ~handle[2];
  1638. dcr->code = NFIT_FIC_BYTEN;
  1639. dcr->windows = 0;
  1640. offset += dcr->header.length;
  1641. /* dcr-descriptor3: pmem */
  1642. dcr = nfit_buf + offset;
  1643. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1644. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1645. window_size);
  1646. dcr->region_index = 7+1;
  1647. dcr_common_init(dcr);
  1648. dcr->serial_number = ~handle[3];
  1649. dcr->code = NFIT_FIC_BYTEN;
  1650. dcr->windows = 0;
  1651. offset += dcr->header.length;
  1652. /* bdw0 (spa/dcr0, dimm0) */
  1653. bdw = nfit_buf + offset;
  1654. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1655. bdw->header.length = sizeof(*bdw);
  1656. bdw->region_index = 0+1;
  1657. bdw->windows = 1;
  1658. bdw->offset = 0;
  1659. bdw->size = BDW_SIZE;
  1660. bdw->capacity = DIMM_SIZE;
  1661. bdw->start_address = 0;
  1662. offset += bdw->header.length;
  1663. /* bdw1 (spa/dcr1, dimm1) */
  1664. bdw = nfit_buf + offset;
  1665. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1666. bdw->header.length = sizeof(*bdw);
  1667. bdw->region_index = 1+1;
  1668. bdw->windows = 1;
  1669. bdw->offset = 0;
  1670. bdw->size = BDW_SIZE;
  1671. bdw->capacity = DIMM_SIZE;
  1672. bdw->start_address = 0;
  1673. offset += bdw->header.length;
  1674. /* bdw2 (spa/dcr2, dimm2) */
  1675. bdw = nfit_buf + offset;
  1676. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1677. bdw->header.length = sizeof(*bdw);
  1678. bdw->region_index = 2+1;
  1679. bdw->windows = 1;
  1680. bdw->offset = 0;
  1681. bdw->size = BDW_SIZE;
  1682. bdw->capacity = DIMM_SIZE;
  1683. bdw->start_address = 0;
  1684. offset += bdw->header.length;
  1685. /* bdw3 (spa/dcr3, dimm3) */
  1686. bdw = nfit_buf + offset;
  1687. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1688. bdw->header.length = sizeof(*bdw);
  1689. bdw->region_index = 3+1;
  1690. bdw->windows = 1;
  1691. bdw->offset = 0;
  1692. bdw->size = BDW_SIZE;
  1693. bdw->capacity = DIMM_SIZE;
  1694. bdw->start_address = 0;
  1695. offset += bdw->header.length;
  1696. /* flush0 (dimm0) */
  1697. flush = nfit_buf + offset;
  1698. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1699. flush->header.length = flush_hint_size;
  1700. flush->device_handle = handle[0];
  1701. flush->hint_count = NUM_HINTS;
  1702. for (i = 0; i < NUM_HINTS; i++)
  1703. flush->hint_address[i] = t->flush_dma[0] + i * sizeof(u64);
  1704. offset += flush->header.length;
  1705. /* flush1 (dimm1) */
  1706. flush = nfit_buf + offset;
  1707. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1708. flush->header.length = flush_hint_size;
  1709. flush->device_handle = handle[1];
  1710. flush->hint_count = NUM_HINTS;
  1711. for (i = 0; i < NUM_HINTS; i++)
  1712. flush->hint_address[i] = t->flush_dma[1] + i * sizeof(u64);
  1713. offset += flush->header.length;
  1714. /* flush2 (dimm2) */
  1715. flush = nfit_buf + offset;
  1716. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1717. flush->header.length = flush_hint_size;
  1718. flush->device_handle = handle[2];
  1719. flush->hint_count = NUM_HINTS;
  1720. for (i = 0; i < NUM_HINTS; i++)
  1721. flush->hint_address[i] = t->flush_dma[2] + i * sizeof(u64);
  1722. offset += flush->header.length;
  1723. /* flush3 (dimm3) */
  1724. flush = nfit_buf + offset;
  1725. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1726. flush->header.length = flush_hint_size;
  1727. flush->device_handle = handle[3];
  1728. flush->hint_count = NUM_HINTS;
  1729. for (i = 0; i < NUM_HINTS; i++)
  1730. flush->hint_address[i] = t->flush_dma[3] + i * sizeof(u64);
  1731. offset += flush->header.length;
  1732. /* platform capabilities */
  1733. pcap = nfit_buf + offset;
  1734. pcap->header.type = ACPI_NFIT_TYPE_CAPABILITIES;
  1735. pcap->header.length = sizeof(*pcap);
  1736. pcap->highest_capability = 1;
  1737. pcap->capabilities = ACPI_NFIT_CAPABILITY_CACHE_FLUSH |
  1738. ACPI_NFIT_CAPABILITY_MEM_FLUSH;
  1739. offset += pcap->header.length;
  1740. if (t->setup_hotplug) {
  1741. /* dcr-descriptor4: blk */
  1742. dcr = nfit_buf + offset;
  1743. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1744. dcr->header.length = sizeof(*dcr);
  1745. dcr->region_index = 8+1;
  1746. dcr_common_init(dcr);
  1747. dcr->serial_number = ~handle[4];
  1748. dcr->code = NFIT_FIC_BLK;
  1749. dcr->windows = 1;
  1750. dcr->window_size = DCR_SIZE;
  1751. dcr->command_offset = 0;
  1752. dcr->command_size = 8;
  1753. dcr->status_offset = 8;
  1754. dcr->status_size = 4;
  1755. offset += dcr->header.length;
  1756. /* dcr-descriptor4: pmem */
  1757. dcr = nfit_buf + offset;
  1758. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1759. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1760. window_size);
  1761. dcr->region_index = 9+1;
  1762. dcr_common_init(dcr);
  1763. dcr->serial_number = ~handle[4];
  1764. dcr->code = NFIT_FIC_BYTEN;
  1765. dcr->windows = 0;
  1766. offset += dcr->header.length;
  1767. /* bdw4 (spa/dcr4, dimm4) */
  1768. bdw = nfit_buf + offset;
  1769. bdw->header.type = ACPI_NFIT_TYPE_DATA_REGION;
  1770. bdw->header.length = sizeof(*bdw);
  1771. bdw->region_index = 8+1;
  1772. bdw->windows = 1;
  1773. bdw->offset = 0;
  1774. bdw->size = BDW_SIZE;
  1775. bdw->capacity = DIMM_SIZE;
  1776. bdw->start_address = 0;
  1777. offset += bdw->header.length;
  1778. /* spa10 (dcr4) dimm4 */
  1779. spa = nfit_buf + offset;
  1780. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1781. spa->header.length = sizeof(*spa);
  1782. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_DCR), 16);
  1783. spa->range_index = 10+1;
  1784. spa->address = t->dcr_dma[4];
  1785. spa->length = DCR_SIZE;
  1786. offset += spa->header.length;
  1787. /*
  1788. * spa11 (single-dimm interleave for hotplug, note storage
  1789. * does not actually alias the related block-data-window
  1790. * regions)
  1791. */
  1792. spa = nfit_buf + offset;
  1793. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1794. spa->header.length = sizeof(*spa);
  1795. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
  1796. spa->range_index = 11+1;
  1797. spa->address = t->spa_set_dma[2];
  1798. spa->length = SPA0_SIZE;
  1799. offset += spa->header.length;
  1800. /* spa12 (bdw for dcr4) dimm4 */
  1801. spa = nfit_buf + offset;
  1802. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1803. spa->header.length = sizeof(*spa);
  1804. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_BDW), 16);
  1805. spa->range_index = 12+1;
  1806. spa->address = t->dimm_dma[4];
  1807. spa->length = DIMM_SIZE;
  1808. offset += spa->header.length;
  1809. /* mem-region14 (spa/dcr4, dimm4) */
  1810. memdev = nfit_buf + offset;
  1811. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1812. memdev->header.length = sizeof(*memdev);
  1813. memdev->device_handle = handle[4];
  1814. memdev->physical_id = 4;
  1815. memdev->region_id = 0;
  1816. memdev->range_index = 10+1;
  1817. memdev->region_index = 8+1;
  1818. memdev->region_size = 0;
  1819. memdev->region_offset = 0;
  1820. memdev->address = 0;
  1821. memdev->interleave_index = 0;
  1822. memdev->interleave_ways = 1;
  1823. offset += memdev->header.length;
  1824. /* mem-region15 (spa11, dimm4) */
  1825. memdev = nfit_buf + offset;
  1826. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1827. memdev->header.length = sizeof(*memdev);
  1828. memdev->device_handle = handle[4];
  1829. memdev->physical_id = 4;
  1830. memdev->region_id = 0;
  1831. memdev->range_index = 11+1;
  1832. memdev->region_index = 9+1;
  1833. memdev->region_size = SPA0_SIZE;
  1834. memdev->region_offset = (1ULL << 48);
  1835. memdev->address = 0;
  1836. memdev->interleave_index = 0;
  1837. memdev->interleave_ways = 1;
  1838. memdev->flags = ACPI_NFIT_MEM_HEALTH_ENABLED;
  1839. offset += memdev->header.length;
  1840. /* mem-region16 (spa/bdw4, dimm4) */
  1841. memdev = nfit_buf + offset;
  1842. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1843. memdev->header.length = sizeof(*memdev);
  1844. memdev->device_handle = handle[4];
  1845. memdev->physical_id = 4;
  1846. memdev->region_id = 0;
  1847. memdev->range_index = 12+1;
  1848. memdev->region_index = 8+1;
  1849. memdev->region_size = 0;
  1850. memdev->region_offset = 0;
  1851. memdev->address = 0;
  1852. memdev->interleave_index = 0;
  1853. memdev->interleave_ways = 1;
  1854. offset += memdev->header.length;
  1855. /* flush3 (dimm4) */
  1856. flush = nfit_buf + offset;
  1857. flush->header.type = ACPI_NFIT_TYPE_FLUSH_ADDRESS;
  1858. flush->header.length = flush_hint_size;
  1859. flush->device_handle = handle[4];
  1860. flush->hint_count = NUM_HINTS;
  1861. for (i = 0; i < NUM_HINTS; i++)
  1862. flush->hint_address[i] = t->flush_dma[4]
  1863. + i * sizeof(u64);
  1864. offset += flush->header.length;
  1865. /* sanity check to make sure we've filled the buffer */
  1866. WARN_ON(offset != t->nfit_size);
  1867. }
  1868. t->nfit_filled = offset;
  1869. post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
  1870. SPA0_SIZE);
  1871. acpi_desc = &t->acpi_desc;
  1872. set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
  1873. set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
  1874. set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
  1875. set_bit(ND_INTEL_SMART, &acpi_desc->dimm_cmd_force_en);
  1876. set_bit(ND_INTEL_SMART_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
  1877. set_bit(ND_INTEL_SMART_SET_THRESHOLD, &acpi_desc->dimm_cmd_force_en);
  1878. set_bit(ND_INTEL_SMART_INJECT, &acpi_desc->dimm_cmd_force_en);
  1879. set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
  1880. set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
  1881. set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
  1882. set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
  1883. set_bit(ND_CMD_CALL, &acpi_desc->bus_cmd_force_en);
  1884. set_bit(NFIT_CMD_TRANSLATE_SPA, &acpi_desc->bus_nfit_cmd_force_en);
  1885. set_bit(NFIT_CMD_ARS_INJECT_SET, &acpi_desc->bus_nfit_cmd_force_en);
  1886. set_bit(NFIT_CMD_ARS_INJECT_CLEAR, &acpi_desc->bus_nfit_cmd_force_en);
  1887. set_bit(NFIT_CMD_ARS_INJECT_GET, &acpi_desc->bus_nfit_cmd_force_en);
  1888. set_bit(ND_INTEL_FW_GET_INFO, &acpi_desc->dimm_cmd_force_en);
  1889. set_bit(ND_INTEL_FW_START_UPDATE, &acpi_desc->dimm_cmd_force_en);
  1890. set_bit(ND_INTEL_FW_SEND_DATA, &acpi_desc->dimm_cmd_force_en);
  1891. set_bit(ND_INTEL_FW_FINISH_UPDATE, &acpi_desc->dimm_cmd_force_en);
  1892. set_bit(ND_INTEL_FW_FINISH_QUERY, &acpi_desc->dimm_cmd_force_en);
  1893. set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
  1894. }
  1895. static void nfit_test1_setup(struct nfit_test *t)
  1896. {
  1897. size_t offset;
  1898. void *nfit_buf = t->nfit_buf;
  1899. struct acpi_nfit_memory_map *memdev;
  1900. struct acpi_nfit_control_region *dcr;
  1901. struct acpi_nfit_system_address *spa;
  1902. struct acpi_nfit_desc *acpi_desc;
  1903. offset = 0;
  1904. /* spa0 (flat range with no bdw aliasing) */
  1905. spa = nfit_buf + offset;
  1906. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1907. spa->header.length = sizeof(*spa);
  1908. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_PM), 16);
  1909. spa->range_index = 0+1;
  1910. spa->address = t->spa_set_dma[0];
  1911. spa->length = SPA2_SIZE;
  1912. offset += spa->header.length;
  1913. /* virtual cd region */
  1914. spa = nfit_buf + offset;
  1915. spa->header.type = ACPI_NFIT_TYPE_SYSTEM_ADDRESS;
  1916. spa->header.length = sizeof(*spa);
  1917. memcpy(spa->range_guid, to_nfit_uuid(NFIT_SPA_VCD), 16);
  1918. spa->range_index = 0;
  1919. spa->address = t->spa_set_dma[1];
  1920. spa->length = SPA_VCD_SIZE;
  1921. offset += spa->header.length;
  1922. /* mem-region0 (spa0, dimm0) */
  1923. memdev = nfit_buf + offset;
  1924. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1925. memdev->header.length = sizeof(*memdev);
  1926. memdev->device_handle = handle[5];
  1927. memdev->physical_id = 0;
  1928. memdev->region_id = 0;
  1929. memdev->range_index = 0+1;
  1930. memdev->region_index = 0+1;
  1931. memdev->region_size = SPA2_SIZE;
  1932. memdev->region_offset = 0;
  1933. memdev->address = 0;
  1934. memdev->interleave_index = 0;
  1935. memdev->interleave_ways = 1;
  1936. memdev->flags = ACPI_NFIT_MEM_SAVE_FAILED | ACPI_NFIT_MEM_RESTORE_FAILED
  1937. | ACPI_NFIT_MEM_FLUSH_FAILED | ACPI_NFIT_MEM_HEALTH_OBSERVED
  1938. | ACPI_NFIT_MEM_NOT_ARMED;
  1939. offset += memdev->header.length;
  1940. /* dcr-descriptor0 */
  1941. dcr = nfit_buf + offset;
  1942. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1943. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1944. window_size);
  1945. dcr->region_index = 0+1;
  1946. dcr_common_init(dcr);
  1947. dcr->serial_number = ~handle[5];
  1948. dcr->code = NFIT_FIC_BYTE;
  1949. dcr->windows = 0;
  1950. offset += dcr->header.length;
  1951. memdev = nfit_buf + offset;
  1952. memdev->header.type = ACPI_NFIT_TYPE_MEMORY_MAP;
  1953. memdev->header.length = sizeof(*memdev);
  1954. memdev->device_handle = handle[6];
  1955. memdev->physical_id = 0;
  1956. memdev->region_id = 0;
  1957. memdev->range_index = 0;
  1958. memdev->region_index = 0+2;
  1959. memdev->region_size = SPA2_SIZE;
  1960. memdev->region_offset = 0;
  1961. memdev->address = 0;
  1962. memdev->interleave_index = 0;
  1963. memdev->interleave_ways = 1;
  1964. memdev->flags = ACPI_NFIT_MEM_MAP_FAILED;
  1965. offset += memdev->header.length;
  1966. /* dcr-descriptor1 */
  1967. dcr = nfit_buf + offset;
  1968. dcr->header.type = ACPI_NFIT_TYPE_CONTROL_REGION;
  1969. dcr->header.length = offsetof(struct acpi_nfit_control_region,
  1970. window_size);
  1971. dcr->region_index = 0+2;
  1972. dcr_common_init(dcr);
  1973. dcr->serial_number = ~handle[6];
  1974. dcr->code = NFIT_FIC_BYTE;
  1975. dcr->windows = 0;
  1976. offset += dcr->header.length;
  1977. /* sanity check to make sure we've filled the buffer */
  1978. WARN_ON(offset != t->nfit_size);
  1979. t->nfit_filled = offset;
  1980. post_ars_status(&t->ars_state, &t->badrange, t->spa_set_dma[0],
  1981. SPA2_SIZE);
  1982. acpi_desc = &t->acpi_desc;
  1983. set_bit(ND_CMD_ARS_CAP, &acpi_desc->bus_cmd_force_en);
  1984. set_bit(ND_CMD_ARS_START, &acpi_desc->bus_cmd_force_en);
  1985. set_bit(ND_CMD_ARS_STATUS, &acpi_desc->bus_cmd_force_en);
  1986. set_bit(ND_CMD_CLEAR_ERROR, &acpi_desc->bus_cmd_force_en);
  1987. set_bit(ND_INTEL_ENABLE_LSS_STATUS, &acpi_desc->dimm_cmd_force_en);
  1988. set_bit(ND_CMD_GET_CONFIG_SIZE, &acpi_desc->dimm_cmd_force_en);
  1989. set_bit(ND_CMD_GET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
  1990. set_bit(ND_CMD_SET_CONFIG_DATA, &acpi_desc->dimm_cmd_force_en);
  1991. }
  1992. static int nfit_test_blk_do_io(struct nd_blk_region *ndbr, resource_size_t dpa,
  1993. void *iobuf, u64 len, int rw)
  1994. {
  1995. struct nfit_blk *nfit_blk = ndbr->blk_provider_data;
  1996. struct nfit_blk_mmio *mmio = &nfit_blk->mmio[BDW];
  1997. struct nd_region *nd_region = &ndbr->nd_region;
  1998. unsigned int lane;
  1999. lane = nd_region_acquire_lane(nd_region);
  2000. if (rw)
  2001. memcpy(mmio->addr.base + dpa, iobuf, len);
  2002. else {
  2003. memcpy(iobuf, mmio->addr.base + dpa, len);
  2004. /* give us some some coverage of the arch_invalidate_pmem() API */
  2005. arch_invalidate_pmem(mmio->addr.base + dpa, len);
  2006. }
  2007. nd_region_release_lane(nd_region, lane);
  2008. return 0;
  2009. }
  2010. static unsigned long nfit_ctl_handle;
  2011. union acpi_object *result;
  2012. static union acpi_object *nfit_test_evaluate_dsm(acpi_handle handle,
  2013. const guid_t *guid, u64 rev, u64 func, union acpi_object *argv4)
  2014. {
  2015. if (handle != &nfit_ctl_handle)
  2016. return ERR_PTR(-ENXIO);
  2017. return result;
  2018. }
  2019. static int setup_result(void *buf, size_t size)
  2020. {
  2021. result = kmalloc(sizeof(union acpi_object) + size, GFP_KERNEL);
  2022. if (!result)
  2023. return -ENOMEM;
  2024. result->package.type = ACPI_TYPE_BUFFER,
  2025. result->buffer.pointer = (void *) (result + 1);
  2026. result->buffer.length = size;
  2027. memcpy(result->buffer.pointer, buf, size);
  2028. memset(buf, 0, size);
  2029. return 0;
  2030. }
  2031. static int nfit_ctl_test(struct device *dev)
  2032. {
  2033. int rc, cmd_rc;
  2034. struct nvdimm *nvdimm;
  2035. struct acpi_device *adev;
  2036. struct nfit_mem *nfit_mem;
  2037. struct nd_ars_record *record;
  2038. struct acpi_nfit_desc *acpi_desc;
  2039. const u64 test_val = 0x0123456789abcdefULL;
  2040. unsigned long mask, cmd_size, offset;
  2041. union {
  2042. struct nd_cmd_get_config_size cfg_size;
  2043. struct nd_cmd_clear_error clear_err;
  2044. struct nd_cmd_ars_status ars_stat;
  2045. struct nd_cmd_ars_cap ars_cap;
  2046. char buf[sizeof(struct nd_cmd_ars_status)
  2047. + sizeof(struct nd_ars_record)];
  2048. } cmds;
  2049. adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL);
  2050. if (!adev)
  2051. return -ENOMEM;
  2052. *adev = (struct acpi_device) {
  2053. .handle = &nfit_ctl_handle,
  2054. .dev = {
  2055. .init_name = "test-adev",
  2056. },
  2057. };
  2058. acpi_desc = devm_kzalloc(dev, sizeof(*acpi_desc), GFP_KERNEL);
  2059. if (!acpi_desc)
  2060. return -ENOMEM;
  2061. *acpi_desc = (struct acpi_nfit_desc) {
  2062. .nd_desc = {
  2063. .cmd_mask = 1UL << ND_CMD_ARS_CAP
  2064. | 1UL << ND_CMD_ARS_START
  2065. | 1UL << ND_CMD_ARS_STATUS
  2066. | 1UL << ND_CMD_CLEAR_ERROR
  2067. | 1UL << ND_CMD_CALL,
  2068. .module = THIS_MODULE,
  2069. .provider_name = "ACPI.NFIT",
  2070. .ndctl = acpi_nfit_ctl,
  2071. .bus_dsm_mask = 1UL << NFIT_CMD_TRANSLATE_SPA
  2072. | 1UL << NFIT_CMD_ARS_INJECT_SET
  2073. | 1UL << NFIT_CMD_ARS_INJECT_CLEAR
  2074. | 1UL << NFIT_CMD_ARS_INJECT_GET,
  2075. },
  2076. .dev = &adev->dev,
  2077. };
  2078. nfit_mem = devm_kzalloc(dev, sizeof(*nfit_mem), GFP_KERNEL);
  2079. if (!nfit_mem)
  2080. return -ENOMEM;
  2081. mask = 1UL << ND_CMD_SMART | 1UL << ND_CMD_SMART_THRESHOLD
  2082. | 1UL << ND_CMD_DIMM_FLAGS | 1UL << ND_CMD_GET_CONFIG_SIZE
  2083. | 1UL << ND_CMD_GET_CONFIG_DATA | 1UL << ND_CMD_SET_CONFIG_DATA
  2084. | 1UL << ND_CMD_VENDOR;
  2085. *nfit_mem = (struct nfit_mem) {
  2086. .adev = adev,
  2087. .family = NVDIMM_FAMILY_INTEL,
  2088. .dsm_mask = mask,
  2089. };
  2090. nvdimm = devm_kzalloc(dev, sizeof(*nvdimm), GFP_KERNEL);
  2091. if (!nvdimm)
  2092. return -ENOMEM;
  2093. *nvdimm = (struct nvdimm) {
  2094. .provider_data = nfit_mem,
  2095. .cmd_mask = mask,
  2096. .dev = {
  2097. .init_name = "test-dimm",
  2098. },
  2099. };
  2100. /* basic checkout of a typical 'get config size' command */
  2101. cmd_size = sizeof(cmds.cfg_size);
  2102. cmds.cfg_size = (struct nd_cmd_get_config_size) {
  2103. .status = 0,
  2104. .config_size = SZ_128K,
  2105. .max_xfer = SZ_4K,
  2106. };
  2107. rc = setup_result(cmds.buf, cmd_size);
  2108. if (rc)
  2109. return rc;
  2110. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
  2111. cmds.buf, cmd_size, &cmd_rc);
  2112. if (rc < 0 || cmd_rc || cmds.cfg_size.status != 0
  2113. || cmds.cfg_size.config_size != SZ_128K
  2114. || cmds.cfg_size.max_xfer != SZ_4K) {
  2115. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2116. __func__, __LINE__, rc, cmd_rc);
  2117. return -EIO;
  2118. }
  2119. /* test ars_status with zero output */
  2120. cmd_size = offsetof(struct nd_cmd_ars_status, address);
  2121. cmds.ars_stat = (struct nd_cmd_ars_status) {
  2122. .out_length = 0,
  2123. };
  2124. rc = setup_result(cmds.buf, cmd_size);
  2125. if (rc)
  2126. return rc;
  2127. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
  2128. cmds.buf, cmd_size, &cmd_rc);
  2129. if (rc < 0 || cmd_rc) {
  2130. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2131. __func__, __LINE__, rc, cmd_rc);
  2132. return -EIO;
  2133. }
  2134. /* test ars_cap with benign extended status */
  2135. cmd_size = sizeof(cmds.ars_cap);
  2136. cmds.ars_cap = (struct nd_cmd_ars_cap) {
  2137. .status = ND_ARS_PERSISTENT << 16,
  2138. };
  2139. offset = offsetof(struct nd_cmd_ars_cap, status);
  2140. rc = setup_result(cmds.buf + offset, cmd_size - offset);
  2141. if (rc)
  2142. return rc;
  2143. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_CAP,
  2144. cmds.buf, cmd_size, &cmd_rc);
  2145. if (rc < 0 || cmd_rc) {
  2146. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2147. __func__, __LINE__, rc, cmd_rc);
  2148. return -EIO;
  2149. }
  2150. /* test ars_status with 'status' trimmed from 'out_length' */
  2151. cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
  2152. cmds.ars_stat = (struct nd_cmd_ars_status) {
  2153. .out_length = cmd_size - 4,
  2154. };
  2155. record = &cmds.ars_stat.records[0];
  2156. *record = (struct nd_ars_record) {
  2157. .length = test_val,
  2158. };
  2159. rc = setup_result(cmds.buf, cmd_size);
  2160. if (rc)
  2161. return rc;
  2162. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
  2163. cmds.buf, cmd_size, &cmd_rc);
  2164. if (rc < 0 || cmd_rc || record->length != test_val) {
  2165. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2166. __func__, __LINE__, rc, cmd_rc);
  2167. return -EIO;
  2168. }
  2169. /* test ars_status with 'Output (Size)' including 'status' */
  2170. cmd_size = sizeof(cmds.ars_stat) + sizeof(struct nd_ars_record);
  2171. cmds.ars_stat = (struct nd_cmd_ars_status) {
  2172. .out_length = cmd_size,
  2173. };
  2174. record = &cmds.ars_stat.records[0];
  2175. *record = (struct nd_ars_record) {
  2176. .length = test_val,
  2177. };
  2178. rc = setup_result(cmds.buf, cmd_size);
  2179. if (rc)
  2180. return rc;
  2181. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_ARS_STATUS,
  2182. cmds.buf, cmd_size, &cmd_rc);
  2183. if (rc < 0 || cmd_rc || record->length != test_val) {
  2184. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2185. __func__, __LINE__, rc, cmd_rc);
  2186. return -EIO;
  2187. }
  2188. /* test extended status for get_config_size results in failure */
  2189. cmd_size = sizeof(cmds.cfg_size);
  2190. cmds.cfg_size = (struct nd_cmd_get_config_size) {
  2191. .status = 1 << 16,
  2192. };
  2193. rc = setup_result(cmds.buf, cmd_size);
  2194. if (rc)
  2195. return rc;
  2196. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, nvdimm, ND_CMD_GET_CONFIG_SIZE,
  2197. cmds.buf, cmd_size, &cmd_rc);
  2198. if (rc < 0 || cmd_rc >= 0) {
  2199. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2200. __func__, __LINE__, rc, cmd_rc);
  2201. return -EIO;
  2202. }
  2203. /* test clear error */
  2204. cmd_size = sizeof(cmds.clear_err);
  2205. cmds.clear_err = (struct nd_cmd_clear_error) {
  2206. .length = 512,
  2207. .cleared = 512,
  2208. };
  2209. rc = setup_result(cmds.buf, cmd_size);
  2210. if (rc)
  2211. return rc;
  2212. rc = acpi_nfit_ctl(&acpi_desc->nd_desc, NULL, ND_CMD_CLEAR_ERROR,
  2213. cmds.buf, cmd_size, &cmd_rc);
  2214. if (rc < 0 || cmd_rc) {
  2215. dev_dbg(dev, "%s: failed at: %d rc: %d cmd_rc: %d\n",
  2216. __func__, __LINE__, rc, cmd_rc);
  2217. return -EIO;
  2218. }
  2219. return 0;
  2220. }
  2221. static int nfit_test_probe(struct platform_device *pdev)
  2222. {
  2223. struct nvdimm_bus_descriptor *nd_desc;
  2224. struct acpi_nfit_desc *acpi_desc;
  2225. struct device *dev = &pdev->dev;
  2226. struct nfit_test *nfit_test;
  2227. struct nfit_mem *nfit_mem;
  2228. union acpi_object *obj;
  2229. int rc;
  2230. if (strcmp(dev_name(&pdev->dev), "nfit_test.0") == 0) {
  2231. rc = nfit_ctl_test(&pdev->dev);
  2232. if (rc)
  2233. return rc;
  2234. }
  2235. nfit_test = to_nfit_test(&pdev->dev);
  2236. /* common alloc */
  2237. if (nfit_test->num_dcr) {
  2238. int num = nfit_test->num_dcr;
  2239. nfit_test->dimm = devm_kcalloc(dev, num, sizeof(void *),
  2240. GFP_KERNEL);
  2241. nfit_test->dimm_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
  2242. GFP_KERNEL);
  2243. nfit_test->flush = devm_kcalloc(dev, num, sizeof(void *),
  2244. GFP_KERNEL);
  2245. nfit_test->flush_dma = devm_kcalloc(dev, num, sizeof(dma_addr_t),
  2246. GFP_KERNEL);
  2247. nfit_test->label = devm_kcalloc(dev, num, sizeof(void *),
  2248. GFP_KERNEL);
  2249. nfit_test->label_dma = devm_kcalloc(dev, num,
  2250. sizeof(dma_addr_t), GFP_KERNEL);
  2251. nfit_test->dcr = devm_kcalloc(dev, num,
  2252. sizeof(struct nfit_test_dcr *), GFP_KERNEL);
  2253. nfit_test->dcr_dma = devm_kcalloc(dev, num,
  2254. sizeof(dma_addr_t), GFP_KERNEL);
  2255. nfit_test->smart = devm_kcalloc(dev, num,
  2256. sizeof(struct nd_intel_smart), GFP_KERNEL);
  2257. nfit_test->smart_threshold = devm_kcalloc(dev, num,
  2258. sizeof(struct nd_intel_smart_threshold),
  2259. GFP_KERNEL);
  2260. nfit_test->fw = devm_kcalloc(dev, num,
  2261. sizeof(struct nfit_test_fw), GFP_KERNEL);
  2262. if (nfit_test->dimm && nfit_test->dimm_dma && nfit_test->label
  2263. && nfit_test->label_dma && nfit_test->dcr
  2264. && nfit_test->dcr_dma && nfit_test->flush
  2265. && nfit_test->flush_dma
  2266. && nfit_test->fw)
  2267. /* pass */;
  2268. else
  2269. return -ENOMEM;
  2270. }
  2271. if (nfit_test->num_pm) {
  2272. int num = nfit_test->num_pm;
  2273. nfit_test->spa_set = devm_kcalloc(dev, num, sizeof(void *),
  2274. GFP_KERNEL);
  2275. nfit_test->spa_set_dma = devm_kcalloc(dev, num,
  2276. sizeof(dma_addr_t), GFP_KERNEL);
  2277. if (nfit_test->spa_set && nfit_test->spa_set_dma)
  2278. /* pass */;
  2279. else
  2280. return -ENOMEM;
  2281. }
  2282. /* per-nfit specific alloc */
  2283. if (nfit_test->alloc(nfit_test))
  2284. return -ENOMEM;
  2285. nfit_test->setup(nfit_test);
  2286. acpi_desc = &nfit_test->acpi_desc;
  2287. acpi_nfit_desc_init(acpi_desc, &pdev->dev);
  2288. acpi_desc->blk_do_io = nfit_test_blk_do_io;
  2289. nd_desc = &acpi_desc->nd_desc;
  2290. nd_desc->provider_name = NULL;
  2291. nd_desc->module = THIS_MODULE;
  2292. nd_desc->ndctl = nfit_test_ctl;
  2293. rc = acpi_nfit_init(acpi_desc, nfit_test->nfit_buf,
  2294. nfit_test->nfit_filled);
  2295. if (rc)
  2296. return rc;
  2297. rc = devm_add_action_or_reset(&pdev->dev, acpi_nfit_shutdown, acpi_desc);
  2298. if (rc)
  2299. return rc;
  2300. if (nfit_test->setup != nfit_test0_setup)
  2301. return 0;
  2302. nfit_test->setup_hotplug = 1;
  2303. nfit_test->setup(nfit_test);
  2304. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  2305. if (!obj)
  2306. return -ENOMEM;
  2307. obj->type = ACPI_TYPE_BUFFER;
  2308. obj->buffer.length = nfit_test->nfit_size;
  2309. obj->buffer.pointer = nfit_test->nfit_buf;
  2310. *(nfit_test->_fit) = obj;
  2311. __acpi_nfit_notify(&pdev->dev, nfit_test, 0x80);
  2312. /* associate dimm devices with nfit_mem data for notification testing */
  2313. mutex_lock(&acpi_desc->init_mutex);
  2314. list_for_each_entry(nfit_mem, &acpi_desc->dimms, list) {
  2315. u32 nfit_handle = __to_nfit_memdev(nfit_mem)->device_handle;
  2316. int i;
  2317. for (i = 0; i < NUM_DCR; i++)
  2318. if (nfit_handle == handle[i])
  2319. dev_set_drvdata(nfit_test->dimm_dev[i],
  2320. nfit_mem);
  2321. }
  2322. mutex_unlock(&acpi_desc->init_mutex);
  2323. return 0;
  2324. }
  2325. static int nfit_test_remove(struct platform_device *pdev)
  2326. {
  2327. return 0;
  2328. }
  2329. static void nfit_test_release(struct device *dev)
  2330. {
  2331. struct nfit_test *nfit_test = to_nfit_test(dev);
  2332. kfree(nfit_test);
  2333. }
  2334. static const struct platform_device_id nfit_test_id[] = {
  2335. { KBUILD_MODNAME },
  2336. { },
  2337. };
  2338. static struct platform_driver nfit_test_driver = {
  2339. .probe = nfit_test_probe,
  2340. .remove = nfit_test_remove,
  2341. .driver = {
  2342. .name = KBUILD_MODNAME,
  2343. },
  2344. .id_table = nfit_test_id,
  2345. };
  2346. static __init int nfit_test_init(void)
  2347. {
  2348. int rc, i;
  2349. pmem_test();
  2350. libnvdimm_test();
  2351. acpi_nfit_test();
  2352. device_dax_test();
  2353. nfit_test_setup(nfit_test_lookup, nfit_test_evaluate_dsm);
  2354. nfit_wq = create_singlethread_workqueue("nfit");
  2355. if (!nfit_wq)
  2356. return -ENOMEM;
  2357. nfit_test_dimm = class_create(THIS_MODULE, "nfit_test_dimm");
  2358. if (IS_ERR(nfit_test_dimm)) {
  2359. rc = PTR_ERR(nfit_test_dimm);
  2360. goto err_register;
  2361. }
  2362. for (i = 0; i < NUM_NFITS; i++) {
  2363. struct nfit_test *nfit_test;
  2364. struct platform_device *pdev;
  2365. nfit_test = kzalloc(sizeof(*nfit_test), GFP_KERNEL);
  2366. if (!nfit_test) {
  2367. rc = -ENOMEM;
  2368. goto err_register;
  2369. }
  2370. INIT_LIST_HEAD(&nfit_test->resources);
  2371. badrange_init(&nfit_test->badrange);
  2372. switch (i) {
  2373. case 0:
  2374. nfit_test->num_pm = NUM_PM;
  2375. nfit_test->dcr_idx = 0;
  2376. nfit_test->num_dcr = NUM_DCR;
  2377. nfit_test->alloc = nfit_test0_alloc;
  2378. nfit_test->setup = nfit_test0_setup;
  2379. break;
  2380. case 1:
  2381. nfit_test->num_pm = 2;
  2382. nfit_test->dcr_idx = NUM_DCR;
  2383. nfit_test->num_dcr = 2;
  2384. nfit_test->alloc = nfit_test1_alloc;
  2385. nfit_test->setup = nfit_test1_setup;
  2386. break;
  2387. default:
  2388. rc = -EINVAL;
  2389. goto err_register;
  2390. }
  2391. pdev = &nfit_test->pdev;
  2392. pdev->name = KBUILD_MODNAME;
  2393. pdev->id = i;
  2394. pdev->dev.release = nfit_test_release;
  2395. rc = platform_device_register(pdev);
  2396. if (rc) {
  2397. put_device(&pdev->dev);
  2398. goto err_register;
  2399. }
  2400. get_device(&pdev->dev);
  2401. rc = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  2402. if (rc)
  2403. goto err_register;
  2404. instances[i] = nfit_test;
  2405. INIT_WORK(&nfit_test->work, uc_error_notify);
  2406. }
  2407. rc = platform_driver_register(&nfit_test_driver);
  2408. if (rc)
  2409. goto err_register;
  2410. return 0;
  2411. err_register:
  2412. destroy_workqueue(nfit_wq);
  2413. for (i = 0; i < NUM_NFITS; i++)
  2414. if (instances[i])
  2415. platform_device_unregister(&instances[i]->pdev);
  2416. nfit_test_teardown();
  2417. for (i = 0; i < NUM_NFITS; i++)
  2418. if (instances[i])
  2419. put_device(&instances[i]->pdev.dev);
  2420. return rc;
  2421. }
  2422. static __exit void nfit_test_exit(void)
  2423. {
  2424. int i;
  2425. flush_workqueue(nfit_wq);
  2426. destroy_workqueue(nfit_wq);
  2427. for (i = 0; i < NUM_NFITS; i++)
  2428. platform_device_unregister(&instances[i]->pdev);
  2429. platform_driver_unregister(&nfit_test_driver);
  2430. nfit_test_teardown();
  2431. for (i = 0; i < NUM_NFITS; i++)
  2432. put_device(&instances[i]->pdev.dev);
  2433. class_destroy(nfit_test_dimm);
  2434. }
  2435. module_init(nfit_test_init);
  2436. module_exit(nfit_test_exit);
  2437. MODULE_LICENSE("GPL v2");
  2438. MODULE_AUTHOR("Intel Corporation");