perf_event.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * Performance events:
  4. *
  5. * Copyright (C) 2008-2009, Thomas Gleixner <tglx@linutronix.de>
  6. * Copyright (C) 2008-2011, Red Hat, Inc., Ingo Molnar
  7. * Copyright (C) 2008-2011, Red Hat, Inc., Peter Zijlstra
  8. *
  9. * Data type definitions, declarations, prototypes.
  10. *
  11. * Started by: Thomas Gleixner and Ingo Molnar
  12. *
  13. * For licencing details see kernel-base/COPYING
  14. */
  15. #ifndef _UAPI_LINUX_PERF_EVENT_H
  16. #define _UAPI_LINUX_PERF_EVENT_H
  17. #include <linux/types.h>
  18. #include <linux/ioctl.h>
  19. #include <asm/byteorder.h>
  20. /*
  21. * User-space ABI bits:
  22. */
  23. /*
  24. * attr.type
  25. */
  26. enum perf_type_id {
  27. PERF_TYPE_HARDWARE = 0,
  28. PERF_TYPE_SOFTWARE = 1,
  29. PERF_TYPE_TRACEPOINT = 2,
  30. PERF_TYPE_HW_CACHE = 3,
  31. PERF_TYPE_RAW = 4,
  32. PERF_TYPE_BREAKPOINT = 5,
  33. PERF_TYPE_MAX, /* non-ABI */
  34. };
  35. /*
  36. * Generalized performance event event_id types, used by the
  37. * attr.event_id parameter of the sys_perf_event_open()
  38. * syscall:
  39. */
  40. enum perf_hw_id {
  41. /*
  42. * Common hardware events, generalized by the kernel:
  43. */
  44. PERF_COUNT_HW_CPU_CYCLES = 0,
  45. PERF_COUNT_HW_INSTRUCTIONS = 1,
  46. PERF_COUNT_HW_CACHE_REFERENCES = 2,
  47. PERF_COUNT_HW_CACHE_MISSES = 3,
  48. PERF_COUNT_HW_BRANCH_INSTRUCTIONS = 4,
  49. PERF_COUNT_HW_BRANCH_MISSES = 5,
  50. PERF_COUNT_HW_BUS_CYCLES = 6,
  51. PERF_COUNT_HW_STALLED_CYCLES_FRONTEND = 7,
  52. PERF_COUNT_HW_STALLED_CYCLES_BACKEND = 8,
  53. PERF_COUNT_HW_REF_CPU_CYCLES = 9,
  54. PERF_COUNT_HW_MAX, /* non-ABI */
  55. };
  56. /*
  57. * Generalized hardware cache events:
  58. *
  59. * { L1-D, L1-I, LLC, ITLB, DTLB, BPU, NODE } x
  60. * { read, write, prefetch } x
  61. * { accesses, misses }
  62. */
  63. enum perf_hw_cache_id {
  64. PERF_COUNT_HW_CACHE_L1D = 0,
  65. PERF_COUNT_HW_CACHE_L1I = 1,
  66. PERF_COUNT_HW_CACHE_LL = 2,
  67. PERF_COUNT_HW_CACHE_DTLB = 3,
  68. PERF_COUNT_HW_CACHE_ITLB = 4,
  69. PERF_COUNT_HW_CACHE_BPU = 5,
  70. PERF_COUNT_HW_CACHE_NODE = 6,
  71. PERF_COUNT_HW_CACHE_MAX, /* non-ABI */
  72. };
  73. enum perf_hw_cache_op_id {
  74. PERF_COUNT_HW_CACHE_OP_READ = 0,
  75. PERF_COUNT_HW_CACHE_OP_WRITE = 1,
  76. PERF_COUNT_HW_CACHE_OP_PREFETCH = 2,
  77. PERF_COUNT_HW_CACHE_OP_MAX, /* non-ABI */
  78. };
  79. enum perf_hw_cache_op_result_id {
  80. PERF_COUNT_HW_CACHE_RESULT_ACCESS = 0,
  81. PERF_COUNT_HW_CACHE_RESULT_MISS = 1,
  82. PERF_COUNT_HW_CACHE_RESULT_MAX, /* non-ABI */
  83. };
  84. /*
  85. * Special "software" events provided by the kernel, even if the hardware
  86. * does not support performance events. These events measure various
  87. * physical and sw events of the kernel (and allow the profiling of them as
  88. * well):
  89. */
  90. enum perf_sw_ids {
  91. PERF_COUNT_SW_CPU_CLOCK = 0,
  92. PERF_COUNT_SW_TASK_CLOCK = 1,
  93. PERF_COUNT_SW_PAGE_FAULTS = 2,
  94. PERF_COUNT_SW_CONTEXT_SWITCHES = 3,
  95. PERF_COUNT_SW_CPU_MIGRATIONS = 4,
  96. PERF_COUNT_SW_PAGE_FAULTS_MIN = 5,
  97. PERF_COUNT_SW_PAGE_FAULTS_MAJ = 6,
  98. PERF_COUNT_SW_ALIGNMENT_FAULTS = 7,
  99. PERF_COUNT_SW_EMULATION_FAULTS = 8,
  100. PERF_COUNT_SW_DUMMY = 9,
  101. PERF_COUNT_SW_BPF_OUTPUT = 10,
  102. PERF_COUNT_SW_MAX, /* non-ABI */
  103. };
  104. /*
  105. * Bits that can be set in attr.sample_type to request information
  106. * in the overflow packets.
  107. */
  108. enum perf_event_sample_format {
  109. PERF_SAMPLE_IP = 1U << 0,
  110. PERF_SAMPLE_TID = 1U << 1,
  111. PERF_SAMPLE_TIME = 1U << 2,
  112. PERF_SAMPLE_ADDR = 1U << 3,
  113. PERF_SAMPLE_READ = 1U << 4,
  114. PERF_SAMPLE_CALLCHAIN = 1U << 5,
  115. PERF_SAMPLE_ID = 1U << 6,
  116. PERF_SAMPLE_CPU = 1U << 7,
  117. PERF_SAMPLE_PERIOD = 1U << 8,
  118. PERF_SAMPLE_STREAM_ID = 1U << 9,
  119. PERF_SAMPLE_RAW = 1U << 10,
  120. PERF_SAMPLE_BRANCH_STACK = 1U << 11,
  121. PERF_SAMPLE_REGS_USER = 1U << 12,
  122. PERF_SAMPLE_STACK_USER = 1U << 13,
  123. PERF_SAMPLE_WEIGHT = 1U << 14,
  124. PERF_SAMPLE_DATA_SRC = 1U << 15,
  125. PERF_SAMPLE_IDENTIFIER = 1U << 16,
  126. PERF_SAMPLE_TRANSACTION = 1U << 17,
  127. PERF_SAMPLE_REGS_INTR = 1U << 18,
  128. PERF_SAMPLE_PHYS_ADDR = 1U << 19,
  129. PERF_SAMPLE_MAX = 1U << 20, /* non-ABI */
  130. };
  131. /*
  132. * values to program into branch_sample_type when PERF_SAMPLE_BRANCH is set
  133. *
  134. * If the user does not pass priv level information via branch_sample_type,
  135. * the kernel uses the event's priv level. Branch and event priv levels do
  136. * not have to match. Branch priv level is checked for permissions.
  137. *
  138. * The branch types can be combined, however BRANCH_ANY covers all types
  139. * of branches and therefore it supersedes all the other types.
  140. */
  141. enum perf_branch_sample_type_shift {
  142. PERF_SAMPLE_BRANCH_USER_SHIFT = 0, /* user branches */
  143. PERF_SAMPLE_BRANCH_KERNEL_SHIFT = 1, /* kernel branches */
  144. PERF_SAMPLE_BRANCH_HV_SHIFT = 2, /* hypervisor branches */
  145. PERF_SAMPLE_BRANCH_ANY_SHIFT = 3, /* any branch types */
  146. PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT = 4, /* any call branch */
  147. PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT = 5, /* any return branch */
  148. PERF_SAMPLE_BRANCH_IND_CALL_SHIFT = 6, /* indirect calls */
  149. PERF_SAMPLE_BRANCH_ABORT_TX_SHIFT = 7, /* transaction aborts */
  150. PERF_SAMPLE_BRANCH_IN_TX_SHIFT = 8, /* in transaction */
  151. PERF_SAMPLE_BRANCH_NO_TX_SHIFT = 9, /* not in transaction */
  152. PERF_SAMPLE_BRANCH_COND_SHIFT = 10, /* conditional branches */
  153. PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT = 11, /* call/ret stack */
  154. PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT = 12, /* indirect jumps */
  155. PERF_SAMPLE_BRANCH_CALL_SHIFT = 13, /* direct call */
  156. PERF_SAMPLE_BRANCH_NO_FLAGS_SHIFT = 14, /* no flags */
  157. PERF_SAMPLE_BRANCH_NO_CYCLES_SHIFT = 15, /* no cycles */
  158. PERF_SAMPLE_BRANCH_TYPE_SAVE_SHIFT = 16, /* save branch type */
  159. PERF_SAMPLE_BRANCH_MAX_SHIFT /* non-ABI */
  160. };
  161. enum perf_branch_sample_type {
  162. PERF_SAMPLE_BRANCH_USER = 1U << PERF_SAMPLE_BRANCH_USER_SHIFT,
  163. PERF_SAMPLE_BRANCH_KERNEL = 1U << PERF_SAMPLE_BRANCH_KERNEL_SHIFT,
  164. PERF_SAMPLE_BRANCH_HV = 1U << PERF_SAMPLE_BRANCH_HV_SHIFT,
  165. PERF_SAMPLE_BRANCH_ANY = 1U << PERF_SAMPLE_BRANCH_ANY_SHIFT,
  166. PERF_SAMPLE_BRANCH_ANY_CALL = 1U << PERF_SAMPLE_BRANCH_ANY_CALL_SHIFT,
  167. PERF_SAMPLE_BRANCH_ANY_RETURN = 1U << PERF_SAMPLE_BRANCH_ANY_RETURN_SHIFT,
  168. PERF_SAMPLE_BRANCH_IND_CALL = 1U << PERF_SAMPLE_BRANCH_IND_CALL_SHIFT,
  169. PERF_SAMPLE_BRANCH_ABORT_TX = 1U << PERF_SAMPLE_BRANCH_ABORT_TX_SHIFT,
  170. PERF_SAMPLE_BRANCH_IN_TX = 1U << PERF_SAMPLE_BRANCH_IN_TX_SHIFT,
  171. PERF_SAMPLE_BRANCH_NO_TX = 1U << PERF_SAMPLE_BRANCH_NO_TX_SHIFT,
  172. PERF_SAMPLE_BRANCH_COND = 1U << PERF_SAMPLE_BRANCH_COND_SHIFT,
  173. PERF_SAMPLE_BRANCH_CALL_STACK = 1U << PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT,
  174. PERF_SAMPLE_BRANCH_IND_JUMP = 1U << PERF_SAMPLE_BRANCH_IND_JUMP_SHIFT,
  175. PERF_SAMPLE_BRANCH_CALL = 1U << PERF_SAMPLE_BRANCH_CALL_SHIFT,
  176. PERF_SAMPLE_BRANCH_NO_FLAGS = 1U << PERF_SAMPLE_BRANCH_NO_FLAGS_SHIFT,
  177. PERF_SAMPLE_BRANCH_NO_CYCLES = 1U << PERF_SAMPLE_BRANCH_NO_CYCLES_SHIFT,
  178. PERF_SAMPLE_BRANCH_TYPE_SAVE =
  179. 1U << PERF_SAMPLE_BRANCH_TYPE_SAVE_SHIFT,
  180. PERF_SAMPLE_BRANCH_MAX = 1U << PERF_SAMPLE_BRANCH_MAX_SHIFT,
  181. };
  182. /*
  183. * Common flow change classification
  184. */
  185. enum {
  186. PERF_BR_UNKNOWN = 0, /* unknown */
  187. PERF_BR_COND = 1, /* conditional */
  188. PERF_BR_UNCOND = 2, /* unconditional */
  189. PERF_BR_IND = 3, /* indirect */
  190. PERF_BR_CALL = 4, /* function call */
  191. PERF_BR_IND_CALL = 5, /* indirect function call */
  192. PERF_BR_RET = 6, /* function return */
  193. PERF_BR_SYSCALL = 7, /* syscall */
  194. PERF_BR_SYSRET = 8, /* syscall return */
  195. PERF_BR_COND_CALL = 9, /* conditional function call */
  196. PERF_BR_COND_RET = 10, /* conditional function return */
  197. PERF_BR_MAX,
  198. };
  199. #define PERF_SAMPLE_BRANCH_PLM_ALL \
  200. (PERF_SAMPLE_BRANCH_USER|\
  201. PERF_SAMPLE_BRANCH_KERNEL|\
  202. PERF_SAMPLE_BRANCH_HV)
  203. /*
  204. * Values to determine ABI of the registers dump.
  205. */
  206. enum perf_sample_regs_abi {
  207. PERF_SAMPLE_REGS_ABI_NONE = 0,
  208. PERF_SAMPLE_REGS_ABI_32 = 1,
  209. PERF_SAMPLE_REGS_ABI_64 = 2,
  210. };
  211. /*
  212. * Values for the memory transaction event qualifier, mostly for
  213. * abort events. Multiple bits can be set.
  214. */
  215. enum {
  216. PERF_TXN_ELISION = (1 << 0), /* From elision */
  217. PERF_TXN_TRANSACTION = (1 << 1), /* From transaction */
  218. PERF_TXN_SYNC = (1 << 2), /* Instruction is related */
  219. PERF_TXN_ASYNC = (1 << 3), /* Instruction not related */
  220. PERF_TXN_RETRY = (1 << 4), /* Retry possible */
  221. PERF_TXN_CONFLICT = (1 << 5), /* Conflict abort */
  222. PERF_TXN_CAPACITY_WRITE = (1 << 6), /* Capacity write abort */
  223. PERF_TXN_CAPACITY_READ = (1 << 7), /* Capacity read abort */
  224. PERF_TXN_MAX = (1 << 8), /* non-ABI */
  225. /* bits 32..63 are reserved for the abort code */
  226. PERF_TXN_ABORT_MASK = (0xffffffffULL << 32),
  227. PERF_TXN_ABORT_SHIFT = 32,
  228. };
  229. /*
  230. * The format of the data returned by read() on a perf event fd,
  231. * as specified by attr.read_format:
  232. *
  233. * struct read_format {
  234. * { u64 value;
  235. * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
  236. * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
  237. * { u64 id; } && PERF_FORMAT_ID
  238. * } && !PERF_FORMAT_GROUP
  239. *
  240. * { u64 nr;
  241. * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
  242. * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
  243. * { u64 value;
  244. * { u64 id; } && PERF_FORMAT_ID
  245. * } cntr[nr];
  246. * } && PERF_FORMAT_GROUP
  247. * };
  248. */
  249. enum perf_event_read_format {
  250. PERF_FORMAT_TOTAL_TIME_ENABLED = 1U << 0,
  251. PERF_FORMAT_TOTAL_TIME_RUNNING = 1U << 1,
  252. PERF_FORMAT_ID = 1U << 2,
  253. PERF_FORMAT_GROUP = 1U << 3,
  254. PERF_FORMAT_MAX = 1U << 4, /* non-ABI */
  255. };
  256. #define PERF_ATTR_SIZE_VER0 64 /* sizeof first published struct */
  257. #define PERF_ATTR_SIZE_VER1 72 /* add: config2 */
  258. #define PERF_ATTR_SIZE_VER2 80 /* add: branch_sample_type */
  259. #define PERF_ATTR_SIZE_VER3 96 /* add: sample_regs_user */
  260. /* add: sample_stack_user */
  261. #define PERF_ATTR_SIZE_VER4 104 /* add: sample_regs_intr */
  262. #define PERF_ATTR_SIZE_VER5 112 /* add: aux_watermark */
  263. /*
  264. * Hardware event_id to monitor via a performance monitoring event:
  265. *
  266. * @sample_max_stack: Max number of frame pointers in a callchain,
  267. * should be < /proc/sys/kernel/perf_event_max_stack
  268. */
  269. struct perf_event_attr {
  270. /*
  271. * Major type: hardware/software/tracepoint/etc.
  272. */
  273. __u32 type;
  274. /*
  275. * Size of the attr structure, for fwd/bwd compat.
  276. */
  277. __u32 size;
  278. /*
  279. * Type specific configuration information.
  280. */
  281. __u64 config;
  282. union {
  283. __u64 sample_period;
  284. __u64 sample_freq;
  285. };
  286. __u64 sample_type;
  287. __u64 read_format;
  288. __u64 disabled : 1, /* off by default */
  289. inherit : 1, /* children inherit it */
  290. pinned : 1, /* must always be on PMU */
  291. exclusive : 1, /* only group on PMU */
  292. exclude_user : 1, /* don't count user */
  293. exclude_kernel : 1, /* ditto kernel */
  294. exclude_hv : 1, /* ditto hypervisor */
  295. exclude_idle : 1, /* don't count when idle */
  296. mmap : 1, /* include mmap data */
  297. comm : 1, /* include comm data */
  298. freq : 1, /* use freq, not period */
  299. inherit_stat : 1, /* per task counts */
  300. enable_on_exec : 1, /* next exec enables */
  301. task : 1, /* trace fork/exit */
  302. watermark : 1, /* wakeup_watermark */
  303. /*
  304. * precise_ip:
  305. *
  306. * 0 - SAMPLE_IP can have arbitrary skid
  307. * 1 - SAMPLE_IP must have constant skid
  308. * 2 - SAMPLE_IP requested to have 0 skid
  309. * 3 - SAMPLE_IP must have 0 skid
  310. *
  311. * See also PERF_RECORD_MISC_EXACT_IP
  312. */
  313. precise_ip : 2, /* skid constraint */
  314. mmap_data : 1, /* non-exec mmap data */
  315. sample_id_all : 1, /* sample_type all events */
  316. exclude_host : 1, /* don't count in host */
  317. exclude_guest : 1, /* don't count in guest */
  318. exclude_callchain_kernel : 1, /* exclude kernel callchains */
  319. exclude_callchain_user : 1, /* exclude user callchains */
  320. mmap2 : 1, /* include mmap with inode data */
  321. comm_exec : 1, /* flag comm events that are due to an exec */
  322. use_clockid : 1, /* use @clockid for time fields */
  323. context_switch : 1, /* context switch data */
  324. write_backward : 1, /* Write ring buffer from end to beginning */
  325. namespaces : 1, /* include namespaces data */
  326. __reserved_1 : 35;
  327. union {
  328. __u32 wakeup_events; /* wakeup every n events */
  329. __u32 wakeup_watermark; /* bytes before wakeup */
  330. };
  331. __u32 bp_type;
  332. union {
  333. __u64 bp_addr;
  334. __u64 kprobe_func; /* for perf_kprobe */
  335. __u64 uprobe_path; /* for perf_uprobe */
  336. __u64 config1; /* extension of config */
  337. };
  338. union {
  339. __u64 bp_len;
  340. __u64 kprobe_addr; /* when kprobe_func == NULL */
  341. __u64 probe_offset; /* for perf_[k,u]probe */
  342. __u64 config2; /* extension of config1 */
  343. };
  344. __u64 branch_sample_type; /* enum perf_branch_sample_type */
  345. /*
  346. * Defines set of user regs to dump on samples.
  347. * See asm/perf_regs.h for details.
  348. */
  349. __u64 sample_regs_user;
  350. /*
  351. * Defines size of the user stack to dump on samples.
  352. */
  353. __u32 sample_stack_user;
  354. __s32 clockid;
  355. /*
  356. * Defines set of regs to dump for each sample
  357. * state captured on:
  358. * - precise = 0: PMU interrupt
  359. * - precise > 0: sampled instruction
  360. *
  361. * See asm/perf_regs.h for details.
  362. */
  363. __u64 sample_regs_intr;
  364. /*
  365. * Wakeup watermark for AUX area
  366. */
  367. __u32 aux_watermark;
  368. __u16 sample_max_stack;
  369. __u16 __reserved_2; /* align to __u64 */
  370. };
  371. /*
  372. * Structure used by below PERF_EVENT_IOC_QUERY_BPF command
  373. * to query bpf programs attached to the same perf tracepoint
  374. * as the given perf event.
  375. */
  376. struct perf_event_query_bpf {
  377. /*
  378. * The below ids array length
  379. */
  380. __u32 ids_len;
  381. /*
  382. * Set by the kernel to indicate the number of
  383. * available programs
  384. */
  385. __u32 prog_cnt;
  386. /*
  387. * User provided buffer to store program ids
  388. */
  389. __u32 ids[0];
  390. };
  391. #define perf_flags(attr) (*(&(attr)->read_format + 1))
  392. /*
  393. * Ioctls that can be done on a perf event fd:
  394. */
  395. #define PERF_EVENT_IOC_ENABLE _IO ('$', 0)
  396. #define PERF_EVENT_IOC_DISABLE _IO ('$', 1)
  397. #define PERF_EVENT_IOC_REFRESH _IO ('$', 2)
  398. #define PERF_EVENT_IOC_RESET _IO ('$', 3)
  399. #define PERF_EVENT_IOC_PERIOD _IOW('$', 4, __u64)
  400. #define PERF_EVENT_IOC_SET_OUTPUT _IO ('$', 5)
  401. #define PERF_EVENT_IOC_SET_FILTER _IOW('$', 6, char *)
  402. #define PERF_EVENT_IOC_ID _IOR('$', 7, __u64 *)
  403. #define PERF_EVENT_IOC_SET_BPF _IOW('$', 8, __u32)
  404. #define PERF_EVENT_IOC_PAUSE_OUTPUT _IOW('$', 9, __u32)
  405. #define PERF_EVENT_IOC_QUERY_BPF _IOWR('$', 10, struct perf_event_query_bpf *)
  406. #define PERF_EVENT_IOC_MODIFY_ATTRIBUTES _IOW('$', 11, struct perf_event_attr *)
  407. enum perf_event_ioc_flags {
  408. PERF_IOC_FLAG_GROUP = 1U << 0,
  409. };
  410. /*
  411. * Structure of the page that can be mapped via mmap
  412. */
  413. struct perf_event_mmap_page {
  414. __u32 version; /* version number of this structure */
  415. __u32 compat_version; /* lowest version this is compat with */
  416. /*
  417. * Bits needed to read the hw events in user-space.
  418. *
  419. * u32 seq, time_mult, time_shift, index, width;
  420. * u64 count, enabled, running;
  421. * u64 cyc, time_offset;
  422. * s64 pmc = 0;
  423. *
  424. * do {
  425. * seq = pc->lock;
  426. * barrier()
  427. *
  428. * enabled = pc->time_enabled;
  429. * running = pc->time_running;
  430. *
  431. * if (pc->cap_usr_time && enabled != running) {
  432. * cyc = rdtsc();
  433. * time_offset = pc->time_offset;
  434. * time_mult = pc->time_mult;
  435. * time_shift = pc->time_shift;
  436. * }
  437. *
  438. * index = pc->index;
  439. * count = pc->offset;
  440. * if (pc->cap_user_rdpmc && index) {
  441. * width = pc->pmc_width;
  442. * pmc = rdpmc(index - 1);
  443. * }
  444. *
  445. * barrier();
  446. * } while (pc->lock != seq);
  447. *
  448. * NOTE: for obvious reason this only works on self-monitoring
  449. * processes.
  450. */
  451. __u32 lock; /* seqlock for synchronization */
  452. __u32 index; /* hardware event identifier */
  453. __s64 offset; /* add to hardware event value */
  454. __u64 time_enabled; /* time event active */
  455. __u64 time_running; /* time event on cpu */
  456. union {
  457. __u64 capabilities;
  458. struct {
  459. __u64 cap_bit0 : 1, /* Always 0, deprecated, see commit 860f085b74e9 */
  460. cap_bit0_is_deprecated : 1, /* Always 1, signals that bit 0 is zero */
  461. cap_user_rdpmc : 1, /* The RDPMC instruction can be used to read counts */
  462. cap_user_time : 1, /* The time_* fields are used */
  463. cap_user_time_zero : 1, /* The time_zero field is used */
  464. cap_____res : 59;
  465. };
  466. };
  467. /*
  468. * If cap_user_rdpmc this field provides the bit-width of the value
  469. * read using the rdpmc() or equivalent instruction. This can be used
  470. * to sign extend the result like:
  471. *
  472. * pmc <<= 64 - width;
  473. * pmc >>= 64 - width; // signed shift right
  474. * count += pmc;
  475. */
  476. __u16 pmc_width;
  477. /*
  478. * If cap_usr_time the below fields can be used to compute the time
  479. * delta since time_enabled (in ns) using rdtsc or similar.
  480. *
  481. * u64 quot, rem;
  482. * u64 delta;
  483. *
  484. * quot = (cyc >> time_shift);
  485. * rem = cyc & (((u64)1 << time_shift) - 1);
  486. * delta = time_offset + quot * time_mult +
  487. * ((rem * time_mult) >> time_shift);
  488. *
  489. * Where time_offset,time_mult,time_shift and cyc are read in the
  490. * seqcount loop described above. This delta can then be added to
  491. * enabled and possible running (if index), improving the scaling:
  492. *
  493. * enabled += delta;
  494. * if (index)
  495. * running += delta;
  496. *
  497. * quot = count / running;
  498. * rem = count % running;
  499. * count = quot * enabled + (rem * enabled) / running;
  500. */
  501. __u16 time_shift;
  502. __u32 time_mult;
  503. __u64 time_offset;
  504. /*
  505. * If cap_usr_time_zero, the hardware clock (e.g. TSC) can be calculated
  506. * from sample timestamps.
  507. *
  508. * time = timestamp - time_zero;
  509. * quot = time / time_mult;
  510. * rem = time % time_mult;
  511. * cyc = (quot << time_shift) + (rem << time_shift) / time_mult;
  512. *
  513. * And vice versa:
  514. *
  515. * quot = cyc >> time_shift;
  516. * rem = cyc & (((u64)1 << time_shift) - 1);
  517. * timestamp = time_zero + quot * time_mult +
  518. * ((rem * time_mult) >> time_shift);
  519. */
  520. __u64 time_zero;
  521. __u32 size; /* Header size up to __reserved[] fields. */
  522. /*
  523. * Hole for extension of the self monitor capabilities
  524. */
  525. __u8 __reserved[118*8+4]; /* align to 1k. */
  526. /*
  527. * Control data for the mmap() data buffer.
  528. *
  529. * User-space reading the @data_head value should issue an smp_rmb(),
  530. * after reading this value.
  531. *
  532. * When the mapping is PROT_WRITE the @data_tail value should be
  533. * written by userspace to reflect the last read data, after issueing
  534. * an smp_mb() to separate the data read from the ->data_tail store.
  535. * In this case the kernel will not over-write unread data.
  536. *
  537. * See perf_output_put_handle() for the data ordering.
  538. *
  539. * data_{offset,size} indicate the location and size of the perf record
  540. * buffer within the mmapped area.
  541. */
  542. __u64 data_head; /* head in the data section */
  543. __u64 data_tail; /* user-space written tail */
  544. __u64 data_offset; /* where the buffer starts */
  545. __u64 data_size; /* data buffer size */
  546. /*
  547. * AUX area is defined by aux_{offset,size} fields that should be set
  548. * by the userspace, so that
  549. *
  550. * aux_offset >= data_offset + data_size
  551. *
  552. * prior to mmap()ing it. Size of the mmap()ed area should be aux_size.
  553. *
  554. * Ring buffer pointers aux_{head,tail} have the same semantics as
  555. * data_{head,tail} and same ordering rules apply.
  556. */
  557. __u64 aux_head;
  558. __u64 aux_tail;
  559. __u64 aux_offset;
  560. __u64 aux_size;
  561. };
  562. #define PERF_RECORD_MISC_CPUMODE_MASK (7 << 0)
  563. #define PERF_RECORD_MISC_CPUMODE_UNKNOWN (0 << 0)
  564. #define PERF_RECORD_MISC_KERNEL (1 << 0)
  565. #define PERF_RECORD_MISC_USER (2 << 0)
  566. #define PERF_RECORD_MISC_HYPERVISOR (3 << 0)
  567. #define PERF_RECORD_MISC_GUEST_KERNEL (4 << 0)
  568. #define PERF_RECORD_MISC_GUEST_USER (5 << 0)
  569. /*
  570. * Indicates that /proc/PID/maps parsing are truncated by time out.
  571. */
  572. #define PERF_RECORD_MISC_PROC_MAP_PARSE_TIMEOUT (1 << 12)
  573. /*
  574. * Following PERF_RECORD_MISC_* are used on different
  575. * events, so can reuse the same bit position:
  576. *
  577. * PERF_RECORD_MISC_MMAP_DATA - PERF_RECORD_MMAP* events
  578. * PERF_RECORD_MISC_COMM_EXEC - PERF_RECORD_COMM event
  579. * PERF_RECORD_MISC_SWITCH_OUT - PERF_RECORD_SWITCH* events
  580. */
  581. #define PERF_RECORD_MISC_MMAP_DATA (1 << 13)
  582. #define PERF_RECORD_MISC_COMM_EXEC (1 << 13)
  583. #define PERF_RECORD_MISC_SWITCH_OUT (1 << 13)
  584. /*
  585. * These PERF_RECORD_MISC_* flags below are safely reused
  586. * for the following events:
  587. *
  588. * PERF_RECORD_MISC_EXACT_IP - PERF_RECORD_SAMPLE of precise events
  589. * PERF_RECORD_MISC_SWITCH_OUT_PREEMPT - PERF_RECORD_SWITCH* events
  590. *
  591. *
  592. * PERF_RECORD_MISC_EXACT_IP:
  593. * Indicates that the content of PERF_SAMPLE_IP points to
  594. * the actual instruction that triggered the event. See also
  595. * perf_event_attr::precise_ip.
  596. *
  597. * PERF_RECORD_MISC_SWITCH_OUT_PREEMPT:
  598. * Indicates that thread was preempted in TASK_RUNNING state.
  599. */
  600. #define PERF_RECORD_MISC_EXACT_IP (1 << 14)
  601. #define PERF_RECORD_MISC_SWITCH_OUT_PREEMPT (1 << 14)
  602. /*
  603. * Reserve the last bit to indicate some extended misc field
  604. */
  605. #define PERF_RECORD_MISC_EXT_RESERVED (1 << 15)
  606. struct perf_event_header {
  607. __u32 type;
  608. __u16 misc;
  609. __u16 size;
  610. };
  611. struct perf_ns_link_info {
  612. __u64 dev;
  613. __u64 ino;
  614. };
  615. enum {
  616. NET_NS_INDEX = 0,
  617. UTS_NS_INDEX = 1,
  618. IPC_NS_INDEX = 2,
  619. PID_NS_INDEX = 3,
  620. USER_NS_INDEX = 4,
  621. MNT_NS_INDEX = 5,
  622. CGROUP_NS_INDEX = 6,
  623. NR_NAMESPACES, /* number of available namespaces */
  624. };
  625. enum perf_event_type {
  626. /*
  627. * If perf_event_attr.sample_id_all is set then all event types will
  628. * have the sample_type selected fields related to where/when
  629. * (identity) an event took place (TID, TIME, ID, STREAM_ID, CPU,
  630. * IDENTIFIER) described in PERF_RECORD_SAMPLE below, it will be stashed
  631. * just after the perf_event_header and the fields already present for
  632. * the existing fields, i.e. at the end of the payload. That way a newer
  633. * perf.data file will be supported by older perf tools, with these new
  634. * optional fields being ignored.
  635. *
  636. * struct sample_id {
  637. * { u32 pid, tid; } && PERF_SAMPLE_TID
  638. * { u64 time; } && PERF_SAMPLE_TIME
  639. * { u64 id; } && PERF_SAMPLE_ID
  640. * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
  641. * { u32 cpu, res; } && PERF_SAMPLE_CPU
  642. * { u64 id; } && PERF_SAMPLE_IDENTIFIER
  643. * } && perf_event_attr::sample_id_all
  644. *
  645. * Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID. The
  646. * advantage of PERF_SAMPLE_IDENTIFIER is that its position is fixed
  647. * relative to header.size.
  648. */
  649. /*
  650. * The MMAP events record the PROT_EXEC mappings so that we can
  651. * correlate userspace IPs to code. They have the following structure:
  652. *
  653. * struct {
  654. * struct perf_event_header header;
  655. *
  656. * u32 pid, tid;
  657. * u64 addr;
  658. * u64 len;
  659. * u64 pgoff;
  660. * char filename[];
  661. * struct sample_id sample_id;
  662. * };
  663. */
  664. PERF_RECORD_MMAP = 1,
  665. /*
  666. * struct {
  667. * struct perf_event_header header;
  668. * u64 id;
  669. * u64 lost;
  670. * struct sample_id sample_id;
  671. * };
  672. */
  673. PERF_RECORD_LOST = 2,
  674. /*
  675. * struct {
  676. * struct perf_event_header header;
  677. *
  678. * u32 pid, tid;
  679. * char comm[];
  680. * struct sample_id sample_id;
  681. * };
  682. */
  683. PERF_RECORD_COMM = 3,
  684. /*
  685. * struct {
  686. * struct perf_event_header header;
  687. * u32 pid, ppid;
  688. * u32 tid, ptid;
  689. * u64 time;
  690. * struct sample_id sample_id;
  691. * };
  692. */
  693. PERF_RECORD_EXIT = 4,
  694. /*
  695. * struct {
  696. * struct perf_event_header header;
  697. * u64 time;
  698. * u64 id;
  699. * u64 stream_id;
  700. * struct sample_id sample_id;
  701. * };
  702. */
  703. PERF_RECORD_THROTTLE = 5,
  704. PERF_RECORD_UNTHROTTLE = 6,
  705. /*
  706. * struct {
  707. * struct perf_event_header header;
  708. * u32 pid, ppid;
  709. * u32 tid, ptid;
  710. * u64 time;
  711. * struct sample_id sample_id;
  712. * };
  713. */
  714. PERF_RECORD_FORK = 7,
  715. /*
  716. * struct {
  717. * struct perf_event_header header;
  718. * u32 pid, tid;
  719. *
  720. * struct read_format values;
  721. * struct sample_id sample_id;
  722. * };
  723. */
  724. PERF_RECORD_READ = 8,
  725. /*
  726. * struct {
  727. * struct perf_event_header header;
  728. *
  729. * #
  730. * # Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID.
  731. * # The advantage of PERF_SAMPLE_IDENTIFIER is that its position
  732. * # is fixed relative to header.
  733. * #
  734. *
  735. * { u64 id; } && PERF_SAMPLE_IDENTIFIER
  736. * { u64 ip; } && PERF_SAMPLE_IP
  737. * { u32 pid, tid; } && PERF_SAMPLE_TID
  738. * { u64 time; } && PERF_SAMPLE_TIME
  739. * { u64 addr; } && PERF_SAMPLE_ADDR
  740. * { u64 id; } && PERF_SAMPLE_ID
  741. * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
  742. * { u32 cpu, res; } && PERF_SAMPLE_CPU
  743. * { u64 period; } && PERF_SAMPLE_PERIOD
  744. *
  745. * { struct read_format values; } && PERF_SAMPLE_READ
  746. *
  747. * { u64 nr,
  748. * u64 ips[nr]; } && PERF_SAMPLE_CALLCHAIN
  749. *
  750. * #
  751. * # The RAW record below is opaque data wrt the ABI
  752. * #
  753. * # That is, the ABI doesn't make any promises wrt to
  754. * # the stability of its content, it may vary depending
  755. * # on event, hardware, kernel version and phase of
  756. * # the moon.
  757. * #
  758. * # In other words, PERF_SAMPLE_RAW contents are not an ABI.
  759. * #
  760. *
  761. * { u32 size;
  762. * char data[size];}&& PERF_SAMPLE_RAW
  763. *
  764. * { u64 nr;
  765. * { u64 from, to, flags } lbr[nr];} && PERF_SAMPLE_BRANCH_STACK
  766. *
  767. * { u64 abi; # enum perf_sample_regs_abi
  768. * u64 regs[weight(mask)]; } && PERF_SAMPLE_REGS_USER
  769. *
  770. * { u64 size;
  771. * char data[size];
  772. * u64 dyn_size; } && PERF_SAMPLE_STACK_USER
  773. *
  774. * { u64 weight; } && PERF_SAMPLE_WEIGHT
  775. * { u64 data_src; } && PERF_SAMPLE_DATA_SRC
  776. * { u64 transaction; } && PERF_SAMPLE_TRANSACTION
  777. * { u64 abi; # enum perf_sample_regs_abi
  778. * u64 regs[weight(mask)]; } && PERF_SAMPLE_REGS_INTR
  779. * { u64 phys_addr;} && PERF_SAMPLE_PHYS_ADDR
  780. * };
  781. */
  782. PERF_RECORD_SAMPLE = 9,
  783. /*
  784. * The MMAP2 records are an augmented version of MMAP, they add
  785. * maj, min, ino numbers to be used to uniquely identify each mapping
  786. *
  787. * struct {
  788. * struct perf_event_header header;
  789. *
  790. * u32 pid, tid;
  791. * u64 addr;
  792. * u64 len;
  793. * u64 pgoff;
  794. * u32 maj;
  795. * u32 min;
  796. * u64 ino;
  797. * u64 ino_generation;
  798. * u32 prot, flags;
  799. * char filename[];
  800. * struct sample_id sample_id;
  801. * };
  802. */
  803. PERF_RECORD_MMAP2 = 10,
  804. /*
  805. * Records that new data landed in the AUX buffer part.
  806. *
  807. * struct {
  808. * struct perf_event_header header;
  809. *
  810. * u64 aux_offset;
  811. * u64 aux_size;
  812. * u64 flags;
  813. * struct sample_id sample_id;
  814. * };
  815. */
  816. PERF_RECORD_AUX = 11,
  817. /*
  818. * Indicates that instruction trace has started
  819. *
  820. * struct {
  821. * struct perf_event_header header;
  822. * u32 pid;
  823. * u32 tid;
  824. * struct sample_id sample_id;
  825. * };
  826. */
  827. PERF_RECORD_ITRACE_START = 12,
  828. /*
  829. * Records the dropped/lost sample number.
  830. *
  831. * struct {
  832. * struct perf_event_header header;
  833. *
  834. * u64 lost;
  835. * struct sample_id sample_id;
  836. * };
  837. */
  838. PERF_RECORD_LOST_SAMPLES = 13,
  839. /*
  840. * Records a context switch in or out (flagged by
  841. * PERF_RECORD_MISC_SWITCH_OUT). See also
  842. * PERF_RECORD_SWITCH_CPU_WIDE.
  843. *
  844. * struct {
  845. * struct perf_event_header header;
  846. * struct sample_id sample_id;
  847. * };
  848. */
  849. PERF_RECORD_SWITCH = 14,
  850. /*
  851. * CPU-wide version of PERF_RECORD_SWITCH with next_prev_pid and
  852. * next_prev_tid that are the next (switching out) or previous
  853. * (switching in) pid/tid.
  854. *
  855. * struct {
  856. * struct perf_event_header header;
  857. * u32 next_prev_pid;
  858. * u32 next_prev_tid;
  859. * struct sample_id sample_id;
  860. * };
  861. */
  862. PERF_RECORD_SWITCH_CPU_WIDE = 15,
  863. /*
  864. * struct {
  865. * struct perf_event_header header;
  866. * u32 pid;
  867. * u32 tid;
  868. * u64 nr_namespaces;
  869. * { u64 dev, inode; } [nr_namespaces];
  870. * struct sample_id sample_id;
  871. * };
  872. */
  873. PERF_RECORD_NAMESPACES = 16,
  874. PERF_RECORD_MAX, /* non-ABI */
  875. };
  876. #define PERF_MAX_STACK_DEPTH 127
  877. #define PERF_MAX_CONTEXTS_PER_STACK 8
  878. enum perf_callchain_context {
  879. PERF_CONTEXT_HV = (__u64)-32,
  880. PERF_CONTEXT_KERNEL = (__u64)-128,
  881. PERF_CONTEXT_USER = (__u64)-512,
  882. PERF_CONTEXT_GUEST = (__u64)-2048,
  883. PERF_CONTEXT_GUEST_KERNEL = (__u64)-2176,
  884. PERF_CONTEXT_GUEST_USER = (__u64)-2560,
  885. PERF_CONTEXT_MAX = (__u64)-4095,
  886. };
  887. /**
  888. * PERF_RECORD_AUX::flags bits
  889. */
  890. #define PERF_AUX_FLAG_TRUNCATED 0x01 /* record was truncated to fit */
  891. #define PERF_AUX_FLAG_OVERWRITE 0x02 /* snapshot from overwrite mode */
  892. #define PERF_AUX_FLAG_PARTIAL 0x04 /* record contains gaps */
  893. #define PERF_AUX_FLAG_COLLISION 0x08 /* sample collided with another */
  894. #define PERF_FLAG_FD_NO_GROUP (1UL << 0)
  895. #define PERF_FLAG_FD_OUTPUT (1UL << 1)
  896. #define PERF_FLAG_PID_CGROUP (1UL << 2) /* pid=cgroup id, per-cpu mode only */
  897. #define PERF_FLAG_FD_CLOEXEC (1UL << 3) /* O_CLOEXEC */
  898. #if defined(__LITTLE_ENDIAN_BITFIELD)
  899. union perf_mem_data_src {
  900. __u64 val;
  901. struct {
  902. __u64 mem_op:5, /* type of opcode */
  903. mem_lvl:14, /* memory hierarchy level */
  904. mem_snoop:5, /* snoop mode */
  905. mem_lock:2, /* lock instr */
  906. mem_dtlb:7, /* tlb access */
  907. mem_lvl_num:4, /* memory hierarchy level number */
  908. mem_remote:1, /* remote */
  909. mem_snoopx:2, /* snoop mode, ext */
  910. mem_rsvd:24;
  911. };
  912. };
  913. #elif defined(__BIG_ENDIAN_BITFIELD)
  914. union perf_mem_data_src {
  915. __u64 val;
  916. struct {
  917. __u64 mem_rsvd:24,
  918. mem_snoopx:2, /* snoop mode, ext */
  919. mem_remote:1, /* remote */
  920. mem_lvl_num:4, /* memory hierarchy level number */
  921. mem_dtlb:7, /* tlb access */
  922. mem_lock:2, /* lock instr */
  923. mem_snoop:5, /* snoop mode */
  924. mem_lvl:14, /* memory hierarchy level */
  925. mem_op:5; /* type of opcode */
  926. };
  927. };
  928. #else
  929. #error "Unknown endianness"
  930. #endif
  931. /* type of opcode (load/store/prefetch,code) */
  932. #define PERF_MEM_OP_NA 0x01 /* not available */
  933. #define PERF_MEM_OP_LOAD 0x02 /* load instruction */
  934. #define PERF_MEM_OP_STORE 0x04 /* store instruction */
  935. #define PERF_MEM_OP_PFETCH 0x08 /* prefetch */
  936. #define PERF_MEM_OP_EXEC 0x10 /* code (execution) */
  937. #define PERF_MEM_OP_SHIFT 0
  938. /* memory hierarchy (memory level, hit or miss) */
  939. #define PERF_MEM_LVL_NA 0x01 /* not available */
  940. #define PERF_MEM_LVL_HIT 0x02 /* hit level */
  941. #define PERF_MEM_LVL_MISS 0x04 /* miss level */
  942. #define PERF_MEM_LVL_L1 0x08 /* L1 */
  943. #define PERF_MEM_LVL_LFB 0x10 /* Line Fill Buffer */
  944. #define PERF_MEM_LVL_L2 0x20 /* L2 */
  945. #define PERF_MEM_LVL_L3 0x40 /* L3 */
  946. #define PERF_MEM_LVL_LOC_RAM 0x80 /* Local DRAM */
  947. #define PERF_MEM_LVL_REM_RAM1 0x100 /* Remote DRAM (1 hop) */
  948. #define PERF_MEM_LVL_REM_RAM2 0x200 /* Remote DRAM (2 hops) */
  949. #define PERF_MEM_LVL_REM_CCE1 0x400 /* Remote Cache (1 hop) */
  950. #define PERF_MEM_LVL_REM_CCE2 0x800 /* Remote Cache (2 hops) */
  951. #define PERF_MEM_LVL_IO 0x1000 /* I/O memory */
  952. #define PERF_MEM_LVL_UNC 0x2000 /* Uncached memory */
  953. #define PERF_MEM_LVL_SHIFT 5
  954. #define PERF_MEM_REMOTE_REMOTE 0x01 /* Remote */
  955. #define PERF_MEM_REMOTE_SHIFT 37
  956. #define PERF_MEM_LVLNUM_L1 0x01 /* L1 */
  957. #define PERF_MEM_LVLNUM_L2 0x02 /* L2 */
  958. #define PERF_MEM_LVLNUM_L3 0x03 /* L3 */
  959. #define PERF_MEM_LVLNUM_L4 0x04 /* L4 */
  960. /* 5-0xa available */
  961. #define PERF_MEM_LVLNUM_ANY_CACHE 0x0b /* Any cache */
  962. #define PERF_MEM_LVLNUM_LFB 0x0c /* LFB */
  963. #define PERF_MEM_LVLNUM_RAM 0x0d /* RAM */
  964. #define PERF_MEM_LVLNUM_PMEM 0x0e /* PMEM */
  965. #define PERF_MEM_LVLNUM_NA 0x0f /* N/A */
  966. #define PERF_MEM_LVLNUM_SHIFT 33
  967. /* snoop mode */
  968. #define PERF_MEM_SNOOP_NA 0x01 /* not available */
  969. #define PERF_MEM_SNOOP_NONE 0x02 /* no snoop */
  970. #define PERF_MEM_SNOOP_HIT 0x04 /* snoop hit */
  971. #define PERF_MEM_SNOOP_MISS 0x08 /* snoop miss */
  972. #define PERF_MEM_SNOOP_HITM 0x10 /* snoop hit modified */
  973. #define PERF_MEM_SNOOP_SHIFT 19
  974. #define PERF_MEM_SNOOPX_FWD 0x01 /* forward */
  975. /* 1 free */
  976. #define PERF_MEM_SNOOPX_SHIFT 37
  977. /* locked instruction */
  978. #define PERF_MEM_LOCK_NA 0x01 /* not available */
  979. #define PERF_MEM_LOCK_LOCKED 0x02 /* locked transaction */
  980. #define PERF_MEM_LOCK_SHIFT 24
  981. /* TLB access */
  982. #define PERF_MEM_TLB_NA 0x01 /* not available */
  983. #define PERF_MEM_TLB_HIT 0x02 /* hit level */
  984. #define PERF_MEM_TLB_MISS 0x04 /* miss level */
  985. #define PERF_MEM_TLB_L1 0x08 /* L1 */
  986. #define PERF_MEM_TLB_L2 0x10 /* L2 */
  987. #define PERF_MEM_TLB_WK 0x20 /* Hardware Walker*/
  988. #define PERF_MEM_TLB_OS 0x40 /* OS fault handler */
  989. #define PERF_MEM_TLB_SHIFT 26
  990. #define PERF_MEM_S(a, s) \
  991. (((__u64)PERF_MEM_##a##_##s) << PERF_MEM_##a##_SHIFT)
  992. /*
  993. * single taken branch record layout:
  994. *
  995. * from: source instruction (may not always be a branch insn)
  996. * to: branch target
  997. * mispred: branch target was mispredicted
  998. * predicted: branch target was predicted
  999. *
  1000. * support for mispred, predicted is optional. In case it
  1001. * is not supported mispred = predicted = 0.
  1002. *
  1003. * in_tx: running in a hardware transaction
  1004. * abort: aborting a hardware transaction
  1005. * cycles: cycles from last branch (or 0 if not supported)
  1006. * type: branch type
  1007. */
  1008. struct perf_branch_entry {
  1009. __u64 from;
  1010. __u64 to;
  1011. __u64 mispred:1, /* target mispredicted */
  1012. predicted:1,/* target predicted */
  1013. in_tx:1, /* in transaction */
  1014. abort:1, /* transaction abort */
  1015. cycles:16, /* cycle count to last branch */
  1016. type:4, /* branch type */
  1017. reserved:40;
  1018. };
  1019. #endif /* _UAPI_LINUX_PERF_EVENT_H */