kvm.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  4. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License, version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  18. */
  19. #ifndef __ARM_KVM_H__
  20. #define __ARM_KVM_H__
  21. #include <linux/types.h>
  22. #include <linux/psci.h>
  23. #include <asm/ptrace.h>
  24. #define __KVM_HAVE_GUEST_DEBUG
  25. #define __KVM_HAVE_IRQ_LINE
  26. #define __KVM_HAVE_READONLY_MEM
  27. #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
  28. #define KVM_REG_SIZE(id) \
  29. (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
  30. /* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */
  31. #define KVM_ARM_SVC_sp svc_regs[0]
  32. #define KVM_ARM_SVC_lr svc_regs[1]
  33. #define KVM_ARM_SVC_spsr svc_regs[2]
  34. #define KVM_ARM_ABT_sp abt_regs[0]
  35. #define KVM_ARM_ABT_lr abt_regs[1]
  36. #define KVM_ARM_ABT_spsr abt_regs[2]
  37. #define KVM_ARM_UND_sp und_regs[0]
  38. #define KVM_ARM_UND_lr und_regs[1]
  39. #define KVM_ARM_UND_spsr und_regs[2]
  40. #define KVM_ARM_IRQ_sp irq_regs[0]
  41. #define KVM_ARM_IRQ_lr irq_regs[1]
  42. #define KVM_ARM_IRQ_spsr irq_regs[2]
  43. /* Valid only for fiq_regs in struct kvm_regs */
  44. #define KVM_ARM_FIQ_r8 fiq_regs[0]
  45. #define KVM_ARM_FIQ_r9 fiq_regs[1]
  46. #define KVM_ARM_FIQ_r10 fiq_regs[2]
  47. #define KVM_ARM_FIQ_fp fiq_regs[3]
  48. #define KVM_ARM_FIQ_ip fiq_regs[4]
  49. #define KVM_ARM_FIQ_sp fiq_regs[5]
  50. #define KVM_ARM_FIQ_lr fiq_regs[6]
  51. #define KVM_ARM_FIQ_spsr fiq_regs[7]
  52. struct kvm_regs {
  53. struct pt_regs usr_regs; /* R0_usr - R14_usr, PC, CPSR */
  54. unsigned long svc_regs[3]; /* SP_svc, LR_svc, SPSR_svc */
  55. unsigned long abt_regs[3]; /* SP_abt, LR_abt, SPSR_abt */
  56. unsigned long und_regs[3]; /* SP_und, LR_und, SPSR_und */
  57. unsigned long irq_regs[3]; /* SP_irq, LR_irq, SPSR_irq */
  58. unsigned long fiq_regs[8]; /* R8_fiq - R14_fiq, SPSR_fiq */
  59. };
  60. /* Supported Processor Types */
  61. #define KVM_ARM_TARGET_CORTEX_A15 0
  62. #define KVM_ARM_TARGET_CORTEX_A7 1
  63. #define KVM_ARM_NUM_TARGETS 2
  64. /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
  65. #define KVM_ARM_DEVICE_TYPE_SHIFT 0
  66. #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
  67. #define KVM_ARM_DEVICE_ID_SHIFT 16
  68. #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
  69. /* Supported device IDs */
  70. #define KVM_ARM_DEVICE_VGIC_V2 0
  71. /* Supported VGIC address types */
  72. #define KVM_VGIC_V2_ADDR_TYPE_DIST 0
  73. #define KVM_VGIC_V2_ADDR_TYPE_CPU 1
  74. #define KVM_VGIC_V2_DIST_SIZE 0x1000
  75. #define KVM_VGIC_V2_CPU_SIZE 0x2000
  76. /* Supported VGICv3 address types */
  77. #define KVM_VGIC_V3_ADDR_TYPE_DIST 2
  78. #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
  79. #define KVM_VGIC_ITS_ADDR_TYPE 4
  80. #define KVM_VGIC_V3_DIST_SIZE SZ_64K
  81. #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
  82. #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
  83. #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
  84. #define KVM_ARM_VCPU_PSCI_0_2 1 /* CPU uses PSCI v0.2 */
  85. struct kvm_vcpu_init {
  86. __u32 target;
  87. __u32 features[7];
  88. };
  89. struct kvm_sregs {
  90. };
  91. struct kvm_fpu {
  92. };
  93. struct kvm_guest_debug_arch {
  94. };
  95. struct kvm_debug_exit_arch {
  96. };
  97. struct kvm_sync_regs {
  98. /* Used with KVM_CAP_ARM_USER_IRQ */
  99. __u64 device_irq_level;
  100. };
  101. struct kvm_arch_memory_slot {
  102. };
  103. /* If you need to interpret the index values, here is the key: */
  104. #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
  105. #define KVM_REG_ARM_COPROC_SHIFT 16
  106. #define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007
  107. #define KVM_REG_ARM_32_OPC2_SHIFT 0
  108. #define KVM_REG_ARM_OPC1_MASK 0x0000000000000078
  109. #define KVM_REG_ARM_OPC1_SHIFT 3
  110. #define KVM_REG_ARM_CRM_MASK 0x0000000000000780
  111. #define KVM_REG_ARM_CRM_SHIFT 7
  112. #define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800
  113. #define KVM_REG_ARM_32_CRN_SHIFT 11
  114. /*
  115. * For KVM currently all guest registers are nonsecure, but we reserve a bit
  116. * in the encoding to distinguish secure from nonsecure for AArch32 system
  117. * registers that are banked by security. This is 1 for the secure banked
  118. * register, and 0 for the nonsecure banked register or if the register is
  119. * not banked by security.
  120. */
  121. #define KVM_REG_ARM_SECURE_MASK 0x0000000010000000
  122. #define KVM_REG_ARM_SECURE_SHIFT 28
  123. #define ARM_CP15_REG_SHIFT_MASK(x,n) \
  124. (((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK)
  125. #define __ARM_CP15_REG(op1,crn,crm,op2) \
  126. (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \
  127. ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \
  128. ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \
  129. ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \
  130. ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
  131. #define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
  132. #define __ARM_CP15_REG64(op1,crm) \
  133. (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
  134. #define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
  135. /* PL1 Physical Timer Registers */
  136. #define KVM_REG_ARM_PTIMER_CTL ARM_CP15_REG32(0, 14, 2, 1)
  137. #define KVM_REG_ARM_PTIMER_CNT ARM_CP15_REG64(0, 14)
  138. #define KVM_REG_ARM_PTIMER_CVAL ARM_CP15_REG64(2, 14)
  139. /* Virtual Timer Registers */
  140. #define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1)
  141. #define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14)
  142. #define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14)
  143. /* Normal registers are mapped as coprocessor 16. */
  144. #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
  145. #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4)
  146. /* Some registers need more space to represent values. */
  147. #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
  148. #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
  149. #define KVM_REG_ARM_DEMUX_ID_SHIFT 8
  150. #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
  151. #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
  152. #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
  153. /* VFP registers: we could overload CP10 like ARM does, but that's ugly. */
  154. #define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT)
  155. #define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF
  156. #define KVM_REG_ARM_VFP_BASE_REG 0x0
  157. #define KVM_REG_ARM_VFP_FPSID 0x1000
  158. #define KVM_REG_ARM_VFP_FPSCR 0x1001
  159. #define KVM_REG_ARM_VFP_MVFR1 0x1006
  160. #define KVM_REG_ARM_VFP_MVFR0 0x1007
  161. #define KVM_REG_ARM_VFP_FPEXC 0x1008
  162. #define KVM_REG_ARM_VFP_FPINST 0x1009
  163. #define KVM_REG_ARM_VFP_FPINST2 0x100A
  164. /* KVM-as-firmware specific pseudo-registers */
  165. #define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT)
  166. #define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM | KVM_REG_SIZE_U64 | \
  167. KVM_REG_ARM_FW | ((r) & 0xffff))
  168. #define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0)
  169. /* Device Control API: ARM VGIC */
  170. #define KVM_DEV_ARM_VGIC_GRP_ADDR 0
  171. #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
  172. #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
  173. #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
  174. #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
  175. #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
  176. #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
  177. (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
  178. #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
  179. #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
  180. #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
  181. #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
  182. #define KVM_DEV_ARM_VGIC_GRP_CTRL 4
  183. #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
  184. #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
  185. #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
  186. #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
  187. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
  188. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
  189. (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
  190. #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
  191. #define VGIC_LEVEL_INFO_LINE_LEVEL 0
  192. /* Device Control API on vcpu fd */
  193. #define KVM_ARM_VCPU_PMU_V3_CTRL 0
  194. #define KVM_ARM_VCPU_PMU_V3_IRQ 0
  195. #define KVM_ARM_VCPU_PMU_V3_INIT 1
  196. #define KVM_ARM_VCPU_TIMER_CTRL 1
  197. #define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
  198. #define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
  199. #define KVM_DEV_ARM_VGIC_CTRL_INIT 0
  200. #define KVM_DEV_ARM_ITS_SAVE_TABLES 1
  201. #define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
  202. #define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
  203. #define KVM_DEV_ARM_ITS_CTRL_RESET 4
  204. /* KVM_IRQ_LINE irq field index values */
  205. #define KVM_ARM_IRQ_TYPE_SHIFT 24
  206. #define KVM_ARM_IRQ_TYPE_MASK 0xff
  207. #define KVM_ARM_IRQ_VCPU_SHIFT 16
  208. #define KVM_ARM_IRQ_VCPU_MASK 0xff
  209. #define KVM_ARM_IRQ_NUM_SHIFT 0
  210. #define KVM_ARM_IRQ_NUM_MASK 0xffff
  211. /* irq_type field */
  212. #define KVM_ARM_IRQ_TYPE_CPU 0
  213. #define KVM_ARM_IRQ_TYPE_SPI 1
  214. #define KVM_ARM_IRQ_TYPE_PPI 2
  215. /* out-of-kernel GIC cpu interrupt injection irq_number field */
  216. #define KVM_ARM_IRQ_CPU_IRQ 0
  217. #define KVM_ARM_IRQ_CPU_FIQ 1
  218. /*
  219. * This used to hold the highest supported SPI, but it is now obsolete
  220. * and only here to provide source code level compatibility with older
  221. * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
  222. */
  223. #ifndef __KERNEL__
  224. #define KVM_ARM_IRQ_GIC_MAX 127
  225. #endif
  226. /* One single KVM irqchip, ie. the VGIC */
  227. #define KVM_NR_IRQCHIPS 1
  228. /* PSCI interface */
  229. #define KVM_PSCI_FN_BASE 0x95c1ba5e
  230. #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
  231. #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
  232. #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
  233. #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
  234. #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
  235. #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
  236. #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
  237. #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
  238. #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
  239. #endif /* __ARM_KVM_H__ */