amdgpu.h 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "gpu_scheduler.h"
  53. /*
  54. * Modules parameters.
  55. */
  56. extern int amdgpu_modeset;
  57. extern int amdgpu_vram_limit;
  58. extern int amdgpu_gart_size;
  59. extern int amdgpu_benchmarking;
  60. extern int amdgpu_testing;
  61. extern int amdgpu_audio;
  62. extern int amdgpu_disp_priority;
  63. extern int amdgpu_hw_i2c;
  64. extern int amdgpu_pcie_gen2;
  65. extern int amdgpu_msi;
  66. extern int amdgpu_lockup_timeout;
  67. extern int amdgpu_dpm;
  68. extern int amdgpu_smc_load_fw;
  69. extern int amdgpu_aspm;
  70. extern int amdgpu_runtime_pm;
  71. extern int amdgpu_hard_reset;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_enable_scheduler;
  80. extern int amdgpu_sched_jobs;
  81. extern int amdgpu_sched_hw_submission;
  82. extern int amdgpu_enable_semaphores;
  83. extern int amdgpu_powerplay;
  84. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  85. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  86. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  87. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  88. #define AMDGPU_IB_POOL_SIZE 16
  89. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  90. #define AMDGPUFB_CONN_LIMIT 4
  91. #define AMDGPU_BIOS_NUM_SCRATCH 8
  92. /* max number of rings */
  93. #define AMDGPU_MAX_RINGS 16
  94. #define AMDGPU_MAX_GFX_RINGS 1
  95. #define AMDGPU_MAX_COMPUTE_RINGS 8
  96. #define AMDGPU_MAX_VCE_RINGS 2
  97. /* max number of IP instances */
  98. #define AMDGPU_MAX_SDMA_INSTANCES 2
  99. /* number of hw syncs before falling back on blocking */
  100. #define AMDGPU_NUM_SYNCS 4
  101. /* hardcode that limit for now */
  102. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  103. /* hard reset data */
  104. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  105. /* reset flags */
  106. #define AMDGPU_RESET_GFX (1 << 0)
  107. #define AMDGPU_RESET_COMPUTE (1 << 1)
  108. #define AMDGPU_RESET_DMA (1 << 2)
  109. #define AMDGPU_RESET_CP (1 << 3)
  110. #define AMDGPU_RESET_GRBM (1 << 4)
  111. #define AMDGPU_RESET_DMA1 (1 << 5)
  112. #define AMDGPU_RESET_RLC (1 << 6)
  113. #define AMDGPU_RESET_SEM (1 << 7)
  114. #define AMDGPU_RESET_IH (1 << 8)
  115. #define AMDGPU_RESET_VMC (1 << 9)
  116. #define AMDGPU_RESET_MC (1 << 10)
  117. #define AMDGPU_RESET_DISPLAY (1 << 11)
  118. #define AMDGPU_RESET_UVD (1 << 12)
  119. #define AMDGPU_RESET_VCE (1 << 13)
  120. #define AMDGPU_RESET_VCE1 (1 << 14)
  121. /* CG block flags */
  122. #define AMDGPU_CG_BLOCK_GFX (1 << 0)
  123. #define AMDGPU_CG_BLOCK_MC (1 << 1)
  124. #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
  125. #define AMDGPU_CG_BLOCK_UVD (1 << 3)
  126. #define AMDGPU_CG_BLOCK_VCE (1 << 4)
  127. #define AMDGPU_CG_BLOCK_HDP (1 << 5)
  128. #define AMDGPU_CG_BLOCK_BIF (1 << 6)
  129. /* CG flags */
  130. #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
  131. #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
  132. #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
  133. #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
  134. #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
  135. #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  136. #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
  137. #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  138. #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
  139. #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
  140. #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
  141. #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
  142. #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
  143. #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
  144. #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
  145. #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
  146. #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
  147. /* PG flags */
  148. #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
  149. #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
  150. #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
  151. #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
  152. #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
  153. #define AMDGPU_PG_SUPPORT_CP (1 << 5)
  154. #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
  155. #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  156. #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
  157. #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
  158. #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
  159. /* GFX current status */
  160. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  161. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  162. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  163. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  164. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  165. /* max cursor sizes (in pixels) */
  166. #define CIK_CURSOR_WIDTH 128
  167. #define CIK_CURSOR_HEIGHT 128
  168. struct amdgpu_device;
  169. struct amdgpu_fence;
  170. struct amdgpu_ib;
  171. struct amdgpu_vm;
  172. struct amdgpu_ring;
  173. struct amdgpu_semaphore;
  174. struct amdgpu_cs_parser;
  175. struct amdgpu_job;
  176. struct amdgpu_irq_src;
  177. struct amdgpu_fpriv;
  178. enum amdgpu_cp_irq {
  179. AMDGPU_CP_IRQ_GFX_EOP = 0,
  180. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  181. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  182. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  183. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  184. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  185. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  186. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  187. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  188. AMDGPU_CP_IRQ_LAST
  189. };
  190. enum amdgpu_sdma_irq {
  191. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  192. AMDGPU_SDMA_IRQ_TRAP1,
  193. AMDGPU_SDMA_IRQ_LAST
  194. };
  195. enum amdgpu_thermal_irq {
  196. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  197. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  198. AMDGPU_THERMAL_IRQ_LAST
  199. };
  200. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  201. enum amd_ip_block_type block_type,
  202. enum amd_clockgating_state state);
  203. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  204. enum amd_ip_block_type block_type,
  205. enum amd_powergating_state state);
  206. struct amdgpu_ip_block_version {
  207. enum amd_ip_block_type type;
  208. u32 major;
  209. u32 minor;
  210. u32 rev;
  211. const struct amd_ip_funcs *funcs;
  212. };
  213. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  214. enum amd_ip_block_type type,
  215. u32 major, u32 minor);
  216. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  217. struct amdgpu_device *adev,
  218. enum amd_ip_block_type type);
  219. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  220. struct amdgpu_buffer_funcs {
  221. /* maximum bytes in a single operation */
  222. uint32_t copy_max_bytes;
  223. /* number of dw to reserve per operation */
  224. unsigned copy_num_dw;
  225. /* used for buffer migration */
  226. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  227. /* src addr in bytes */
  228. uint64_t src_offset,
  229. /* dst addr in bytes */
  230. uint64_t dst_offset,
  231. /* number of byte to transfer */
  232. uint32_t byte_count);
  233. /* maximum bytes in a single operation */
  234. uint32_t fill_max_bytes;
  235. /* number of dw to reserve per operation */
  236. unsigned fill_num_dw;
  237. /* used for buffer clearing */
  238. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  239. /* value to write to memory */
  240. uint32_t src_data,
  241. /* dst addr in bytes */
  242. uint64_t dst_offset,
  243. /* number of byte to fill */
  244. uint32_t byte_count);
  245. };
  246. /* provided by hw blocks that can write ptes, e.g., sdma */
  247. struct amdgpu_vm_pte_funcs {
  248. /* copy pte entries from GART */
  249. void (*copy_pte)(struct amdgpu_ib *ib,
  250. uint64_t pe, uint64_t src,
  251. unsigned count);
  252. /* write pte one entry at a time with addr mapping */
  253. void (*write_pte)(struct amdgpu_ib *ib,
  254. uint64_t pe,
  255. uint64_t addr, unsigned count,
  256. uint32_t incr, uint32_t flags);
  257. /* for linear pte/pde updates without addr mapping */
  258. void (*set_pte_pde)(struct amdgpu_ib *ib,
  259. uint64_t pe,
  260. uint64_t addr, unsigned count,
  261. uint32_t incr, uint32_t flags);
  262. /* pad the indirect buffer to the necessary number of dw */
  263. void (*pad_ib)(struct amdgpu_ib *ib);
  264. };
  265. /* provided by the gmc block */
  266. struct amdgpu_gart_funcs {
  267. /* flush the vm tlb via mmio */
  268. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  269. uint32_t vmid);
  270. /* write pte/pde updates using the cpu */
  271. int (*set_pte_pde)(struct amdgpu_device *adev,
  272. void *cpu_pt_addr, /* cpu addr of page table */
  273. uint32_t gpu_page_idx, /* pte/pde to update */
  274. uint64_t addr, /* addr to write into pte/pde */
  275. uint32_t flags); /* access flags */
  276. };
  277. /* provided by the ih block */
  278. struct amdgpu_ih_funcs {
  279. /* ring read/write ptr handling, called from interrupt context */
  280. u32 (*get_wptr)(struct amdgpu_device *adev);
  281. void (*decode_iv)(struct amdgpu_device *adev,
  282. struct amdgpu_iv_entry *entry);
  283. void (*set_rptr)(struct amdgpu_device *adev);
  284. };
  285. /* provided by hw blocks that expose a ring buffer for commands */
  286. struct amdgpu_ring_funcs {
  287. /* ring read/write ptr handling */
  288. u32 (*get_rptr)(struct amdgpu_ring *ring);
  289. u32 (*get_wptr)(struct amdgpu_ring *ring);
  290. void (*set_wptr)(struct amdgpu_ring *ring);
  291. /* validating and patching of IBs */
  292. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  293. /* command emit functions */
  294. void (*emit_ib)(struct amdgpu_ring *ring,
  295. struct amdgpu_ib *ib);
  296. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  297. uint64_t seq, unsigned flags);
  298. bool (*emit_semaphore)(struct amdgpu_ring *ring,
  299. struct amdgpu_semaphore *semaphore,
  300. bool emit_wait);
  301. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  302. uint64_t pd_addr);
  303. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  304. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  305. uint32_t gds_base, uint32_t gds_size,
  306. uint32_t gws_base, uint32_t gws_size,
  307. uint32_t oa_base, uint32_t oa_size);
  308. /* testing functions */
  309. int (*test_ring)(struct amdgpu_ring *ring);
  310. int (*test_ib)(struct amdgpu_ring *ring);
  311. /* insert NOP packets */
  312. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  313. };
  314. /*
  315. * BIOS.
  316. */
  317. bool amdgpu_get_bios(struct amdgpu_device *adev);
  318. bool amdgpu_read_bios(struct amdgpu_device *adev);
  319. /*
  320. * Dummy page
  321. */
  322. struct amdgpu_dummy_page {
  323. struct page *page;
  324. dma_addr_t addr;
  325. };
  326. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  327. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  328. /*
  329. * Clocks
  330. */
  331. #define AMDGPU_MAX_PPLL 3
  332. struct amdgpu_clock {
  333. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  334. struct amdgpu_pll spll;
  335. struct amdgpu_pll mpll;
  336. /* 10 Khz units */
  337. uint32_t default_mclk;
  338. uint32_t default_sclk;
  339. uint32_t default_dispclk;
  340. uint32_t current_dispclk;
  341. uint32_t dp_extclk;
  342. uint32_t max_pixel_clock;
  343. };
  344. /*
  345. * Fences.
  346. */
  347. struct amdgpu_fence_driver {
  348. uint64_t gpu_addr;
  349. volatile uint32_t *cpu_addr;
  350. /* sync_seq is protected by ring emission lock */
  351. uint64_t sync_seq[AMDGPU_MAX_RINGS];
  352. atomic64_t last_seq;
  353. bool initialized;
  354. struct amdgpu_irq_src *irq_src;
  355. unsigned irq_type;
  356. struct timer_list fallback_timer;
  357. wait_queue_head_t fence_queue;
  358. };
  359. /* some special values for the owner field */
  360. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  361. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  362. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  363. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  364. struct amdgpu_fence {
  365. struct fence base;
  366. /* RB, DMA, etc. */
  367. struct amdgpu_ring *ring;
  368. uint64_t seq;
  369. /* filp or special value for fence creator */
  370. void *owner;
  371. wait_queue_t fence_wake;
  372. };
  373. struct amdgpu_user_fence {
  374. /* write-back bo */
  375. struct amdgpu_bo *bo;
  376. /* write-back address offset to bo start */
  377. uint32_t offset;
  378. };
  379. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  380. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  381. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  382. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  383. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  384. struct amdgpu_irq_src *irq_src,
  385. unsigned irq_type);
  386. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  387. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  388. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  389. struct amdgpu_fence **fence);
  390. void amdgpu_fence_process(struct amdgpu_ring *ring);
  391. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  392. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  393. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  394. bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
  395. struct amdgpu_ring *ring);
  396. void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
  397. struct amdgpu_ring *ring);
  398. /*
  399. * TTM.
  400. */
  401. struct amdgpu_mman {
  402. struct ttm_bo_global_ref bo_global_ref;
  403. struct drm_global_reference mem_global_ref;
  404. struct ttm_bo_device bdev;
  405. bool mem_global_referenced;
  406. bool initialized;
  407. #if defined(CONFIG_DEBUG_FS)
  408. struct dentry *vram;
  409. struct dentry *gtt;
  410. #endif
  411. /* buffer handling */
  412. const struct amdgpu_buffer_funcs *buffer_funcs;
  413. struct amdgpu_ring *buffer_funcs_ring;
  414. };
  415. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  416. uint64_t src_offset,
  417. uint64_t dst_offset,
  418. uint32_t byte_count,
  419. struct reservation_object *resv,
  420. struct fence **fence);
  421. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  422. struct amdgpu_bo_list_entry {
  423. struct amdgpu_bo *robj;
  424. struct ttm_validate_buffer tv;
  425. struct amdgpu_bo_va *bo_va;
  426. uint32_t priority;
  427. };
  428. struct amdgpu_bo_va_mapping {
  429. struct list_head list;
  430. struct interval_tree_node it;
  431. uint64_t offset;
  432. uint32_t flags;
  433. };
  434. /* bo virtual addresses in a specific vm */
  435. struct amdgpu_bo_va {
  436. struct mutex mutex;
  437. /* protected by bo being reserved */
  438. struct list_head bo_list;
  439. struct fence *last_pt_update;
  440. unsigned ref_count;
  441. /* protected by vm mutex and spinlock */
  442. struct list_head vm_status;
  443. /* mappings for this bo_va */
  444. struct list_head invalids;
  445. struct list_head valids;
  446. /* constant after initialization */
  447. struct amdgpu_vm *vm;
  448. struct amdgpu_bo *bo;
  449. };
  450. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  451. struct amdgpu_bo {
  452. /* Protected by gem.mutex */
  453. struct list_head list;
  454. /* Protected by tbo.reserved */
  455. u32 prefered_domains;
  456. u32 allowed_domains;
  457. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  458. struct ttm_placement placement;
  459. struct ttm_buffer_object tbo;
  460. struct ttm_bo_kmap_obj kmap;
  461. u64 flags;
  462. unsigned pin_count;
  463. void *kptr;
  464. u64 tiling_flags;
  465. u64 metadata_flags;
  466. void *metadata;
  467. u32 metadata_size;
  468. /* list of all virtual address to which this bo
  469. * is associated to
  470. */
  471. struct list_head va;
  472. /* Constant after initialization */
  473. struct amdgpu_device *adev;
  474. struct drm_gem_object gem_base;
  475. struct amdgpu_bo *parent;
  476. struct ttm_bo_kmap_obj dma_buf_vmap;
  477. pid_t pid;
  478. struct amdgpu_mn *mn;
  479. struct list_head mn_list;
  480. };
  481. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  482. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  483. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  484. struct drm_file *file_priv);
  485. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  486. struct drm_file *file_priv);
  487. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  488. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  489. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  490. struct dma_buf_attachment *attach,
  491. struct sg_table *sg);
  492. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  493. struct drm_gem_object *gobj,
  494. int flags);
  495. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  496. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  497. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  498. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  499. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  500. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  501. /* sub-allocation manager, it has to be protected by another lock.
  502. * By conception this is an helper for other part of the driver
  503. * like the indirect buffer or semaphore, which both have their
  504. * locking.
  505. *
  506. * Principe is simple, we keep a list of sub allocation in offset
  507. * order (first entry has offset == 0, last entry has the highest
  508. * offset).
  509. *
  510. * When allocating new object we first check if there is room at
  511. * the end total_size - (last_object_offset + last_object_size) >=
  512. * alloc_size. If so we allocate new object there.
  513. *
  514. * When there is not enough room at the end, we start waiting for
  515. * each sub object until we reach object_offset+object_size >=
  516. * alloc_size, this object then become the sub object we return.
  517. *
  518. * Alignment can't be bigger than page size.
  519. *
  520. * Hole are not considered for allocation to keep things simple.
  521. * Assumption is that there won't be hole (all object on same
  522. * alignment).
  523. */
  524. struct amdgpu_sa_manager {
  525. wait_queue_head_t wq;
  526. struct amdgpu_bo *bo;
  527. struct list_head *hole;
  528. struct list_head flist[AMDGPU_MAX_RINGS];
  529. struct list_head olist;
  530. unsigned size;
  531. uint64_t gpu_addr;
  532. void *cpu_ptr;
  533. uint32_t domain;
  534. uint32_t align;
  535. };
  536. struct amdgpu_sa_bo;
  537. /* sub-allocation buffer */
  538. struct amdgpu_sa_bo {
  539. struct list_head olist;
  540. struct list_head flist;
  541. struct amdgpu_sa_manager *manager;
  542. unsigned soffset;
  543. unsigned eoffset;
  544. struct fence *fence;
  545. };
  546. /*
  547. * GEM objects.
  548. */
  549. struct amdgpu_gem {
  550. struct mutex mutex;
  551. struct list_head objects;
  552. };
  553. int amdgpu_gem_init(struct amdgpu_device *adev);
  554. void amdgpu_gem_fini(struct amdgpu_device *adev);
  555. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  556. int alignment, u32 initial_domain,
  557. u64 flags, bool kernel,
  558. struct drm_gem_object **obj);
  559. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  560. struct drm_device *dev,
  561. struct drm_mode_create_dumb *args);
  562. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  563. struct drm_device *dev,
  564. uint32_t handle, uint64_t *offset_p);
  565. /*
  566. * Semaphores.
  567. */
  568. struct amdgpu_semaphore {
  569. struct amdgpu_sa_bo *sa_bo;
  570. signed waiters;
  571. uint64_t gpu_addr;
  572. };
  573. int amdgpu_semaphore_create(struct amdgpu_device *adev,
  574. struct amdgpu_semaphore **semaphore);
  575. bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
  576. struct amdgpu_semaphore *semaphore);
  577. bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
  578. struct amdgpu_semaphore *semaphore);
  579. void amdgpu_semaphore_free(struct amdgpu_device *adev,
  580. struct amdgpu_semaphore **semaphore,
  581. struct fence *fence);
  582. /*
  583. * Synchronization
  584. */
  585. struct amdgpu_sync {
  586. struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
  587. struct fence *sync_to[AMDGPU_MAX_RINGS];
  588. DECLARE_HASHTABLE(fences, 4);
  589. struct fence *last_vm_update;
  590. };
  591. void amdgpu_sync_create(struct amdgpu_sync *sync);
  592. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  593. struct fence *f);
  594. int amdgpu_sync_resv(struct amdgpu_device *adev,
  595. struct amdgpu_sync *sync,
  596. struct reservation_object *resv,
  597. void *owner);
  598. int amdgpu_sync_rings(struct amdgpu_sync *sync,
  599. struct amdgpu_ring *ring);
  600. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  601. int amdgpu_sync_wait(struct amdgpu_sync *sync);
  602. void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  603. struct fence *fence);
  604. /*
  605. * GART structures, functions & helpers
  606. */
  607. struct amdgpu_mc;
  608. #define AMDGPU_GPU_PAGE_SIZE 4096
  609. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  610. #define AMDGPU_GPU_PAGE_SHIFT 12
  611. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  612. struct amdgpu_gart {
  613. dma_addr_t table_addr;
  614. struct amdgpu_bo *robj;
  615. void *ptr;
  616. unsigned num_gpu_pages;
  617. unsigned num_cpu_pages;
  618. unsigned table_size;
  619. struct page **pages;
  620. dma_addr_t *pages_addr;
  621. bool ready;
  622. const struct amdgpu_gart_funcs *gart_funcs;
  623. };
  624. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  625. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  626. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  627. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  628. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  629. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  630. int amdgpu_gart_init(struct amdgpu_device *adev);
  631. void amdgpu_gart_fini(struct amdgpu_device *adev);
  632. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  633. int pages);
  634. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  635. int pages, struct page **pagelist,
  636. dma_addr_t *dma_addr, uint32_t flags);
  637. /*
  638. * GPU MC structures, functions & helpers
  639. */
  640. struct amdgpu_mc {
  641. resource_size_t aper_size;
  642. resource_size_t aper_base;
  643. resource_size_t agp_base;
  644. /* for some chips with <= 32MB we need to lie
  645. * about vram size near mc fb location */
  646. u64 mc_vram_size;
  647. u64 visible_vram_size;
  648. u64 gtt_size;
  649. u64 gtt_start;
  650. u64 gtt_end;
  651. u64 vram_start;
  652. u64 vram_end;
  653. unsigned vram_width;
  654. u64 real_vram_size;
  655. int vram_mtrr;
  656. u64 gtt_base_align;
  657. u64 mc_mask;
  658. const struct firmware *fw; /* MC firmware */
  659. uint32_t fw_version;
  660. struct amdgpu_irq_src vm_fault;
  661. uint32_t vram_type;
  662. };
  663. /*
  664. * GPU doorbell structures, functions & helpers
  665. */
  666. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  667. {
  668. AMDGPU_DOORBELL_KIQ = 0x000,
  669. AMDGPU_DOORBELL_HIQ = 0x001,
  670. AMDGPU_DOORBELL_DIQ = 0x002,
  671. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  672. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  673. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  674. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  675. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  676. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  677. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  678. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  679. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  680. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  681. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  682. AMDGPU_DOORBELL_IH = 0x1E8,
  683. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  684. AMDGPU_DOORBELL_INVALID = 0xFFFF
  685. } AMDGPU_DOORBELL_ASSIGNMENT;
  686. struct amdgpu_doorbell {
  687. /* doorbell mmio */
  688. resource_size_t base;
  689. resource_size_t size;
  690. u32 __iomem *ptr;
  691. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  692. };
  693. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  694. phys_addr_t *aperture_base,
  695. size_t *aperture_size,
  696. size_t *start_offset);
  697. /*
  698. * IRQS.
  699. */
  700. struct amdgpu_flip_work {
  701. struct work_struct flip_work;
  702. struct work_struct unpin_work;
  703. struct amdgpu_device *adev;
  704. int crtc_id;
  705. uint64_t base;
  706. struct drm_pending_vblank_event *event;
  707. struct amdgpu_bo *old_rbo;
  708. struct fence *excl;
  709. unsigned shared_count;
  710. struct fence **shared;
  711. };
  712. /*
  713. * CP & rings.
  714. */
  715. struct amdgpu_ib {
  716. struct amdgpu_sa_bo *sa_bo;
  717. uint32_t length_dw;
  718. uint64_t gpu_addr;
  719. uint32_t *ptr;
  720. struct amdgpu_ring *ring;
  721. struct amdgpu_fence *fence;
  722. struct amdgpu_user_fence *user;
  723. struct amdgpu_vm *vm;
  724. struct amdgpu_ctx *ctx;
  725. struct amdgpu_sync sync;
  726. uint32_t gds_base, gds_size;
  727. uint32_t gws_base, gws_size;
  728. uint32_t oa_base, oa_size;
  729. uint32_t flags;
  730. /* resulting sequence number */
  731. uint64_t sequence;
  732. };
  733. enum amdgpu_ring_type {
  734. AMDGPU_RING_TYPE_GFX,
  735. AMDGPU_RING_TYPE_COMPUTE,
  736. AMDGPU_RING_TYPE_SDMA,
  737. AMDGPU_RING_TYPE_UVD,
  738. AMDGPU_RING_TYPE_VCE
  739. };
  740. extern struct amd_sched_backend_ops amdgpu_sched_ops;
  741. int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
  742. struct amdgpu_ring *ring,
  743. struct amdgpu_ib *ibs,
  744. unsigned num_ibs,
  745. int (*free_job)(struct amdgpu_job *),
  746. void *owner,
  747. struct fence **fence);
  748. struct amdgpu_ring {
  749. struct amdgpu_device *adev;
  750. const struct amdgpu_ring_funcs *funcs;
  751. struct amdgpu_fence_driver fence_drv;
  752. struct amd_gpu_scheduler sched;
  753. spinlock_t fence_lock;
  754. struct mutex *ring_lock;
  755. struct amdgpu_bo *ring_obj;
  756. volatile uint32_t *ring;
  757. unsigned rptr_offs;
  758. u64 next_rptr_gpu_addr;
  759. volatile u32 *next_rptr_cpu_addr;
  760. unsigned wptr;
  761. unsigned wptr_old;
  762. unsigned ring_size;
  763. unsigned ring_free_dw;
  764. int count_dw;
  765. uint64_t gpu_addr;
  766. uint32_t align_mask;
  767. uint32_t ptr_mask;
  768. bool ready;
  769. u32 nop;
  770. u32 idx;
  771. u64 last_semaphore_signal_addr;
  772. u64 last_semaphore_wait_addr;
  773. u32 me;
  774. u32 pipe;
  775. u32 queue;
  776. struct amdgpu_bo *mqd_obj;
  777. u32 doorbell_index;
  778. bool use_doorbell;
  779. unsigned wptr_offs;
  780. unsigned next_rptr_offs;
  781. unsigned fence_offs;
  782. struct amdgpu_ctx *current_ctx;
  783. enum amdgpu_ring_type type;
  784. char name[16];
  785. bool is_pte_ring;
  786. };
  787. /*
  788. * VM
  789. */
  790. /* maximum number of VMIDs */
  791. #define AMDGPU_NUM_VM 16
  792. /* number of entries in page table */
  793. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  794. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  795. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  796. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  797. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  798. #define AMDGPU_PTE_VALID (1 << 0)
  799. #define AMDGPU_PTE_SYSTEM (1 << 1)
  800. #define AMDGPU_PTE_SNOOPED (1 << 2)
  801. /* VI only */
  802. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  803. #define AMDGPU_PTE_READABLE (1 << 5)
  804. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  805. /* PTE (Page Table Entry) fragment field for different page sizes */
  806. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  807. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  808. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  809. /* How to programm VM fault handling */
  810. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  811. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  812. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  813. struct amdgpu_vm_pt {
  814. struct amdgpu_bo_list_entry entry;
  815. uint64_t addr;
  816. };
  817. struct amdgpu_vm_id {
  818. unsigned id;
  819. uint64_t pd_gpu_addr;
  820. /* last flushed PD/PT update */
  821. struct fence *flushed_updates;
  822. };
  823. struct amdgpu_vm {
  824. /* tree of virtual addresses mapped */
  825. spinlock_t it_lock;
  826. struct rb_root va;
  827. /* protecting invalidated */
  828. spinlock_t status_lock;
  829. /* BOs moved, but not yet updated in the PT */
  830. struct list_head invalidated;
  831. /* BOs cleared in the PT because of a move */
  832. struct list_head cleared;
  833. /* BO mappings freed, but not yet updated in the PT */
  834. struct list_head freed;
  835. /* contains the page directory */
  836. struct amdgpu_bo *page_directory;
  837. unsigned max_pde_used;
  838. struct fence *page_directory_fence;
  839. /* array of page tables, one for each page directory entry */
  840. struct amdgpu_vm_pt *page_tables;
  841. /* for id and flush management per ring */
  842. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  843. /* protecting freed */
  844. spinlock_t freed_lock;
  845. };
  846. struct amdgpu_vm_manager {
  847. struct {
  848. struct fence *active;
  849. atomic_long_t owner;
  850. } ids[AMDGPU_NUM_VM];
  851. uint32_t max_pfn;
  852. /* number of VMIDs */
  853. unsigned nvm;
  854. /* vram base address for page table entry */
  855. u64 vram_base_offset;
  856. /* is vm enabled? */
  857. bool enabled;
  858. /* vm pte handling */
  859. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  860. struct amdgpu_ring *vm_pte_funcs_ring;
  861. };
  862. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  863. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  864. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  865. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  866. struct list_head *validated,
  867. struct amdgpu_bo_list_entry *entry);
  868. void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
  869. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  870. struct amdgpu_vm *vm);
  871. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  872. struct amdgpu_sync *sync);
  873. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  874. struct amdgpu_vm *vm,
  875. struct fence *updates);
  876. void amdgpu_vm_fence(struct amdgpu_device *adev,
  877. struct amdgpu_vm *vm,
  878. struct fence *fence);
  879. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
  880. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  881. struct amdgpu_vm *vm);
  882. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  883. struct amdgpu_vm *vm);
  884. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  885. struct amdgpu_sync *sync);
  886. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  887. struct amdgpu_bo_va *bo_va,
  888. struct ttm_mem_reg *mem);
  889. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  890. struct amdgpu_bo *bo);
  891. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  892. struct amdgpu_bo *bo);
  893. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  894. struct amdgpu_vm *vm,
  895. struct amdgpu_bo *bo);
  896. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  897. struct amdgpu_bo_va *bo_va,
  898. uint64_t addr, uint64_t offset,
  899. uint64_t size, uint32_t flags);
  900. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  901. struct amdgpu_bo_va *bo_va,
  902. uint64_t addr);
  903. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  904. struct amdgpu_bo_va *bo_va);
  905. int amdgpu_vm_free_job(struct amdgpu_job *job);
  906. /*
  907. * context related structures
  908. */
  909. struct amdgpu_ctx_ring {
  910. uint64_t sequence;
  911. struct fence **fences;
  912. struct amd_sched_entity entity;
  913. };
  914. struct amdgpu_ctx {
  915. struct kref refcount;
  916. struct amdgpu_device *adev;
  917. unsigned reset_counter;
  918. spinlock_t ring_lock;
  919. struct fence **fences;
  920. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  921. };
  922. struct amdgpu_ctx_mgr {
  923. struct amdgpu_device *adev;
  924. struct mutex lock;
  925. /* protected by lock */
  926. struct idr ctx_handles;
  927. };
  928. int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
  929. struct amdgpu_ctx *ctx);
  930. void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
  931. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  932. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  933. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  934. struct fence *fence);
  935. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  936. struct amdgpu_ring *ring, uint64_t seq);
  937. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  938. struct drm_file *filp);
  939. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  940. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  941. /*
  942. * file private structure
  943. */
  944. struct amdgpu_fpriv {
  945. struct amdgpu_vm vm;
  946. struct mutex bo_list_lock;
  947. struct idr bo_list_handles;
  948. struct amdgpu_ctx_mgr ctx_mgr;
  949. };
  950. /*
  951. * residency list
  952. */
  953. struct amdgpu_bo_list {
  954. struct mutex lock;
  955. struct amdgpu_bo *gds_obj;
  956. struct amdgpu_bo *gws_obj;
  957. struct amdgpu_bo *oa_obj;
  958. bool has_userptr;
  959. unsigned num_entries;
  960. struct amdgpu_bo_list_entry *array;
  961. };
  962. struct amdgpu_bo_list *
  963. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  964. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  965. struct list_head *validated);
  966. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  967. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  968. /*
  969. * GFX stuff
  970. */
  971. #include "clearstate_defs.h"
  972. struct amdgpu_rlc {
  973. /* for power gating */
  974. struct amdgpu_bo *save_restore_obj;
  975. uint64_t save_restore_gpu_addr;
  976. volatile uint32_t *sr_ptr;
  977. const u32 *reg_list;
  978. u32 reg_list_size;
  979. /* for clear state */
  980. struct amdgpu_bo *clear_state_obj;
  981. uint64_t clear_state_gpu_addr;
  982. volatile uint32_t *cs_ptr;
  983. const struct cs_section_def *cs_data;
  984. u32 clear_state_size;
  985. /* for cp tables */
  986. struct amdgpu_bo *cp_table_obj;
  987. uint64_t cp_table_gpu_addr;
  988. volatile uint32_t *cp_table_ptr;
  989. u32 cp_table_size;
  990. };
  991. struct amdgpu_mec {
  992. struct amdgpu_bo *hpd_eop_obj;
  993. u64 hpd_eop_gpu_addr;
  994. u32 num_pipe;
  995. u32 num_mec;
  996. u32 num_queue;
  997. };
  998. /*
  999. * GPU scratch registers structures, functions & helpers
  1000. */
  1001. struct amdgpu_scratch {
  1002. unsigned num_reg;
  1003. uint32_t reg_base;
  1004. bool free[32];
  1005. uint32_t reg[32];
  1006. };
  1007. /*
  1008. * GFX configurations
  1009. */
  1010. struct amdgpu_gca_config {
  1011. unsigned max_shader_engines;
  1012. unsigned max_tile_pipes;
  1013. unsigned max_cu_per_sh;
  1014. unsigned max_sh_per_se;
  1015. unsigned max_backends_per_se;
  1016. unsigned max_texture_channel_caches;
  1017. unsigned max_gprs;
  1018. unsigned max_gs_threads;
  1019. unsigned max_hw_contexts;
  1020. unsigned sc_prim_fifo_size_frontend;
  1021. unsigned sc_prim_fifo_size_backend;
  1022. unsigned sc_hiz_tile_fifo_size;
  1023. unsigned sc_earlyz_tile_fifo_size;
  1024. unsigned num_tile_pipes;
  1025. unsigned backend_enable_mask;
  1026. unsigned mem_max_burst_length_bytes;
  1027. unsigned mem_row_size_in_kb;
  1028. unsigned shader_engine_tile_size;
  1029. unsigned num_gpus;
  1030. unsigned multi_gpu_tile_size;
  1031. unsigned mc_arb_ramcfg;
  1032. unsigned gb_addr_config;
  1033. uint32_t tile_mode_array[32];
  1034. uint32_t macrotile_mode_array[16];
  1035. };
  1036. struct amdgpu_gfx {
  1037. struct mutex gpu_clock_mutex;
  1038. struct amdgpu_gca_config config;
  1039. struct amdgpu_rlc rlc;
  1040. struct amdgpu_mec mec;
  1041. struct amdgpu_scratch scratch;
  1042. const struct firmware *me_fw; /* ME firmware */
  1043. uint32_t me_fw_version;
  1044. const struct firmware *pfp_fw; /* PFP firmware */
  1045. uint32_t pfp_fw_version;
  1046. const struct firmware *ce_fw; /* CE firmware */
  1047. uint32_t ce_fw_version;
  1048. const struct firmware *rlc_fw; /* RLC firmware */
  1049. uint32_t rlc_fw_version;
  1050. const struct firmware *mec_fw; /* MEC firmware */
  1051. uint32_t mec_fw_version;
  1052. const struct firmware *mec2_fw; /* MEC2 firmware */
  1053. uint32_t mec2_fw_version;
  1054. uint32_t me_feature_version;
  1055. uint32_t ce_feature_version;
  1056. uint32_t pfp_feature_version;
  1057. uint32_t rlc_feature_version;
  1058. uint32_t mec_feature_version;
  1059. uint32_t mec2_feature_version;
  1060. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1061. unsigned num_gfx_rings;
  1062. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1063. unsigned num_compute_rings;
  1064. struct amdgpu_irq_src eop_irq;
  1065. struct amdgpu_irq_src priv_reg_irq;
  1066. struct amdgpu_irq_src priv_inst_irq;
  1067. /* gfx status */
  1068. uint32_t gfx_current_status;
  1069. /* ce ram size*/
  1070. unsigned ce_ram_size;
  1071. };
  1072. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  1073. unsigned size, struct amdgpu_ib *ib);
  1074. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1075. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  1076. struct amdgpu_ib *ib, void *owner);
  1077. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1078. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1079. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1080. /* Ring access between begin & end cannot sleep */
  1081. void amdgpu_ring_free_size(struct amdgpu_ring *ring);
  1082. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1083. int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
  1084. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1085. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1086. void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
  1087. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1088. void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
  1089. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1090. uint32_t **data);
  1091. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1092. unsigned size, uint32_t *data);
  1093. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1094. unsigned ring_size, u32 nop, u32 align_mask,
  1095. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1096. enum amdgpu_ring_type ring_type);
  1097. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1098. struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
  1099. /*
  1100. * CS.
  1101. */
  1102. struct amdgpu_cs_chunk {
  1103. uint32_t chunk_id;
  1104. uint32_t length_dw;
  1105. uint32_t *kdata;
  1106. };
  1107. struct amdgpu_cs_parser {
  1108. struct amdgpu_device *adev;
  1109. struct drm_file *filp;
  1110. struct amdgpu_ctx *ctx;
  1111. /* chunks */
  1112. unsigned nchunks;
  1113. struct amdgpu_cs_chunk *chunks;
  1114. /* indirect buffers */
  1115. uint32_t num_ibs;
  1116. struct amdgpu_ib *ibs;
  1117. /* buffer objects */
  1118. struct ww_acquire_ctx ticket;
  1119. struct amdgpu_bo_list *bo_list;
  1120. struct amdgpu_bo_list_entry vm_pd;
  1121. struct list_head validated;
  1122. struct fence *fence;
  1123. uint64_t bytes_moved_threshold;
  1124. uint64_t bytes_moved;
  1125. /* user fence */
  1126. struct amdgpu_user_fence uf;
  1127. struct amdgpu_bo_list_entry uf_entry;
  1128. };
  1129. struct amdgpu_job {
  1130. struct amd_sched_job base;
  1131. struct amdgpu_device *adev;
  1132. struct amdgpu_ib *ibs;
  1133. uint32_t num_ibs;
  1134. void *owner;
  1135. struct amdgpu_user_fence uf;
  1136. int (*free_job)(struct amdgpu_job *job);
  1137. };
  1138. #define to_amdgpu_job(sched_job) \
  1139. container_of((sched_job), struct amdgpu_job, base)
  1140. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
  1141. {
  1142. return p->ibs[ib_idx].ptr[idx];
  1143. }
  1144. /*
  1145. * Writeback
  1146. */
  1147. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1148. struct amdgpu_wb {
  1149. struct amdgpu_bo *wb_obj;
  1150. volatile uint32_t *wb;
  1151. uint64_t gpu_addr;
  1152. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1153. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1154. };
  1155. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1156. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1157. enum amdgpu_int_thermal_type {
  1158. THERMAL_TYPE_NONE,
  1159. THERMAL_TYPE_EXTERNAL,
  1160. THERMAL_TYPE_EXTERNAL_GPIO,
  1161. THERMAL_TYPE_RV6XX,
  1162. THERMAL_TYPE_RV770,
  1163. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1164. THERMAL_TYPE_EVERGREEN,
  1165. THERMAL_TYPE_SUMO,
  1166. THERMAL_TYPE_NI,
  1167. THERMAL_TYPE_SI,
  1168. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1169. THERMAL_TYPE_CI,
  1170. THERMAL_TYPE_KV,
  1171. };
  1172. enum amdgpu_dpm_auto_throttle_src {
  1173. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1174. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1175. };
  1176. enum amdgpu_dpm_event_src {
  1177. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1178. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1179. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1180. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1181. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1182. };
  1183. #define AMDGPU_MAX_VCE_LEVELS 6
  1184. enum amdgpu_vce_level {
  1185. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1186. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1187. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1188. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1189. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1190. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1191. };
  1192. struct amdgpu_ps {
  1193. u32 caps; /* vbios flags */
  1194. u32 class; /* vbios flags */
  1195. u32 class2; /* vbios flags */
  1196. /* UVD clocks */
  1197. u32 vclk;
  1198. u32 dclk;
  1199. /* VCE clocks */
  1200. u32 evclk;
  1201. u32 ecclk;
  1202. bool vce_active;
  1203. enum amdgpu_vce_level vce_level;
  1204. /* asic priv */
  1205. void *ps_priv;
  1206. };
  1207. struct amdgpu_dpm_thermal {
  1208. /* thermal interrupt work */
  1209. struct work_struct work;
  1210. /* low temperature threshold */
  1211. int min_temp;
  1212. /* high temperature threshold */
  1213. int max_temp;
  1214. /* was last interrupt low to high or high to low */
  1215. bool high_to_low;
  1216. /* interrupt source */
  1217. struct amdgpu_irq_src irq;
  1218. };
  1219. enum amdgpu_clk_action
  1220. {
  1221. AMDGPU_SCLK_UP = 1,
  1222. AMDGPU_SCLK_DOWN
  1223. };
  1224. struct amdgpu_blacklist_clocks
  1225. {
  1226. u32 sclk;
  1227. u32 mclk;
  1228. enum amdgpu_clk_action action;
  1229. };
  1230. struct amdgpu_clock_and_voltage_limits {
  1231. u32 sclk;
  1232. u32 mclk;
  1233. u16 vddc;
  1234. u16 vddci;
  1235. };
  1236. struct amdgpu_clock_array {
  1237. u32 count;
  1238. u32 *values;
  1239. };
  1240. struct amdgpu_clock_voltage_dependency_entry {
  1241. u32 clk;
  1242. u16 v;
  1243. };
  1244. struct amdgpu_clock_voltage_dependency_table {
  1245. u32 count;
  1246. struct amdgpu_clock_voltage_dependency_entry *entries;
  1247. };
  1248. union amdgpu_cac_leakage_entry {
  1249. struct {
  1250. u16 vddc;
  1251. u32 leakage;
  1252. };
  1253. struct {
  1254. u16 vddc1;
  1255. u16 vddc2;
  1256. u16 vddc3;
  1257. };
  1258. };
  1259. struct amdgpu_cac_leakage_table {
  1260. u32 count;
  1261. union amdgpu_cac_leakage_entry *entries;
  1262. };
  1263. struct amdgpu_phase_shedding_limits_entry {
  1264. u16 voltage;
  1265. u32 sclk;
  1266. u32 mclk;
  1267. };
  1268. struct amdgpu_phase_shedding_limits_table {
  1269. u32 count;
  1270. struct amdgpu_phase_shedding_limits_entry *entries;
  1271. };
  1272. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1273. u32 vclk;
  1274. u32 dclk;
  1275. u16 v;
  1276. };
  1277. struct amdgpu_uvd_clock_voltage_dependency_table {
  1278. u8 count;
  1279. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1280. };
  1281. struct amdgpu_vce_clock_voltage_dependency_entry {
  1282. u32 ecclk;
  1283. u32 evclk;
  1284. u16 v;
  1285. };
  1286. struct amdgpu_vce_clock_voltage_dependency_table {
  1287. u8 count;
  1288. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1289. };
  1290. struct amdgpu_ppm_table {
  1291. u8 ppm_design;
  1292. u16 cpu_core_number;
  1293. u32 platform_tdp;
  1294. u32 small_ac_platform_tdp;
  1295. u32 platform_tdc;
  1296. u32 small_ac_platform_tdc;
  1297. u32 apu_tdp;
  1298. u32 dgpu_tdp;
  1299. u32 dgpu_ulv_power;
  1300. u32 tj_max;
  1301. };
  1302. struct amdgpu_cac_tdp_table {
  1303. u16 tdp;
  1304. u16 configurable_tdp;
  1305. u16 tdc;
  1306. u16 battery_power_limit;
  1307. u16 small_power_limit;
  1308. u16 low_cac_leakage;
  1309. u16 high_cac_leakage;
  1310. u16 maximum_power_delivery_limit;
  1311. };
  1312. struct amdgpu_dpm_dynamic_state {
  1313. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1314. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1315. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1316. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1317. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1318. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1319. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1320. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1321. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1322. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1323. struct amdgpu_clock_array valid_sclk_values;
  1324. struct amdgpu_clock_array valid_mclk_values;
  1325. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1326. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1327. u32 mclk_sclk_ratio;
  1328. u32 sclk_mclk_delta;
  1329. u16 vddc_vddci_delta;
  1330. u16 min_vddc_for_pcie_gen2;
  1331. struct amdgpu_cac_leakage_table cac_leakage_table;
  1332. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1333. struct amdgpu_ppm_table *ppm_table;
  1334. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1335. };
  1336. struct amdgpu_dpm_fan {
  1337. u16 t_min;
  1338. u16 t_med;
  1339. u16 t_high;
  1340. u16 pwm_min;
  1341. u16 pwm_med;
  1342. u16 pwm_high;
  1343. u8 t_hyst;
  1344. u32 cycle_delay;
  1345. u16 t_max;
  1346. u8 control_mode;
  1347. u16 default_max_fan_pwm;
  1348. u16 default_fan_output_sensitivity;
  1349. u16 fan_output_sensitivity;
  1350. bool ucode_fan_control;
  1351. };
  1352. enum amdgpu_pcie_gen {
  1353. AMDGPU_PCIE_GEN1 = 0,
  1354. AMDGPU_PCIE_GEN2 = 1,
  1355. AMDGPU_PCIE_GEN3 = 2,
  1356. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1357. };
  1358. enum amdgpu_dpm_forced_level {
  1359. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1360. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1361. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1362. };
  1363. struct amdgpu_vce_state {
  1364. /* vce clocks */
  1365. u32 evclk;
  1366. u32 ecclk;
  1367. /* gpu clocks */
  1368. u32 sclk;
  1369. u32 mclk;
  1370. u8 clk_idx;
  1371. u8 pstate;
  1372. };
  1373. struct amdgpu_dpm_funcs {
  1374. int (*get_temperature)(struct amdgpu_device *adev);
  1375. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1376. int (*set_power_state)(struct amdgpu_device *adev);
  1377. void (*post_set_power_state)(struct amdgpu_device *adev);
  1378. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1379. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1380. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1381. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1382. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1383. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1384. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1385. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1386. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1387. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1388. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1389. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1390. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1391. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1392. };
  1393. struct amdgpu_dpm {
  1394. struct amdgpu_ps *ps;
  1395. /* number of valid power states */
  1396. int num_ps;
  1397. /* current power state that is active */
  1398. struct amdgpu_ps *current_ps;
  1399. /* requested power state */
  1400. struct amdgpu_ps *requested_ps;
  1401. /* boot up power state */
  1402. struct amdgpu_ps *boot_ps;
  1403. /* default uvd power state */
  1404. struct amdgpu_ps *uvd_ps;
  1405. /* vce requirements */
  1406. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1407. enum amdgpu_vce_level vce_level;
  1408. enum amd_pm_state_type state;
  1409. enum amd_pm_state_type user_state;
  1410. u32 platform_caps;
  1411. u32 voltage_response_time;
  1412. u32 backbias_response_time;
  1413. void *priv;
  1414. u32 new_active_crtcs;
  1415. int new_active_crtc_count;
  1416. u32 current_active_crtcs;
  1417. int current_active_crtc_count;
  1418. struct amdgpu_dpm_dynamic_state dyn_state;
  1419. struct amdgpu_dpm_fan fan;
  1420. u32 tdp_limit;
  1421. u32 near_tdp_limit;
  1422. u32 near_tdp_limit_adjusted;
  1423. u32 sq_ramping_threshold;
  1424. u32 cac_leakage;
  1425. u16 tdp_od_limit;
  1426. u32 tdp_adjustment;
  1427. u16 load_line_slope;
  1428. bool power_control;
  1429. bool ac_power;
  1430. /* special states active */
  1431. bool thermal_active;
  1432. bool uvd_active;
  1433. bool vce_active;
  1434. /* thermal handling */
  1435. struct amdgpu_dpm_thermal thermal;
  1436. /* forced levels */
  1437. enum amdgpu_dpm_forced_level forced_level;
  1438. };
  1439. struct amdgpu_pm {
  1440. struct mutex mutex;
  1441. u32 current_sclk;
  1442. u32 current_mclk;
  1443. u32 default_sclk;
  1444. u32 default_mclk;
  1445. struct amdgpu_i2c_chan *i2c_bus;
  1446. /* internal thermal controller on rv6xx+ */
  1447. enum amdgpu_int_thermal_type int_thermal_type;
  1448. struct device *int_hwmon_dev;
  1449. /* fan control parameters */
  1450. bool no_fan;
  1451. u8 fan_pulses_per_revolution;
  1452. u8 fan_min_rpm;
  1453. u8 fan_max_rpm;
  1454. /* dpm */
  1455. bool dpm_enabled;
  1456. bool sysfs_initialized;
  1457. struct amdgpu_dpm dpm;
  1458. const struct firmware *fw; /* SMC firmware */
  1459. uint32_t fw_version;
  1460. const struct amdgpu_dpm_funcs *funcs;
  1461. uint32_t pcie_gen_mask;
  1462. uint32_t pcie_mlw_mask;
  1463. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1464. };
  1465. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1466. /*
  1467. * UVD
  1468. */
  1469. #define AMDGPU_MAX_UVD_HANDLES 10
  1470. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1471. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1472. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1473. struct amdgpu_uvd {
  1474. struct amdgpu_bo *vcpu_bo;
  1475. void *cpu_addr;
  1476. uint64_t gpu_addr;
  1477. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1478. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1479. struct delayed_work idle_work;
  1480. const struct firmware *fw; /* UVD firmware */
  1481. struct amdgpu_ring ring;
  1482. struct amdgpu_irq_src irq;
  1483. bool address_64_bit;
  1484. };
  1485. /*
  1486. * VCE
  1487. */
  1488. #define AMDGPU_MAX_VCE_HANDLES 16
  1489. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1490. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1491. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1492. struct amdgpu_vce {
  1493. struct amdgpu_bo *vcpu_bo;
  1494. uint64_t gpu_addr;
  1495. unsigned fw_version;
  1496. unsigned fb_version;
  1497. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1498. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1499. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1500. struct delayed_work idle_work;
  1501. const struct firmware *fw; /* VCE firmware */
  1502. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1503. struct amdgpu_irq_src irq;
  1504. unsigned harvest_config;
  1505. };
  1506. /*
  1507. * SDMA
  1508. */
  1509. struct amdgpu_sdma_instance {
  1510. /* SDMA firmware */
  1511. const struct firmware *fw;
  1512. uint32_t fw_version;
  1513. uint32_t feature_version;
  1514. struct amdgpu_ring ring;
  1515. bool burst_nop;
  1516. };
  1517. struct amdgpu_sdma {
  1518. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1519. struct amdgpu_irq_src trap_irq;
  1520. struct amdgpu_irq_src illegal_inst_irq;
  1521. int num_instances;
  1522. };
  1523. /*
  1524. * Firmware
  1525. */
  1526. struct amdgpu_firmware {
  1527. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1528. bool smu_load;
  1529. struct amdgpu_bo *fw_buf;
  1530. unsigned int fw_size;
  1531. };
  1532. /*
  1533. * Benchmarking
  1534. */
  1535. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1536. /*
  1537. * Testing
  1538. */
  1539. void amdgpu_test_moves(struct amdgpu_device *adev);
  1540. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1541. struct amdgpu_ring *cpA,
  1542. struct amdgpu_ring *cpB);
  1543. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1544. /*
  1545. * MMU Notifier
  1546. */
  1547. #if defined(CONFIG_MMU_NOTIFIER)
  1548. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1549. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1550. #else
  1551. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1552. {
  1553. return -ENODEV;
  1554. }
  1555. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1556. #endif
  1557. /*
  1558. * Debugfs
  1559. */
  1560. struct amdgpu_debugfs {
  1561. struct drm_info_list *files;
  1562. unsigned num_files;
  1563. };
  1564. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1565. struct drm_info_list *files,
  1566. unsigned nfiles);
  1567. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1568. #if defined(CONFIG_DEBUG_FS)
  1569. int amdgpu_debugfs_init(struct drm_minor *minor);
  1570. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1571. #endif
  1572. /*
  1573. * amdgpu smumgr functions
  1574. */
  1575. struct amdgpu_smumgr_funcs {
  1576. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1577. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1578. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1579. };
  1580. /*
  1581. * amdgpu smumgr
  1582. */
  1583. struct amdgpu_smumgr {
  1584. struct amdgpu_bo *toc_buf;
  1585. struct amdgpu_bo *smu_buf;
  1586. /* asic priv smu data */
  1587. void *priv;
  1588. spinlock_t smu_lock;
  1589. /* smumgr functions */
  1590. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1591. /* ucode loading complete flag */
  1592. uint32_t fw_flags;
  1593. };
  1594. /*
  1595. * ASIC specific register table accessible by UMD
  1596. */
  1597. struct amdgpu_allowed_register_entry {
  1598. uint32_t reg_offset;
  1599. bool untouched;
  1600. bool grbm_indexed;
  1601. };
  1602. struct amdgpu_cu_info {
  1603. uint32_t number; /* total active CU number */
  1604. uint32_t ao_cu_mask;
  1605. uint32_t bitmap[4][4];
  1606. };
  1607. /*
  1608. * ASIC specific functions.
  1609. */
  1610. struct amdgpu_asic_funcs {
  1611. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1612. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1613. u8 *bios, u32 length_bytes);
  1614. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1615. u32 sh_num, u32 reg_offset, u32 *value);
  1616. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1617. int (*reset)(struct amdgpu_device *adev);
  1618. /* wait for mc_idle */
  1619. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1620. /* get the reference clock */
  1621. u32 (*get_xclk)(struct amdgpu_device *adev);
  1622. /* get the gpu clock counter */
  1623. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1624. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1625. /* MM block clocks */
  1626. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1627. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1628. };
  1629. /*
  1630. * IOCTL.
  1631. */
  1632. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1633. struct drm_file *filp);
  1634. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1635. struct drm_file *filp);
  1636. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1637. struct drm_file *filp);
  1638. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1639. struct drm_file *filp);
  1640. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1641. struct drm_file *filp);
  1642. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1643. struct drm_file *filp);
  1644. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1645. struct drm_file *filp);
  1646. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1647. struct drm_file *filp);
  1648. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1649. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1650. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1651. struct drm_file *filp);
  1652. /* VRAM scratch page for HDP bug, default vram page */
  1653. struct amdgpu_vram_scratch {
  1654. struct amdgpu_bo *robj;
  1655. volatile uint32_t *ptr;
  1656. u64 gpu_addr;
  1657. };
  1658. /*
  1659. * ACPI
  1660. */
  1661. struct amdgpu_atif_notification_cfg {
  1662. bool enabled;
  1663. int command_code;
  1664. };
  1665. struct amdgpu_atif_notifications {
  1666. bool display_switch;
  1667. bool expansion_mode_change;
  1668. bool thermal_state;
  1669. bool forced_power_state;
  1670. bool system_power_state;
  1671. bool display_conf_change;
  1672. bool px_gfx_switch;
  1673. bool brightness_change;
  1674. bool dgpu_display_event;
  1675. };
  1676. struct amdgpu_atif_functions {
  1677. bool system_params;
  1678. bool sbios_requests;
  1679. bool select_active_disp;
  1680. bool lid_state;
  1681. bool get_tv_standard;
  1682. bool set_tv_standard;
  1683. bool get_panel_expansion_mode;
  1684. bool set_panel_expansion_mode;
  1685. bool temperature_change;
  1686. bool graphics_device_types;
  1687. };
  1688. struct amdgpu_atif {
  1689. struct amdgpu_atif_notifications notifications;
  1690. struct amdgpu_atif_functions functions;
  1691. struct amdgpu_atif_notification_cfg notification_cfg;
  1692. struct amdgpu_encoder *encoder_for_bl;
  1693. };
  1694. struct amdgpu_atcs_functions {
  1695. bool get_ext_state;
  1696. bool pcie_perf_req;
  1697. bool pcie_dev_rdy;
  1698. bool pcie_bus_width;
  1699. };
  1700. struct amdgpu_atcs {
  1701. struct amdgpu_atcs_functions functions;
  1702. };
  1703. /*
  1704. * CGS
  1705. */
  1706. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1707. void amdgpu_cgs_destroy_device(void *cgs_device);
  1708. /*
  1709. * Core structure, functions and helpers.
  1710. */
  1711. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1712. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1713. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1714. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1715. struct amdgpu_ip_block_status {
  1716. bool valid;
  1717. bool sw;
  1718. bool hw;
  1719. };
  1720. struct amdgpu_device {
  1721. struct device *dev;
  1722. struct drm_device *ddev;
  1723. struct pci_dev *pdev;
  1724. /* ASIC */
  1725. enum amd_asic_type asic_type;
  1726. uint32_t family;
  1727. uint32_t rev_id;
  1728. uint32_t external_rev_id;
  1729. unsigned long flags;
  1730. int usec_timeout;
  1731. const struct amdgpu_asic_funcs *asic_funcs;
  1732. bool shutdown;
  1733. bool suspend;
  1734. bool need_dma32;
  1735. bool accel_working;
  1736. struct work_struct reset_work;
  1737. struct notifier_block acpi_nb;
  1738. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1739. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1740. unsigned debugfs_count;
  1741. #if defined(CONFIG_DEBUG_FS)
  1742. struct dentry *debugfs_regs;
  1743. #endif
  1744. struct amdgpu_atif atif;
  1745. struct amdgpu_atcs atcs;
  1746. struct mutex srbm_mutex;
  1747. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1748. struct mutex grbm_idx_mutex;
  1749. struct dev_pm_domain vga_pm_domain;
  1750. bool have_disp_power_ref;
  1751. /* BIOS */
  1752. uint8_t *bios;
  1753. bool is_atom_bios;
  1754. uint16_t bios_header_start;
  1755. struct amdgpu_bo *stollen_vga_memory;
  1756. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1757. /* Register/doorbell mmio */
  1758. resource_size_t rmmio_base;
  1759. resource_size_t rmmio_size;
  1760. void __iomem *rmmio;
  1761. /* protects concurrent MM_INDEX/DATA based register access */
  1762. spinlock_t mmio_idx_lock;
  1763. /* protects concurrent SMC based register access */
  1764. spinlock_t smc_idx_lock;
  1765. amdgpu_rreg_t smc_rreg;
  1766. amdgpu_wreg_t smc_wreg;
  1767. /* protects concurrent PCIE register access */
  1768. spinlock_t pcie_idx_lock;
  1769. amdgpu_rreg_t pcie_rreg;
  1770. amdgpu_wreg_t pcie_wreg;
  1771. /* protects concurrent UVD register access */
  1772. spinlock_t uvd_ctx_idx_lock;
  1773. amdgpu_rreg_t uvd_ctx_rreg;
  1774. amdgpu_wreg_t uvd_ctx_wreg;
  1775. /* protects concurrent DIDT register access */
  1776. spinlock_t didt_idx_lock;
  1777. amdgpu_rreg_t didt_rreg;
  1778. amdgpu_wreg_t didt_wreg;
  1779. /* protects concurrent ENDPOINT (audio) register access */
  1780. spinlock_t audio_endpt_idx_lock;
  1781. amdgpu_block_rreg_t audio_endpt_rreg;
  1782. amdgpu_block_wreg_t audio_endpt_wreg;
  1783. void __iomem *rio_mem;
  1784. resource_size_t rio_mem_size;
  1785. struct amdgpu_doorbell doorbell;
  1786. /* clock/pll info */
  1787. struct amdgpu_clock clock;
  1788. /* MC */
  1789. struct amdgpu_mc mc;
  1790. struct amdgpu_gart gart;
  1791. struct amdgpu_dummy_page dummy_page;
  1792. struct amdgpu_vm_manager vm_manager;
  1793. /* memory management */
  1794. struct amdgpu_mman mman;
  1795. struct amdgpu_gem gem;
  1796. struct amdgpu_vram_scratch vram_scratch;
  1797. struct amdgpu_wb wb;
  1798. atomic64_t vram_usage;
  1799. atomic64_t vram_vis_usage;
  1800. atomic64_t gtt_usage;
  1801. atomic64_t num_bytes_moved;
  1802. atomic_t gpu_reset_counter;
  1803. /* display */
  1804. struct amdgpu_mode_info mode_info;
  1805. struct work_struct hotplug_work;
  1806. struct amdgpu_irq_src crtc_irq;
  1807. struct amdgpu_irq_src pageflip_irq;
  1808. struct amdgpu_irq_src hpd_irq;
  1809. /* rings */
  1810. unsigned fence_context;
  1811. struct mutex ring_lock;
  1812. unsigned num_rings;
  1813. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1814. bool ib_pool_ready;
  1815. struct amdgpu_sa_manager ring_tmp_bo;
  1816. /* interrupts */
  1817. struct amdgpu_irq irq;
  1818. /* powerplay */
  1819. struct amd_powerplay powerplay;
  1820. bool pp_enabled;
  1821. /* dpm */
  1822. struct amdgpu_pm pm;
  1823. u32 cg_flags;
  1824. u32 pg_flags;
  1825. /* amdgpu smumgr */
  1826. struct amdgpu_smumgr smu;
  1827. /* gfx */
  1828. struct amdgpu_gfx gfx;
  1829. /* sdma */
  1830. struct amdgpu_sdma sdma;
  1831. /* uvd */
  1832. bool has_uvd;
  1833. struct amdgpu_uvd uvd;
  1834. /* vce */
  1835. struct amdgpu_vce vce;
  1836. /* firmwares */
  1837. struct amdgpu_firmware firmware;
  1838. /* GDS */
  1839. struct amdgpu_gds gds;
  1840. const struct amdgpu_ip_block_version *ip_blocks;
  1841. int num_ip_blocks;
  1842. struct amdgpu_ip_block_status *ip_block_status;
  1843. struct mutex mn_lock;
  1844. DECLARE_HASHTABLE(mn_hash, 7);
  1845. /* tracking pinned memory */
  1846. u64 vram_pin_size;
  1847. u64 gart_pin_size;
  1848. /* amdkfd interface */
  1849. struct kfd_dev *kfd;
  1850. /* kernel conext for IB submission */
  1851. struct amdgpu_ctx kernel_ctx;
  1852. };
  1853. bool amdgpu_device_is_px(struct drm_device *dev);
  1854. int amdgpu_device_init(struct amdgpu_device *adev,
  1855. struct drm_device *ddev,
  1856. struct pci_dev *pdev,
  1857. uint32_t flags);
  1858. void amdgpu_device_fini(struct amdgpu_device *adev);
  1859. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1860. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1861. bool always_indirect);
  1862. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1863. bool always_indirect);
  1864. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1865. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1866. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1867. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1868. /*
  1869. * Cast helper
  1870. */
  1871. extern const struct fence_ops amdgpu_fence_ops;
  1872. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1873. {
  1874. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1875. if (__f->base.ops == &amdgpu_fence_ops)
  1876. return __f;
  1877. return NULL;
  1878. }
  1879. /*
  1880. * Registers read & write functions.
  1881. */
  1882. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1883. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1884. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1885. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1886. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1887. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1888. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1889. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1890. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1891. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1892. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1893. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1894. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1895. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1896. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1897. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1898. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1899. #define WREG32_P(reg, val, mask) \
  1900. do { \
  1901. uint32_t tmp_ = RREG32(reg); \
  1902. tmp_ &= (mask); \
  1903. tmp_ |= ((val) & ~(mask)); \
  1904. WREG32(reg, tmp_); \
  1905. } while (0)
  1906. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1907. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1908. #define WREG32_PLL_P(reg, val, mask) \
  1909. do { \
  1910. uint32_t tmp_ = RREG32_PLL(reg); \
  1911. tmp_ &= (mask); \
  1912. tmp_ |= ((val) & ~(mask)); \
  1913. WREG32_PLL(reg, tmp_); \
  1914. } while (0)
  1915. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1916. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1917. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1918. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1919. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1920. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1921. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1922. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1923. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1924. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1925. #define REG_GET_FIELD(value, reg, field) \
  1926. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1927. /*
  1928. * BIOS helpers.
  1929. */
  1930. #define RBIOS8(i) (adev->bios[i])
  1931. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1932. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1933. /*
  1934. * RING helpers.
  1935. */
  1936. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1937. {
  1938. if (ring->count_dw <= 0)
  1939. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1940. ring->ring[ring->wptr++] = v;
  1941. ring->wptr &= ring->ptr_mask;
  1942. ring->count_dw--;
  1943. ring->ring_free_dw--;
  1944. }
  1945. static inline struct amdgpu_sdma_instance *
  1946. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1947. {
  1948. struct amdgpu_device *adev = ring->adev;
  1949. int i;
  1950. for (i = 0; i < adev->sdma.num_instances; i++)
  1951. if (&adev->sdma.instance[i].ring == ring)
  1952. break;
  1953. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1954. return &adev->sdma.instance[i];
  1955. else
  1956. return NULL;
  1957. }
  1958. /*
  1959. * ASICs macro.
  1960. */
  1961. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1962. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1963. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1964. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1965. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1966. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1967. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1968. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1969. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1970. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1971. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1972. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1973. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1974. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1975. #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
  1976. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1977. #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
  1978. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1979. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1980. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1981. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1982. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1983. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1984. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1985. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1986. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1987. #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
  1988. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1989. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1990. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1991. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1992. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1993. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1994. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1995. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1996. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1997. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1998. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1999. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  2000. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  2001. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  2002. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  2003. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  2004. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  2005. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  2006. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  2007. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  2008. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  2009. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  2010. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  2011. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  2012. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  2013. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  2014. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  2015. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  2016. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  2017. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  2018. #define amdgpu_dpm_get_temperature(adev) \
  2019. ((adev)->pp_enabled ? \
  2020. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  2021. (adev)->pm.funcs->get_temperature((adev)))
  2022. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2023. ((adev)->pp_enabled ? \
  2024. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2025. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2026. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2027. ((adev)->pp_enabled ? \
  2028. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2029. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2030. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2031. ((adev)->pp_enabled ? \
  2032. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2033. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2034. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2035. ((adev)->pp_enabled ? \
  2036. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2037. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2038. #define amdgpu_dpm_get_sclk(adev, l) \
  2039. ((adev)->pp_enabled ? \
  2040. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2041. (adev)->pm.funcs->get_sclk((adev), (l)))
  2042. #define amdgpu_dpm_get_mclk(adev, l) \
  2043. ((adev)->pp_enabled ? \
  2044. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2045. (adev)->pm.funcs->get_mclk((adev), (l)))
  2046. #define amdgpu_dpm_force_performance_level(adev, l) \
  2047. ((adev)->pp_enabled ? \
  2048. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2049. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2050. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2051. ((adev)->pp_enabled ? \
  2052. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2053. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2054. #define amdgpu_dpm_powergate_vce(adev, g) \
  2055. ((adev)->pp_enabled ? \
  2056. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2057. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2058. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2059. ((adev)->pp_enabled ? \
  2060. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2061. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2062. #define amdgpu_dpm_get_current_power_state(adev) \
  2063. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2064. #define amdgpu_dpm_get_performance_level(adev) \
  2065. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2066. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2067. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2068. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2069. /* Common functions */
  2070. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2071. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2072. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2073. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2074. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
  2075. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2076. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2077. u32 ip_instance, u32 ring,
  2078. struct amdgpu_ring **out_ring);
  2079. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2080. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2081. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2082. uint32_t flags);
  2083. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2084. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2085. unsigned long end);
  2086. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2087. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2088. struct ttm_mem_reg *mem);
  2089. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2090. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2091. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2092. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2093. const u32 *registers,
  2094. const u32 array_size);
  2095. bool amdgpu_device_is_px(struct drm_device *dev);
  2096. /* atpx handler */
  2097. #if defined(CONFIG_VGA_SWITCHEROO)
  2098. void amdgpu_register_atpx_handler(void);
  2099. void amdgpu_unregister_atpx_handler(void);
  2100. #else
  2101. static inline void amdgpu_register_atpx_handler(void) {}
  2102. static inline void amdgpu_unregister_atpx_handler(void) {}
  2103. #endif
  2104. /*
  2105. * KMS
  2106. */
  2107. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2108. extern int amdgpu_max_kms_ioctl;
  2109. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2110. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2111. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2112. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2113. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2114. struct drm_file *file_priv);
  2115. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2116. struct drm_file *file_priv);
  2117. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2118. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2119. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2120. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2121. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2122. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2123. int *max_error,
  2124. struct timeval *vblank_time,
  2125. unsigned flags);
  2126. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2127. unsigned long arg);
  2128. /*
  2129. * functions used by amdgpu_encoder.c
  2130. */
  2131. struct amdgpu_afmt_acr {
  2132. u32 clock;
  2133. int n_32khz;
  2134. int cts_32khz;
  2135. int n_44_1khz;
  2136. int cts_44_1khz;
  2137. int n_48khz;
  2138. int cts_48khz;
  2139. };
  2140. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2141. /* amdgpu_acpi.c */
  2142. #if defined(CONFIG_ACPI)
  2143. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2144. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2145. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2146. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2147. u8 perf_req, bool advertise);
  2148. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2149. #else
  2150. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2151. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2152. #endif
  2153. struct amdgpu_bo_va_mapping *
  2154. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2155. uint64_t addr, struct amdgpu_bo **bo);
  2156. #include "amdgpu_object.h"
  2157. #endif