vmwgfx_drv.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670
  1. // SPDX-License-Identifier: GPL-2.0 OR MIT
  2. /**************************************************************************
  3. *
  4. * Copyright 2009-2016 VMware, Inc., Palo Alto, CA., USA
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include "vmwgfx_drv.h"
  31. #include "vmwgfx_binding.h"
  32. #include "ttm_object.h"
  33. #include <drm/ttm/ttm_placement.h>
  34. #include <drm/ttm/ttm_bo_driver.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <linux/dma_remapping.h>
  37. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  38. #define VMWGFX_CHIP_SVGAII 0
  39. #define VMW_FB_RESERVATION 0
  40. #define VMW_MIN_INITIAL_WIDTH 800
  41. #define VMW_MIN_INITIAL_HEIGHT 600
  42. #ifndef VMWGFX_GIT_VERSION
  43. #define VMWGFX_GIT_VERSION "Unknown"
  44. #endif
  45. #define VMWGFX_REPO "In Tree"
  46. #define VMWGFX_VALIDATION_MEM_GRAN (16*PAGE_SIZE)
  47. /**
  48. * Fully encoded drm commands. Might move to vmw_drm.h
  49. */
  50. #define DRM_IOCTL_VMW_GET_PARAM \
  51. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  52. struct drm_vmw_getparam_arg)
  53. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  54. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  55. union drm_vmw_alloc_dmabuf_arg)
  56. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  57. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  58. struct drm_vmw_unref_dmabuf_arg)
  59. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  60. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  61. struct drm_vmw_cursor_bypass_arg)
  62. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  63. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  64. struct drm_vmw_control_stream_arg)
  65. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  66. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  67. struct drm_vmw_stream_arg)
  68. #define DRM_IOCTL_VMW_UNREF_STREAM \
  69. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  70. struct drm_vmw_stream_arg)
  71. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  72. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  73. struct drm_vmw_context_arg)
  74. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  75. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  76. struct drm_vmw_context_arg)
  77. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  78. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  79. union drm_vmw_surface_create_arg)
  80. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  82. struct drm_vmw_surface_arg)
  83. #define DRM_IOCTL_VMW_REF_SURFACE \
  84. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  85. union drm_vmw_surface_reference_arg)
  86. #define DRM_IOCTL_VMW_EXECBUF \
  87. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  88. struct drm_vmw_execbuf_arg)
  89. #define DRM_IOCTL_VMW_GET_3D_CAP \
  90. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  91. struct drm_vmw_get_3d_cap_arg)
  92. #define DRM_IOCTL_VMW_FENCE_WAIT \
  93. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  94. struct drm_vmw_fence_wait_arg)
  95. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  96. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  97. struct drm_vmw_fence_signaled_arg)
  98. #define DRM_IOCTL_VMW_FENCE_UNREF \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  100. struct drm_vmw_fence_arg)
  101. #define DRM_IOCTL_VMW_FENCE_EVENT \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  103. struct drm_vmw_fence_event_arg)
  104. #define DRM_IOCTL_VMW_PRESENT \
  105. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  106. struct drm_vmw_present_arg)
  107. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  108. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  109. struct drm_vmw_present_readback_arg)
  110. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  111. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  112. struct drm_vmw_update_layout_arg)
  113. #define DRM_IOCTL_VMW_CREATE_SHADER \
  114. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  115. struct drm_vmw_shader_create_arg)
  116. #define DRM_IOCTL_VMW_UNREF_SHADER \
  117. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  118. struct drm_vmw_shader_arg)
  119. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  120. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  121. union drm_vmw_gb_surface_create_arg)
  122. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  123. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  124. union drm_vmw_gb_surface_reference_arg)
  125. #define DRM_IOCTL_VMW_SYNCCPU \
  126. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  127. struct drm_vmw_synccpu_arg)
  128. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  129. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  130. struct drm_vmw_context_arg)
  131. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE_EXT \
  132. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE_EXT, \
  133. union drm_vmw_gb_surface_create_ext_arg)
  134. #define DRM_IOCTL_VMW_GB_SURFACE_REF_EXT \
  135. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF_EXT, \
  136. union drm_vmw_gb_surface_reference_ext_arg)
  137. /**
  138. * The core DRM version of this macro doesn't account for
  139. * DRM_COMMAND_BASE.
  140. */
  141. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  142. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  143. /**
  144. * Ioctl definitions.
  145. */
  146. static const struct drm_ioctl_desc vmw_ioctls[] = {
  147. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  148. DRM_AUTH | DRM_RENDER_ALLOW),
  149. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_bo_alloc_ioctl,
  150. DRM_AUTH | DRM_RENDER_ALLOW),
  151. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_bo_unref_ioctl,
  152. DRM_RENDER_ALLOW),
  153. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  154. vmw_kms_cursor_bypass_ioctl,
  155. DRM_MASTER),
  156. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  157. DRM_MASTER),
  158. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  159. DRM_MASTER),
  160. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  161. DRM_MASTER),
  162. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  163. DRM_AUTH | DRM_RENDER_ALLOW),
  164. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  165. DRM_RENDER_ALLOW),
  166. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  167. DRM_AUTH | DRM_RENDER_ALLOW),
  168. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  169. DRM_RENDER_ALLOW),
  170. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  171. DRM_AUTH | DRM_RENDER_ALLOW),
  172. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  173. DRM_RENDER_ALLOW),
  174. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  175. DRM_RENDER_ALLOW),
  176. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  177. vmw_fence_obj_signaled_ioctl,
  178. DRM_RENDER_ALLOW),
  179. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  180. DRM_RENDER_ALLOW),
  181. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  182. DRM_AUTH | DRM_RENDER_ALLOW),
  183. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  184. DRM_AUTH | DRM_RENDER_ALLOW),
  185. /* these allow direct access to the framebuffers mark as master only */
  186. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  187. DRM_MASTER | DRM_AUTH),
  188. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  189. vmw_present_readback_ioctl,
  190. DRM_MASTER | DRM_AUTH),
  191. /*
  192. * The permissions of the below ioctl are overridden in
  193. * vmw_generic_ioctl(). We require either
  194. * DRM_MASTER or capable(CAP_SYS_ADMIN).
  195. */
  196. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  197. vmw_kms_update_layout_ioctl,
  198. DRM_RENDER_ALLOW),
  199. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  200. vmw_shader_define_ioctl,
  201. DRM_AUTH | DRM_RENDER_ALLOW),
  202. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  203. vmw_shader_destroy_ioctl,
  204. DRM_RENDER_ALLOW),
  205. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  206. vmw_gb_surface_define_ioctl,
  207. DRM_AUTH | DRM_RENDER_ALLOW),
  208. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  209. vmw_gb_surface_reference_ioctl,
  210. DRM_AUTH | DRM_RENDER_ALLOW),
  211. VMW_IOCTL_DEF(VMW_SYNCCPU,
  212. vmw_user_bo_synccpu_ioctl,
  213. DRM_RENDER_ALLOW),
  214. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  215. vmw_extended_context_define_ioctl,
  216. DRM_AUTH | DRM_RENDER_ALLOW),
  217. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE_EXT,
  218. vmw_gb_surface_define_ext_ioctl,
  219. DRM_AUTH | DRM_RENDER_ALLOW),
  220. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF_EXT,
  221. vmw_gb_surface_reference_ext_ioctl,
  222. DRM_AUTH | DRM_RENDER_ALLOW),
  223. };
  224. static const struct pci_device_id vmw_pci_id_list[] = {
  225. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  226. {0, 0, 0}
  227. };
  228. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  229. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  230. static int vmw_force_iommu;
  231. static int vmw_restrict_iommu;
  232. static int vmw_force_coherent;
  233. static int vmw_restrict_dma_mask;
  234. static int vmw_assume_16bpp;
  235. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  236. static void vmw_master_init(struct vmw_master *);
  237. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  238. void *ptr);
  239. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  240. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  241. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  242. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  243. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  244. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  245. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  246. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  247. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  248. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  249. MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
  250. module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
  251. static void vmw_print_capabilities2(uint32_t capabilities2)
  252. {
  253. DRM_INFO("Capabilities2:\n");
  254. if (capabilities2 & SVGA_CAP2_GROW_OTABLE)
  255. DRM_INFO(" Grow oTable.\n");
  256. if (capabilities2 & SVGA_CAP2_INTRA_SURFACE_COPY)
  257. DRM_INFO(" IntraSurface copy.\n");
  258. }
  259. static void vmw_print_capabilities(uint32_t capabilities)
  260. {
  261. DRM_INFO("Capabilities:\n");
  262. if (capabilities & SVGA_CAP_RECT_COPY)
  263. DRM_INFO(" Rect copy.\n");
  264. if (capabilities & SVGA_CAP_CURSOR)
  265. DRM_INFO(" Cursor.\n");
  266. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  267. DRM_INFO(" Cursor bypass.\n");
  268. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  269. DRM_INFO(" Cursor bypass 2.\n");
  270. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  271. DRM_INFO(" 8bit emulation.\n");
  272. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  273. DRM_INFO(" Alpha cursor.\n");
  274. if (capabilities & SVGA_CAP_3D)
  275. DRM_INFO(" 3D.\n");
  276. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  277. DRM_INFO(" Extended Fifo.\n");
  278. if (capabilities & SVGA_CAP_MULTIMON)
  279. DRM_INFO(" Multimon.\n");
  280. if (capabilities & SVGA_CAP_PITCHLOCK)
  281. DRM_INFO(" Pitchlock.\n");
  282. if (capabilities & SVGA_CAP_IRQMASK)
  283. DRM_INFO(" Irq mask.\n");
  284. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  285. DRM_INFO(" Display Topology.\n");
  286. if (capabilities & SVGA_CAP_GMR)
  287. DRM_INFO(" GMR.\n");
  288. if (capabilities & SVGA_CAP_TRACES)
  289. DRM_INFO(" Traces.\n");
  290. if (capabilities & SVGA_CAP_GMR2)
  291. DRM_INFO(" GMR2.\n");
  292. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  293. DRM_INFO(" Screen Object 2.\n");
  294. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  295. DRM_INFO(" Command Buffers.\n");
  296. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  297. DRM_INFO(" Command Buffers 2.\n");
  298. if (capabilities & SVGA_CAP_GBOBJECTS)
  299. DRM_INFO(" Guest Backed Resources.\n");
  300. if (capabilities & SVGA_CAP_DX)
  301. DRM_INFO(" DX Features.\n");
  302. if (capabilities & SVGA_CAP_HP_CMD_QUEUE)
  303. DRM_INFO(" HP Command Queue.\n");
  304. }
  305. /**
  306. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  307. *
  308. * @dev_priv: A device private structure.
  309. *
  310. * This function creates a small buffer object that holds the query
  311. * result for dummy queries emitted as query barriers.
  312. * The function will then map the first page and initialize a pending
  313. * occlusion query result structure, Finally it will unmap the buffer.
  314. * No interruptible waits are done within this function.
  315. *
  316. * Returns an error if bo creation or initialization fails.
  317. */
  318. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  319. {
  320. int ret;
  321. struct vmw_buffer_object *vbo;
  322. struct ttm_bo_kmap_obj map;
  323. volatile SVGA3dQueryResult *result;
  324. bool dummy;
  325. /*
  326. * Create the vbo as pinned, so that a tryreserve will
  327. * immediately succeed. This is because we're the only
  328. * user of the bo currently.
  329. */
  330. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  331. if (!vbo)
  332. return -ENOMEM;
  333. ret = vmw_bo_init(dev_priv, vbo, PAGE_SIZE,
  334. &vmw_sys_ne_placement, false,
  335. &vmw_bo_bo_free);
  336. if (unlikely(ret != 0))
  337. return ret;
  338. ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
  339. BUG_ON(ret != 0);
  340. vmw_bo_pin_reserved(vbo, true);
  341. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  342. if (likely(ret == 0)) {
  343. result = ttm_kmap_obj_virtual(&map, &dummy);
  344. result->totalSize = sizeof(*result);
  345. result->state = SVGA3D_QUERYSTATE_PENDING;
  346. result->result32 = 0xff;
  347. ttm_bo_kunmap(&map);
  348. }
  349. vmw_bo_pin_reserved(vbo, false);
  350. ttm_bo_unreserve(&vbo->base);
  351. if (unlikely(ret != 0)) {
  352. DRM_ERROR("Dummy query buffer map failed.\n");
  353. vmw_bo_unreference(&vbo);
  354. } else
  355. dev_priv->dummy_query_bo = vbo;
  356. return ret;
  357. }
  358. /**
  359. * vmw_request_device_late - Perform late device setup
  360. *
  361. * @dev_priv: Pointer to device private.
  362. *
  363. * This function performs setup of otables and enables large command
  364. * buffer submission. These tasks are split out to a separate function
  365. * because it reverts vmw_release_device_early and is intended to be used
  366. * by an error path in the hibernation code.
  367. */
  368. static int vmw_request_device_late(struct vmw_private *dev_priv)
  369. {
  370. int ret;
  371. if (dev_priv->has_mob) {
  372. ret = vmw_otables_setup(dev_priv);
  373. if (unlikely(ret != 0)) {
  374. DRM_ERROR("Unable to initialize "
  375. "guest Memory OBjects.\n");
  376. return ret;
  377. }
  378. }
  379. if (dev_priv->cman) {
  380. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  381. 256*4096, 2*4096);
  382. if (ret) {
  383. struct vmw_cmdbuf_man *man = dev_priv->cman;
  384. dev_priv->cman = NULL;
  385. vmw_cmdbuf_man_destroy(man);
  386. }
  387. }
  388. return 0;
  389. }
  390. static int vmw_request_device(struct vmw_private *dev_priv)
  391. {
  392. int ret;
  393. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  394. if (unlikely(ret != 0)) {
  395. DRM_ERROR("Unable to initialize FIFO.\n");
  396. return ret;
  397. }
  398. vmw_fence_fifo_up(dev_priv->fman);
  399. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  400. if (IS_ERR(dev_priv->cman)) {
  401. dev_priv->cman = NULL;
  402. dev_priv->has_dx = false;
  403. }
  404. ret = vmw_request_device_late(dev_priv);
  405. if (ret)
  406. goto out_no_mob;
  407. ret = vmw_dummy_query_bo_create(dev_priv);
  408. if (unlikely(ret != 0))
  409. goto out_no_query_bo;
  410. return 0;
  411. out_no_query_bo:
  412. if (dev_priv->cman)
  413. vmw_cmdbuf_remove_pool(dev_priv->cman);
  414. if (dev_priv->has_mob) {
  415. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  416. vmw_otables_takedown(dev_priv);
  417. }
  418. if (dev_priv->cman)
  419. vmw_cmdbuf_man_destroy(dev_priv->cman);
  420. out_no_mob:
  421. vmw_fence_fifo_down(dev_priv->fman);
  422. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  423. return ret;
  424. }
  425. /**
  426. * vmw_release_device_early - Early part of fifo takedown.
  427. *
  428. * @dev_priv: Pointer to device private struct.
  429. *
  430. * This is the first part of command submission takedown, to be called before
  431. * buffer management is taken down.
  432. */
  433. static void vmw_release_device_early(struct vmw_private *dev_priv)
  434. {
  435. /*
  436. * Previous destructions should've released
  437. * the pinned bo.
  438. */
  439. BUG_ON(dev_priv->pinned_bo != NULL);
  440. vmw_bo_unreference(&dev_priv->dummy_query_bo);
  441. if (dev_priv->cman)
  442. vmw_cmdbuf_remove_pool(dev_priv->cman);
  443. if (dev_priv->has_mob) {
  444. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  445. vmw_otables_takedown(dev_priv);
  446. }
  447. }
  448. /**
  449. * vmw_release_device_late - Late part of fifo takedown.
  450. *
  451. * @dev_priv: Pointer to device private struct.
  452. *
  453. * This is the last part of the command submission takedown, to be called when
  454. * command submission is no longer needed. It may wait on pending fences.
  455. */
  456. static void vmw_release_device_late(struct vmw_private *dev_priv)
  457. {
  458. vmw_fence_fifo_down(dev_priv->fman);
  459. if (dev_priv->cman)
  460. vmw_cmdbuf_man_destroy(dev_priv->cman);
  461. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  462. }
  463. /**
  464. * Sets the initial_[width|height] fields on the given vmw_private.
  465. *
  466. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  467. * clamping the value to fb_max_[width|height] fields and the
  468. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  469. * If the values appear to be invalid, set them to
  470. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  471. */
  472. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  473. {
  474. uint32_t width;
  475. uint32_t height;
  476. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  477. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  478. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  479. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  480. if (width > dev_priv->fb_max_width ||
  481. height > dev_priv->fb_max_height) {
  482. /*
  483. * This is a host error and shouldn't occur.
  484. */
  485. width = VMW_MIN_INITIAL_WIDTH;
  486. height = VMW_MIN_INITIAL_HEIGHT;
  487. }
  488. dev_priv->initial_width = width;
  489. dev_priv->initial_height = height;
  490. }
  491. /**
  492. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  493. * system.
  494. *
  495. * @dev_priv: Pointer to a struct vmw_private
  496. *
  497. * This functions tries to determine the IOMMU setup and what actions
  498. * need to be taken by the driver to make system pages visible to the
  499. * device.
  500. * If this function decides that DMA is not possible, it returns -EINVAL.
  501. * The driver may then try to disable features of the device that require
  502. * DMA.
  503. */
  504. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  505. {
  506. static const char *names[vmw_dma_map_max] = {
  507. [vmw_dma_phys] = "Using physical TTM page addresses.",
  508. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  509. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  510. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  511. #ifdef CONFIG_X86
  512. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  513. #ifdef CONFIG_INTEL_IOMMU
  514. if (intel_iommu_enabled) {
  515. dev_priv->map_mode = vmw_dma_map_populate;
  516. goto out_fixup;
  517. }
  518. #endif
  519. if (!(vmw_force_iommu || vmw_force_coherent)) {
  520. dev_priv->map_mode = vmw_dma_phys;
  521. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  522. return 0;
  523. }
  524. dev_priv->map_mode = vmw_dma_map_populate;
  525. if (dma_ops->sync_single_for_cpu)
  526. dev_priv->map_mode = vmw_dma_alloc_coherent;
  527. #ifdef CONFIG_SWIOTLB
  528. if (swiotlb_nr_tbl() == 0)
  529. dev_priv->map_mode = vmw_dma_map_populate;
  530. #endif
  531. #ifdef CONFIG_INTEL_IOMMU
  532. out_fixup:
  533. #endif
  534. if (dev_priv->map_mode == vmw_dma_map_populate &&
  535. vmw_restrict_iommu)
  536. dev_priv->map_mode = vmw_dma_map_bind;
  537. if (vmw_force_coherent)
  538. dev_priv->map_mode = vmw_dma_alloc_coherent;
  539. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  540. /*
  541. * No coherent page pool
  542. */
  543. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  544. return -EINVAL;
  545. #endif
  546. #else /* CONFIG_X86 */
  547. dev_priv->map_mode = vmw_dma_map_populate;
  548. #endif /* CONFIG_X86 */
  549. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  550. return 0;
  551. }
  552. /**
  553. * vmw_dma_masks - set required page- and dma masks
  554. *
  555. * @dev: Pointer to struct drm-device
  556. *
  557. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  558. * restriction also for 64-bit systems.
  559. */
  560. #ifdef CONFIG_INTEL_IOMMU
  561. static int vmw_dma_masks(struct vmw_private *dev_priv)
  562. {
  563. struct drm_device *dev = dev_priv->dev;
  564. if (intel_iommu_enabled &&
  565. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  566. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  567. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  568. }
  569. return 0;
  570. }
  571. #else
  572. static int vmw_dma_masks(struct vmw_private *dev_priv)
  573. {
  574. return 0;
  575. }
  576. #endif
  577. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  578. {
  579. struct vmw_private *dev_priv;
  580. int ret;
  581. uint32_t svga_id;
  582. enum vmw_res_type i;
  583. bool refuse_dma = false;
  584. char host_log[100] = {0};
  585. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  586. if (unlikely(!dev_priv)) {
  587. DRM_ERROR("Failed allocating a device private struct.\n");
  588. return -ENOMEM;
  589. }
  590. pci_set_master(dev->pdev);
  591. dev_priv->dev = dev;
  592. dev_priv->vmw_chipset = chipset;
  593. dev_priv->last_read_seqno = (uint32_t) -100;
  594. mutex_init(&dev_priv->cmdbuf_mutex);
  595. mutex_init(&dev_priv->release_mutex);
  596. mutex_init(&dev_priv->binding_mutex);
  597. mutex_init(&dev_priv->requested_layout_mutex);
  598. mutex_init(&dev_priv->global_kms_state_mutex);
  599. ttm_lock_init(&dev_priv->reservation_sem);
  600. spin_lock_init(&dev_priv->resource_lock);
  601. spin_lock_init(&dev_priv->hw_lock);
  602. spin_lock_init(&dev_priv->waiter_lock);
  603. spin_lock_init(&dev_priv->cap_lock);
  604. spin_lock_init(&dev_priv->svga_lock);
  605. spin_lock_init(&dev_priv->cursor_lock);
  606. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  607. idr_init(&dev_priv->res_idr[i]);
  608. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  609. }
  610. mutex_init(&dev_priv->init_mutex);
  611. init_waitqueue_head(&dev_priv->fence_queue);
  612. init_waitqueue_head(&dev_priv->fifo_queue);
  613. dev_priv->fence_queue_waiters = 0;
  614. dev_priv->fifo_queue_waiters = 0;
  615. dev_priv->used_memory_size = 0;
  616. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  617. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  618. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  619. dev_priv->assume_16bpp = !!vmw_assume_16bpp;
  620. dev_priv->enable_fb = enable_fbdev;
  621. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  622. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  623. if (svga_id != SVGA_ID_2) {
  624. ret = -ENOSYS;
  625. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  626. goto out_err0;
  627. }
  628. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  629. if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER) {
  630. dev_priv->capabilities2 = vmw_read(dev_priv, SVGA_REG_CAP2);
  631. }
  632. ret = vmw_dma_select_mode(dev_priv);
  633. if (unlikely(ret != 0)) {
  634. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  635. refuse_dma = true;
  636. }
  637. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  638. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  639. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  640. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  641. vmw_get_initial_size(dev_priv);
  642. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  643. dev_priv->max_gmr_ids =
  644. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  645. dev_priv->max_gmr_pages =
  646. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  647. dev_priv->memory_size =
  648. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  649. dev_priv->memory_size -= dev_priv->vram_size;
  650. } else {
  651. /*
  652. * An arbitrary limit of 512MiB on surface
  653. * memory. But all HWV8 hardware supports GMR2.
  654. */
  655. dev_priv->memory_size = 512*1024*1024;
  656. }
  657. dev_priv->max_mob_pages = 0;
  658. dev_priv->max_mob_size = 0;
  659. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  660. uint64_t mem_size =
  661. vmw_read(dev_priv,
  662. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  663. /*
  664. * Workaround for low memory 2D VMs to compensate for the
  665. * allocation taken by fbdev
  666. */
  667. if (!(dev_priv->capabilities & SVGA_CAP_3D))
  668. mem_size *= 3;
  669. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  670. dev_priv->prim_bb_mem =
  671. vmw_read(dev_priv,
  672. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  673. dev_priv->max_mob_size =
  674. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  675. dev_priv->stdu_max_width =
  676. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  677. dev_priv->stdu_max_height =
  678. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  679. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  680. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  681. dev_priv->texture_max_width = vmw_read(dev_priv,
  682. SVGA_REG_DEV_CAP);
  683. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  684. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  685. dev_priv->texture_max_height = vmw_read(dev_priv,
  686. SVGA_REG_DEV_CAP);
  687. } else {
  688. dev_priv->texture_max_width = 8192;
  689. dev_priv->texture_max_height = 8192;
  690. dev_priv->prim_bb_mem = dev_priv->vram_size;
  691. }
  692. vmw_print_capabilities(dev_priv->capabilities);
  693. if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER)
  694. vmw_print_capabilities2(dev_priv->capabilities2);
  695. ret = vmw_dma_masks(dev_priv);
  696. if (unlikely(ret != 0))
  697. goto out_err0;
  698. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  699. DRM_INFO("Max GMR ids is %u\n",
  700. (unsigned)dev_priv->max_gmr_ids);
  701. DRM_INFO("Max number of GMR pages is %u\n",
  702. (unsigned)dev_priv->max_gmr_pages);
  703. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  704. (unsigned)dev_priv->memory_size / 1024);
  705. }
  706. DRM_INFO("Maximum display memory size is %u kiB\n",
  707. dev_priv->prim_bb_mem / 1024);
  708. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  709. dev_priv->vram_start, dev_priv->vram_size / 1024);
  710. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  711. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  712. ret = vmw_ttm_global_init(dev_priv);
  713. if (unlikely(ret != 0))
  714. goto out_err0;
  715. vmw_master_init(&dev_priv->fbdev_master);
  716. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  717. dev_priv->active_master = &dev_priv->fbdev_master;
  718. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  719. dev_priv->mmio_size, MEMREMAP_WB);
  720. if (unlikely(dev_priv->mmio_virt == NULL)) {
  721. ret = -ENOMEM;
  722. DRM_ERROR("Failed mapping MMIO.\n");
  723. goto out_err3;
  724. }
  725. /* Need mmio memory to check for fifo pitchlock cap. */
  726. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  727. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  728. !vmw_fifo_have_pitchlock(dev_priv)) {
  729. ret = -ENOSYS;
  730. DRM_ERROR("Hardware has no pitchlock\n");
  731. goto out_err4;
  732. }
  733. dev_priv->tdev = ttm_object_device_init
  734. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  735. if (unlikely(dev_priv->tdev == NULL)) {
  736. DRM_ERROR("Unable to initialize TTM object management.\n");
  737. ret = -ENOMEM;
  738. goto out_err4;
  739. }
  740. dev->dev_private = dev_priv;
  741. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  742. dev_priv->stealth = (ret != 0);
  743. if (dev_priv->stealth) {
  744. /**
  745. * Request at least the mmio PCI resource.
  746. */
  747. DRM_INFO("It appears like vesafb is loaded. "
  748. "Ignore above error if any.\n");
  749. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  750. if (unlikely(ret != 0)) {
  751. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  752. goto out_no_device;
  753. }
  754. }
  755. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  756. ret = vmw_irq_install(dev, dev->pdev->irq);
  757. if (ret != 0) {
  758. DRM_ERROR("Failed installing irq: %d\n", ret);
  759. goto out_no_irq;
  760. }
  761. }
  762. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  763. if (unlikely(dev_priv->fman == NULL)) {
  764. ret = -ENOMEM;
  765. goto out_no_fman;
  766. }
  767. ret = ttm_bo_device_init(&dev_priv->bdev,
  768. dev_priv->bo_global_ref.ref.object,
  769. &vmw_bo_driver,
  770. dev->anon_inode->i_mapping,
  771. VMWGFX_FILE_PAGE_OFFSET,
  772. false);
  773. if (unlikely(ret != 0)) {
  774. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  775. goto out_no_bdev;
  776. }
  777. /*
  778. * Enable VRAM, but initially don't use it until SVGA is enabled and
  779. * unhidden.
  780. */
  781. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  782. (dev_priv->vram_size >> PAGE_SHIFT));
  783. if (unlikely(ret != 0)) {
  784. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  785. goto out_no_vram;
  786. }
  787. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  788. dev_priv->has_gmr = true;
  789. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  790. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  791. VMW_PL_GMR) != 0) {
  792. DRM_INFO("No GMR memory available. "
  793. "Graphics memory resources are very limited.\n");
  794. dev_priv->has_gmr = false;
  795. }
  796. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  797. dev_priv->has_mob = true;
  798. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  799. VMW_PL_MOB) != 0) {
  800. DRM_INFO("No MOB memory available. "
  801. "3D will be disabled.\n");
  802. dev_priv->has_mob = false;
  803. }
  804. }
  805. if (dev_priv->has_mob) {
  806. spin_lock(&dev_priv->cap_lock);
  807. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DXCONTEXT);
  808. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  809. spin_unlock(&dev_priv->cap_lock);
  810. }
  811. vmw_validation_mem_init_ttm(dev_priv, VMWGFX_VALIDATION_MEM_GRAN);
  812. ret = vmw_kms_init(dev_priv);
  813. if (unlikely(ret != 0))
  814. goto out_no_kms;
  815. vmw_overlay_init(dev_priv);
  816. ret = vmw_request_device(dev_priv);
  817. if (ret)
  818. goto out_no_fifo;
  819. if (dev_priv->has_dx) {
  820. /*
  821. * SVGA_CAP2_DX2 (DefineGBSurface_v3) is needed for SM4_1
  822. * support
  823. */
  824. if ((dev_priv->capabilities2 & SVGA_CAP2_DX2) != 0) {
  825. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  826. SVGA3D_DEVCAP_SM41);
  827. dev_priv->has_sm4_1 = vmw_read(dev_priv,
  828. SVGA_REG_DEV_CAP);
  829. }
  830. }
  831. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  832. DRM_INFO("Atomic: %s\n", (dev->driver->driver_features & DRIVER_ATOMIC)
  833. ? "yes." : "no.");
  834. DRM_INFO("SM4_1: %s\n", dev_priv->has_sm4_1 ? "yes." : "no.");
  835. snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
  836. VMWGFX_REPO, VMWGFX_GIT_VERSION);
  837. vmw_host_log(host_log);
  838. memset(host_log, 0, sizeof(host_log));
  839. snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
  840. VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
  841. VMWGFX_DRIVER_PATCHLEVEL);
  842. vmw_host_log(host_log);
  843. if (dev_priv->enable_fb) {
  844. vmw_fifo_resource_inc(dev_priv);
  845. vmw_svga_enable(dev_priv);
  846. vmw_fb_init(dev_priv);
  847. }
  848. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  849. register_pm_notifier(&dev_priv->pm_nb);
  850. return 0;
  851. out_no_fifo:
  852. vmw_overlay_close(dev_priv);
  853. vmw_kms_close(dev_priv);
  854. out_no_kms:
  855. if (dev_priv->has_mob)
  856. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  857. if (dev_priv->has_gmr)
  858. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  859. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  860. out_no_vram:
  861. (void)ttm_bo_device_release(&dev_priv->bdev);
  862. out_no_bdev:
  863. vmw_fence_manager_takedown(dev_priv->fman);
  864. out_no_fman:
  865. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  866. vmw_irq_uninstall(dev_priv->dev);
  867. out_no_irq:
  868. if (dev_priv->stealth)
  869. pci_release_region(dev->pdev, 2);
  870. else
  871. pci_release_regions(dev->pdev);
  872. out_no_device:
  873. ttm_object_device_release(&dev_priv->tdev);
  874. out_err4:
  875. memunmap(dev_priv->mmio_virt);
  876. out_err3:
  877. vmw_ttm_global_release(dev_priv);
  878. out_err0:
  879. for (i = vmw_res_context; i < vmw_res_max; ++i)
  880. idr_destroy(&dev_priv->res_idr[i]);
  881. if (dev_priv->ctx.staged_bindings)
  882. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  883. kfree(dev_priv);
  884. return ret;
  885. }
  886. static void vmw_driver_unload(struct drm_device *dev)
  887. {
  888. struct vmw_private *dev_priv = vmw_priv(dev);
  889. enum vmw_res_type i;
  890. unregister_pm_notifier(&dev_priv->pm_nb);
  891. if (dev_priv->ctx.res_ht_initialized)
  892. drm_ht_remove(&dev_priv->ctx.res_ht);
  893. vfree(dev_priv->ctx.cmd_bounce);
  894. if (dev_priv->enable_fb) {
  895. vmw_fb_off(dev_priv);
  896. vmw_fb_close(dev_priv);
  897. vmw_fifo_resource_dec(dev_priv);
  898. vmw_svga_disable(dev_priv);
  899. }
  900. vmw_kms_close(dev_priv);
  901. vmw_overlay_close(dev_priv);
  902. if (dev_priv->has_gmr)
  903. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  904. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  905. vmw_release_device_early(dev_priv);
  906. if (dev_priv->has_mob)
  907. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  908. (void) ttm_bo_device_release(&dev_priv->bdev);
  909. vmw_release_device_late(dev_priv);
  910. vmw_fence_manager_takedown(dev_priv->fman);
  911. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  912. vmw_irq_uninstall(dev_priv->dev);
  913. if (dev_priv->stealth)
  914. pci_release_region(dev->pdev, 2);
  915. else
  916. pci_release_regions(dev->pdev);
  917. ttm_object_device_release(&dev_priv->tdev);
  918. memunmap(dev_priv->mmio_virt);
  919. if (dev_priv->ctx.staged_bindings)
  920. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  921. vmw_ttm_global_release(dev_priv);
  922. for (i = vmw_res_context; i < vmw_res_max; ++i)
  923. idr_destroy(&dev_priv->res_idr[i]);
  924. kfree(dev_priv);
  925. }
  926. static void vmw_postclose(struct drm_device *dev,
  927. struct drm_file *file_priv)
  928. {
  929. struct vmw_fpriv *vmw_fp;
  930. vmw_fp = vmw_fpriv(file_priv);
  931. if (vmw_fp->locked_master) {
  932. struct vmw_master *vmaster =
  933. vmw_master(vmw_fp->locked_master);
  934. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  935. ttm_vt_unlock(&vmaster->lock);
  936. drm_master_put(&vmw_fp->locked_master);
  937. }
  938. ttm_object_file_release(&vmw_fp->tfile);
  939. kfree(vmw_fp);
  940. }
  941. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  942. {
  943. struct vmw_private *dev_priv = vmw_priv(dev);
  944. struct vmw_fpriv *vmw_fp;
  945. int ret = -ENOMEM;
  946. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  947. if (unlikely(!vmw_fp))
  948. return ret;
  949. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  950. if (unlikely(vmw_fp->tfile == NULL))
  951. goto out_no_tfile;
  952. file_priv->driver_priv = vmw_fp;
  953. return 0;
  954. out_no_tfile:
  955. kfree(vmw_fp);
  956. return ret;
  957. }
  958. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  959. struct drm_file *file_priv,
  960. unsigned int flags)
  961. {
  962. int ret;
  963. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  964. struct vmw_master *vmaster;
  965. if (!drm_is_primary_client(file_priv) || !(flags & DRM_AUTH))
  966. return NULL;
  967. ret = mutex_lock_interruptible(&dev->master_mutex);
  968. if (unlikely(ret != 0))
  969. return ERR_PTR(-ERESTARTSYS);
  970. if (drm_is_current_master(file_priv)) {
  971. mutex_unlock(&dev->master_mutex);
  972. return NULL;
  973. }
  974. /*
  975. * Check if we were previously master, but now dropped. In that
  976. * case, allow at least render node functionality.
  977. */
  978. if (vmw_fp->locked_master) {
  979. mutex_unlock(&dev->master_mutex);
  980. if (flags & DRM_RENDER_ALLOW)
  981. return NULL;
  982. DRM_ERROR("Dropped master trying to access ioctl that "
  983. "requires authentication.\n");
  984. return ERR_PTR(-EACCES);
  985. }
  986. mutex_unlock(&dev->master_mutex);
  987. /*
  988. * Take the TTM lock. Possibly sleep waiting for the authenticating
  989. * master to become master again, or for a SIGTERM if the
  990. * authenticating master exits.
  991. */
  992. vmaster = vmw_master(file_priv->master);
  993. ret = ttm_read_lock(&vmaster->lock, true);
  994. if (unlikely(ret != 0))
  995. vmaster = ERR_PTR(ret);
  996. return vmaster;
  997. }
  998. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  999. unsigned long arg,
  1000. long (*ioctl_func)(struct file *, unsigned int,
  1001. unsigned long))
  1002. {
  1003. struct drm_file *file_priv = filp->private_data;
  1004. struct drm_device *dev = file_priv->minor->dev;
  1005. unsigned int nr = DRM_IOCTL_NR(cmd);
  1006. struct vmw_master *vmaster;
  1007. unsigned int flags;
  1008. long ret;
  1009. /*
  1010. * Do extra checking on driver private ioctls.
  1011. */
  1012. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  1013. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  1014. const struct drm_ioctl_desc *ioctl =
  1015. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  1016. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  1017. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  1018. if (unlikely(ret != 0))
  1019. return ret;
  1020. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  1021. goto out_io_encoding;
  1022. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  1023. _IOC_SIZE(cmd));
  1024. } else if (nr == DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT) {
  1025. if (!drm_is_current_master(file_priv) &&
  1026. !capable(CAP_SYS_ADMIN))
  1027. return -EACCES;
  1028. }
  1029. if (unlikely(ioctl->cmd != cmd))
  1030. goto out_io_encoding;
  1031. flags = ioctl->flags;
  1032. } else if (!drm_ioctl_flags(nr, &flags))
  1033. return -EINVAL;
  1034. vmaster = vmw_master_check(dev, file_priv, flags);
  1035. if (IS_ERR(vmaster)) {
  1036. ret = PTR_ERR(vmaster);
  1037. if (ret != -ERESTARTSYS)
  1038. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  1039. nr, ret);
  1040. return ret;
  1041. }
  1042. ret = ioctl_func(filp, cmd, arg);
  1043. if (vmaster)
  1044. ttm_read_unlock(&vmaster->lock);
  1045. return ret;
  1046. out_io_encoding:
  1047. DRM_ERROR("Invalid command format, ioctl %d\n",
  1048. nr - DRM_COMMAND_BASE);
  1049. return -EINVAL;
  1050. }
  1051. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  1052. unsigned long arg)
  1053. {
  1054. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  1055. }
  1056. #ifdef CONFIG_COMPAT
  1057. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  1058. unsigned long arg)
  1059. {
  1060. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  1061. }
  1062. #endif
  1063. static void vmw_lastclose(struct drm_device *dev)
  1064. {
  1065. }
  1066. static void vmw_master_init(struct vmw_master *vmaster)
  1067. {
  1068. ttm_lock_init(&vmaster->lock);
  1069. }
  1070. static int vmw_master_create(struct drm_device *dev,
  1071. struct drm_master *master)
  1072. {
  1073. struct vmw_master *vmaster;
  1074. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  1075. if (unlikely(!vmaster))
  1076. return -ENOMEM;
  1077. vmw_master_init(vmaster);
  1078. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1079. master->driver_priv = vmaster;
  1080. return 0;
  1081. }
  1082. static void vmw_master_destroy(struct drm_device *dev,
  1083. struct drm_master *master)
  1084. {
  1085. struct vmw_master *vmaster = vmw_master(master);
  1086. master->driver_priv = NULL;
  1087. kfree(vmaster);
  1088. }
  1089. static int vmw_master_set(struct drm_device *dev,
  1090. struct drm_file *file_priv,
  1091. bool from_open)
  1092. {
  1093. struct vmw_private *dev_priv = vmw_priv(dev);
  1094. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1095. struct vmw_master *active = dev_priv->active_master;
  1096. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1097. int ret = 0;
  1098. if (active) {
  1099. BUG_ON(active != &dev_priv->fbdev_master);
  1100. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1101. if (unlikely(ret != 0))
  1102. return ret;
  1103. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1104. dev_priv->active_master = NULL;
  1105. }
  1106. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1107. if (!from_open) {
  1108. ttm_vt_unlock(&vmaster->lock);
  1109. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1110. drm_master_put(&vmw_fp->locked_master);
  1111. }
  1112. dev_priv->active_master = vmaster;
  1113. drm_sysfs_hotplug_event(dev);
  1114. return 0;
  1115. }
  1116. static void vmw_master_drop(struct drm_device *dev,
  1117. struct drm_file *file_priv)
  1118. {
  1119. struct vmw_private *dev_priv = vmw_priv(dev);
  1120. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1121. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1122. int ret;
  1123. /**
  1124. * Make sure the master doesn't disappear while we have
  1125. * it locked.
  1126. */
  1127. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1128. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1129. vmw_kms_legacy_hotspot_clear(dev_priv);
  1130. if (unlikely((ret != 0))) {
  1131. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1132. drm_master_put(&vmw_fp->locked_master);
  1133. }
  1134. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1135. if (!dev_priv->enable_fb)
  1136. vmw_svga_disable(dev_priv);
  1137. dev_priv->active_master = &dev_priv->fbdev_master;
  1138. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1139. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1140. }
  1141. /**
  1142. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1143. *
  1144. * @dev_priv: Pointer to device private struct.
  1145. * Needs the reservation sem to be held in non-exclusive mode.
  1146. */
  1147. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1148. {
  1149. spin_lock(&dev_priv->svga_lock);
  1150. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1151. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1152. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1153. }
  1154. spin_unlock(&dev_priv->svga_lock);
  1155. }
  1156. /**
  1157. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1158. *
  1159. * @dev_priv: Pointer to device private struct.
  1160. */
  1161. void vmw_svga_enable(struct vmw_private *dev_priv)
  1162. {
  1163. (void) ttm_read_lock(&dev_priv->reservation_sem, false);
  1164. __vmw_svga_enable(dev_priv);
  1165. ttm_read_unlock(&dev_priv->reservation_sem);
  1166. }
  1167. /**
  1168. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1169. *
  1170. * @dev_priv: Pointer to device private struct.
  1171. * Needs the reservation sem to be held in exclusive mode.
  1172. * Will not empty VRAM. VRAM must be emptied by caller.
  1173. */
  1174. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1175. {
  1176. spin_lock(&dev_priv->svga_lock);
  1177. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1178. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1179. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1180. SVGA_REG_ENABLE_HIDE |
  1181. SVGA_REG_ENABLE_ENABLE);
  1182. }
  1183. spin_unlock(&dev_priv->svga_lock);
  1184. }
  1185. /**
  1186. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1187. * running.
  1188. *
  1189. * @dev_priv: Pointer to device private struct.
  1190. * Will empty VRAM.
  1191. */
  1192. void vmw_svga_disable(struct vmw_private *dev_priv)
  1193. {
  1194. /*
  1195. * Disabling SVGA will turn off device modesetting capabilities, so
  1196. * notify KMS about that so that it doesn't cache atomic state that
  1197. * isn't valid anymore, for example crtcs turned on.
  1198. * Strictly we'd want to do this under the SVGA lock (or an SVGA mutex),
  1199. * but vmw_kms_lost_device() takes the reservation sem and thus we'll
  1200. * end up with lock order reversal. Thus, a master may actually perform
  1201. * a new modeset just after we call vmw_kms_lost_device() and race with
  1202. * vmw_svga_disable(), but that should at worst cause atomic KMS state
  1203. * to be inconsistent with the device, causing modesetting problems.
  1204. *
  1205. */
  1206. vmw_kms_lost_device(dev_priv->dev);
  1207. ttm_write_lock(&dev_priv->reservation_sem, false);
  1208. spin_lock(&dev_priv->svga_lock);
  1209. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1210. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1211. spin_unlock(&dev_priv->svga_lock);
  1212. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1213. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1214. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1215. SVGA_REG_ENABLE_HIDE |
  1216. SVGA_REG_ENABLE_ENABLE);
  1217. } else
  1218. spin_unlock(&dev_priv->svga_lock);
  1219. ttm_write_unlock(&dev_priv->reservation_sem);
  1220. }
  1221. static void vmw_remove(struct pci_dev *pdev)
  1222. {
  1223. struct drm_device *dev = pci_get_drvdata(pdev);
  1224. pci_disable_device(pdev);
  1225. drm_put_dev(dev);
  1226. }
  1227. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1228. void *ptr)
  1229. {
  1230. struct vmw_private *dev_priv =
  1231. container_of(nb, struct vmw_private, pm_nb);
  1232. switch (val) {
  1233. case PM_HIBERNATION_PREPARE:
  1234. /*
  1235. * Take the reservation sem in write mode, which will make sure
  1236. * there are no other processes holding a buffer object
  1237. * reservation, meaning we should be able to evict all buffer
  1238. * objects if needed.
  1239. * Once user-space processes have been frozen, we can release
  1240. * the lock again.
  1241. */
  1242. ttm_suspend_lock(&dev_priv->reservation_sem);
  1243. dev_priv->suspend_locked = true;
  1244. break;
  1245. case PM_POST_HIBERNATION:
  1246. case PM_POST_RESTORE:
  1247. if (READ_ONCE(dev_priv->suspend_locked)) {
  1248. dev_priv->suspend_locked = false;
  1249. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1250. }
  1251. break;
  1252. default:
  1253. break;
  1254. }
  1255. return 0;
  1256. }
  1257. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1258. {
  1259. struct drm_device *dev = pci_get_drvdata(pdev);
  1260. struct vmw_private *dev_priv = vmw_priv(dev);
  1261. if (dev_priv->refuse_hibernation)
  1262. return -EBUSY;
  1263. pci_save_state(pdev);
  1264. pci_disable_device(pdev);
  1265. pci_set_power_state(pdev, PCI_D3hot);
  1266. return 0;
  1267. }
  1268. static int vmw_pci_resume(struct pci_dev *pdev)
  1269. {
  1270. pci_set_power_state(pdev, PCI_D0);
  1271. pci_restore_state(pdev);
  1272. return pci_enable_device(pdev);
  1273. }
  1274. static int vmw_pm_suspend(struct device *kdev)
  1275. {
  1276. struct pci_dev *pdev = to_pci_dev(kdev);
  1277. struct pm_message dummy;
  1278. dummy.event = 0;
  1279. return vmw_pci_suspend(pdev, dummy);
  1280. }
  1281. static int vmw_pm_resume(struct device *kdev)
  1282. {
  1283. struct pci_dev *pdev = to_pci_dev(kdev);
  1284. return vmw_pci_resume(pdev);
  1285. }
  1286. static int vmw_pm_freeze(struct device *kdev)
  1287. {
  1288. struct pci_dev *pdev = to_pci_dev(kdev);
  1289. struct drm_device *dev = pci_get_drvdata(pdev);
  1290. struct vmw_private *dev_priv = vmw_priv(dev);
  1291. int ret;
  1292. /*
  1293. * Unlock for vmw_kms_suspend.
  1294. * No user-space processes should be running now.
  1295. */
  1296. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1297. ret = vmw_kms_suspend(dev_priv->dev);
  1298. if (ret) {
  1299. ttm_suspend_lock(&dev_priv->reservation_sem);
  1300. DRM_ERROR("Failed to freeze modesetting.\n");
  1301. return ret;
  1302. }
  1303. if (dev_priv->enable_fb)
  1304. vmw_fb_off(dev_priv);
  1305. ttm_suspend_lock(&dev_priv->reservation_sem);
  1306. vmw_execbuf_release_pinned_bo(dev_priv);
  1307. vmw_resource_evict_all(dev_priv);
  1308. vmw_release_device_early(dev_priv);
  1309. ttm_bo_swapout_all(&dev_priv->bdev);
  1310. if (dev_priv->enable_fb)
  1311. vmw_fifo_resource_dec(dev_priv);
  1312. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1313. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1314. if (dev_priv->enable_fb)
  1315. vmw_fifo_resource_inc(dev_priv);
  1316. WARN_ON(vmw_request_device_late(dev_priv));
  1317. dev_priv->suspend_locked = false;
  1318. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1319. if (dev_priv->suspend_state)
  1320. vmw_kms_resume(dev);
  1321. if (dev_priv->enable_fb)
  1322. vmw_fb_on(dev_priv);
  1323. return -EBUSY;
  1324. }
  1325. vmw_fence_fifo_down(dev_priv->fman);
  1326. __vmw_svga_disable(dev_priv);
  1327. vmw_release_device_late(dev_priv);
  1328. return 0;
  1329. }
  1330. static int vmw_pm_restore(struct device *kdev)
  1331. {
  1332. struct pci_dev *pdev = to_pci_dev(kdev);
  1333. struct drm_device *dev = pci_get_drvdata(pdev);
  1334. struct vmw_private *dev_priv = vmw_priv(dev);
  1335. int ret;
  1336. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1337. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1338. if (dev_priv->enable_fb)
  1339. vmw_fifo_resource_inc(dev_priv);
  1340. ret = vmw_request_device(dev_priv);
  1341. if (ret)
  1342. return ret;
  1343. if (dev_priv->enable_fb)
  1344. __vmw_svga_enable(dev_priv);
  1345. vmw_fence_fifo_up(dev_priv->fman);
  1346. dev_priv->suspend_locked = false;
  1347. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1348. if (dev_priv->suspend_state)
  1349. vmw_kms_resume(dev_priv->dev);
  1350. if (dev_priv->enable_fb)
  1351. vmw_fb_on(dev_priv);
  1352. return 0;
  1353. }
  1354. static const struct dev_pm_ops vmw_pm_ops = {
  1355. .freeze = vmw_pm_freeze,
  1356. .thaw = vmw_pm_restore,
  1357. .restore = vmw_pm_restore,
  1358. .suspend = vmw_pm_suspend,
  1359. .resume = vmw_pm_resume,
  1360. };
  1361. static const struct file_operations vmwgfx_driver_fops = {
  1362. .owner = THIS_MODULE,
  1363. .open = drm_open,
  1364. .release = drm_release,
  1365. .unlocked_ioctl = vmw_unlocked_ioctl,
  1366. .mmap = vmw_mmap,
  1367. .poll = vmw_fops_poll,
  1368. .read = vmw_fops_read,
  1369. #if defined(CONFIG_COMPAT)
  1370. .compat_ioctl = vmw_compat_ioctl,
  1371. #endif
  1372. .llseek = noop_llseek,
  1373. };
  1374. static struct drm_driver driver = {
  1375. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1376. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER | DRIVER_ATOMIC,
  1377. .load = vmw_driver_load,
  1378. .unload = vmw_driver_unload,
  1379. .lastclose = vmw_lastclose,
  1380. .get_vblank_counter = vmw_get_vblank_counter,
  1381. .enable_vblank = vmw_enable_vblank,
  1382. .disable_vblank = vmw_disable_vblank,
  1383. .ioctls = vmw_ioctls,
  1384. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1385. .master_create = vmw_master_create,
  1386. .master_destroy = vmw_master_destroy,
  1387. .master_set = vmw_master_set,
  1388. .master_drop = vmw_master_drop,
  1389. .open = vmw_driver_open,
  1390. .postclose = vmw_postclose,
  1391. .dumb_create = vmw_dumb_create,
  1392. .dumb_map_offset = vmw_dumb_map_offset,
  1393. .dumb_destroy = vmw_dumb_destroy,
  1394. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1395. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1396. .fops = &vmwgfx_driver_fops,
  1397. .name = VMWGFX_DRIVER_NAME,
  1398. .desc = VMWGFX_DRIVER_DESC,
  1399. .date = VMWGFX_DRIVER_DATE,
  1400. .major = VMWGFX_DRIVER_MAJOR,
  1401. .minor = VMWGFX_DRIVER_MINOR,
  1402. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1403. };
  1404. static struct pci_driver vmw_pci_driver = {
  1405. .name = VMWGFX_DRIVER_NAME,
  1406. .id_table = vmw_pci_id_list,
  1407. .probe = vmw_probe,
  1408. .remove = vmw_remove,
  1409. .driver = {
  1410. .pm = &vmw_pm_ops
  1411. }
  1412. };
  1413. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1414. {
  1415. return drm_get_pci_dev(pdev, ent, &driver);
  1416. }
  1417. static int __init vmwgfx_init(void)
  1418. {
  1419. int ret;
  1420. if (vgacon_text_force())
  1421. return -EINVAL;
  1422. ret = pci_register_driver(&vmw_pci_driver);
  1423. if (ret)
  1424. DRM_ERROR("Failed initializing DRM.\n");
  1425. return ret;
  1426. }
  1427. static void __exit vmwgfx_exit(void)
  1428. {
  1429. pci_unregister_driver(&vmw_pci_driver);
  1430. }
  1431. module_init(vmwgfx_init);
  1432. module_exit(vmwgfx_exit);
  1433. MODULE_AUTHOR("VMware Inc. and others");
  1434. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1435. MODULE_LICENSE("GPL and additional rights");
  1436. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1437. __stringify(VMWGFX_DRIVER_MINOR) "."
  1438. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1439. "0");