intel_sdvo.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #include "intel_sdvo_regs.h"
  40. #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
  41. #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
  42. #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
  43. #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
  44. #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
  45. SDVO_TV_MASK)
  46. #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
  47. #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
  48. #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
  49. #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
  50. #define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
  51. static const char * const tv_format_names[] = {
  52. "NTSC_M" , "NTSC_J" , "NTSC_443",
  53. "PAL_B" , "PAL_D" , "PAL_G" ,
  54. "PAL_H" , "PAL_I" , "PAL_M" ,
  55. "PAL_N" , "PAL_NC" , "PAL_60" ,
  56. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  57. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  58. "SECAM_60"
  59. };
  60. #define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
  61. struct intel_sdvo {
  62. struct intel_encoder base;
  63. struct i2c_adapter *i2c;
  64. u8 slave_addr;
  65. struct i2c_adapter ddc;
  66. /* Register for the SDVO device: SDVOB or SDVOC */
  67. i915_reg_t sdvo_reg;
  68. /* Active outputs controlled by this SDVO output */
  69. uint16_t controlled_output;
  70. /*
  71. * Capabilities of the SDVO device returned by
  72. * intel_sdvo_get_capabilities()
  73. */
  74. struct intel_sdvo_caps caps;
  75. /* Pixel clock limitations reported by the SDVO device, in kHz */
  76. int pixel_clock_min, pixel_clock_max;
  77. /*
  78. * For multiple function SDVO device,
  79. * this is for current attached outputs.
  80. */
  81. uint16_t attached_output;
  82. /*
  83. * Hotplug activation bits for this device
  84. */
  85. uint16_t hotplug_active;
  86. /**
  87. * This is set if we're going to treat the device as TV-out.
  88. *
  89. * While we have these nice friendly flags for output types that ought
  90. * to decide this for us, the S-Video output on our HDMI+S-Video card
  91. * shows up as RGB1 (VGA).
  92. */
  93. bool is_tv;
  94. enum port port;
  95. /**
  96. * This is set if we treat the device as HDMI, instead of DVI.
  97. */
  98. bool is_hdmi;
  99. bool has_hdmi_monitor;
  100. bool has_hdmi_audio;
  101. bool rgb_quant_range_selectable;
  102. /**
  103. * This is set if we detect output of sdvo device as LVDS and
  104. * have a valid fixed mode to use with the panel.
  105. */
  106. bool is_lvds;
  107. /**
  108. * This is sdvo fixed pannel mode pointer
  109. */
  110. struct drm_display_mode *sdvo_lvds_fixed_mode;
  111. /* DDC bus used by this SDVO encoder */
  112. uint8_t ddc_bus;
  113. /*
  114. * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
  115. */
  116. uint8_t dtd_sdvo_flags;
  117. };
  118. struct intel_sdvo_connector {
  119. struct intel_connector base;
  120. /* Mark the type of connector */
  121. uint16_t output_flag;
  122. /* This contains all current supported TV format */
  123. u8 tv_format_supported[TV_FORMAT_NUM];
  124. int format_supported_num;
  125. struct drm_property *tv_format;
  126. /* add the property for the SDVO-TV */
  127. struct drm_property *left;
  128. struct drm_property *right;
  129. struct drm_property *top;
  130. struct drm_property *bottom;
  131. struct drm_property *hpos;
  132. struct drm_property *vpos;
  133. struct drm_property *contrast;
  134. struct drm_property *saturation;
  135. struct drm_property *hue;
  136. struct drm_property *sharpness;
  137. struct drm_property *flicker_filter;
  138. struct drm_property *flicker_filter_adaptive;
  139. struct drm_property *flicker_filter_2d;
  140. struct drm_property *tv_chroma_filter;
  141. struct drm_property *tv_luma_filter;
  142. struct drm_property *dot_crawl;
  143. /* add the property for the SDVO-TV/LVDS */
  144. struct drm_property *brightness;
  145. /* this is to get the range of margin.*/
  146. u32 max_hscan, max_vscan;
  147. };
  148. struct intel_sdvo_connector_state {
  149. /* base.base: tv.saturation/contrast/hue/brightness */
  150. struct intel_digital_connector_state base;
  151. struct {
  152. unsigned overscan_h, overscan_v, hpos, vpos, sharpness;
  153. unsigned flicker_filter, flicker_filter_2d, flicker_filter_adaptive;
  154. unsigned chroma_filter, luma_filter, dot_crawl;
  155. } tv;
  156. };
  157. static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
  158. {
  159. return container_of(encoder, struct intel_sdvo, base);
  160. }
  161. static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
  162. {
  163. return to_sdvo(intel_attached_encoder(connector));
  164. }
  165. static struct intel_sdvo_connector *
  166. to_intel_sdvo_connector(struct drm_connector *connector)
  167. {
  168. return container_of(connector, struct intel_sdvo_connector, base.base);
  169. }
  170. #define to_intel_sdvo_connector_state(conn_state) \
  171. container_of((conn_state), struct intel_sdvo_connector_state, base.base)
  172. static bool
  173. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
  174. static bool
  175. intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  176. struct intel_sdvo_connector *intel_sdvo_connector,
  177. int type);
  178. static bool
  179. intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  180. struct intel_sdvo_connector *intel_sdvo_connector);
  181. /*
  182. * Writes the SDVOB or SDVOC with the given value, but always writes both
  183. * SDVOB and SDVOC to work around apparent hardware issues (according to
  184. * comments in the BIOS).
  185. */
  186. static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
  187. {
  188. struct drm_device *dev = intel_sdvo->base.base.dev;
  189. struct drm_i915_private *dev_priv = to_i915(dev);
  190. u32 bval = val, cval = val;
  191. int i;
  192. if (HAS_PCH_SPLIT(dev_priv)) {
  193. I915_WRITE(intel_sdvo->sdvo_reg, val);
  194. POSTING_READ(intel_sdvo->sdvo_reg);
  195. /*
  196. * HW workaround, need to write this twice for issue
  197. * that may result in first write getting masked.
  198. */
  199. if (HAS_PCH_IBX(dev_priv)) {
  200. I915_WRITE(intel_sdvo->sdvo_reg, val);
  201. POSTING_READ(intel_sdvo->sdvo_reg);
  202. }
  203. return;
  204. }
  205. if (intel_sdvo->port == PORT_B)
  206. cval = I915_READ(GEN3_SDVOC);
  207. else
  208. bval = I915_READ(GEN3_SDVOB);
  209. /*
  210. * Write the registers twice for luck. Sometimes,
  211. * writing them only once doesn't appear to 'stick'.
  212. * The BIOS does this too. Yay, magic
  213. */
  214. for (i = 0; i < 2; i++) {
  215. I915_WRITE(GEN3_SDVOB, bval);
  216. POSTING_READ(GEN3_SDVOB);
  217. I915_WRITE(GEN3_SDVOC, cval);
  218. POSTING_READ(GEN3_SDVOC);
  219. }
  220. }
  221. static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
  222. {
  223. struct i2c_msg msgs[] = {
  224. {
  225. .addr = intel_sdvo->slave_addr,
  226. .flags = 0,
  227. .len = 1,
  228. .buf = &addr,
  229. },
  230. {
  231. .addr = intel_sdvo->slave_addr,
  232. .flags = I2C_M_RD,
  233. .len = 1,
  234. .buf = ch,
  235. }
  236. };
  237. int ret;
  238. if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
  239. return true;
  240. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  241. return false;
  242. }
  243. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  244. /** Mapping of command numbers to names, for debug output */
  245. static const struct _sdvo_cmd_name {
  246. u8 cmd;
  247. const char *name;
  248. } __attribute__ ((packed)) sdvo_cmd_names[] = {
  249. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  250. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  274. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  279. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  286. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  290. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  292. /* Add the op code for SDVO enhancements */
  293. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
  296. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
  299. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  314. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  315. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  316. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  317. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
  318. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
  319. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
  320. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
  321. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
  322. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
  323. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
  324. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
  325. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
  326. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
  327. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
  328. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
  329. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
  330. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
  331. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
  332. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
  333. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
  334. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
  335. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
  336. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
  337. /* HDMI op code */
  338. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  339. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  340. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  341. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  342. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  343. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  344. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  345. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  346. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  347. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  348. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  349. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  350. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  351. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  352. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  353. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  354. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  355. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  356. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  357. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  358. };
  359. #define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
  360. static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
  361. const void *args, int args_len)
  362. {
  363. int i, pos = 0;
  364. #define BUF_LEN 256
  365. char buffer[BUF_LEN];
  366. #define BUF_PRINT(args...) \
  367. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  368. for (i = 0; i < args_len; i++) {
  369. BUF_PRINT("%02X ", ((u8 *)args)[i]);
  370. }
  371. for (; i < 8; i++) {
  372. BUF_PRINT(" ");
  373. }
  374. for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
  375. if (cmd == sdvo_cmd_names[i].cmd) {
  376. BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
  377. break;
  378. }
  379. }
  380. if (i == ARRAY_SIZE(sdvo_cmd_names)) {
  381. BUF_PRINT("(%02X)", cmd);
  382. }
  383. BUG_ON(pos >= BUF_LEN - 1);
  384. #undef BUF_PRINT
  385. #undef BUF_LEN
  386. DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
  387. }
  388. static const char * const cmd_status_names[] = {
  389. "Power on",
  390. "Success",
  391. "Not supported",
  392. "Invalid arg",
  393. "Pending",
  394. "Target not specified",
  395. "Scaling not supported"
  396. };
  397. static bool __intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  398. const void *args, int args_len,
  399. bool unlocked)
  400. {
  401. u8 *buf, status;
  402. struct i2c_msg *msgs;
  403. int i, ret = true;
  404. /* Would be simpler to allocate both in one go ? */
  405. buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
  406. if (!buf)
  407. return false;
  408. msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
  409. if (!msgs) {
  410. kfree(buf);
  411. return false;
  412. }
  413. intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
  414. for (i = 0; i < args_len; i++) {
  415. msgs[i].addr = intel_sdvo->slave_addr;
  416. msgs[i].flags = 0;
  417. msgs[i].len = 2;
  418. msgs[i].buf = buf + 2 *i;
  419. buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
  420. buf[2*i + 1] = ((u8*)args)[i];
  421. }
  422. msgs[i].addr = intel_sdvo->slave_addr;
  423. msgs[i].flags = 0;
  424. msgs[i].len = 2;
  425. msgs[i].buf = buf + 2*i;
  426. buf[2*i + 0] = SDVO_I2C_OPCODE;
  427. buf[2*i + 1] = cmd;
  428. /* the following two are to read the response */
  429. status = SDVO_I2C_CMD_STATUS;
  430. msgs[i+1].addr = intel_sdvo->slave_addr;
  431. msgs[i+1].flags = 0;
  432. msgs[i+1].len = 1;
  433. msgs[i+1].buf = &status;
  434. msgs[i+2].addr = intel_sdvo->slave_addr;
  435. msgs[i+2].flags = I2C_M_RD;
  436. msgs[i+2].len = 1;
  437. msgs[i+2].buf = &status;
  438. if (unlocked)
  439. ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  440. else
  441. ret = __i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  442. if (ret < 0) {
  443. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  444. ret = false;
  445. goto out;
  446. }
  447. if (ret != i+3) {
  448. /* failure in I2C transfer */
  449. DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
  450. ret = false;
  451. }
  452. out:
  453. kfree(msgs);
  454. kfree(buf);
  455. return ret;
  456. }
  457. static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  458. const void *args, int args_len)
  459. {
  460. return __intel_sdvo_write_cmd(intel_sdvo, cmd, args, args_len, true);
  461. }
  462. static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
  463. void *response, int response_len)
  464. {
  465. u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
  466. u8 status;
  467. int i, pos = 0;
  468. #define BUF_LEN 256
  469. char buffer[BUF_LEN];
  470. /*
  471. * The documentation states that all commands will be
  472. * processed within 15µs, and that we need only poll
  473. * the status byte a maximum of 3 times in order for the
  474. * command to be complete.
  475. *
  476. * Check 5 times in case the hardware failed to read the docs.
  477. *
  478. * Also beware that the first response by many devices is to
  479. * reply PENDING and stall for time. TVs are notorious for
  480. * requiring longer than specified to complete their replies.
  481. * Originally (in the DDX long ago), the delay was only ever 15ms
  482. * with an additional delay of 30ms applied for TVs added later after
  483. * many experiments. To accommodate both sets of delays, we do a
  484. * sequence of slow checks if the device is falling behind and fails
  485. * to reply within 5*15µs.
  486. */
  487. if (!intel_sdvo_read_byte(intel_sdvo,
  488. SDVO_I2C_CMD_STATUS,
  489. &status))
  490. goto log_fail;
  491. while ((status == SDVO_CMD_STATUS_PENDING ||
  492. status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
  493. if (retry < 10)
  494. msleep(15);
  495. else
  496. udelay(15);
  497. if (!intel_sdvo_read_byte(intel_sdvo,
  498. SDVO_I2C_CMD_STATUS,
  499. &status))
  500. goto log_fail;
  501. }
  502. #define BUF_PRINT(args...) \
  503. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  504. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  505. BUF_PRINT("(%s)", cmd_status_names[status]);
  506. else
  507. BUF_PRINT("(??? %d)", status);
  508. if (status != SDVO_CMD_STATUS_SUCCESS)
  509. goto log_fail;
  510. /* Read the command response */
  511. for (i = 0; i < response_len; i++) {
  512. if (!intel_sdvo_read_byte(intel_sdvo,
  513. SDVO_I2C_RETURN_0 + i,
  514. &((u8 *)response)[i]))
  515. goto log_fail;
  516. BUF_PRINT(" %02X", ((u8 *)response)[i]);
  517. }
  518. BUG_ON(pos >= BUF_LEN - 1);
  519. #undef BUF_PRINT
  520. #undef BUF_LEN
  521. DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
  522. return true;
  523. log_fail:
  524. DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
  525. return false;
  526. }
  527. static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
  528. {
  529. if (adjusted_mode->crtc_clock >= 100000)
  530. return 1;
  531. else if (adjusted_mode->crtc_clock >= 50000)
  532. return 2;
  533. else
  534. return 4;
  535. }
  536. static bool __intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
  537. u8 ddc_bus)
  538. {
  539. /* This must be the immediately preceding write before the i2c xfer */
  540. return __intel_sdvo_write_cmd(intel_sdvo,
  541. SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  542. &ddc_bus, 1, false);
  543. }
  544. static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
  545. {
  546. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
  547. return false;
  548. return intel_sdvo_read_response(intel_sdvo, NULL, 0);
  549. }
  550. static bool
  551. intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
  552. {
  553. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
  554. return false;
  555. return intel_sdvo_read_response(intel_sdvo, value, len);
  556. }
  557. static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
  558. {
  559. struct intel_sdvo_set_target_input_args targets = {0};
  560. return intel_sdvo_set_value(intel_sdvo,
  561. SDVO_CMD_SET_TARGET_INPUT,
  562. &targets, sizeof(targets));
  563. }
  564. /*
  565. * Return whether each input is trained.
  566. *
  567. * This function is making an assumption about the layout of the response,
  568. * which should be checked against the docs.
  569. */
  570. static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
  571. {
  572. struct intel_sdvo_get_trained_inputs_response response;
  573. BUILD_BUG_ON(sizeof(response) != 1);
  574. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
  575. &response, sizeof(response)))
  576. return false;
  577. *input_1 = response.input0_trained;
  578. *input_2 = response.input1_trained;
  579. return true;
  580. }
  581. static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
  582. u16 outputs)
  583. {
  584. return intel_sdvo_set_value(intel_sdvo,
  585. SDVO_CMD_SET_ACTIVE_OUTPUTS,
  586. &outputs, sizeof(outputs));
  587. }
  588. static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
  589. u16 *outputs)
  590. {
  591. return intel_sdvo_get_value(intel_sdvo,
  592. SDVO_CMD_GET_ACTIVE_OUTPUTS,
  593. outputs, sizeof(*outputs));
  594. }
  595. static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
  596. int mode)
  597. {
  598. u8 state = SDVO_ENCODER_STATE_ON;
  599. switch (mode) {
  600. case DRM_MODE_DPMS_ON:
  601. state = SDVO_ENCODER_STATE_ON;
  602. break;
  603. case DRM_MODE_DPMS_STANDBY:
  604. state = SDVO_ENCODER_STATE_STANDBY;
  605. break;
  606. case DRM_MODE_DPMS_SUSPEND:
  607. state = SDVO_ENCODER_STATE_SUSPEND;
  608. break;
  609. case DRM_MODE_DPMS_OFF:
  610. state = SDVO_ENCODER_STATE_OFF;
  611. break;
  612. }
  613. return intel_sdvo_set_value(intel_sdvo,
  614. SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
  615. }
  616. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
  617. int *clock_min,
  618. int *clock_max)
  619. {
  620. struct intel_sdvo_pixel_clock_range clocks;
  621. BUILD_BUG_ON(sizeof(clocks) != 4);
  622. if (!intel_sdvo_get_value(intel_sdvo,
  623. SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  624. &clocks, sizeof(clocks)))
  625. return false;
  626. /* Convert the values from units of 10 kHz to kHz. */
  627. *clock_min = clocks.min * 10;
  628. *clock_max = clocks.max * 10;
  629. return true;
  630. }
  631. static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
  632. u16 outputs)
  633. {
  634. return intel_sdvo_set_value(intel_sdvo,
  635. SDVO_CMD_SET_TARGET_OUTPUT,
  636. &outputs, sizeof(outputs));
  637. }
  638. static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  639. struct intel_sdvo_dtd *dtd)
  640. {
  641. return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  642. intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  643. }
  644. static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  645. struct intel_sdvo_dtd *dtd)
  646. {
  647. return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  648. intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  649. }
  650. static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
  651. struct intel_sdvo_dtd *dtd)
  652. {
  653. return intel_sdvo_set_timing(intel_sdvo,
  654. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  655. }
  656. static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
  657. struct intel_sdvo_dtd *dtd)
  658. {
  659. return intel_sdvo_set_timing(intel_sdvo,
  660. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  661. }
  662. static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
  663. struct intel_sdvo_dtd *dtd)
  664. {
  665. return intel_sdvo_get_timing(intel_sdvo,
  666. SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
  667. }
  668. static bool
  669. intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  670. uint16_t clock,
  671. uint16_t width,
  672. uint16_t height)
  673. {
  674. struct intel_sdvo_preferred_input_timing_args args;
  675. memset(&args, 0, sizeof(args));
  676. args.clock = clock;
  677. args.width = width;
  678. args.height = height;
  679. args.interlace = 0;
  680. if (intel_sdvo->is_lvds &&
  681. (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
  682. intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
  683. args.scaled = 1;
  684. return intel_sdvo_set_value(intel_sdvo,
  685. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  686. &args, sizeof(args));
  687. }
  688. static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  689. struct intel_sdvo_dtd *dtd)
  690. {
  691. BUILD_BUG_ON(sizeof(dtd->part1) != 8);
  692. BUILD_BUG_ON(sizeof(dtd->part2) != 8);
  693. return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  694. &dtd->part1, sizeof(dtd->part1)) &&
  695. intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  696. &dtd->part2, sizeof(dtd->part2));
  697. }
  698. static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
  699. {
  700. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  701. }
  702. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  703. const struct drm_display_mode *mode)
  704. {
  705. uint16_t width, height;
  706. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  707. uint16_t h_sync_offset, v_sync_offset;
  708. int mode_clock;
  709. memset(dtd, 0, sizeof(*dtd));
  710. width = mode->hdisplay;
  711. height = mode->vdisplay;
  712. /* do some mode translations */
  713. h_blank_len = mode->htotal - mode->hdisplay;
  714. h_sync_len = mode->hsync_end - mode->hsync_start;
  715. v_blank_len = mode->vtotal - mode->vdisplay;
  716. v_sync_len = mode->vsync_end - mode->vsync_start;
  717. h_sync_offset = mode->hsync_start - mode->hdisplay;
  718. v_sync_offset = mode->vsync_start - mode->vdisplay;
  719. mode_clock = mode->clock;
  720. mode_clock /= 10;
  721. dtd->part1.clock = mode_clock;
  722. dtd->part1.h_active = width & 0xff;
  723. dtd->part1.h_blank = h_blank_len & 0xff;
  724. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  725. ((h_blank_len >> 8) & 0xf);
  726. dtd->part1.v_active = height & 0xff;
  727. dtd->part1.v_blank = v_blank_len & 0xff;
  728. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  729. ((v_blank_len >> 8) & 0xf);
  730. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  731. dtd->part2.h_sync_width = h_sync_len & 0xff;
  732. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  733. (v_sync_len & 0xf);
  734. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  735. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  736. ((v_sync_len & 0x30) >> 4);
  737. dtd->part2.dtd_flags = 0x18;
  738. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  739. dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
  740. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  741. dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
  742. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  743. dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
  744. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  745. }
  746. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
  747. const struct intel_sdvo_dtd *dtd)
  748. {
  749. struct drm_display_mode mode = {};
  750. mode.hdisplay = dtd->part1.h_active;
  751. mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  752. mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
  753. mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  754. mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
  755. mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  756. mode.htotal = mode.hdisplay + dtd->part1.h_blank;
  757. mode.htotal += (dtd->part1.h_high & 0xf) << 8;
  758. mode.vdisplay = dtd->part1.v_active;
  759. mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  760. mode.vsync_start = mode.vdisplay;
  761. mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  762. mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  763. mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  764. mode.vsync_end = mode.vsync_start +
  765. (dtd->part2.v_sync_off_width & 0xf);
  766. mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  767. mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
  768. mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
  769. mode.clock = dtd->part1.clock * 10;
  770. if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
  771. mode.flags |= DRM_MODE_FLAG_INTERLACE;
  772. if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  773. mode.flags |= DRM_MODE_FLAG_PHSYNC;
  774. else
  775. mode.flags |= DRM_MODE_FLAG_NHSYNC;
  776. if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  777. mode.flags |= DRM_MODE_FLAG_PVSYNC;
  778. else
  779. mode.flags |= DRM_MODE_FLAG_NVSYNC;
  780. drm_mode_set_crtcinfo(&mode, 0);
  781. drm_mode_copy(pmode, &mode);
  782. }
  783. static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
  784. {
  785. struct intel_sdvo_encode encode;
  786. BUILD_BUG_ON(sizeof(encode) != 2);
  787. return intel_sdvo_get_value(intel_sdvo,
  788. SDVO_CMD_GET_SUPP_ENCODE,
  789. &encode, sizeof(encode));
  790. }
  791. static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
  792. uint8_t mode)
  793. {
  794. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
  795. }
  796. static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
  797. uint8_t mode)
  798. {
  799. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  800. }
  801. #if 0
  802. static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
  803. {
  804. int i, j;
  805. uint8_t set_buf_index[2];
  806. uint8_t av_split;
  807. uint8_t buf_size;
  808. uint8_t buf[48];
  809. uint8_t *pos;
  810. intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
  811. for (i = 0; i <= av_split; i++) {
  812. set_buf_index[0] = i; set_buf_index[1] = 0;
  813. intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  814. set_buf_index, 2);
  815. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  816. intel_sdvo_read_response(encoder, &buf_size, 1);
  817. pos = buf;
  818. for (j = 0; j <= buf_size; j += 8) {
  819. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  820. NULL, 0);
  821. intel_sdvo_read_response(encoder, pos, 8);
  822. pos += 8;
  823. }
  824. }
  825. }
  826. #endif
  827. static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
  828. unsigned if_index, uint8_t tx_rate,
  829. const uint8_t *data, unsigned length)
  830. {
  831. uint8_t set_buf_index[2] = { if_index, 0 };
  832. uint8_t hbuf_size, tmp[8];
  833. int i;
  834. if (!intel_sdvo_set_value(intel_sdvo,
  835. SDVO_CMD_SET_HBUF_INDEX,
  836. set_buf_index, 2))
  837. return false;
  838. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
  839. &hbuf_size, 1))
  840. return false;
  841. /* Buffer size is 0 based, hooray! */
  842. hbuf_size++;
  843. DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
  844. if_index, length, hbuf_size);
  845. for (i = 0; i < hbuf_size; i += 8) {
  846. memset(tmp, 0, 8);
  847. if (i < length)
  848. memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
  849. if (!intel_sdvo_set_value(intel_sdvo,
  850. SDVO_CMD_SET_HBUF_DATA,
  851. tmp, 8))
  852. return false;
  853. }
  854. return intel_sdvo_set_value(intel_sdvo,
  855. SDVO_CMD_SET_HBUF_TXRATE,
  856. &tx_rate, 1);
  857. }
  858. static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
  859. const struct intel_crtc_state *pipe_config)
  860. {
  861. uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
  862. union hdmi_infoframe frame;
  863. int ret;
  864. ssize_t len;
  865. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  866. &pipe_config->base.adjusted_mode,
  867. false);
  868. if (ret < 0) {
  869. DRM_ERROR("couldn't fill AVI infoframe\n");
  870. return false;
  871. }
  872. if (intel_sdvo->rgb_quant_range_selectable) {
  873. if (pipe_config->limited_color_range)
  874. frame.avi.quantization_range =
  875. HDMI_QUANTIZATION_RANGE_LIMITED;
  876. else
  877. frame.avi.quantization_range =
  878. HDMI_QUANTIZATION_RANGE_FULL;
  879. }
  880. len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
  881. if (len < 0)
  882. return false;
  883. return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
  884. SDVO_HBUF_TX_VSYNC,
  885. sdvo_data, sizeof(sdvo_data));
  886. }
  887. static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo,
  888. const struct drm_connector_state *conn_state)
  889. {
  890. struct intel_sdvo_tv_format format;
  891. uint32_t format_map;
  892. format_map = 1 << conn_state->tv.mode;
  893. memset(&format, 0, sizeof(format));
  894. memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
  895. BUILD_BUG_ON(sizeof(format) != 6);
  896. return intel_sdvo_set_value(intel_sdvo,
  897. SDVO_CMD_SET_TV_FORMAT,
  898. &format, sizeof(format));
  899. }
  900. static bool
  901. intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
  902. const struct drm_display_mode *mode)
  903. {
  904. struct intel_sdvo_dtd output_dtd;
  905. if (!intel_sdvo_set_target_output(intel_sdvo,
  906. intel_sdvo->attached_output))
  907. return false;
  908. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  909. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  910. return false;
  911. return true;
  912. }
  913. /*
  914. * Asks the sdvo controller for the preferred input mode given the output mode.
  915. * Unfortunately we have to set up the full output mode to do that.
  916. */
  917. static bool
  918. intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
  919. const struct drm_display_mode *mode,
  920. struct drm_display_mode *adjusted_mode)
  921. {
  922. struct intel_sdvo_dtd input_dtd;
  923. /* Reset the input timing to the screen. Assume always input 0. */
  924. if (!intel_sdvo_set_target_input(intel_sdvo))
  925. return false;
  926. if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
  927. mode->clock / 10,
  928. mode->hdisplay,
  929. mode->vdisplay))
  930. return false;
  931. if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
  932. &input_dtd))
  933. return false;
  934. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  935. intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
  936. return true;
  937. }
  938. static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
  939. {
  940. unsigned dotclock = pipe_config->port_clock;
  941. struct dpll *clock = &pipe_config->dpll;
  942. /*
  943. * SDVO TV has fixed PLL values depend on its clock range,
  944. * this mirrors vbios setting.
  945. */
  946. if (dotclock >= 100000 && dotclock < 140500) {
  947. clock->p1 = 2;
  948. clock->p2 = 10;
  949. clock->n = 3;
  950. clock->m1 = 16;
  951. clock->m2 = 8;
  952. } else if (dotclock >= 140500 && dotclock <= 200000) {
  953. clock->p1 = 1;
  954. clock->p2 = 10;
  955. clock->n = 6;
  956. clock->m1 = 12;
  957. clock->m2 = 8;
  958. } else {
  959. WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
  960. }
  961. pipe_config->clock_set = true;
  962. }
  963. static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
  964. struct intel_crtc_state *pipe_config,
  965. struct drm_connector_state *conn_state)
  966. {
  967. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  968. struct intel_sdvo_connector_state *intel_sdvo_state =
  969. to_intel_sdvo_connector_state(conn_state);
  970. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  971. struct drm_display_mode *mode = &pipe_config->base.mode;
  972. DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
  973. pipe_config->pipe_bpp = 8*3;
  974. if (HAS_PCH_SPLIT(to_i915(encoder->base.dev)))
  975. pipe_config->has_pch_encoder = true;
  976. /*
  977. * We need to construct preferred input timings based on our
  978. * output timings. To do that, we have to set the output
  979. * timings, even though this isn't really the right place in
  980. * the sequence to do it. Oh well.
  981. */
  982. if (intel_sdvo->is_tv) {
  983. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
  984. return false;
  985. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  986. mode,
  987. adjusted_mode);
  988. pipe_config->sdvo_tv_clock = true;
  989. } else if (intel_sdvo->is_lvds) {
  990. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
  991. intel_sdvo->sdvo_lvds_fixed_mode))
  992. return false;
  993. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  994. mode,
  995. adjusted_mode);
  996. }
  997. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
  998. return false;
  999. /*
  1000. * Make the CRTC code factor in the SDVO pixel multiplier. The
  1001. * SDVO device will factor out the multiplier during mode_set.
  1002. */
  1003. pipe_config->pixel_multiplier =
  1004. intel_sdvo_get_pixel_multiplier(adjusted_mode);
  1005. if (intel_sdvo_state->base.force_audio != HDMI_AUDIO_OFF_DVI)
  1006. pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
  1007. if (intel_sdvo_state->base.force_audio == HDMI_AUDIO_ON ||
  1008. (intel_sdvo_state->base.force_audio == HDMI_AUDIO_AUTO && intel_sdvo->has_hdmi_audio))
  1009. pipe_config->has_audio = true;
  1010. if (intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
  1011. /*
  1012. * See CEA-861-E - 5.1 Default Encoding Parameters
  1013. *
  1014. * FIXME: This bit is only valid when using TMDS encoding and 8
  1015. * bit per color mode.
  1016. */
  1017. if (pipe_config->has_hdmi_sink &&
  1018. drm_match_cea_mode(adjusted_mode) > 1)
  1019. pipe_config->limited_color_range = true;
  1020. } else {
  1021. if (pipe_config->has_hdmi_sink &&
  1022. intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED)
  1023. pipe_config->limited_color_range = true;
  1024. }
  1025. /* Clock computation needs to happen after pixel multiplier. */
  1026. if (intel_sdvo->is_tv)
  1027. i9xx_adjust_sdvo_tv_clock(pipe_config);
  1028. /* Set user selected PAR to incoming mode's member */
  1029. if (intel_sdvo->is_hdmi)
  1030. adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
  1031. return true;
  1032. }
  1033. #define UPDATE_PROPERTY(input, NAME) \
  1034. do { \
  1035. val = input; \
  1036. intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_##NAME, &val, sizeof(val)); \
  1037. } while (0)
  1038. static void intel_sdvo_update_props(struct intel_sdvo *intel_sdvo,
  1039. const struct intel_sdvo_connector_state *sdvo_state)
  1040. {
  1041. const struct drm_connector_state *conn_state = &sdvo_state->base.base;
  1042. struct intel_sdvo_connector *intel_sdvo_conn =
  1043. to_intel_sdvo_connector(conn_state->connector);
  1044. uint16_t val;
  1045. if (intel_sdvo_conn->left)
  1046. UPDATE_PROPERTY(sdvo_state->tv.overscan_h, OVERSCAN_H);
  1047. if (intel_sdvo_conn->top)
  1048. UPDATE_PROPERTY(sdvo_state->tv.overscan_v, OVERSCAN_V);
  1049. if (intel_sdvo_conn->hpos)
  1050. UPDATE_PROPERTY(sdvo_state->tv.hpos, HPOS);
  1051. if (intel_sdvo_conn->vpos)
  1052. UPDATE_PROPERTY(sdvo_state->tv.vpos, VPOS);
  1053. if (intel_sdvo_conn->saturation)
  1054. UPDATE_PROPERTY(conn_state->tv.saturation, SATURATION);
  1055. if (intel_sdvo_conn->contrast)
  1056. UPDATE_PROPERTY(conn_state->tv.contrast, CONTRAST);
  1057. if (intel_sdvo_conn->hue)
  1058. UPDATE_PROPERTY(conn_state->tv.hue, HUE);
  1059. if (intel_sdvo_conn->brightness)
  1060. UPDATE_PROPERTY(conn_state->tv.brightness, BRIGHTNESS);
  1061. if (intel_sdvo_conn->sharpness)
  1062. UPDATE_PROPERTY(sdvo_state->tv.sharpness, SHARPNESS);
  1063. if (intel_sdvo_conn->flicker_filter)
  1064. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter, FLICKER_FILTER);
  1065. if (intel_sdvo_conn->flicker_filter_2d)
  1066. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_2d, FLICKER_FILTER_2D);
  1067. if (intel_sdvo_conn->flicker_filter_adaptive)
  1068. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  1069. if (intel_sdvo_conn->tv_chroma_filter)
  1070. UPDATE_PROPERTY(sdvo_state->tv.chroma_filter, TV_CHROMA_FILTER);
  1071. if (intel_sdvo_conn->tv_luma_filter)
  1072. UPDATE_PROPERTY(sdvo_state->tv.luma_filter, TV_LUMA_FILTER);
  1073. if (intel_sdvo_conn->dot_crawl)
  1074. UPDATE_PROPERTY(sdvo_state->tv.dot_crawl, DOT_CRAWL);
  1075. #undef UPDATE_PROPERTY
  1076. }
  1077. static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder,
  1078. const struct intel_crtc_state *crtc_state,
  1079. const struct drm_connector_state *conn_state)
  1080. {
  1081. struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
  1082. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1083. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  1084. const struct intel_sdvo_connector_state *sdvo_state =
  1085. to_intel_sdvo_connector_state(conn_state);
  1086. const struct drm_display_mode *mode = &crtc_state->base.mode;
  1087. struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
  1088. u32 sdvox;
  1089. struct intel_sdvo_in_out_map in_out;
  1090. struct intel_sdvo_dtd input_dtd, output_dtd;
  1091. int rate;
  1092. intel_sdvo_update_props(intel_sdvo, sdvo_state);
  1093. /*
  1094. * First, set the input mapping for the first input to our controlled
  1095. * output. This is only correct if we're a single-input device, in
  1096. * which case the first input is the output from the appropriate SDVO
  1097. * channel on the motherboard. In a two-input device, the first input
  1098. * will be SDVOB and the second SDVOC.
  1099. */
  1100. in_out.in0 = intel_sdvo->attached_output;
  1101. in_out.in1 = 0;
  1102. intel_sdvo_set_value(intel_sdvo,
  1103. SDVO_CMD_SET_IN_OUT_MAP,
  1104. &in_out, sizeof(in_out));
  1105. /* Set the output timings to the screen */
  1106. if (!intel_sdvo_set_target_output(intel_sdvo,
  1107. intel_sdvo->attached_output))
  1108. return;
  1109. /* lvds has a special fixed output timing. */
  1110. if (intel_sdvo->is_lvds)
  1111. intel_sdvo_get_dtd_from_mode(&output_dtd,
  1112. intel_sdvo->sdvo_lvds_fixed_mode);
  1113. else
  1114. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  1115. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  1116. DRM_INFO("Setting output timings on %s failed\n",
  1117. SDVO_NAME(intel_sdvo));
  1118. /* Set the input timing to the screen. Assume always input 0. */
  1119. if (!intel_sdvo_set_target_input(intel_sdvo))
  1120. return;
  1121. if (crtc_state->has_hdmi_sink) {
  1122. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
  1123. intel_sdvo_set_colorimetry(intel_sdvo,
  1124. SDVO_COLORIMETRY_RGB256);
  1125. intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state);
  1126. } else
  1127. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
  1128. if (intel_sdvo->is_tv &&
  1129. !intel_sdvo_set_tv_format(intel_sdvo, conn_state))
  1130. return;
  1131. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  1132. if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
  1133. input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
  1134. if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
  1135. DRM_INFO("Setting input timings on %s failed\n",
  1136. SDVO_NAME(intel_sdvo));
  1137. switch (crtc_state->pixel_multiplier) {
  1138. default:
  1139. WARN(1, "unknown pixel multiplier specified\n");
  1140. case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
  1141. case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
  1142. case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
  1143. }
  1144. if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
  1145. return;
  1146. /* Set the SDVO control regs. */
  1147. if (INTEL_GEN(dev_priv) >= 4) {
  1148. /* The real mode polarity is set by the SDVO commands, using
  1149. * struct intel_sdvo_dtd. */
  1150. sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
  1151. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  1152. sdvox |= HDMI_COLOR_RANGE_16_235;
  1153. if (INTEL_GEN(dev_priv) < 5)
  1154. sdvox |= SDVO_BORDER_ENABLE;
  1155. } else {
  1156. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1157. if (intel_sdvo->port == PORT_B)
  1158. sdvox &= SDVOB_PRESERVE_MASK;
  1159. else
  1160. sdvox &= SDVOC_PRESERVE_MASK;
  1161. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1162. }
  1163. if (HAS_PCH_CPT(dev_priv))
  1164. sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  1165. else
  1166. sdvox |= SDVO_PIPE_SEL(crtc->pipe);
  1167. if (crtc_state->has_audio) {
  1168. WARN_ON_ONCE(INTEL_GEN(dev_priv) < 4);
  1169. sdvox |= SDVO_AUDIO_ENABLE;
  1170. }
  1171. if (INTEL_GEN(dev_priv) >= 4) {
  1172. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1173. } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
  1174. IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
  1175. /* done in crtc_mode_set as it lives inside the dpll register */
  1176. } else {
  1177. sdvox |= (crtc_state->pixel_multiplier - 1)
  1178. << SDVO_PORT_MULTIPLY_SHIFT;
  1179. }
  1180. if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
  1181. INTEL_GEN(dev_priv) < 5)
  1182. sdvox |= SDVO_STALL_SELECT;
  1183. intel_sdvo_write_sdvox(intel_sdvo, sdvox);
  1184. }
  1185. static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
  1186. {
  1187. struct intel_sdvo_connector *intel_sdvo_connector =
  1188. to_intel_sdvo_connector(&connector->base);
  1189. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
  1190. u16 active_outputs = 0;
  1191. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1192. if (active_outputs & intel_sdvo_connector->output_flag)
  1193. return true;
  1194. else
  1195. return false;
  1196. }
  1197. static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
  1198. enum pipe *pipe)
  1199. {
  1200. struct drm_device *dev = encoder->base.dev;
  1201. struct drm_i915_private *dev_priv = to_i915(dev);
  1202. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1203. u16 active_outputs = 0;
  1204. u32 tmp;
  1205. tmp = I915_READ(intel_sdvo->sdvo_reg);
  1206. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1207. if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
  1208. return false;
  1209. if (HAS_PCH_CPT(dev_priv))
  1210. *pipe = PORT_TO_PIPE_CPT(tmp);
  1211. else
  1212. *pipe = PORT_TO_PIPE(tmp);
  1213. return true;
  1214. }
  1215. static void intel_sdvo_get_config(struct intel_encoder *encoder,
  1216. struct intel_crtc_state *pipe_config)
  1217. {
  1218. struct drm_device *dev = encoder->base.dev;
  1219. struct drm_i915_private *dev_priv = to_i915(dev);
  1220. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1221. struct intel_sdvo_dtd dtd;
  1222. int encoder_pixel_multiplier = 0;
  1223. int dotclock;
  1224. u32 flags = 0, sdvox;
  1225. u8 val;
  1226. bool ret;
  1227. pipe_config->output_types |= BIT(INTEL_OUTPUT_SDVO);
  1228. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1229. ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
  1230. if (!ret) {
  1231. /*
  1232. * Some sdvo encoders are not spec compliant and don't
  1233. * implement the mandatory get_timings function.
  1234. */
  1235. DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
  1236. pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
  1237. } else {
  1238. if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  1239. flags |= DRM_MODE_FLAG_PHSYNC;
  1240. else
  1241. flags |= DRM_MODE_FLAG_NHSYNC;
  1242. if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  1243. flags |= DRM_MODE_FLAG_PVSYNC;
  1244. else
  1245. flags |= DRM_MODE_FLAG_NVSYNC;
  1246. }
  1247. pipe_config->base.adjusted_mode.flags |= flags;
  1248. /*
  1249. * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
  1250. * the sdvo port register, on all other platforms it is part of the dpll
  1251. * state. Since the general pipe state readout happens before the
  1252. * encoder->get_config we so already have a valid pixel multplier on all
  1253. * other platfroms.
  1254. */
  1255. if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
  1256. pipe_config->pixel_multiplier =
  1257. ((sdvox & SDVO_PORT_MULTIPLY_MASK)
  1258. >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
  1259. }
  1260. dotclock = pipe_config->port_clock;
  1261. if (pipe_config->pixel_multiplier)
  1262. dotclock /= pipe_config->pixel_multiplier;
  1263. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  1264. /* Cross check the port pixel multiplier with the sdvo encoder state. */
  1265. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
  1266. &val, 1)) {
  1267. switch (val) {
  1268. case SDVO_CLOCK_RATE_MULT_1X:
  1269. encoder_pixel_multiplier = 1;
  1270. break;
  1271. case SDVO_CLOCK_RATE_MULT_2X:
  1272. encoder_pixel_multiplier = 2;
  1273. break;
  1274. case SDVO_CLOCK_RATE_MULT_4X:
  1275. encoder_pixel_multiplier = 4;
  1276. break;
  1277. }
  1278. }
  1279. if (sdvox & HDMI_COLOR_RANGE_16_235)
  1280. pipe_config->limited_color_range = true;
  1281. if (sdvox & SDVO_AUDIO_ENABLE)
  1282. pipe_config->has_audio = true;
  1283. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
  1284. &val, 1)) {
  1285. if (val == SDVO_ENCODE_HDMI)
  1286. pipe_config->has_hdmi_sink = true;
  1287. }
  1288. WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
  1289. "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
  1290. pipe_config->pixel_multiplier, encoder_pixel_multiplier);
  1291. }
  1292. static void intel_disable_sdvo(struct intel_encoder *encoder,
  1293. const struct intel_crtc_state *old_crtc_state,
  1294. const struct drm_connector_state *conn_state)
  1295. {
  1296. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1297. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1298. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  1299. u32 temp;
  1300. intel_sdvo_set_active_outputs(intel_sdvo, 0);
  1301. if (0)
  1302. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1303. DRM_MODE_DPMS_OFF);
  1304. temp = I915_READ(intel_sdvo->sdvo_reg);
  1305. temp &= ~SDVO_ENABLE;
  1306. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1307. /*
  1308. * HW workaround for IBX, we need to move the port
  1309. * to transcoder A after disabling it to allow the
  1310. * matching DP port to be enabled on transcoder A.
  1311. */
  1312. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  1313. /*
  1314. * We get CPU/PCH FIFO underruns on the other pipe when
  1315. * doing the workaround. Sweep them under the rug.
  1316. */
  1317. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1318. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1319. temp &= ~SDVO_PIPE_B_SELECT;
  1320. temp |= SDVO_ENABLE;
  1321. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1322. temp &= ~SDVO_ENABLE;
  1323. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1324. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  1325. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1326. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1327. }
  1328. }
  1329. static void pch_disable_sdvo(struct intel_encoder *encoder,
  1330. const struct intel_crtc_state *old_crtc_state,
  1331. const struct drm_connector_state *old_conn_state)
  1332. {
  1333. }
  1334. static void pch_post_disable_sdvo(struct intel_encoder *encoder,
  1335. const struct intel_crtc_state *old_crtc_state,
  1336. const struct drm_connector_state *old_conn_state)
  1337. {
  1338. intel_disable_sdvo(encoder, old_crtc_state, old_conn_state);
  1339. }
  1340. static void intel_enable_sdvo(struct intel_encoder *encoder,
  1341. const struct intel_crtc_state *pipe_config,
  1342. const struct drm_connector_state *conn_state)
  1343. {
  1344. struct drm_device *dev = encoder->base.dev;
  1345. struct drm_i915_private *dev_priv = to_i915(dev);
  1346. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1347. struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
  1348. u32 temp;
  1349. bool input1, input2;
  1350. int i;
  1351. bool success;
  1352. temp = I915_READ(intel_sdvo->sdvo_reg);
  1353. temp |= SDVO_ENABLE;
  1354. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1355. for (i = 0; i < 2; i++)
  1356. intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
  1357. success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
  1358. /*
  1359. * Warn if the device reported failure to sync.
  1360. *
  1361. * A lot of SDVO devices fail to notify of sync, but it's
  1362. * a given it the status is a success, we succeeded.
  1363. */
  1364. if (success && !input1) {
  1365. DRM_DEBUG_KMS("First %s output reported failure to "
  1366. "sync\n", SDVO_NAME(intel_sdvo));
  1367. }
  1368. if (0)
  1369. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1370. DRM_MODE_DPMS_ON);
  1371. intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
  1372. }
  1373. static enum drm_mode_status
  1374. intel_sdvo_mode_valid(struct drm_connector *connector,
  1375. struct drm_display_mode *mode)
  1376. {
  1377. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1378. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1379. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1380. return MODE_NO_DBLESCAN;
  1381. if (intel_sdvo->pixel_clock_min > mode->clock)
  1382. return MODE_CLOCK_LOW;
  1383. if (intel_sdvo->pixel_clock_max < mode->clock)
  1384. return MODE_CLOCK_HIGH;
  1385. if (mode->clock > max_dotclk)
  1386. return MODE_CLOCK_HIGH;
  1387. if (intel_sdvo->is_lvds) {
  1388. if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
  1389. return MODE_PANEL;
  1390. if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
  1391. return MODE_PANEL;
  1392. }
  1393. return MODE_OK;
  1394. }
  1395. static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
  1396. {
  1397. BUILD_BUG_ON(sizeof(*caps) != 8);
  1398. if (!intel_sdvo_get_value(intel_sdvo,
  1399. SDVO_CMD_GET_DEVICE_CAPS,
  1400. caps, sizeof(*caps)))
  1401. return false;
  1402. DRM_DEBUG_KMS("SDVO capabilities:\n"
  1403. " vendor_id: %d\n"
  1404. " device_id: %d\n"
  1405. " device_rev_id: %d\n"
  1406. " sdvo_version_major: %d\n"
  1407. " sdvo_version_minor: %d\n"
  1408. " sdvo_inputs_mask: %d\n"
  1409. " smooth_scaling: %d\n"
  1410. " sharp_scaling: %d\n"
  1411. " up_scaling: %d\n"
  1412. " down_scaling: %d\n"
  1413. " stall_support: %d\n"
  1414. " output_flags: %d\n",
  1415. caps->vendor_id,
  1416. caps->device_id,
  1417. caps->device_rev_id,
  1418. caps->sdvo_version_major,
  1419. caps->sdvo_version_minor,
  1420. caps->sdvo_inputs_mask,
  1421. caps->smooth_scaling,
  1422. caps->sharp_scaling,
  1423. caps->up_scaling,
  1424. caps->down_scaling,
  1425. caps->stall_support,
  1426. caps->output_flags);
  1427. return true;
  1428. }
  1429. static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
  1430. {
  1431. struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
  1432. uint16_t hotplug;
  1433. if (!I915_HAS_HOTPLUG(dev_priv))
  1434. return 0;
  1435. /*
  1436. * HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
  1437. * on the line.
  1438. */
  1439. if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1440. return 0;
  1441. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
  1442. &hotplug, sizeof(hotplug)))
  1443. return 0;
  1444. return hotplug;
  1445. }
  1446. static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
  1447. {
  1448. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1449. intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
  1450. &intel_sdvo->hotplug_active, 2);
  1451. }
  1452. static bool intel_sdvo_hotplug(struct intel_encoder *encoder,
  1453. struct intel_connector *connector)
  1454. {
  1455. intel_sdvo_enable_hotplug(encoder);
  1456. return intel_encoder_hotplug(encoder, connector);
  1457. }
  1458. static bool
  1459. intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
  1460. {
  1461. /* Is there more than one type of output? */
  1462. return hweight16(intel_sdvo->caps.output_flags) > 1;
  1463. }
  1464. static struct edid *
  1465. intel_sdvo_get_edid(struct drm_connector *connector)
  1466. {
  1467. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1468. return drm_get_edid(connector, &sdvo->ddc);
  1469. }
  1470. /* Mac mini hack -- use the same DDC as the analog connector */
  1471. static struct edid *
  1472. intel_sdvo_get_analog_edid(struct drm_connector *connector)
  1473. {
  1474. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1475. return drm_get_edid(connector,
  1476. intel_gmbus_get_adapter(dev_priv,
  1477. dev_priv->vbt.crt_ddc_pin));
  1478. }
  1479. static enum drm_connector_status
  1480. intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
  1481. {
  1482. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1483. enum drm_connector_status status;
  1484. struct edid *edid;
  1485. edid = intel_sdvo_get_edid(connector);
  1486. if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
  1487. u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
  1488. /*
  1489. * Don't use the 1 as the argument of DDC bus switch to get
  1490. * the EDID. It is used for SDVO SPD ROM.
  1491. */
  1492. for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
  1493. intel_sdvo->ddc_bus = ddc;
  1494. edid = intel_sdvo_get_edid(connector);
  1495. if (edid)
  1496. break;
  1497. }
  1498. /*
  1499. * If we found the EDID on the other bus,
  1500. * assume that is the correct DDC bus.
  1501. */
  1502. if (edid == NULL)
  1503. intel_sdvo->ddc_bus = saved_ddc;
  1504. }
  1505. /*
  1506. * When there is no edid and no monitor is connected with VGA
  1507. * port, try to use the CRT ddc to read the EDID for DVI-connector.
  1508. */
  1509. if (edid == NULL)
  1510. edid = intel_sdvo_get_analog_edid(connector);
  1511. status = connector_status_unknown;
  1512. if (edid != NULL) {
  1513. /* DDC bus is shared, match EDID to connector type */
  1514. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  1515. status = connector_status_connected;
  1516. if (intel_sdvo->is_hdmi) {
  1517. intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
  1518. intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
  1519. intel_sdvo->rgb_quant_range_selectable =
  1520. drm_rgb_quant_range_selectable(edid);
  1521. }
  1522. } else
  1523. status = connector_status_disconnected;
  1524. kfree(edid);
  1525. }
  1526. return status;
  1527. }
  1528. static bool
  1529. intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
  1530. struct edid *edid)
  1531. {
  1532. bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
  1533. bool connector_is_digital = !!IS_DIGITAL(sdvo);
  1534. DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
  1535. connector_is_digital, monitor_is_digital);
  1536. return connector_is_digital == monitor_is_digital;
  1537. }
  1538. static enum drm_connector_status
  1539. intel_sdvo_detect(struct drm_connector *connector, bool force)
  1540. {
  1541. uint16_t response;
  1542. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1543. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1544. enum drm_connector_status ret;
  1545. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1546. connector->base.id, connector->name);
  1547. if (!intel_sdvo_get_value(intel_sdvo,
  1548. SDVO_CMD_GET_ATTACHED_DISPLAYS,
  1549. &response, 2))
  1550. return connector_status_unknown;
  1551. DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
  1552. response & 0xff, response >> 8,
  1553. intel_sdvo_connector->output_flag);
  1554. if (response == 0)
  1555. return connector_status_disconnected;
  1556. intel_sdvo->attached_output = response;
  1557. intel_sdvo->has_hdmi_monitor = false;
  1558. intel_sdvo->has_hdmi_audio = false;
  1559. intel_sdvo->rgb_quant_range_selectable = false;
  1560. if ((intel_sdvo_connector->output_flag & response) == 0)
  1561. ret = connector_status_disconnected;
  1562. else if (IS_TMDS(intel_sdvo_connector))
  1563. ret = intel_sdvo_tmds_sink_detect(connector);
  1564. else {
  1565. struct edid *edid;
  1566. /* if we have an edid check it matches the connection */
  1567. edid = intel_sdvo_get_edid(connector);
  1568. if (edid == NULL)
  1569. edid = intel_sdvo_get_analog_edid(connector);
  1570. if (edid != NULL) {
  1571. if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
  1572. edid))
  1573. ret = connector_status_connected;
  1574. else
  1575. ret = connector_status_disconnected;
  1576. kfree(edid);
  1577. } else
  1578. ret = connector_status_connected;
  1579. }
  1580. /* May update encoder flag for like clock for SDVO TV, etc.*/
  1581. if (ret == connector_status_connected) {
  1582. intel_sdvo->is_tv = false;
  1583. intel_sdvo->is_lvds = false;
  1584. if (response & SDVO_TV_MASK)
  1585. intel_sdvo->is_tv = true;
  1586. if (response & SDVO_LVDS_MASK)
  1587. intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
  1588. }
  1589. return ret;
  1590. }
  1591. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1592. {
  1593. struct edid *edid;
  1594. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1595. connector->base.id, connector->name);
  1596. /* set the bus switch and get the modes */
  1597. edid = intel_sdvo_get_edid(connector);
  1598. /*
  1599. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1600. * link between analog and digital outputs. So, if the regular SDVO
  1601. * DDC fails, check to see if the analog output is disconnected, in
  1602. * which case we'll look there for the digital DDC data.
  1603. */
  1604. if (edid == NULL)
  1605. edid = intel_sdvo_get_analog_edid(connector);
  1606. if (edid != NULL) {
  1607. if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
  1608. edid)) {
  1609. drm_mode_connector_update_edid_property(connector, edid);
  1610. drm_add_edid_modes(connector, edid);
  1611. }
  1612. kfree(edid);
  1613. }
  1614. }
  1615. /*
  1616. * Set of SDVO TV modes.
  1617. * Note! This is in reply order (see loop in get_tv_modes).
  1618. * XXX: all 60Hz refresh?
  1619. */
  1620. static const struct drm_display_mode sdvo_tv_modes[] = {
  1621. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1622. 416, 0, 200, 201, 232, 233, 0,
  1623. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1624. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1625. 416, 0, 240, 241, 272, 273, 0,
  1626. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1627. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1628. 496, 0, 300, 301, 332, 333, 0,
  1629. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1630. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1631. 736, 0, 350, 351, 382, 383, 0,
  1632. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1633. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1634. 736, 0, 400, 401, 432, 433, 0,
  1635. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1636. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1637. 736, 0, 480, 481, 512, 513, 0,
  1638. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1639. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1640. 800, 0, 480, 481, 512, 513, 0,
  1641. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1642. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1643. 800, 0, 576, 577, 608, 609, 0,
  1644. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1645. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1646. 816, 0, 350, 351, 382, 383, 0,
  1647. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1648. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1649. 816, 0, 400, 401, 432, 433, 0,
  1650. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1651. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1652. 816, 0, 480, 481, 512, 513, 0,
  1653. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1654. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1655. 816, 0, 540, 541, 572, 573, 0,
  1656. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1657. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1658. 816, 0, 576, 577, 608, 609, 0,
  1659. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1660. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1661. 864, 0, 576, 577, 608, 609, 0,
  1662. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1663. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1664. 896, 0, 600, 601, 632, 633, 0,
  1665. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1666. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1667. 928, 0, 624, 625, 656, 657, 0,
  1668. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1669. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1670. 1016, 0, 766, 767, 798, 799, 0,
  1671. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1672. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1673. 1120, 0, 768, 769, 800, 801, 0,
  1674. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1675. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1676. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1677. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1678. };
  1679. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1680. {
  1681. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1682. const struct drm_connector_state *conn_state = connector->state;
  1683. struct intel_sdvo_sdtv_resolution_request tv_res;
  1684. uint32_t reply = 0, format_map = 0;
  1685. int i;
  1686. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1687. connector->base.id, connector->name);
  1688. /*
  1689. * Read the list of supported input resolutions for the selected TV
  1690. * format.
  1691. */
  1692. format_map = 1 << conn_state->tv.mode;
  1693. memcpy(&tv_res, &format_map,
  1694. min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
  1695. if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
  1696. return;
  1697. BUILD_BUG_ON(sizeof(tv_res) != 3);
  1698. if (!intel_sdvo_write_cmd(intel_sdvo,
  1699. SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1700. &tv_res, sizeof(tv_res)))
  1701. return;
  1702. if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
  1703. return;
  1704. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1705. if (reply & (1 << i)) {
  1706. struct drm_display_mode *nmode;
  1707. nmode = drm_mode_duplicate(connector->dev,
  1708. &sdvo_tv_modes[i]);
  1709. if (nmode)
  1710. drm_mode_probed_add(connector, nmode);
  1711. }
  1712. }
  1713. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1714. {
  1715. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1716. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1717. struct drm_display_mode *newmode;
  1718. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1719. connector->base.id, connector->name);
  1720. /*
  1721. * Fetch modes from VBT. For SDVO prefer the VBT mode since some
  1722. * SDVO->LVDS transcoders can't cope with the EDID mode.
  1723. */
  1724. if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
  1725. newmode = drm_mode_duplicate(connector->dev,
  1726. dev_priv->vbt.sdvo_lvds_vbt_mode);
  1727. if (newmode != NULL) {
  1728. /* Guarantee the mode is preferred */
  1729. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1730. DRM_MODE_TYPE_DRIVER);
  1731. drm_mode_probed_add(connector, newmode);
  1732. }
  1733. }
  1734. /*
  1735. * Attempt to get the mode list from DDC.
  1736. * Assume that the preferred modes are
  1737. * arranged in priority order.
  1738. */
  1739. intel_ddc_get_modes(connector, &intel_sdvo->ddc);
  1740. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1741. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1742. intel_sdvo->sdvo_lvds_fixed_mode =
  1743. drm_mode_duplicate(connector->dev, newmode);
  1744. intel_sdvo->is_lvds = true;
  1745. break;
  1746. }
  1747. }
  1748. }
  1749. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1750. {
  1751. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1752. if (IS_TV(intel_sdvo_connector))
  1753. intel_sdvo_get_tv_modes(connector);
  1754. else if (IS_LVDS(intel_sdvo_connector))
  1755. intel_sdvo_get_lvds_modes(connector);
  1756. else
  1757. intel_sdvo_get_ddc_modes(connector);
  1758. return !list_empty(&connector->probed_modes);
  1759. }
  1760. static void intel_sdvo_destroy(struct drm_connector *connector)
  1761. {
  1762. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1763. drm_connector_cleanup(connector);
  1764. kfree(intel_sdvo_connector);
  1765. }
  1766. static int
  1767. intel_sdvo_connector_atomic_get_property(struct drm_connector *connector,
  1768. const struct drm_connector_state *state,
  1769. struct drm_property *property,
  1770. uint64_t *val)
  1771. {
  1772. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1773. const struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state((void *)state);
  1774. if (property == intel_sdvo_connector->tv_format) {
  1775. int i;
  1776. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  1777. if (state->tv.mode == intel_sdvo_connector->tv_format_supported[i]) {
  1778. *val = i;
  1779. return 0;
  1780. }
  1781. WARN_ON(1);
  1782. *val = 0;
  1783. } else if (property == intel_sdvo_connector->top ||
  1784. property == intel_sdvo_connector->bottom)
  1785. *val = intel_sdvo_connector->max_vscan - sdvo_state->tv.overscan_v;
  1786. else if (property == intel_sdvo_connector->left ||
  1787. property == intel_sdvo_connector->right)
  1788. *val = intel_sdvo_connector->max_hscan - sdvo_state->tv.overscan_h;
  1789. else if (property == intel_sdvo_connector->hpos)
  1790. *val = sdvo_state->tv.hpos;
  1791. else if (property == intel_sdvo_connector->vpos)
  1792. *val = sdvo_state->tv.vpos;
  1793. else if (property == intel_sdvo_connector->saturation)
  1794. *val = state->tv.saturation;
  1795. else if (property == intel_sdvo_connector->contrast)
  1796. *val = state->tv.contrast;
  1797. else if (property == intel_sdvo_connector->hue)
  1798. *val = state->tv.hue;
  1799. else if (property == intel_sdvo_connector->brightness)
  1800. *val = state->tv.brightness;
  1801. else if (property == intel_sdvo_connector->sharpness)
  1802. *val = sdvo_state->tv.sharpness;
  1803. else if (property == intel_sdvo_connector->flicker_filter)
  1804. *val = sdvo_state->tv.flicker_filter;
  1805. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1806. *val = sdvo_state->tv.flicker_filter_2d;
  1807. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1808. *val = sdvo_state->tv.flicker_filter_adaptive;
  1809. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1810. *val = sdvo_state->tv.chroma_filter;
  1811. else if (property == intel_sdvo_connector->tv_luma_filter)
  1812. *val = sdvo_state->tv.luma_filter;
  1813. else if (property == intel_sdvo_connector->dot_crawl)
  1814. *val = sdvo_state->tv.dot_crawl;
  1815. else
  1816. return intel_digital_connector_atomic_get_property(connector, state, property, val);
  1817. return 0;
  1818. }
  1819. static int
  1820. intel_sdvo_connector_atomic_set_property(struct drm_connector *connector,
  1821. struct drm_connector_state *state,
  1822. struct drm_property *property,
  1823. uint64_t val)
  1824. {
  1825. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1826. struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state(state);
  1827. if (property == intel_sdvo_connector->tv_format) {
  1828. state->tv.mode = intel_sdvo_connector->tv_format_supported[val];
  1829. if (state->crtc) {
  1830. struct drm_crtc_state *crtc_state =
  1831. drm_atomic_get_new_crtc_state(state->state, state->crtc);
  1832. crtc_state->connectors_changed = true;
  1833. }
  1834. } else if (property == intel_sdvo_connector->top ||
  1835. property == intel_sdvo_connector->bottom)
  1836. /* Cannot set these independent from each other */
  1837. sdvo_state->tv.overscan_v = intel_sdvo_connector->max_vscan - val;
  1838. else if (property == intel_sdvo_connector->left ||
  1839. property == intel_sdvo_connector->right)
  1840. /* Cannot set these independent from each other */
  1841. sdvo_state->tv.overscan_h = intel_sdvo_connector->max_hscan - val;
  1842. else if (property == intel_sdvo_connector->hpos)
  1843. sdvo_state->tv.hpos = val;
  1844. else if (property == intel_sdvo_connector->vpos)
  1845. sdvo_state->tv.vpos = val;
  1846. else if (property == intel_sdvo_connector->saturation)
  1847. state->tv.saturation = val;
  1848. else if (property == intel_sdvo_connector->contrast)
  1849. state->tv.contrast = val;
  1850. else if (property == intel_sdvo_connector->hue)
  1851. state->tv.hue = val;
  1852. else if (property == intel_sdvo_connector->brightness)
  1853. state->tv.brightness = val;
  1854. else if (property == intel_sdvo_connector->sharpness)
  1855. sdvo_state->tv.sharpness = val;
  1856. else if (property == intel_sdvo_connector->flicker_filter)
  1857. sdvo_state->tv.flicker_filter = val;
  1858. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1859. sdvo_state->tv.flicker_filter_2d = val;
  1860. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1861. sdvo_state->tv.flicker_filter_adaptive = val;
  1862. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1863. sdvo_state->tv.chroma_filter = val;
  1864. else if (property == intel_sdvo_connector->tv_luma_filter)
  1865. sdvo_state->tv.luma_filter = val;
  1866. else if (property == intel_sdvo_connector->dot_crawl)
  1867. sdvo_state->tv.dot_crawl = val;
  1868. else
  1869. return intel_digital_connector_atomic_set_property(connector, state, property, val);
  1870. return 0;
  1871. }
  1872. static int
  1873. intel_sdvo_connector_register(struct drm_connector *connector)
  1874. {
  1875. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1876. int ret;
  1877. ret = intel_connector_register(connector);
  1878. if (ret)
  1879. return ret;
  1880. return sysfs_create_link(&connector->kdev->kobj,
  1881. &sdvo->ddc.dev.kobj,
  1882. sdvo->ddc.dev.kobj.name);
  1883. }
  1884. static void
  1885. intel_sdvo_connector_unregister(struct drm_connector *connector)
  1886. {
  1887. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1888. sysfs_remove_link(&connector->kdev->kobj,
  1889. sdvo->ddc.dev.kobj.name);
  1890. intel_connector_unregister(connector);
  1891. }
  1892. static struct drm_connector_state *
  1893. intel_sdvo_connector_duplicate_state(struct drm_connector *connector)
  1894. {
  1895. struct intel_sdvo_connector_state *state;
  1896. state = kmemdup(connector->state, sizeof(*state), GFP_KERNEL);
  1897. if (!state)
  1898. return NULL;
  1899. __drm_atomic_helper_connector_duplicate_state(connector, &state->base.base);
  1900. return &state->base.base;
  1901. }
  1902. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1903. .detect = intel_sdvo_detect,
  1904. .fill_modes = drm_helper_probe_single_connector_modes,
  1905. .atomic_get_property = intel_sdvo_connector_atomic_get_property,
  1906. .atomic_set_property = intel_sdvo_connector_atomic_set_property,
  1907. .late_register = intel_sdvo_connector_register,
  1908. .early_unregister = intel_sdvo_connector_unregister,
  1909. .destroy = intel_sdvo_destroy,
  1910. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1911. .atomic_duplicate_state = intel_sdvo_connector_duplicate_state,
  1912. };
  1913. static int intel_sdvo_atomic_check(struct drm_connector *conn,
  1914. struct drm_connector_state *new_conn_state)
  1915. {
  1916. struct drm_atomic_state *state = new_conn_state->state;
  1917. struct drm_connector_state *old_conn_state =
  1918. drm_atomic_get_old_connector_state(state, conn);
  1919. struct intel_sdvo_connector_state *old_state =
  1920. to_intel_sdvo_connector_state(old_conn_state);
  1921. struct intel_sdvo_connector_state *new_state =
  1922. to_intel_sdvo_connector_state(new_conn_state);
  1923. if (new_conn_state->crtc &&
  1924. (memcmp(&old_state->tv, &new_state->tv, sizeof(old_state->tv)) ||
  1925. memcmp(&old_conn_state->tv, &new_conn_state->tv, sizeof(old_conn_state->tv)))) {
  1926. struct drm_crtc_state *crtc_state =
  1927. drm_atomic_get_new_crtc_state(new_conn_state->state,
  1928. new_conn_state->crtc);
  1929. crtc_state->connectors_changed = true;
  1930. }
  1931. return intel_digital_connector_atomic_check(conn, new_conn_state);
  1932. }
  1933. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1934. .get_modes = intel_sdvo_get_modes,
  1935. .mode_valid = intel_sdvo_mode_valid,
  1936. .atomic_check = intel_sdvo_atomic_check,
  1937. };
  1938. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1939. {
  1940. struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
  1941. if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
  1942. drm_mode_destroy(encoder->dev,
  1943. intel_sdvo->sdvo_lvds_fixed_mode);
  1944. i2c_del_adapter(&intel_sdvo->ddc);
  1945. intel_encoder_destroy(encoder);
  1946. }
  1947. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1948. .destroy = intel_sdvo_enc_destroy,
  1949. };
  1950. static void
  1951. intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
  1952. {
  1953. uint16_t mask = 0;
  1954. unsigned int num_bits;
  1955. /*
  1956. * Make a mask of outputs less than or equal to our own priority in the
  1957. * list.
  1958. */
  1959. switch (sdvo->controlled_output) {
  1960. case SDVO_OUTPUT_LVDS1:
  1961. mask |= SDVO_OUTPUT_LVDS1;
  1962. case SDVO_OUTPUT_LVDS0:
  1963. mask |= SDVO_OUTPUT_LVDS0;
  1964. case SDVO_OUTPUT_TMDS1:
  1965. mask |= SDVO_OUTPUT_TMDS1;
  1966. case SDVO_OUTPUT_TMDS0:
  1967. mask |= SDVO_OUTPUT_TMDS0;
  1968. case SDVO_OUTPUT_RGB1:
  1969. mask |= SDVO_OUTPUT_RGB1;
  1970. case SDVO_OUTPUT_RGB0:
  1971. mask |= SDVO_OUTPUT_RGB0;
  1972. break;
  1973. }
  1974. /* Count bits to find what number we are in the priority list. */
  1975. mask &= sdvo->caps.output_flags;
  1976. num_bits = hweight16(mask);
  1977. /* If more than 3 outputs, default to DDC bus 3 for now. */
  1978. if (num_bits > 3)
  1979. num_bits = 3;
  1980. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1981. sdvo->ddc_bus = 1 << num_bits;
  1982. }
  1983. /*
  1984. * Choose the appropriate DDC bus for control bus switch command for this
  1985. * SDVO output based on the controlled output.
  1986. *
  1987. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1988. * outputs, then LVDS outputs.
  1989. */
  1990. static void
  1991. intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
  1992. struct intel_sdvo *sdvo)
  1993. {
  1994. struct sdvo_device_mapping *mapping;
  1995. if (sdvo->port == PORT_B)
  1996. mapping = &dev_priv->vbt.sdvo_mappings[0];
  1997. else
  1998. mapping = &dev_priv->vbt.sdvo_mappings[1];
  1999. if (mapping->initialized)
  2000. sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
  2001. else
  2002. intel_sdvo_guess_ddc_bus(sdvo);
  2003. }
  2004. static void
  2005. intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
  2006. struct intel_sdvo *sdvo)
  2007. {
  2008. struct sdvo_device_mapping *mapping;
  2009. u8 pin;
  2010. if (sdvo->port == PORT_B)
  2011. mapping = &dev_priv->vbt.sdvo_mappings[0];
  2012. else
  2013. mapping = &dev_priv->vbt.sdvo_mappings[1];
  2014. if (mapping->initialized &&
  2015. intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
  2016. pin = mapping->i2c_pin;
  2017. else
  2018. pin = GMBUS_PIN_DPB;
  2019. sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
  2020. /*
  2021. * With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
  2022. * our code totally fails once we start using gmbus. Hence fall back to
  2023. * bit banging for now.
  2024. */
  2025. intel_gmbus_force_bit(sdvo->i2c, true);
  2026. }
  2027. /* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
  2028. static void
  2029. intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
  2030. {
  2031. intel_gmbus_force_bit(sdvo->i2c, false);
  2032. }
  2033. static bool
  2034. intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
  2035. {
  2036. return intel_sdvo_check_supp_encode(intel_sdvo);
  2037. }
  2038. static u8
  2039. intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv,
  2040. struct intel_sdvo *sdvo)
  2041. {
  2042. struct sdvo_device_mapping *my_mapping, *other_mapping;
  2043. if (sdvo->port == PORT_B) {
  2044. my_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2045. other_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2046. } else {
  2047. my_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2048. other_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2049. }
  2050. /* If the BIOS described our SDVO device, take advantage of it. */
  2051. if (my_mapping->slave_addr)
  2052. return my_mapping->slave_addr;
  2053. /*
  2054. * If the BIOS only described a different SDVO device, use the
  2055. * address that it isn't using.
  2056. */
  2057. if (other_mapping->slave_addr) {
  2058. if (other_mapping->slave_addr == 0x70)
  2059. return 0x72;
  2060. else
  2061. return 0x70;
  2062. }
  2063. /*
  2064. * No SDVO device info is found for another DVO port,
  2065. * so use mapping assumption we had before BIOS parsing.
  2066. */
  2067. if (sdvo->port == PORT_B)
  2068. return 0x70;
  2069. else
  2070. return 0x72;
  2071. }
  2072. static int
  2073. intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
  2074. struct intel_sdvo *encoder)
  2075. {
  2076. struct drm_connector *drm_connector;
  2077. int ret;
  2078. drm_connector = &connector->base.base;
  2079. ret = drm_connector_init(encoder->base.base.dev,
  2080. drm_connector,
  2081. &intel_sdvo_connector_funcs,
  2082. connector->base.base.connector_type);
  2083. if (ret < 0)
  2084. return ret;
  2085. drm_connector_helper_add(drm_connector,
  2086. &intel_sdvo_connector_helper_funcs);
  2087. connector->base.base.interlace_allowed = 1;
  2088. connector->base.base.doublescan_allowed = 0;
  2089. connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
  2090. connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
  2091. intel_connector_attach_encoder(&connector->base, &encoder->base);
  2092. return 0;
  2093. }
  2094. static void
  2095. intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
  2096. struct intel_sdvo_connector *connector)
  2097. {
  2098. struct drm_i915_private *dev_priv = to_i915(connector->base.base.dev);
  2099. intel_attach_force_audio_property(&connector->base.base);
  2100. if (INTEL_GEN(dev_priv) >= 4 && IS_MOBILE(dev_priv)) {
  2101. intel_attach_broadcast_rgb_property(&connector->base.base);
  2102. }
  2103. intel_attach_aspect_ratio_property(&connector->base.base);
  2104. connector->base.base.state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  2105. }
  2106. static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
  2107. {
  2108. struct intel_sdvo_connector *sdvo_connector;
  2109. struct intel_sdvo_connector_state *conn_state;
  2110. sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
  2111. if (!sdvo_connector)
  2112. return NULL;
  2113. conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
  2114. if (!conn_state) {
  2115. kfree(sdvo_connector);
  2116. return NULL;
  2117. }
  2118. __drm_atomic_helper_connector_reset(&sdvo_connector->base.base,
  2119. &conn_state->base.base);
  2120. return sdvo_connector;
  2121. }
  2122. static bool
  2123. intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
  2124. {
  2125. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2126. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  2127. struct drm_connector *connector;
  2128. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2129. struct intel_connector *intel_connector;
  2130. struct intel_sdvo_connector *intel_sdvo_connector;
  2131. DRM_DEBUG_KMS("initialising DVI device %d\n", device);
  2132. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2133. if (!intel_sdvo_connector)
  2134. return false;
  2135. if (device == 0) {
  2136. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
  2137. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
  2138. } else if (device == 1) {
  2139. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
  2140. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
  2141. }
  2142. intel_connector = &intel_sdvo_connector->base;
  2143. connector = &intel_connector->base;
  2144. if (intel_sdvo_get_hotplug_support(intel_sdvo) &
  2145. intel_sdvo_connector->output_flag) {
  2146. intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
  2147. /*
  2148. * Some SDVO devices have one-shot hotplug interrupts.
  2149. * Ensure that they get re-enabled when an interrupt happens.
  2150. */
  2151. intel_encoder->hotplug = intel_sdvo_hotplug;
  2152. intel_sdvo_enable_hotplug(intel_encoder);
  2153. } else {
  2154. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
  2155. }
  2156. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  2157. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  2158. /* gen3 doesn't do the hdmi bits in the SDVO register */
  2159. if (INTEL_GEN(dev_priv) >= 4 &&
  2160. intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
  2161. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  2162. intel_sdvo->is_hdmi = true;
  2163. }
  2164. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2165. kfree(intel_sdvo_connector);
  2166. return false;
  2167. }
  2168. if (intel_sdvo->is_hdmi)
  2169. intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
  2170. return true;
  2171. }
  2172. static bool
  2173. intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
  2174. {
  2175. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2176. struct drm_connector *connector;
  2177. struct intel_connector *intel_connector;
  2178. struct intel_sdvo_connector *intel_sdvo_connector;
  2179. DRM_DEBUG_KMS("initialising TV type %d\n", type);
  2180. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2181. if (!intel_sdvo_connector)
  2182. return false;
  2183. intel_connector = &intel_sdvo_connector->base;
  2184. connector = &intel_connector->base;
  2185. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  2186. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  2187. intel_sdvo->controlled_output |= type;
  2188. intel_sdvo_connector->output_flag = type;
  2189. intel_sdvo->is_tv = true;
  2190. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2191. kfree(intel_sdvo_connector);
  2192. return false;
  2193. }
  2194. if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
  2195. goto err;
  2196. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2197. goto err;
  2198. return true;
  2199. err:
  2200. intel_sdvo_destroy(connector);
  2201. return false;
  2202. }
  2203. static bool
  2204. intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
  2205. {
  2206. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2207. struct drm_connector *connector;
  2208. struct intel_connector *intel_connector;
  2209. struct intel_sdvo_connector *intel_sdvo_connector;
  2210. DRM_DEBUG_KMS("initialising analog device %d\n", device);
  2211. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2212. if (!intel_sdvo_connector)
  2213. return false;
  2214. intel_connector = &intel_sdvo_connector->base;
  2215. connector = &intel_connector->base;
  2216. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  2217. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  2218. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  2219. if (device == 0) {
  2220. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
  2221. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
  2222. } else if (device == 1) {
  2223. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
  2224. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
  2225. }
  2226. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2227. kfree(intel_sdvo_connector);
  2228. return false;
  2229. }
  2230. return true;
  2231. }
  2232. static bool
  2233. intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
  2234. {
  2235. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2236. struct drm_connector *connector;
  2237. struct intel_connector *intel_connector;
  2238. struct intel_sdvo_connector *intel_sdvo_connector;
  2239. DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
  2240. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2241. if (!intel_sdvo_connector)
  2242. return false;
  2243. intel_connector = &intel_sdvo_connector->base;
  2244. connector = &intel_connector->base;
  2245. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  2246. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  2247. if (device == 0) {
  2248. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
  2249. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
  2250. } else if (device == 1) {
  2251. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
  2252. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
  2253. }
  2254. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2255. kfree(intel_sdvo_connector);
  2256. return false;
  2257. }
  2258. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2259. goto err;
  2260. return true;
  2261. err:
  2262. intel_sdvo_destroy(connector);
  2263. return false;
  2264. }
  2265. static bool
  2266. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
  2267. {
  2268. intel_sdvo->is_tv = false;
  2269. intel_sdvo->is_lvds = false;
  2270. /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
  2271. if (flags & SDVO_OUTPUT_TMDS0)
  2272. if (!intel_sdvo_dvi_init(intel_sdvo, 0))
  2273. return false;
  2274. if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
  2275. if (!intel_sdvo_dvi_init(intel_sdvo, 1))
  2276. return false;
  2277. /* TV has no XXX1 function block */
  2278. if (flags & SDVO_OUTPUT_SVID0)
  2279. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
  2280. return false;
  2281. if (flags & SDVO_OUTPUT_CVBS0)
  2282. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
  2283. return false;
  2284. if (flags & SDVO_OUTPUT_YPRPB0)
  2285. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
  2286. return false;
  2287. if (flags & SDVO_OUTPUT_RGB0)
  2288. if (!intel_sdvo_analog_init(intel_sdvo, 0))
  2289. return false;
  2290. if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
  2291. if (!intel_sdvo_analog_init(intel_sdvo, 1))
  2292. return false;
  2293. if (flags & SDVO_OUTPUT_LVDS0)
  2294. if (!intel_sdvo_lvds_init(intel_sdvo, 0))
  2295. return false;
  2296. if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
  2297. if (!intel_sdvo_lvds_init(intel_sdvo, 1))
  2298. return false;
  2299. if ((flags & SDVO_OUTPUT_MASK) == 0) {
  2300. unsigned char bytes[2];
  2301. intel_sdvo->controlled_output = 0;
  2302. memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
  2303. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  2304. SDVO_NAME(intel_sdvo),
  2305. bytes[0], bytes[1]);
  2306. return false;
  2307. }
  2308. intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2309. return true;
  2310. }
  2311. static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
  2312. {
  2313. struct drm_device *dev = intel_sdvo->base.base.dev;
  2314. struct drm_connector *connector, *tmp;
  2315. list_for_each_entry_safe(connector, tmp,
  2316. &dev->mode_config.connector_list, head) {
  2317. if (intel_attached_encoder(connector) == &intel_sdvo->base) {
  2318. drm_connector_unregister(connector);
  2319. intel_sdvo_destroy(connector);
  2320. }
  2321. }
  2322. }
  2323. static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  2324. struct intel_sdvo_connector *intel_sdvo_connector,
  2325. int type)
  2326. {
  2327. struct drm_device *dev = intel_sdvo->base.base.dev;
  2328. struct intel_sdvo_tv_format format;
  2329. uint32_t format_map, i;
  2330. if (!intel_sdvo_set_target_output(intel_sdvo, type))
  2331. return false;
  2332. BUILD_BUG_ON(sizeof(format) != 6);
  2333. if (!intel_sdvo_get_value(intel_sdvo,
  2334. SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
  2335. &format, sizeof(format)))
  2336. return false;
  2337. memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
  2338. if (format_map == 0)
  2339. return false;
  2340. intel_sdvo_connector->format_supported_num = 0;
  2341. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  2342. if (format_map & (1 << i))
  2343. intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
  2344. intel_sdvo_connector->tv_format =
  2345. drm_property_create(dev, DRM_MODE_PROP_ENUM,
  2346. "mode", intel_sdvo_connector->format_supported_num);
  2347. if (!intel_sdvo_connector->tv_format)
  2348. return false;
  2349. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  2350. drm_property_add_enum(intel_sdvo_connector->tv_format, i,
  2351. tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
  2352. intel_sdvo_connector->base.base.state->tv.mode = intel_sdvo_connector->tv_format_supported[0];
  2353. drm_object_attach_property(&intel_sdvo_connector->base.base.base,
  2354. intel_sdvo_connector->tv_format, 0);
  2355. return true;
  2356. }
  2357. #define _ENHANCEMENT(state_assignment, name, NAME) do { \
  2358. if (enhancements.name) { \
  2359. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
  2360. !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
  2361. return false; \
  2362. intel_sdvo_connector->name = \
  2363. drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
  2364. if (!intel_sdvo_connector->name) return false; \
  2365. state_assignment = response; \
  2366. drm_object_attach_property(&connector->base, \
  2367. intel_sdvo_connector->name, 0); \
  2368. DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
  2369. data_value[0], data_value[1], response); \
  2370. } \
  2371. } while (0)
  2372. #define ENHANCEMENT(state, name, NAME) _ENHANCEMENT((state)->name, name, NAME)
  2373. static bool
  2374. intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
  2375. struct intel_sdvo_connector *intel_sdvo_connector,
  2376. struct intel_sdvo_enhancements_reply enhancements)
  2377. {
  2378. struct drm_device *dev = intel_sdvo->base.base.dev;
  2379. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2380. struct drm_connector_state *conn_state = connector->state;
  2381. struct intel_sdvo_connector_state *sdvo_state =
  2382. to_intel_sdvo_connector_state(conn_state);
  2383. uint16_t response, data_value[2];
  2384. /* when horizontal overscan is supported, Add the left/right property */
  2385. if (enhancements.overscan_h) {
  2386. if (!intel_sdvo_get_value(intel_sdvo,
  2387. SDVO_CMD_GET_MAX_OVERSCAN_H,
  2388. &data_value, 4))
  2389. return false;
  2390. if (!intel_sdvo_get_value(intel_sdvo,
  2391. SDVO_CMD_GET_OVERSCAN_H,
  2392. &response, 2))
  2393. return false;
  2394. sdvo_state->tv.overscan_h = response;
  2395. intel_sdvo_connector->max_hscan = data_value[0];
  2396. intel_sdvo_connector->left =
  2397. drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
  2398. if (!intel_sdvo_connector->left)
  2399. return false;
  2400. drm_object_attach_property(&connector->base,
  2401. intel_sdvo_connector->left, 0);
  2402. intel_sdvo_connector->right =
  2403. drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
  2404. if (!intel_sdvo_connector->right)
  2405. return false;
  2406. drm_object_attach_property(&connector->base,
  2407. intel_sdvo_connector->right, 0);
  2408. DRM_DEBUG_KMS("h_overscan: max %d, "
  2409. "default %d, current %d\n",
  2410. data_value[0], data_value[1], response);
  2411. }
  2412. if (enhancements.overscan_v) {
  2413. if (!intel_sdvo_get_value(intel_sdvo,
  2414. SDVO_CMD_GET_MAX_OVERSCAN_V,
  2415. &data_value, 4))
  2416. return false;
  2417. if (!intel_sdvo_get_value(intel_sdvo,
  2418. SDVO_CMD_GET_OVERSCAN_V,
  2419. &response, 2))
  2420. return false;
  2421. sdvo_state->tv.overscan_v = response;
  2422. intel_sdvo_connector->max_vscan = data_value[0];
  2423. intel_sdvo_connector->top =
  2424. drm_property_create_range(dev, 0,
  2425. "top_margin", 0, data_value[0]);
  2426. if (!intel_sdvo_connector->top)
  2427. return false;
  2428. drm_object_attach_property(&connector->base,
  2429. intel_sdvo_connector->top, 0);
  2430. intel_sdvo_connector->bottom =
  2431. drm_property_create_range(dev, 0,
  2432. "bottom_margin", 0, data_value[0]);
  2433. if (!intel_sdvo_connector->bottom)
  2434. return false;
  2435. drm_object_attach_property(&connector->base,
  2436. intel_sdvo_connector->bottom, 0);
  2437. DRM_DEBUG_KMS("v_overscan: max %d, "
  2438. "default %d, current %d\n",
  2439. data_value[0], data_value[1], response);
  2440. }
  2441. ENHANCEMENT(&sdvo_state->tv, hpos, HPOS);
  2442. ENHANCEMENT(&sdvo_state->tv, vpos, VPOS);
  2443. ENHANCEMENT(&conn_state->tv, saturation, SATURATION);
  2444. ENHANCEMENT(&conn_state->tv, contrast, CONTRAST);
  2445. ENHANCEMENT(&conn_state->tv, hue, HUE);
  2446. ENHANCEMENT(&conn_state->tv, brightness, BRIGHTNESS);
  2447. ENHANCEMENT(&sdvo_state->tv, sharpness, SHARPNESS);
  2448. ENHANCEMENT(&sdvo_state->tv, flicker_filter, FLICKER_FILTER);
  2449. ENHANCEMENT(&sdvo_state->tv, flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  2450. ENHANCEMENT(&sdvo_state->tv, flicker_filter_2d, FLICKER_FILTER_2D);
  2451. _ENHANCEMENT(sdvo_state->tv.chroma_filter, tv_chroma_filter, TV_CHROMA_FILTER);
  2452. _ENHANCEMENT(sdvo_state->tv.luma_filter, tv_luma_filter, TV_LUMA_FILTER);
  2453. if (enhancements.dot_crawl) {
  2454. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
  2455. return false;
  2456. sdvo_state->tv.dot_crawl = response & 0x1;
  2457. intel_sdvo_connector->dot_crawl =
  2458. drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
  2459. if (!intel_sdvo_connector->dot_crawl)
  2460. return false;
  2461. drm_object_attach_property(&connector->base,
  2462. intel_sdvo_connector->dot_crawl, 0);
  2463. DRM_DEBUG_KMS("dot crawl: current %d\n", response);
  2464. }
  2465. return true;
  2466. }
  2467. static bool
  2468. intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
  2469. struct intel_sdvo_connector *intel_sdvo_connector,
  2470. struct intel_sdvo_enhancements_reply enhancements)
  2471. {
  2472. struct drm_device *dev = intel_sdvo->base.base.dev;
  2473. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2474. uint16_t response, data_value[2];
  2475. ENHANCEMENT(&connector->state->tv, brightness, BRIGHTNESS);
  2476. return true;
  2477. }
  2478. #undef ENHANCEMENT
  2479. #undef _ENHANCEMENT
  2480. static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  2481. struct intel_sdvo_connector *intel_sdvo_connector)
  2482. {
  2483. union {
  2484. struct intel_sdvo_enhancements_reply reply;
  2485. uint16_t response;
  2486. } enhancements;
  2487. BUILD_BUG_ON(sizeof(enhancements) != 2);
  2488. if (!intel_sdvo_get_value(intel_sdvo,
  2489. SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  2490. &enhancements, sizeof(enhancements)) ||
  2491. enhancements.response == 0) {
  2492. DRM_DEBUG_KMS("No enhancement is supported\n");
  2493. return true;
  2494. }
  2495. if (IS_TV(intel_sdvo_connector))
  2496. return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2497. else if (IS_LVDS(intel_sdvo_connector))
  2498. return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2499. else
  2500. return true;
  2501. }
  2502. static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
  2503. struct i2c_msg *msgs,
  2504. int num)
  2505. {
  2506. struct intel_sdvo *sdvo = adapter->algo_data;
  2507. if (!__intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
  2508. return -EIO;
  2509. return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
  2510. }
  2511. static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
  2512. {
  2513. struct intel_sdvo *sdvo = adapter->algo_data;
  2514. return sdvo->i2c->algo->functionality(sdvo->i2c);
  2515. }
  2516. static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
  2517. .master_xfer = intel_sdvo_ddc_proxy_xfer,
  2518. .functionality = intel_sdvo_ddc_proxy_func
  2519. };
  2520. static void proxy_lock_bus(struct i2c_adapter *adapter,
  2521. unsigned int flags)
  2522. {
  2523. struct intel_sdvo *sdvo = adapter->algo_data;
  2524. sdvo->i2c->lock_ops->lock_bus(sdvo->i2c, flags);
  2525. }
  2526. static int proxy_trylock_bus(struct i2c_adapter *adapter,
  2527. unsigned int flags)
  2528. {
  2529. struct intel_sdvo *sdvo = adapter->algo_data;
  2530. return sdvo->i2c->lock_ops->trylock_bus(sdvo->i2c, flags);
  2531. }
  2532. static void proxy_unlock_bus(struct i2c_adapter *adapter,
  2533. unsigned int flags)
  2534. {
  2535. struct intel_sdvo *sdvo = adapter->algo_data;
  2536. sdvo->i2c->lock_ops->unlock_bus(sdvo->i2c, flags);
  2537. }
  2538. static const struct i2c_lock_operations proxy_lock_ops = {
  2539. .lock_bus = proxy_lock_bus,
  2540. .trylock_bus = proxy_trylock_bus,
  2541. .unlock_bus = proxy_unlock_bus,
  2542. };
  2543. static bool
  2544. intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
  2545. struct drm_i915_private *dev_priv)
  2546. {
  2547. struct pci_dev *pdev = dev_priv->drm.pdev;
  2548. sdvo->ddc.owner = THIS_MODULE;
  2549. sdvo->ddc.class = I2C_CLASS_DDC;
  2550. snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
  2551. sdvo->ddc.dev.parent = &pdev->dev;
  2552. sdvo->ddc.algo_data = sdvo;
  2553. sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
  2554. sdvo->ddc.lock_ops = &proxy_lock_ops;
  2555. return i2c_add_adapter(&sdvo->ddc) == 0;
  2556. }
  2557. static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
  2558. enum port port)
  2559. {
  2560. if (HAS_PCH_SPLIT(dev_priv))
  2561. WARN_ON(port != PORT_B);
  2562. else
  2563. WARN_ON(port != PORT_B && port != PORT_C);
  2564. }
  2565. bool intel_sdvo_init(struct drm_i915_private *dev_priv,
  2566. i915_reg_t sdvo_reg, enum port port)
  2567. {
  2568. struct intel_encoder *intel_encoder;
  2569. struct intel_sdvo *intel_sdvo;
  2570. int i;
  2571. assert_sdvo_port_valid(dev_priv, port);
  2572. intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
  2573. if (!intel_sdvo)
  2574. return false;
  2575. intel_sdvo->sdvo_reg = sdvo_reg;
  2576. intel_sdvo->port = port;
  2577. intel_sdvo->slave_addr =
  2578. intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1;
  2579. intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
  2580. if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv))
  2581. goto err_i2c_bus;
  2582. /* encoder type will be decided later */
  2583. intel_encoder = &intel_sdvo->base;
  2584. intel_encoder->type = INTEL_OUTPUT_SDVO;
  2585. intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
  2586. intel_encoder->port = port;
  2587. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  2588. &intel_sdvo_enc_funcs, 0,
  2589. "SDVO %c", port_name(port));
  2590. /* Read the regs to test if we can talk to the device */
  2591. for (i = 0; i < 0x40; i++) {
  2592. u8 byte;
  2593. if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
  2594. DRM_DEBUG_KMS("No SDVO device found on %s\n",
  2595. SDVO_NAME(intel_sdvo));
  2596. goto err;
  2597. }
  2598. }
  2599. intel_encoder->compute_config = intel_sdvo_compute_config;
  2600. if (HAS_PCH_SPLIT(dev_priv)) {
  2601. intel_encoder->disable = pch_disable_sdvo;
  2602. intel_encoder->post_disable = pch_post_disable_sdvo;
  2603. } else {
  2604. intel_encoder->disable = intel_disable_sdvo;
  2605. }
  2606. intel_encoder->pre_enable = intel_sdvo_pre_enable;
  2607. intel_encoder->enable = intel_enable_sdvo;
  2608. intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
  2609. intel_encoder->get_config = intel_sdvo_get_config;
  2610. /* In default case sdvo lvds is false */
  2611. if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
  2612. goto err;
  2613. if (intel_sdvo_output_setup(intel_sdvo,
  2614. intel_sdvo->caps.output_flags) != true) {
  2615. DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
  2616. SDVO_NAME(intel_sdvo));
  2617. /* Output_setup can leave behind connectors! */
  2618. goto err_output;
  2619. }
  2620. /*
  2621. * Only enable the hotplug irq if we need it, to work around noisy
  2622. * hotplug lines.
  2623. */
  2624. if (intel_sdvo->hotplug_active) {
  2625. if (intel_sdvo->port == PORT_B)
  2626. intel_encoder->hpd_pin = HPD_SDVO_B;
  2627. else
  2628. intel_encoder->hpd_pin = HPD_SDVO_C;
  2629. }
  2630. /*
  2631. * Cloning SDVO with anything is often impossible, since the SDVO
  2632. * encoder can request a special input timing mode. And even if that's
  2633. * not the case we have evidence that cloning a plain unscaled mode with
  2634. * VGA doesn't really work. Furthermore the cloning flags are way too
  2635. * simplistic anyway to express such constraints, so just give up on
  2636. * cloning for SDVO encoders.
  2637. */
  2638. intel_sdvo->base.cloneable = 0;
  2639. intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
  2640. /* Set the input timing to the screen. Assume always input 0. */
  2641. if (!intel_sdvo_set_target_input(intel_sdvo))
  2642. goto err_output;
  2643. if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
  2644. &intel_sdvo->pixel_clock_min,
  2645. &intel_sdvo->pixel_clock_max))
  2646. goto err_output;
  2647. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2648. "clock range %dMHz - %dMHz, "
  2649. "input 1: %c, input 2: %c, "
  2650. "output 1: %c, output 2: %c\n",
  2651. SDVO_NAME(intel_sdvo),
  2652. intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
  2653. intel_sdvo->caps.device_rev_id,
  2654. intel_sdvo->pixel_clock_min / 1000,
  2655. intel_sdvo->pixel_clock_max / 1000,
  2656. (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2657. (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2658. /* check currently supported outputs */
  2659. intel_sdvo->caps.output_flags &
  2660. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2661. intel_sdvo->caps.output_flags &
  2662. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2663. return true;
  2664. err_output:
  2665. intel_sdvo_output_cleanup(intel_sdvo);
  2666. err:
  2667. drm_encoder_cleanup(&intel_encoder->base);
  2668. i2c_del_adapter(&intel_sdvo->ddc);
  2669. err_i2c_bus:
  2670. intel_sdvo_unselect_i2c_bus(intel_sdvo);
  2671. kfree(intel_sdvo);
  2672. return false;
  2673. }