gfx_v6_0.c 115 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "clearstate_si.h"
  29. #include "bif/bif_3_0_d.h"
  30. #include "bif/bif_3_0_sh_mask.h"
  31. #include "oss/oss_1_0_d.h"
  32. #include "oss/oss_1_0_sh_mask.h"
  33. #include "gca/gfx_6_0_d.h"
  34. #include "gca/gfx_6_0_sh_mask.h"
  35. #include "gmc/gmc_6_0_d.h"
  36. #include "gmc/gmc_6_0_sh_mask.h"
  37. #include "dce/dce_6_0_d.h"
  38. #include "dce/dce_6_0_sh_mask.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "si_enums.h"
  41. #include "si.h"
  42. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  43. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  44. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  46. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  47. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  48. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  49. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  50. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  52. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  53. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  54. MODULE_FIRMWARE("radeon/verde_me.bin");
  55. MODULE_FIRMWARE("radeon/verde_ce.bin");
  56. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  57. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  58. MODULE_FIRMWARE("radeon/oland_me.bin");
  59. MODULE_FIRMWARE("radeon/oland_ce.bin");
  60. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  61. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  62. MODULE_FIRMWARE("radeon/hainan_me.bin");
  63. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  64. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  65. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  66. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  67. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  68. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  69. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  70. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  71. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  72. #define MICRO_TILE_MODE(x) ((x) << 0)
  73. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  74. #define BANK_WIDTH(x) ((x) << 14)
  75. #define BANK_HEIGHT(x) ((x) << 16)
  76. #define MACRO_TILE_ASPECT(x) ((x) << 18)
  77. #define NUM_BANKS(x) ((x) << 20)
  78. static const u32 verde_rlc_save_restore_register_list[] =
  79. {
  80. (0x8000 << 16) | (0x98f4 >> 2),
  81. 0x00000000,
  82. (0x8040 << 16) | (0x98f4 >> 2),
  83. 0x00000000,
  84. (0x8000 << 16) | (0xe80 >> 2),
  85. 0x00000000,
  86. (0x8040 << 16) | (0xe80 >> 2),
  87. 0x00000000,
  88. (0x8000 << 16) | (0x89bc >> 2),
  89. 0x00000000,
  90. (0x8040 << 16) | (0x89bc >> 2),
  91. 0x00000000,
  92. (0x8000 << 16) | (0x8c1c >> 2),
  93. 0x00000000,
  94. (0x8040 << 16) | (0x8c1c >> 2),
  95. 0x00000000,
  96. (0x9c00 << 16) | (0x98f0 >> 2),
  97. 0x00000000,
  98. (0x9c00 << 16) | (0xe7c >> 2),
  99. 0x00000000,
  100. (0x8000 << 16) | (0x9148 >> 2),
  101. 0x00000000,
  102. (0x8040 << 16) | (0x9148 >> 2),
  103. 0x00000000,
  104. (0x9c00 << 16) | (0x9150 >> 2),
  105. 0x00000000,
  106. (0x9c00 << 16) | (0x897c >> 2),
  107. 0x00000000,
  108. (0x9c00 << 16) | (0x8d8c >> 2),
  109. 0x00000000,
  110. (0x9c00 << 16) | (0xac54 >> 2),
  111. 0X00000000,
  112. 0x3,
  113. (0x9c00 << 16) | (0x98f8 >> 2),
  114. 0x00000000,
  115. (0x9c00 << 16) | (0x9910 >> 2),
  116. 0x00000000,
  117. (0x9c00 << 16) | (0x9914 >> 2),
  118. 0x00000000,
  119. (0x9c00 << 16) | (0x9918 >> 2),
  120. 0x00000000,
  121. (0x9c00 << 16) | (0x991c >> 2),
  122. 0x00000000,
  123. (0x9c00 << 16) | (0x9920 >> 2),
  124. 0x00000000,
  125. (0x9c00 << 16) | (0x9924 >> 2),
  126. 0x00000000,
  127. (0x9c00 << 16) | (0x9928 >> 2),
  128. 0x00000000,
  129. (0x9c00 << 16) | (0x992c >> 2),
  130. 0x00000000,
  131. (0x9c00 << 16) | (0x9930 >> 2),
  132. 0x00000000,
  133. (0x9c00 << 16) | (0x9934 >> 2),
  134. 0x00000000,
  135. (0x9c00 << 16) | (0x9938 >> 2),
  136. 0x00000000,
  137. (0x9c00 << 16) | (0x993c >> 2),
  138. 0x00000000,
  139. (0x9c00 << 16) | (0x9940 >> 2),
  140. 0x00000000,
  141. (0x9c00 << 16) | (0x9944 >> 2),
  142. 0x00000000,
  143. (0x9c00 << 16) | (0x9948 >> 2),
  144. 0x00000000,
  145. (0x9c00 << 16) | (0x994c >> 2),
  146. 0x00000000,
  147. (0x9c00 << 16) | (0x9950 >> 2),
  148. 0x00000000,
  149. (0x9c00 << 16) | (0x9954 >> 2),
  150. 0x00000000,
  151. (0x9c00 << 16) | (0x9958 >> 2),
  152. 0x00000000,
  153. (0x9c00 << 16) | (0x995c >> 2),
  154. 0x00000000,
  155. (0x9c00 << 16) | (0x9960 >> 2),
  156. 0x00000000,
  157. (0x9c00 << 16) | (0x9964 >> 2),
  158. 0x00000000,
  159. (0x9c00 << 16) | (0x9968 >> 2),
  160. 0x00000000,
  161. (0x9c00 << 16) | (0x996c >> 2),
  162. 0x00000000,
  163. (0x9c00 << 16) | (0x9970 >> 2),
  164. 0x00000000,
  165. (0x9c00 << 16) | (0x9974 >> 2),
  166. 0x00000000,
  167. (0x9c00 << 16) | (0x9978 >> 2),
  168. 0x00000000,
  169. (0x9c00 << 16) | (0x997c >> 2),
  170. 0x00000000,
  171. (0x9c00 << 16) | (0x9980 >> 2),
  172. 0x00000000,
  173. (0x9c00 << 16) | (0x9984 >> 2),
  174. 0x00000000,
  175. (0x9c00 << 16) | (0x9988 >> 2),
  176. 0x00000000,
  177. (0x9c00 << 16) | (0x998c >> 2),
  178. 0x00000000,
  179. (0x9c00 << 16) | (0x8c00 >> 2),
  180. 0x00000000,
  181. (0x9c00 << 16) | (0x8c14 >> 2),
  182. 0x00000000,
  183. (0x9c00 << 16) | (0x8c04 >> 2),
  184. 0x00000000,
  185. (0x9c00 << 16) | (0x8c08 >> 2),
  186. 0x00000000,
  187. (0x8000 << 16) | (0x9b7c >> 2),
  188. 0x00000000,
  189. (0x8040 << 16) | (0x9b7c >> 2),
  190. 0x00000000,
  191. (0x8000 << 16) | (0xe84 >> 2),
  192. 0x00000000,
  193. (0x8040 << 16) | (0xe84 >> 2),
  194. 0x00000000,
  195. (0x8000 << 16) | (0x89c0 >> 2),
  196. 0x00000000,
  197. (0x8040 << 16) | (0x89c0 >> 2),
  198. 0x00000000,
  199. (0x8000 << 16) | (0x914c >> 2),
  200. 0x00000000,
  201. (0x8040 << 16) | (0x914c >> 2),
  202. 0x00000000,
  203. (0x8000 << 16) | (0x8c20 >> 2),
  204. 0x00000000,
  205. (0x8040 << 16) | (0x8c20 >> 2),
  206. 0x00000000,
  207. (0x8000 << 16) | (0x9354 >> 2),
  208. 0x00000000,
  209. (0x8040 << 16) | (0x9354 >> 2),
  210. 0x00000000,
  211. (0x9c00 << 16) | (0x9060 >> 2),
  212. 0x00000000,
  213. (0x9c00 << 16) | (0x9364 >> 2),
  214. 0x00000000,
  215. (0x9c00 << 16) | (0x9100 >> 2),
  216. 0x00000000,
  217. (0x9c00 << 16) | (0x913c >> 2),
  218. 0x00000000,
  219. (0x8000 << 16) | (0x90e0 >> 2),
  220. 0x00000000,
  221. (0x8000 << 16) | (0x90e4 >> 2),
  222. 0x00000000,
  223. (0x8000 << 16) | (0x90e8 >> 2),
  224. 0x00000000,
  225. (0x8040 << 16) | (0x90e0 >> 2),
  226. 0x00000000,
  227. (0x8040 << 16) | (0x90e4 >> 2),
  228. 0x00000000,
  229. (0x8040 << 16) | (0x90e8 >> 2),
  230. 0x00000000,
  231. (0x9c00 << 16) | (0x8bcc >> 2),
  232. 0x00000000,
  233. (0x9c00 << 16) | (0x8b24 >> 2),
  234. 0x00000000,
  235. (0x9c00 << 16) | (0x88c4 >> 2),
  236. 0x00000000,
  237. (0x9c00 << 16) | (0x8e50 >> 2),
  238. 0x00000000,
  239. (0x9c00 << 16) | (0x8c0c >> 2),
  240. 0x00000000,
  241. (0x9c00 << 16) | (0x8e58 >> 2),
  242. 0x00000000,
  243. (0x9c00 << 16) | (0x8e5c >> 2),
  244. 0x00000000,
  245. (0x9c00 << 16) | (0x9508 >> 2),
  246. 0x00000000,
  247. (0x9c00 << 16) | (0x950c >> 2),
  248. 0x00000000,
  249. (0x9c00 << 16) | (0x9494 >> 2),
  250. 0x00000000,
  251. (0x9c00 << 16) | (0xac0c >> 2),
  252. 0x00000000,
  253. (0x9c00 << 16) | (0xac10 >> 2),
  254. 0x00000000,
  255. (0x9c00 << 16) | (0xac14 >> 2),
  256. 0x00000000,
  257. (0x9c00 << 16) | (0xae00 >> 2),
  258. 0x00000000,
  259. (0x9c00 << 16) | (0xac08 >> 2),
  260. 0x00000000,
  261. (0x9c00 << 16) | (0x88d4 >> 2),
  262. 0x00000000,
  263. (0x9c00 << 16) | (0x88c8 >> 2),
  264. 0x00000000,
  265. (0x9c00 << 16) | (0x88cc >> 2),
  266. 0x00000000,
  267. (0x9c00 << 16) | (0x89b0 >> 2),
  268. 0x00000000,
  269. (0x9c00 << 16) | (0x8b10 >> 2),
  270. 0x00000000,
  271. (0x9c00 << 16) | (0x8a14 >> 2),
  272. 0x00000000,
  273. (0x9c00 << 16) | (0x9830 >> 2),
  274. 0x00000000,
  275. (0x9c00 << 16) | (0x9834 >> 2),
  276. 0x00000000,
  277. (0x9c00 << 16) | (0x9838 >> 2),
  278. 0x00000000,
  279. (0x9c00 << 16) | (0x9a10 >> 2),
  280. 0x00000000,
  281. (0x8000 << 16) | (0x9870 >> 2),
  282. 0x00000000,
  283. (0x8000 << 16) | (0x9874 >> 2),
  284. 0x00000000,
  285. (0x8001 << 16) | (0x9870 >> 2),
  286. 0x00000000,
  287. (0x8001 << 16) | (0x9874 >> 2),
  288. 0x00000000,
  289. (0x8040 << 16) | (0x9870 >> 2),
  290. 0x00000000,
  291. (0x8040 << 16) | (0x9874 >> 2),
  292. 0x00000000,
  293. (0x8041 << 16) | (0x9870 >> 2),
  294. 0x00000000,
  295. (0x8041 << 16) | (0x9874 >> 2),
  296. 0x00000000,
  297. 0x00000000
  298. };
  299. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  300. {
  301. const char *chip_name;
  302. char fw_name[30];
  303. int err;
  304. const struct gfx_firmware_header_v1_0 *cp_hdr;
  305. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  306. DRM_DEBUG("\n");
  307. switch (adev->asic_type) {
  308. case CHIP_TAHITI:
  309. chip_name = "tahiti";
  310. break;
  311. case CHIP_PITCAIRN:
  312. chip_name = "pitcairn";
  313. break;
  314. case CHIP_VERDE:
  315. chip_name = "verde";
  316. break;
  317. case CHIP_OLAND:
  318. chip_name = "oland";
  319. break;
  320. case CHIP_HAINAN:
  321. chip_name = "hainan";
  322. break;
  323. default: BUG();
  324. }
  325. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  326. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  327. if (err)
  328. goto out;
  329. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  330. if (err)
  331. goto out;
  332. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  333. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  334. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  335. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  336. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  337. if (err)
  338. goto out;
  339. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  340. if (err)
  341. goto out;
  342. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  343. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  344. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  345. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  346. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  347. if (err)
  348. goto out;
  349. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  350. if (err)
  351. goto out;
  352. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  353. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  354. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  355. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  356. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  357. if (err)
  358. goto out;
  359. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  360. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  361. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  362. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  363. out:
  364. if (err) {
  365. pr_err("gfx6: Failed to load firmware \"%s\"\n", fw_name);
  366. release_firmware(adev->gfx.pfp_fw);
  367. adev->gfx.pfp_fw = NULL;
  368. release_firmware(adev->gfx.me_fw);
  369. adev->gfx.me_fw = NULL;
  370. release_firmware(adev->gfx.ce_fw);
  371. adev->gfx.ce_fw = NULL;
  372. release_firmware(adev->gfx.rlc_fw);
  373. adev->gfx.rlc_fw = NULL;
  374. }
  375. return err;
  376. }
  377. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  378. {
  379. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  380. u32 reg_offset, split_equal_to_row_size, *tilemode;
  381. memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array));
  382. tilemode = adev->gfx.config.tile_mode_array;
  383. switch (adev->gfx.config.mem_row_size_in_kb) {
  384. case 1:
  385. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  386. break;
  387. case 2:
  388. default:
  389. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  390. break;
  391. case 4:
  392. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  393. break;
  394. }
  395. if (adev->asic_type == CHIP_VERDE) {
  396. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  397. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  398. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  400. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  401. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  402. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  403. NUM_BANKS(ADDR_SURF_16_BANK);
  404. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  405. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  406. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  407. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  408. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  411. NUM_BANKS(ADDR_SURF_16_BANK);
  412. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  413. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  414. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  415. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  416. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  417. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  418. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  419. NUM_BANKS(ADDR_SURF_16_BANK);
  420. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  421. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  422. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  423. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  424. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  425. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  426. NUM_BANKS(ADDR_SURF_8_BANK) |
  427. TILE_SPLIT(split_equal_to_row_size);
  428. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  429. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  430. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  431. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  432. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  433. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  434. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  435. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  436. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  437. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  438. NUM_BANKS(ADDR_SURF_4_BANK);
  439. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  440. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  441. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  442. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  443. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  446. NUM_BANKS(ADDR_SURF_4_BANK);
  447. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  448. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  449. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  450. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  451. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  454. NUM_BANKS(ADDR_SURF_2_BANK);
  455. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  456. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  457. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  458. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  459. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  460. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  461. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  462. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  463. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  464. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  465. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  466. NUM_BANKS(ADDR_SURF_16_BANK);
  467. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  468. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  469. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  470. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  471. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  472. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  473. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  474. NUM_BANKS(ADDR_SURF_16_BANK);
  475. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  476. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  477. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  478. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  479. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  480. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  481. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  482. NUM_BANKS(ADDR_SURF_16_BANK);
  483. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  484. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  485. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  486. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  487. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  488. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  490. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  491. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  492. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  493. NUM_BANKS(ADDR_SURF_16_BANK);
  494. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  495. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  496. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  497. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  498. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  501. NUM_BANKS(ADDR_SURF_16_BANK);
  502. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  503. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  504. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  505. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  506. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  509. NUM_BANKS(ADDR_SURF_16_BANK);
  510. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  511. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  512. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  513. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  514. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  515. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  516. NUM_BANKS(ADDR_SURF_16_BANK) |
  517. TILE_SPLIT(split_equal_to_row_size);
  518. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  519. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  520. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  521. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  522. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  523. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  524. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  527. NUM_BANKS(ADDR_SURF_16_BANK) |
  528. TILE_SPLIT(split_equal_to_row_size);
  529. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  530. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  531. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  532. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  533. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  534. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  535. NUM_BANKS(ADDR_SURF_16_BANK) |
  536. TILE_SPLIT(split_equal_to_row_size);
  537. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  538. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  539. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  540. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  541. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  542. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  543. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  544. NUM_BANKS(ADDR_SURF_8_BANK);
  545. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  546. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  547. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  548. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  549. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  550. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  551. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  552. NUM_BANKS(ADDR_SURF_8_BANK);
  553. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  554. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  555. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  556. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  557. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  558. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  559. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  560. NUM_BANKS(ADDR_SURF_4_BANK);
  561. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  562. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  563. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  564. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  565. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  566. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  567. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  568. NUM_BANKS(ADDR_SURF_4_BANK);
  569. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  570. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  571. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  572. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  573. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  574. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  575. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  576. NUM_BANKS(ADDR_SURF_2_BANK);
  577. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  578. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  579. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  580. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  581. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  582. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  583. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  584. NUM_BANKS(ADDR_SURF_2_BANK);
  585. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  586. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  587. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  588. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  589. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  590. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  591. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  592. NUM_BANKS(ADDR_SURF_2_BANK);
  593. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  594. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  595. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  596. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  597. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  598. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  599. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  600. NUM_BANKS(ADDR_SURF_2_BANK);
  601. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  602. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  603. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  604. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  605. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  606. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  607. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  608. NUM_BANKS(ADDR_SURF_2_BANK);
  609. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  610. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  611. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  612. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  613. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  616. NUM_BANKS(ADDR_SURF_2_BANK);
  617. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  618. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  619. } else if (adev->asic_type == CHIP_OLAND) {
  620. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  621. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  622. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  623. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  624. NUM_BANKS(ADDR_SURF_16_BANK) |
  625. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
  628. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  629. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  630. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  631. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  632. NUM_BANKS(ADDR_SURF_16_BANK) |
  633. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
  636. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  637. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  638. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  639. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  640. NUM_BANKS(ADDR_SURF_16_BANK) |
  641. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
  644. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  645. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  646. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  647. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  648. NUM_BANKS(ADDR_SURF_16_BANK) |
  649. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
  652. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  653. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  654. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  655. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  656. NUM_BANKS(ADDR_SURF_16_BANK) |
  657. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  658. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  659. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  660. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  661. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  662. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  663. TILE_SPLIT(split_equal_to_row_size) |
  664. NUM_BANKS(ADDR_SURF_16_BANK) |
  665. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  666. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  667. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  668. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  669. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  670. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  671. TILE_SPLIT(split_equal_to_row_size) |
  672. NUM_BANKS(ADDR_SURF_16_BANK) |
  673. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  674. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  675. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  676. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  677. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  678. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  679. TILE_SPLIT(split_equal_to_row_size) |
  680. NUM_BANKS(ADDR_SURF_16_BANK) |
  681. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  682. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  683. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
  684. tilemode[8] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  685. ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  686. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  687. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  688. NUM_BANKS(ADDR_SURF_16_BANK) |
  689. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  690. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  691. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  692. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  693. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  694. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  695. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  696. NUM_BANKS(ADDR_SURF_16_BANK) |
  697. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  698. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  699. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  700. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  701. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  702. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  703. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  704. NUM_BANKS(ADDR_SURF_16_BANK) |
  705. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
  708. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  709. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  710. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  711. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  712. NUM_BANKS(ADDR_SURF_16_BANK) |
  713. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  716. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  717. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  718. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  719. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  720. NUM_BANKS(ADDR_SURF_16_BANK) |
  721. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  724. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  725. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  726. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  727. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  728. NUM_BANKS(ADDR_SURF_16_BANK) |
  729. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  732. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  733. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  734. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  735. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  736. NUM_BANKS(ADDR_SURF_16_BANK) |
  737. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  740. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  741. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  742. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  743. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  744. NUM_BANKS(ADDR_SURF_16_BANK) |
  745. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  748. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  749. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  750. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  751. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  752. NUM_BANKS(ADDR_SURF_16_BANK) |
  753. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  754. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  755. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  756. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  757. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  758. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  759. TILE_SPLIT(split_equal_to_row_size) |
  760. NUM_BANKS(ADDR_SURF_16_BANK) |
  761. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  764. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  765. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  766. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  767. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  768. NUM_BANKS(ADDR_SURF_16_BANK) |
  769. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  770. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  771. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  772. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  773. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  774. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  775. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  776. NUM_BANKS(ADDR_SURF_16_BANK) |
  777. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  778. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  779. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4);
  780. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  781. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  782. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  783. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  784. NUM_BANKS(ADDR_SURF_16_BANK) |
  785. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  786. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  787. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  788. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  789. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  790. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  791. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  792. NUM_BANKS(ADDR_SURF_16_BANK) |
  793. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  794. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  795. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2);
  796. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  797. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  798. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  799. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  800. NUM_BANKS(ADDR_SURF_8_BANK) |
  801. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  802. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  803. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1);
  804. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  805. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  806. } else if (adev->asic_type == CHIP_HAINAN) {
  807. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  808. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  809. PIPE_CONFIG(ADDR_SURF_P2) |
  810. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  811. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  814. NUM_BANKS(ADDR_SURF_16_BANK);
  815. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  816. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  817. PIPE_CONFIG(ADDR_SURF_P2) |
  818. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  819. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  820. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  821. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  822. NUM_BANKS(ADDR_SURF_16_BANK);
  823. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  824. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  825. PIPE_CONFIG(ADDR_SURF_P2) |
  826. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  827. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  828. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  829. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  830. NUM_BANKS(ADDR_SURF_16_BANK);
  831. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  832. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  833. PIPE_CONFIG(ADDR_SURF_P2) |
  834. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  835. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  836. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  837. NUM_BANKS(ADDR_SURF_8_BANK) |
  838. TILE_SPLIT(split_equal_to_row_size);
  839. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  840. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  841. PIPE_CONFIG(ADDR_SURF_P2);
  842. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  843. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  844. PIPE_CONFIG(ADDR_SURF_P2) |
  845. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  846. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  847. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  848. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  849. NUM_BANKS(ADDR_SURF_8_BANK);
  850. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  851. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  852. PIPE_CONFIG(ADDR_SURF_P2) |
  853. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  854. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  855. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  856. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  857. NUM_BANKS(ADDR_SURF_8_BANK);
  858. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  859. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  860. PIPE_CONFIG(ADDR_SURF_P2) |
  861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  862. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  863. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  864. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  865. NUM_BANKS(ADDR_SURF_4_BANK);
  866. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  867. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  868. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  869. PIPE_CONFIG(ADDR_SURF_P2);
  870. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  871. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  872. PIPE_CONFIG(ADDR_SURF_P2) |
  873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  874. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  875. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  876. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  877. NUM_BANKS(ADDR_SURF_16_BANK);
  878. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  879. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  880. PIPE_CONFIG(ADDR_SURF_P2) |
  881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  882. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  885. NUM_BANKS(ADDR_SURF_16_BANK);
  886. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  887. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  888. PIPE_CONFIG(ADDR_SURF_P2) |
  889. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  890. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  893. NUM_BANKS(ADDR_SURF_16_BANK);
  894. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  895. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  896. PIPE_CONFIG(ADDR_SURF_P2);
  897. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  898. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  899. PIPE_CONFIG(ADDR_SURF_P2) |
  900. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  901. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  904. NUM_BANKS(ADDR_SURF_16_BANK);
  905. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  906. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  907. PIPE_CONFIG(ADDR_SURF_P2) |
  908. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  909. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  912. NUM_BANKS(ADDR_SURF_16_BANK);
  913. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  914. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  915. PIPE_CONFIG(ADDR_SURF_P2) |
  916. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  917. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  918. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  919. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  920. NUM_BANKS(ADDR_SURF_16_BANK);
  921. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  922. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  923. PIPE_CONFIG(ADDR_SURF_P2) |
  924. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  925. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  926. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  927. NUM_BANKS(ADDR_SURF_16_BANK) |
  928. TILE_SPLIT(split_equal_to_row_size);
  929. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  930. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  931. PIPE_CONFIG(ADDR_SURF_P2);
  932. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  933. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  934. PIPE_CONFIG(ADDR_SURF_P2) |
  935. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  936. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  937. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  938. NUM_BANKS(ADDR_SURF_16_BANK) |
  939. TILE_SPLIT(split_equal_to_row_size);
  940. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  941. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  942. PIPE_CONFIG(ADDR_SURF_P2) |
  943. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  944. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  945. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  946. NUM_BANKS(ADDR_SURF_16_BANK) |
  947. TILE_SPLIT(split_equal_to_row_size);
  948. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  949. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  950. PIPE_CONFIG(ADDR_SURF_P2) |
  951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  952. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  955. NUM_BANKS(ADDR_SURF_8_BANK);
  956. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  957. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  958. PIPE_CONFIG(ADDR_SURF_P2) |
  959. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  960. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  963. NUM_BANKS(ADDR_SURF_8_BANK);
  964. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  965. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  966. PIPE_CONFIG(ADDR_SURF_P2) |
  967. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  968. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  971. NUM_BANKS(ADDR_SURF_8_BANK);
  972. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  973. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  974. PIPE_CONFIG(ADDR_SURF_P2) |
  975. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  976. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  977. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  978. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  979. NUM_BANKS(ADDR_SURF_8_BANK);
  980. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  981. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  982. PIPE_CONFIG(ADDR_SURF_P2) |
  983. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  984. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  985. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  986. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  987. NUM_BANKS(ADDR_SURF_4_BANK);
  988. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  989. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  990. PIPE_CONFIG(ADDR_SURF_P2) |
  991. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  992. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  995. NUM_BANKS(ADDR_SURF_4_BANK);
  996. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  997. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  998. PIPE_CONFIG(ADDR_SURF_P2) |
  999. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1000. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1003. NUM_BANKS(ADDR_SURF_4_BANK);
  1004. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1005. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1006. PIPE_CONFIG(ADDR_SURF_P2) |
  1007. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1008. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1011. NUM_BANKS(ADDR_SURF_4_BANK);
  1012. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1013. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1014. PIPE_CONFIG(ADDR_SURF_P2) |
  1015. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1016. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1017. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1018. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1019. NUM_BANKS(ADDR_SURF_4_BANK);
  1020. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1021. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1022. PIPE_CONFIG(ADDR_SURF_P2) |
  1023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1024. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1025. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1026. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1027. NUM_BANKS(ADDR_SURF_4_BANK);
  1028. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1029. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  1030. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  1031. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1032. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1033. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1035. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1036. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1037. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1038. NUM_BANKS(ADDR_SURF_16_BANK);
  1039. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1040. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1041. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1042. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1043. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1046. NUM_BANKS(ADDR_SURF_16_BANK);
  1047. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1048. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1049. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1050. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1051. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1054. NUM_BANKS(ADDR_SURF_16_BANK);
  1055. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1056. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1057. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1058. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1061. NUM_BANKS(ADDR_SURF_4_BANK) |
  1062. TILE_SPLIT(split_equal_to_row_size);
  1063. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1064. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1065. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  1066. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1067. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1068. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1070. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1073. NUM_BANKS(ADDR_SURF_2_BANK);
  1074. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1075. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1076. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1078. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1081. NUM_BANKS(ADDR_SURF_2_BANK);
  1082. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1083. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1084. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1085. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1086. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1089. NUM_BANKS(ADDR_SURF_2_BANK);
  1090. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  1091. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1092. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1093. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  1094. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1095. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1096. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1097. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1098. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1101. NUM_BANKS(ADDR_SURF_16_BANK);
  1102. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1103. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1104. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1105. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1106. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1107. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1108. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1109. NUM_BANKS(ADDR_SURF_16_BANK);
  1110. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1111. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1112. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1113. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1114. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1115. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1116. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1117. NUM_BANKS(ADDR_SURF_16_BANK);
  1118. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1119. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1120. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  1121. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1122. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1123. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1124. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1125. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1126. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1127. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1128. NUM_BANKS(ADDR_SURF_16_BANK);
  1129. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1130. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1131. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1132. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1133. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1134. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1135. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1136. NUM_BANKS(ADDR_SURF_16_BANK);
  1137. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1138. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1139. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1141. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1142. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1143. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1144. NUM_BANKS(ADDR_SURF_16_BANK);
  1145. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1146. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1147. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1148. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1151. NUM_BANKS(ADDR_SURF_16_BANK) |
  1152. TILE_SPLIT(split_equal_to_row_size);
  1153. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1154. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1155. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  1156. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1157. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1158. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1159. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1162. NUM_BANKS(ADDR_SURF_16_BANK) |
  1163. TILE_SPLIT(split_equal_to_row_size);
  1164. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1165. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1166. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1167. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1170. NUM_BANKS(ADDR_SURF_16_BANK) |
  1171. TILE_SPLIT(split_equal_to_row_size);
  1172. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1173. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1174. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1175. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1176. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1179. NUM_BANKS(ADDR_SURF_4_BANK);
  1180. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1181. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1182. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1183. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1184. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1185. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1186. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1187. NUM_BANKS(ADDR_SURF_4_BANK);
  1188. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1189. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1190. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1191. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1192. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1195. NUM_BANKS(ADDR_SURF_2_BANK);
  1196. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1197. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1198. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1199. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1200. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1201. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1202. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1203. NUM_BANKS(ADDR_SURF_2_BANK);
  1204. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1205. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1206. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1207. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1208. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1211. NUM_BANKS(ADDR_SURF_2_BANK);
  1212. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1213. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1214. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1215. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1216. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1217. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1218. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1219. NUM_BANKS(ADDR_SURF_2_BANK);
  1220. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1221. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1222. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1223. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1224. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1225. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1226. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1227. NUM_BANKS(ADDR_SURF_2_BANK);
  1228. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1229. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1230. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1231. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1232. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1235. NUM_BANKS(ADDR_SURF_2_BANK);
  1236. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1237. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1238. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1239. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1240. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1243. NUM_BANKS(ADDR_SURF_2_BANK);
  1244. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1245. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1246. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1248. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1251. NUM_BANKS(ADDR_SURF_2_BANK);
  1252. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1253. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  1254. } else {
  1255. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1256. }
  1257. }
  1258. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  1259. u32 sh_num, u32 instance)
  1260. {
  1261. u32 data;
  1262. if (instance == 0xffffffff)
  1263. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1264. else
  1265. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1266. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1267. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1268. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1269. else if (se_num == 0xffffffff)
  1270. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1271. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1272. else if (sh_num == 0xffffffff)
  1273. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1274. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1275. else
  1276. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1277. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1278. WREG32(mmGRBM_GFX_INDEX, data);
  1279. }
  1280. static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1281. {
  1282. u32 data, mask;
  1283. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  1284. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1285. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  1286. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se/
  1287. adev->gfx.config.max_sh_per_se);
  1288. return ~data & mask;
  1289. }
  1290. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  1291. {
  1292. switch (adev->asic_type) {
  1293. case CHIP_TAHITI:
  1294. case CHIP_PITCAIRN:
  1295. *rconf |=
  1296. (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
  1297. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1298. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1299. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
  1300. (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
  1301. (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
  1302. (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
  1303. break;
  1304. case CHIP_VERDE:
  1305. *rconf |=
  1306. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1307. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1308. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
  1309. break;
  1310. case CHIP_OLAND:
  1311. *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
  1312. break;
  1313. case CHIP_HAINAN:
  1314. *rconf |= 0x0;
  1315. break;
  1316. default:
  1317. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1318. break;
  1319. }
  1320. }
  1321. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1322. u32 raster_config, unsigned rb_mask,
  1323. unsigned num_rb)
  1324. {
  1325. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1326. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1327. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1328. unsigned rb_per_se = num_rb / num_se;
  1329. unsigned se_mask[4];
  1330. unsigned se;
  1331. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1332. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1333. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1334. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1335. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1336. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1337. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1338. for (se = 0; se < num_se; se++) {
  1339. unsigned raster_config_se = raster_config;
  1340. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1341. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1342. int idx = (se / 2) * 2;
  1343. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1344. raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
  1345. if (!se_mask[idx])
  1346. raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1347. else
  1348. raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1349. }
  1350. pkr0_mask &= rb_mask;
  1351. pkr1_mask &= rb_mask;
  1352. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1353. raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
  1354. if (!pkr0_mask)
  1355. raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1356. else
  1357. raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1358. }
  1359. if (rb_per_se >= 2) {
  1360. unsigned rb0_mask = 1 << (se * rb_per_se);
  1361. unsigned rb1_mask = rb0_mask << 1;
  1362. rb0_mask &= rb_mask;
  1363. rb1_mask &= rb_mask;
  1364. if (!rb0_mask || !rb1_mask) {
  1365. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
  1366. if (!rb0_mask)
  1367. raster_config_se |=
  1368. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1369. else
  1370. raster_config_se |=
  1371. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1372. }
  1373. if (rb_per_se > 2) {
  1374. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1375. rb1_mask = rb0_mask << 1;
  1376. rb0_mask &= rb_mask;
  1377. rb1_mask &= rb_mask;
  1378. if (!rb0_mask || !rb1_mask) {
  1379. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
  1380. if (!rb0_mask)
  1381. raster_config_se |=
  1382. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1383. else
  1384. raster_config_se |=
  1385. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1386. }
  1387. }
  1388. }
  1389. /* GRBM_GFX_INDEX has a different offset on SI */
  1390. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1391. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1392. }
  1393. /* GRBM_GFX_INDEX has a different offset on SI */
  1394. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1395. }
  1396. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
  1397. {
  1398. int i, j;
  1399. u32 data;
  1400. u32 raster_config = 0;
  1401. u32 active_rbs = 0;
  1402. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1403. adev->gfx.config.max_sh_per_se;
  1404. unsigned num_rb_pipes;
  1405. mutex_lock(&adev->grbm_idx_mutex);
  1406. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1407. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1408. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1409. data = gfx_v6_0_get_rb_active_bitmap(adev);
  1410. active_rbs |= data <<
  1411. ((i * adev->gfx.config.max_sh_per_se + j) *
  1412. rb_bitmap_width_per_sh);
  1413. }
  1414. }
  1415. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1416. adev->gfx.config.backend_enable_mask = active_rbs;
  1417. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1418. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1419. adev->gfx.config.max_shader_engines, 16);
  1420. gfx_v6_0_raster_config(adev, &raster_config);
  1421. if (!adev->gfx.config.backend_enable_mask ||
  1422. adev->gfx.config.num_rbs >= num_rb_pipes)
  1423. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1424. else
  1425. gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
  1426. adev->gfx.config.backend_enable_mask,
  1427. num_rb_pipes);
  1428. /* cache the values for userspace */
  1429. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1430. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1431. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1432. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  1433. RREG32(mmCC_RB_BACKEND_DISABLE);
  1434. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  1435. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1436. adev->gfx.config.rb_config[i][j].raster_config =
  1437. RREG32(mmPA_SC_RASTER_CONFIG);
  1438. }
  1439. }
  1440. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1441. mutex_unlock(&adev->grbm_idx_mutex);
  1442. }
  1443. static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  1444. u32 bitmap)
  1445. {
  1446. u32 data;
  1447. if (!bitmap)
  1448. return;
  1449. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  1450. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  1451. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  1452. }
  1453. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
  1454. {
  1455. u32 data, mask;
  1456. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  1457. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  1458. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  1459. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  1460. }
  1461. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
  1462. {
  1463. int i, j, k;
  1464. u32 data, mask;
  1465. u32 active_cu = 0;
  1466. mutex_lock(&adev->grbm_idx_mutex);
  1467. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1468. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1469. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1470. data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
  1471. active_cu = gfx_v6_0_get_cu_enabled(adev);
  1472. mask = 1;
  1473. for (k = 0; k < 16; k++) {
  1474. mask <<= k;
  1475. if (active_cu & mask) {
  1476. data &= ~mask;
  1477. WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
  1478. break;
  1479. }
  1480. }
  1481. }
  1482. }
  1483. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1484. mutex_unlock(&adev->grbm_idx_mutex);
  1485. }
  1486. static void gfx_v6_0_config_init(struct amdgpu_device *adev)
  1487. {
  1488. adev->gfx.config.double_offchip_lds_buf = 0;
  1489. }
  1490. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1491. {
  1492. u32 gb_addr_config = 0;
  1493. u32 mc_shared_chmap, mc_arb_ramcfg;
  1494. u32 sx_debug_1;
  1495. u32 hdp_host_path_cntl;
  1496. u32 tmp;
  1497. switch (adev->asic_type) {
  1498. case CHIP_TAHITI:
  1499. adev->gfx.config.max_shader_engines = 2;
  1500. adev->gfx.config.max_tile_pipes = 12;
  1501. adev->gfx.config.max_cu_per_sh = 8;
  1502. adev->gfx.config.max_sh_per_se = 2;
  1503. adev->gfx.config.max_backends_per_se = 4;
  1504. adev->gfx.config.max_texture_channel_caches = 12;
  1505. adev->gfx.config.max_gprs = 256;
  1506. adev->gfx.config.max_gs_threads = 32;
  1507. adev->gfx.config.max_hw_contexts = 8;
  1508. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1509. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1510. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1511. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1512. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1513. break;
  1514. case CHIP_PITCAIRN:
  1515. adev->gfx.config.max_shader_engines = 2;
  1516. adev->gfx.config.max_tile_pipes = 8;
  1517. adev->gfx.config.max_cu_per_sh = 5;
  1518. adev->gfx.config.max_sh_per_se = 2;
  1519. adev->gfx.config.max_backends_per_se = 4;
  1520. adev->gfx.config.max_texture_channel_caches = 8;
  1521. adev->gfx.config.max_gprs = 256;
  1522. adev->gfx.config.max_gs_threads = 32;
  1523. adev->gfx.config.max_hw_contexts = 8;
  1524. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1525. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1526. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1527. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1528. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1529. break;
  1530. case CHIP_VERDE:
  1531. adev->gfx.config.max_shader_engines = 1;
  1532. adev->gfx.config.max_tile_pipes = 4;
  1533. adev->gfx.config.max_cu_per_sh = 5;
  1534. adev->gfx.config.max_sh_per_se = 2;
  1535. adev->gfx.config.max_backends_per_se = 4;
  1536. adev->gfx.config.max_texture_channel_caches = 4;
  1537. adev->gfx.config.max_gprs = 256;
  1538. adev->gfx.config.max_gs_threads = 32;
  1539. adev->gfx.config.max_hw_contexts = 8;
  1540. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1541. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1542. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1543. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1544. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1545. break;
  1546. case CHIP_OLAND:
  1547. adev->gfx.config.max_shader_engines = 1;
  1548. adev->gfx.config.max_tile_pipes = 4;
  1549. adev->gfx.config.max_cu_per_sh = 6;
  1550. adev->gfx.config.max_sh_per_se = 1;
  1551. adev->gfx.config.max_backends_per_se = 2;
  1552. adev->gfx.config.max_texture_channel_caches = 4;
  1553. adev->gfx.config.max_gprs = 256;
  1554. adev->gfx.config.max_gs_threads = 16;
  1555. adev->gfx.config.max_hw_contexts = 8;
  1556. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1557. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1558. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1559. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1560. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1561. break;
  1562. case CHIP_HAINAN:
  1563. adev->gfx.config.max_shader_engines = 1;
  1564. adev->gfx.config.max_tile_pipes = 4;
  1565. adev->gfx.config.max_cu_per_sh = 5;
  1566. adev->gfx.config.max_sh_per_se = 1;
  1567. adev->gfx.config.max_backends_per_se = 1;
  1568. adev->gfx.config.max_texture_channel_caches = 2;
  1569. adev->gfx.config.max_gprs = 256;
  1570. adev->gfx.config.max_gs_threads = 16;
  1571. adev->gfx.config.max_hw_contexts = 8;
  1572. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1573. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1574. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1575. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1576. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1577. break;
  1578. default:
  1579. BUG();
  1580. break;
  1581. }
  1582. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1583. WREG32(mmSRBM_INT_CNTL, 1);
  1584. WREG32(mmSRBM_INT_ACK, 1);
  1585. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  1586. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1587. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1588. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1589. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1590. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1591. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  1592. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1593. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1594. adev->gfx.config.mem_row_size_in_kb = 4;
  1595. adev->gfx.config.shader_engine_tile_size = 32;
  1596. adev->gfx.config.num_gpus = 1;
  1597. adev->gfx.config.multi_gpu_tile_size = 64;
  1598. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  1599. switch (adev->gfx.config.mem_row_size_in_kb) {
  1600. case 1:
  1601. default:
  1602. gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1603. break;
  1604. case 2:
  1605. gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1606. break;
  1607. case 4:
  1608. gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1609. break;
  1610. }
  1611. gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
  1612. if (adev->gfx.config.max_shader_engines == 2)
  1613. gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
  1614. adev->gfx.config.gb_addr_config = gb_addr_config;
  1615. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1616. WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
  1617. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1618. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1619. WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1620. WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1621. #if 0
  1622. if (adev->has_uvd) {
  1623. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1624. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1625. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1626. }
  1627. #endif
  1628. gfx_v6_0_tiling_mode_table_init(adev);
  1629. gfx_v6_0_setup_rb(adev);
  1630. gfx_v6_0_setup_spi(adev);
  1631. gfx_v6_0_get_cu_info(adev);
  1632. gfx_v6_0_config_init(adev);
  1633. WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
  1634. (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
  1635. WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1636. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1637. sx_debug_1 = RREG32(mmSX_DEBUG_1);
  1638. WREG32(mmSX_DEBUG_1, sx_debug_1);
  1639. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1640. WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1641. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1642. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1643. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1644. WREG32(mmVGT_NUM_INSTANCES, 1);
  1645. WREG32(mmCP_PERFMON_CNTL, 0);
  1646. WREG32(mmSQ_CONFIG, 0);
  1647. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1648. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1649. WREG32(mmVGT_CACHE_INVALIDATION,
  1650. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1651. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1652. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1653. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1654. WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
  1655. WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
  1656. WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
  1657. WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
  1658. WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
  1659. WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
  1660. WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
  1661. WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
  1662. hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
  1663. WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1664. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1665. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1666. udelay(50);
  1667. }
  1668. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1669. {
  1670. adev->gfx.scratch.num_reg = 8;
  1671. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1672. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1673. }
  1674. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1675. {
  1676. struct amdgpu_device *adev = ring->adev;
  1677. uint32_t scratch;
  1678. uint32_t tmp = 0;
  1679. unsigned i;
  1680. int r;
  1681. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1682. if (r) {
  1683. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1684. return r;
  1685. }
  1686. WREG32(scratch, 0xCAFEDEAD);
  1687. r = amdgpu_ring_alloc(ring, 3);
  1688. if (r) {
  1689. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1690. amdgpu_gfx_scratch_free(adev, scratch);
  1691. return r;
  1692. }
  1693. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1694. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1695. amdgpu_ring_write(ring, 0xDEADBEEF);
  1696. amdgpu_ring_commit(ring);
  1697. for (i = 0; i < adev->usec_timeout; i++) {
  1698. tmp = RREG32(scratch);
  1699. if (tmp == 0xDEADBEEF)
  1700. break;
  1701. DRM_UDELAY(1);
  1702. }
  1703. if (i < adev->usec_timeout) {
  1704. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1705. } else {
  1706. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1707. ring->idx, scratch, tmp);
  1708. r = -EINVAL;
  1709. }
  1710. amdgpu_gfx_scratch_free(adev, scratch);
  1711. return r;
  1712. }
  1713. static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  1714. {
  1715. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  1716. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  1717. EVENT_INDEX(0));
  1718. }
  1719. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1720. u64 seq, unsigned flags)
  1721. {
  1722. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1723. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1724. /* flush read cache over gart */
  1725. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1726. amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1727. amdgpu_ring_write(ring, 0);
  1728. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1729. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1730. PACKET3_TC_ACTION_ENA |
  1731. PACKET3_SH_KCACHE_ACTION_ENA |
  1732. PACKET3_SH_ICACHE_ACTION_ENA);
  1733. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1734. amdgpu_ring_write(ring, 0);
  1735. amdgpu_ring_write(ring, 10); /* poll interval */
  1736. /* EVENT_WRITE_EOP - flush caches, send int */
  1737. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1738. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1739. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1740. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1741. ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
  1742. ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
  1743. amdgpu_ring_write(ring, lower_32_bits(seq));
  1744. amdgpu_ring_write(ring, upper_32_bits(seq));
  1745. }
  1746. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1747. struct amdgpu_ib *ib,
  1748. unsigned vmid, bool ctx_switch)
  1749. {
  1750. u32 header, control = 0;
  1751. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1752. if (ctx_switch) {
  1753. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1754. amdgpu_ring_write(ring, 0);
  1755. }
  1756. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1757. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1758. else
  1759. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1760. control |= ib->length_dw | (vmid << 24);
  1761. amdgpu_ring_write(ring, header);
  1762. amdgpu_ring_write(ring,
  1763. #ifdef __BIG_ENDIAN
  1764. (2 << 0) |
  1765. #endif
  1766. (ib->gpu_addr & 0xFFFFFFFC));
  1767. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1768. amdgpu_ring_write(ring, control);
  1769. }
  1770. /**
  1771. * gfx_v6_0_ring_test_ib - basic ring IB test
  1772. *
  1773. * @ring: amdgpu_ring structure holding ring information
  1774. *
  1775. * Allocate an IB and execute it on the gfx ring (SI).
  1776. * Provides a basic gfx ring test to verify that IBs are working.
  1777. * Returns 0 on success, error on failure.
  1778. */
  1779. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1780. {
  1781. struct amdgpu_device *adev = ring->adev;
  1782. struct amdgpu_ib ib;
  1783. struct dma_fence *f = NULL;
  1784. uint32_t scratch;
  1785. uint32_t tmp = 0;
  1786. long r;
  1787. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1788. if (r) {
  1789. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1790. return r;
  1791. }
  1792. WREG32(scratch, 0xCAFEDEAD);
  1793. memset(&ib, 0, sizeof(ib));
  1794. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1795. if (r) {
  1796. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1797. goto err1;
  1798. }
  1799. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1800. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1801. ib.ptr[2] = 0xDEADBEEF;
  1802. ib.length_dw = 3;
  1803. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1804. if (r)
  1805. goto err2;
  1806. r = dma_fence_wait_timeout(f, false, timeout);
  1807. if (r == 0) {
  1808. DRM_ERROR("amdgpu: IB test timed out\n");
  1809. r = -ETIMEDOUT;
  1810. goto err2;
  1811. } else if (r < 0) {
  1812. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1813. goto err2;
  1814. }
  1815. tmp = RREG32(scratch);
  1816. if (tmp == 0xDEADBEEF) {
  1817. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  1818. r = 0;
  1819. } else {
  1820. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1821. scratch, tmp);
  1822. r = -EINVAL;
  1823. }
  1824. err2:
  1825. amdgpu_ib_free(adev, &ib, NULL);
  1826. dma_fence_put(f);
  1827. err1:
  1828. amdgpu_gfx_scratch_free(adev, scratch);
  1829. return r;
  1830. }
  1831. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1832. {
  1833. int i;
  1834. if (enable) {
  1835. WREG32(mmCP_ME_CNTL, 0);
  1836. } else {
  1837. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
  1838. CP_ME_CNTL__PFP_HALT_MASK |
  1839. CP_ME_CNTL__CE_HALT_MASK));
  1840. WREG32(mmSCRATCH_UMSK, 0);
  1841. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1842. adev->gfx.gfx_ring[i].ready = false;
  1843. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1844. adev->gfx.compute_ring[i].ready = false;
  1845. }
  1846. udelay(50);
  1847. }
  1848. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1849. {
  1850. unsigned i;
  1851. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1852. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1853. const struct gfx_firmware_header_v1_0 *me_hdr;
  1854. const __le32 *fw_data;
  1855. u32 fw_size;
  1856. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1857. return -EINVAL;
  1858. gfx_v6_0_cp_gfx_enable(adev, false);
  1859. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1860. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1861. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1862. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1863. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1864. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1865. /* PFP */
  1866. fw_data = (const __le32 *)
  1867. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1868. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1869. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1870. for (i = 0; i < fw_size; i++)
  1871. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1872. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1873. /* CE */
  1874. fw_data = (const __le32 *)
  1875. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1876. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1877. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1878. for (i = 0; i < fw_size; i++)
  1879. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1880. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1881. /* ME */
  1882. fw_data = (const __be32 *)
  1883. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1884. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1885. WREG32(mmCP_ME_RAM_WADDR, 0);
  1886. for (i = 0; i < fw_size; i++)
  1887. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1888. WREG32(mmCP_ME_RAM_WADDR, 0);
  1889. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1890. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1891. WREG32(mmCP_ME_RAM_WADDR, 0);
  1892. WREG32(mmCP_ME_RAM_RADDR, 0);
  1893. return 0;
  1894. }
  1895. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1896. {
  1897. const struct cs_section_def *sect = NULL;
  1898. const struct cs_extent_def *ext = NULL;
  1899. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1900. int r, i;
  1901. r = amdgpu_ring_alloc(ring, 7 + 4);
  1902. if (r) {
  1903. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1904. return r;
  1905. }
  1906. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1907. amdgpu_ring_write(ring, 0x1);
  1908. amdgpu_ring_write(ring, 0x0);
  1909. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1910. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1911. amdgpu_ring_write(ring, 0);
  1912. amdgpu_ring_write(ring, 0);
  1913. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1914. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1915. amdgpu_ring_write(ring, 0xc000);
  1916. amdgpu_ring_write(ring, 0xe000);
  1917. amdgpu_ring_commit(ring);
  1918. gfx_v6_0_cp_gfx_enable(adev, true);
  1919. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1920. if (r) {
  1921. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1922. return r;
  1923. }
  1924. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1925. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1926. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1927. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1928. if (sect->id == SECT_CONTEXT) {
  1929. amdgpu_ring_write(ring,
  1930. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1931. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1932. for (i = 0; i < ext->reg_count; i++)
  1933. amdgpu_ring_write(ring, ext->extent[i]);
  1934. }
  1935. }
  1936. }
  1937. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1938. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1939. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1940. amdgpu_ring_write(ring, 0);
  1941. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1942. amdgpu_ring_write(ring, 0x00000316);
  1943. amdgpu_ring_write(ring, 0x0000000e);
  1944. amdgpu_ring_write(ring, 0x00000010);
  1945. amdgpu_ring_commit(ring);
  1946. return 0;
  1947. }
  1948. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  1949. {
  1950. struct amdgpu_ring *ring;
  1951. u32 tmp;
  1952. u32 rb_bufsz;
  1953. int r;
  1954. u64 rptr_addr;
  1955. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  1956. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1957. /* Set the write pointer delay */
  1958. WREG32(mmCP_RB_WPTR_DELAY, 0);
  1959. WREG32(mmCP_DEBUG, 0);
  1960. WREG32(mmSCRATCH_ADDR, 0);
  1961. /* ring 0 - compute and gfx */
  1962. /* Set ring buffer size */
  1963. ring = &adev->gfx.gfx_ring[0];
  1964. rb_bufsz = order_base_2(ring->ring_size / 8);
  1965. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1966. #ifdef __BIG_ENDIAN
  1967. tmp |= BUF_SWAP_32BIT;
  1968. #endif
  1969. WREG32(mmCP_RB0_CNTL, tmp);
  1970. /* Initialize the ring buffer's read and write pointers */
  1971. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  1972. ring->wptr = 0;
  1973. WREG32(mmCP_RB0_WPTR, ring->wptr);
  1974. /* set the wb address whether it's enabled or not */
  1975. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1976. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1977. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1978. WREG32(mmSCRATCH_UMSK, 0);
  1979. mdelay(1);
  1980. WREG32(mmCP_RB0_CNTL, tmp);
  1981. WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
  1982. /* start the rings */
  1983. gfx_v6_0_cp_gfx_start(adev);
  1984. ring->ready = true;
  1985. r = amdgpu_ring_test_ring(ring);
  1986. if (r) {
  1987. ring->ready = false;
  1988. return r;
  1989. }
  1990. return 0;
  1991. }
  1992. static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  1993. {
  1994. return ring->adev->wb.wb[ring->rptr_offs];
  1995. }
  1996. static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  1997. {
  1998. struct amdgpu_device *adev = ring->adev;
  1999. if (ring == &adev->gfx.gfx_ring[0])
  2000. return RREG32(mmCP_RB0_WPTR);
  2001. else if (ring == &adev->gfx.compute_ring[0])
  2002. return RREG32(mmCP_RB1_WPTR);
  2003. else if (ring == &adev->gfx.compute_ring[1])
  2004. return RREG32(mmCP_RB2_WPTR);
  2005. else
  2006. BUG();
  2007. }
  2008. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2009. {
  2010. struct amdgpu_device *adev = ring->adev;
  2011. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2012. (void)RREG32(mmCP_RB0_WPTR);
  2013. }
  2014. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2015. {
  2016. struct amdgpu_device *adev = ring->adev;
  2017. if (ring == &adev->gfx.compute_ring[0]) {
  2018. WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
  2019. (void)RREG32(mmCP_RB1_WPTR);
  2020. } else if (ring == &adev->gfx.compute_ring[1]) {
  2021. WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
  2022. (void)RREG32(mmCP_RB2_WPTR);
  2023. } else {
  2024. BUG();
  2025. }
  2026. }
  2027. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  2028. {
  2029. struct amdgpu_ring *ring;
  2030. u32 tmp;
  2031. u32 rb_bufsz;
  2032. int i, r;
  2033. u64 rptr_addr;
  2034. /* ring1 - compute only */
  2035. /* Set ring buffer size */
  2036. ring = &adev->gfx.compute_ring[0];
  2037. rb_bufsz = order_base_2(ring->ring_size / 8);
  2038. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2039. #ifdef __BIG_ENDIAN
  2040. tmp |= BUF_SWAP_32BIT;
  2041. #endif
  2042. WREG32(mmCP_RB1_CNTL, tmp);
  2043. WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
  2044. ring->wptr = 0;
  2045. WREG32(mmCP_RB1_WPTR, ring->wptr);
  2046. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2047. WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  2048. WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2049. mdelay(1);
  2050. WREG32(mmCP_RB1_CNTL, tmp);
  2051. WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
  2052. ring = &adev->gfx.compute_ring[1];
  2053. rb_bufsz = order_base_2(ring->ring_size / 8);
  2054. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2055. #ifdef __BIG_ENDIAN
  2056. tmp |= BUF_SWAP_32BIT;
  2057. #endif
  2058. WREG32(mmCP_RB2_CNTL, tmp);
  2059. WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
  2060. ring->wptr = 0;
  2061. WREG32(mmCP_RB2_WPTR, ring->wptr);
  2062. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2063. WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  2064. WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2065. mdelay(1);
  2066. WREG32(mmCP_RB2_CNTL, tmp);
  2067. WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
  2068. adev->gfx.compute_ring[0].ready = false;
  2069. adev->gfx.compute_ring[1].ready = false;
  2070. for (i = 0; i < 2; i++) {
  2071. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[i]);
  2072. if (r)
  2073. return r;
  2074. adev->gfx.compute_ring[i].ready = true;
  2075. }
  2076. return 0;
  2077. }
  2078. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2079. {
  2080. gfx_v6_0_cp_gfx_enable(adev, enable);
  2081. }
  2082. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  2083. {
  2084. return gfx_v6_0_cp_gfx_load_microcode(adev);
  2085. }
  2086. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2087. bool enable)
  2088. {
  2089. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2090. u32 mask;
  2091. int i;
  2092. if (enable)
  2093. tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  2094. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  2095. else
  2096. tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  2097. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  2098. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2099. if (!enable) {
  2100. /* read a gfx register */
  2101. tmp = RREG32(mmDB_DEPTH_INFO);
  2102. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  2103. for (i = 0; i < adev->usec_timeout; i++) {
  2104. if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  2105. break;
  2106. udelay(1);
  2107. }
  2108. }
  2109. }
  2110. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  2111. {
  2112. int r;
  2113. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2114. r = gfx_v6_0_cp_load_microcode(adev);
  2115. if (r)
  2116. return r;
  2117. r = gfx_v6_0_cp_gfx_resume(adev);
  2118. if (r)
  2119. return r;
  2120. r = gfx_v6_0_cp_compute_resume(adev);
  2121. if (r)
  2122. return r;
  2123. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2124. return 0;
  2125. }
  2126. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2127. {
  2128. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2129. uint32_t seq = ring->fence_drv.sync_seq;
  2130. uint64_t addr = ring->fence_drv.gpu_addr;
  2131. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2132. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  2133. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  2134. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  2135. amdgpu_ring_write(ring, addr & 0xfffffffc);
  2136. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  2137. amdgpu_ring_write(ring, seq);
  2138. amdgpu_ring_write(ring, 0xffffffff);
  2139. amdgpu_ring_write(ring, 4); /* poll interval */
  2140. if (usepfp) {
  2141. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2142. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2143. amdgpu_ring_write(ring, 0);
  2144. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2145. amdgpu_ring_write(ring, 0);
  2146. }
  2147. }
  2148. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2149. unsigned vmid, uint64_t pd_addr)
  2150. {
  2151. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2152. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  2153. /* wait for the invalidate to complete */
  2154. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2155. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  2156. WAIT_REG_MEM_ENGINE(0))); /* me */
  2157. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2158. amdgpu_ring_write(ring, 0);
  2159. amdgpu_ring_write(ring, 0); /* ref */
  2160. amdgpu_ring_write(ring, 0); /* mask */
  2161. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2162. if (usepfp) {
  2163. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2164. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2165. amdgpu_ring_write(ring, 0x0);
  2166. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2167. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2168. amdgpu_ring_write(ring, 0);
  2169. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2170. amdgpu_ring_write(ring, 0);
  2171. }
  2172. }
  2173. static void gfx_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
  2174. uint32_t reg, uint32_t val)
  2175. {
  2176. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2177. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2178. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  2179. WRITE_DATA_DST_SEL(0)));
  2180. amdgpu_ring_write(ring, reg);
  2181. amdgpu_ring_write(ring, 0);
  2182. amdgpu_ring_write(ring, val);
  2183. }
  2184. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  2185. {
  2186. amdgpu_bo_free_kernel(&adev->gfx.rlc.save_restore_obj, NULL, NULL);
  2187. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  2188. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  2189. }
  2190. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  2191. {
  2192. const u32 *src_ptr;
  2193. volatile u32 *dst_ptr;
  2194. u32 dws, i;
  2195. u64 reg_list_mc_addr;
  2196. const struct cs_section_def *cs_data;
  2197. int r;
  2198. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  2199. adev->gfx.rlc.reg_list_size =
  2200. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  2201. adev->gfx.rlc.cs_data = si_cs_data;
  2202. src_ptr = adev->gfx.rlc.reg_list;
  2203. dws = adev->gfx.rlc.reg_list_size;
  2204. cs_data = adev->gfx.rlc.cs_data;
  2205. if (src_ptr) {
  2206. /* save restore block */
  2207. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  2208. AMDGPU_GEM_DOMAIN_VRAM,
  2209. &adev->gfx.rlc.save_restore_obj,
  2210. &adev->gfx.rlc.save_restore_gpu_addr,
  2211. (void **)&adev->gfx.rlc.sr_ptr);
  2212. if (r) {
  2213. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n",
  2214. r);
  2215. gfx_v6_0_rlc_fini(adev);
  2216. return r;
  2217. }
  2218. /* write the sr buffer */
  2219. dst_ptr = adev->gfx.rlc.sr_ptr;
  2220. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  2221. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  2222. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  2223. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2224. }
  2225. if (cs_data) {
  2226. /* clear state block */
  2227. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  2228. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  2229. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  2230. AMDGPU_GEM_DOMAIN_VRAM,
  2231. &adev->gfx.rlc.clear_state_obj,
  2232. &adev->gfx.rlc.clear_state_gpu_addr,
  2233. (void **)&adev->gfx.rlc.cs_ptr);
  2234. if (r) {
  2235. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  2236. gfx_v6_0_rlc_fini(adev);
  2237. return r;
  2238. }
  2239. /* set up the cs buffer */
  2240. dst_ptr = adev->gfx.rlc.cs_ptr;
  2241. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  2242. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  2243. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  2244. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  2245. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  2246. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  2247. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2248. }
  2249. return 0;
  2250. }
  2251. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  2252. {
  2253. WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  2254. if (!enable) {
  2255. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2256. WREG32(mmSPI_LB_CU_MASK, 0x00ff);
  2257. }
  2258. }
  2259. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2260. {
  2261. int i;
  2262. for (i = 0; i < adev->usec_timeout; i++) {
  2263. if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
  2264. break;
  2265. udelay(1);
  2266. }
  2267. for (i = 0; i < adev->usec_timeout; i++) {
  2268. if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
  2269. break;
  2270. udelay(1);
  2271. }
  2272. }
  2273. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  2274. {
  2275. u32 tmp;
  2276. tmp = RREG32(mmRLC_CNTL);
  2277. if (tmp != rlc)
  2278. WREG32(mmRLC_CNTL, rlc);
  2279. }
  2280. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  2281. {
  2282. u32 data, orig;
  2283. orig = data = RREG32(mmRLC_CNTL);
  2284. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  2285. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  2286. WREG32(mmRLC_CNTL, data);
  2287. gfx_v6_0_wait_for_rlc_serdes(adev);
  2288. }
  2289. return orig;
  2290. }
  2291. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2292. {
  2293. WREG32(mmRLC_CNTL, 0);
  2294. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2295. gfx_v6_0_wait_for_rlc_serdes(adev);
  2296. }
  2297. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2298. {
  2299. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  2300. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2301. udelay(50);
  2302. }
  2303. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2304. {
  2305. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2306. udelay(50);
  2307. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2308. udelay(50);
  2309. }
  2310. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2311. {
  2312. u32 tmp;
  2313. /* Enable LBPW only for DDR3 */
  2314. tmp = RREG32(mmMC_SEQ_MISC0);
  2315. if ((tmp & 0xF0000000) == 0xB0000000)
  2316. return true;
  2317. return false;
  2318. }
  2319. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2320. {
  2321. }
  2322. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2323. {
  2324. u32 i;
  2325. const struct rlc_firmware_header_v1_0 *hdr;
  2326. const __le32 *fw_data;
  2327. u32 fw_size;
  2328. if (!adev->gfx.rlc_fw)
  2329. return -EINVAL;
  2330. gfx_v6_0_rlc_stop(adev);
  2331. gfx_v6_0_rlc_reset(adev);
  2332. gfx_v6_0_init_pg(adev);
  2333. gfx_v6_0_init_cg(adev);
  2334. WREG32(mmRLC_RL_BASE, 0);
  2335. WREG32(mmRLC_RL_SIZE, 0);
  2336. WREG32(mmRLC_LB_CNTL, 0);
  2337. WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
  2338. WREG32(mmRLC_LB_CNTR_INIT, 0);
  2339. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  2340. WREG32(mmRLC_MC_CNTL, 0);
  2341. WREG32(mmRLC_UCODE_CNTL, 0);
  2342. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2343. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2344. fw_data = (const __le32 *)
  2345. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2346. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2347. for (i = 0; i < fw_size; i++) {
  2348. WREG32(mmRLC_UCODE_ADDR, i);
  2349. WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2350. }
  2351. WREG32(mmRLC_UCODE_ADDR, 0);
  2352. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2353. gfx_v6_0_rlc_start(adev);
  2354. return 0;
  2355. }
  2356. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2357. {
  2358. u32 data, orig, tmp;
  2359. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  2360. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2361. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2362. WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
  2363. tmp = gfx_v6_0_halt_rlc(adev);
  2364. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2365. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2366. WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
  2367. gfx_v6_0_wait_for_rlc_serdes(adev);
  2368. gfx_v6_0_update_rlc(adev, tmp);
  2369. WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
  2370. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2371. } else {
  2372. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2373. RREG32(mmCB_CGTT_SCLK_CTRL);
  2374. RREG32(mmCB_CGTT_SCLK_CTRL);
  2375. RREG32(mmCB_CGTT_SCLK_CTRL);
  2376. RREG32(mmCB_CGTT_SCLK_CTRL);
  2377. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2378. }
  2379. if (orig != data)
  2380. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  2381. }
  2382. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2383. {
  2384. u32 data, orig, tmp = 0;
  2385. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2386. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2387. data = 0x96940200;
  2388. if (orig != data)
  2389. WREG32(mmCGTS_SM_CTRL_REG, data);
  2390. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2391. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  2392. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2393. if (orig != data)
  2394. WREG32(mmCP_MEM_SLP_CNTL, data);
  2395. }
  2396. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2397. data &= 0xffffffc0;
  2398. if (orig != data)
  2399. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2400. tmp = gfx_v6_0_halt_rlc(adev);
  2401. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2402. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2403. WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
  2404. gfx_v6_0_update_rlc(adev, tmp);
  2405. } else {
  2406. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2407. data |= 0x00000003;
  2408. if (orig != data)
  2409. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2410. data = RREG32(mmCP_MEM_SLP_CNTL);
  2411. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2412. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2413. WREG32(mmCP_MEM_SLP_CNTL, data);
  2414. }
  2415. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2416. data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  2417. if (orig != data)
  2418. WREG32(mmCGTS_SM_CTRL_REG, data);
  2419. tmp = gfx_v6_0_halt_rlc(adev);
  2420. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2421. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2422. WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
  2423. gfx_v6_0_update_rlc(adev, tmp);
  2424. }
  2425. }
  2426. /*
  2427. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2428. bool enable)
  2429. {
  2430. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2431. if (enable) {
  2432. gfx_v6_0_enable_mgcg(adev, true);
  2433. gfx_v6_0_enable_cgcg(adev, true);
  2434. } else {
  2435. gfx_v6_0_enable_cgcg(adev, false);
  2436. gfx_v6_0_enable_mgcg(adev, false);
  2437. }
  2438. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2439. }
  2440. */
  2441. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2442. bool enable)
  2443. {
  2444. }
  2445. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2446. bool enable)
  2447. {
  2448. }
  2449. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2450. {
  2451. u32 data, orig;
  2452. orig = data = RREG32(mmRLC_PG_CNTL);
  2453. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2454. data &= ~0x8000;
  2455. else
  2456. data |= 0x8000;
  2457. if (orig != data)
  2458. WREG32(mmRLC_PG_CNTL, data);
  2459. }
  2460. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2461. {
  2462. }
  2463. /*
  2464. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2465. {
  2466. const __le32 *fw_data;
  2467. volatile u32 *dst_ptr;
  2468. int me, i, max_me = 4;
  2469. u32 bo_offset = 0;
  2470. u32 table_offset, table_size;
  2471. if (adev->asic_type == CHIP_KAVERI)
  2472. max_me = 5;
  2473. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2474. return;
  2475. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2476. for (me = 0; me < max_me; me++) {
  2477. if (me == 0) {
  2478. const struct gfx_firmware_header_v1_0 *hdr =
  2479. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2480. fw_data = (const __le32 *)
  2481. (adev->gfx.ce_fw->data +
  2482. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2483. table_offset = le32_to_cpu(hdr->jt_offset);
  2484. table_size = le32_to_cpu(hdr->jt_size);
  2485. } else if (me == 1) {
  2486. const struct gfx_firmware_header_v1_0 *hdr =
  2487. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2488. fw_data = (const __le32 *)
  2489. (adev->gfx.pfp_fw->data +
  2490. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2491. table_offset = le32_to_cpu(hdr->jt_offset);
  2492. table_size = le32_to_cpu(hdr->jt_size);
  2493. } else if (me == 2) {
  2494. const struct gfx_firmware_header_v1_0 *hdr =
  2495. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2496. fw_data = (const __le32 *)
  2497. (adev->gfx.me_fw->data +
  2498. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2499. table_offset = le32_to_cpu(hdr->jt_offset);
  2500. table_size = le32_to_cpu(hdr->jt_size);
  2501. } else if (me == 3) {
  2502. const struct gfx_firmware_header_v1_0 *hdr =
  2503. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2504. fw_data = (const __le32 *)
  2505. (adev->gfx.mec_fw->data +
  2506. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2507. table_offset = le32_to_cpu(hdr->jt_offset);
  2508. table_size = le32_to_cpu(hdr->jt_size);
  2509. } else {
  2510. const struct gfx_firmware_header_v1_0 *hdr =
  2511. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2512. fw_data = (const __le32 *)
  2513. (adev->gfx.mec2_fw->data +
  2514. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2515. table_offset = le32_to_cpu(hdr->jt_offset);
  2516. table_size = le32_to_cpu(hdr->jt_size);
  2517. }
  2518. for (i = 0; i < table_size; i ++) {
  2519. dst_ptr[bo_offset + i] =
  2520. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2521. }
  2522. bo_offset += table_size;
  2523. }
  2524. }
  2525. */
  2526. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2527. bool enable)
  2528. {
  2529. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2530. WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
  2531. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
  2532. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
  2533. } else {
  2534. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
  2535. (void)RREG32(mmDB_RENDER_CONTROL);
  2536. }
  2537. }
  2538. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2539. {
  2540. u32 tmp;
  2541. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  2542. tmp = RREG32(mmRLC_MAX_PG_CU);
  2543. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  2544. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  2545. WREG32(mmRLC_MAX_PG_CU, tmp);
  2546. }
  2547. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2548. bool enable)
  2549. {
  2550. u32 data, orig;
  2551. orig = data = RREG32(mmRLC_PG_CNTL);
  2552. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2553. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2554. else
  2555. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2556. if (orig != data)
  2557. WREG32(mmRLC_PG_CNTL, data);
  2558. }
  2559. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2560. bool enable)
  2561. {
  2562. u32 data, orig;
  2563. orig = data = RREG32(mmRLC_PG_CNTL);
  2564. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2565. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2566. else
  2567. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2568. if (orig != data)
  2569. WREG32(mmRLC_PG_CNTL, data);
  2570. }
  2571. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2572. {
  2573. u32 tmp;
  2574. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2575. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
  2576. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2577. tmp = RREG32(mmRLC_AUTO_PG_CTRL);
  2578. tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  2579. tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  2580. tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
  2581. WREG32(mmRLC_AUTO_PG_CTRL, tmp);
  2582. }
  2583. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2584. {
  2585. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2586. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2587. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2588. }
  2589. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2590. {
  2591. u32 count = 0;
  2592. const struct cs_section_def *sect = NULL;
  2593. const struct cs_extent_def *ext = NULL;
  2594. if (adev->gfx.rlc.cs_data == NULL)
  2595. return 0;
  2596. /* begin clear state */
  2597. count += 2;
  2598. /* context control state */
  2599. count += 3;
  2600. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2601. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2602. if (sect->id == SECT_CONTEXT)
  2603. count += 2 + ext->reg_count;
  2604. else
  2605. return 0;
  2606. }
  2607. }
  2608. /* pa_sc_raster_config */
  2609. count += 3;
  2610. /* end clear state */
  2611. count += 2;
  2612. /* clear state */
  2613. count += 2;
  2614. return count;
  2615. }
  2616. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2617. volatile u32 *buffer)
  2618. {
  2619. u32 count = 0, i;
  2620. const struct cs_section_def *sect = NULL;
  2621. const struct cs_extent_def *ext = NULL;
  2622. if (adev->gfx.rlc.cs_data == NULL)
  2623. return;
  2624. if (buffer == NULL)
  2625. return;
  2626. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2627. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2628. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2629. buffer[count++] = cpu_to_le32(0x80000000);
  2630. buffer[count++] = cpu_to_le32(0x80000000);
  2631. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2632. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2633. if (sect->id == SECT_CONTEXT) {
  2634. buffer[count++] =
  2635. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2636. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2637. for (i = 0; i < ext->reg_count; i++)
  2638. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2639. } else {
  2640. return;
  2641. }
  2642. }
  2643. }
  2644. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2645. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2646. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  2647. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2648. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2649. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2650. buffer[count++] = cpu_to_le32(0);
  2651. }
  2652. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2653. {
  2654. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2655. AMD_PG_SUPPORT_GFX_SMG |
  2656. AMD_PG_SUPPORT_GFX_DMG |
  2657. AMD_PG_SUPPORT_CP |
  2658. AMD_PG_SUPPORT_GDS |
  2659. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2660. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2661. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2662. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2663. gfx_v6_0_init_gfx_cgpg(adev);
  2664. gfx_v6_0_enable_cp_pg(adev, true);
  2665. gfx_v6_0_enable_gds_pg(adev, true);
  2666. } else {
  2667. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2668. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2669. }
  2670. gfx_v6_0_init_ao_cu_mask(adev);
  2671. gfx_v6_0_update_gfx_pg(adev, true);
  2672. } else {
  2673. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2674. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2675. }
  2676. }
  2677. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2678. {
  2679. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2680. AMD_PG_SUPPORT_GFX_SMG |
  2681. AMD_PG_SUPPORT_GFX_DMG |
  2682. AMD_PG_SUPPORT_CP |
  2683. AMD_PG_SUPPORT_GDS |
  2684. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2685. gfx_v6_0_update_gfx_pg(adev, false);
  2686. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2687. gfx_v6_0_enable_cp_pg(adev, false);
  2688. gfx_v6_0_enable_gds_pg(adev, false);
  2689. }
  2690. }
  2691. }
  2692. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2693. {
  2694. uint64_t clock;
  2695. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2696. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2697. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  2698. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2699. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2700. return clock;
  2701. }
  2702. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2703. {
  2704. if (flags & AMDGPU_HAVE_CTX_SWITCH)
  2705. gfx_v6_0_ring_emit_vgt_flush(ring);
  2706. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2707. amdgpu_ring_write(ring, 0x80000000);
  2708. amdgpu_ring_write(ring, 0);
  2709. }
  2710. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  2711. {
  2712. WREG32(mmSQ_IND_INDEX,
  2713. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2714. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2715. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  2716. (SQ_IND_INDEX__FORCE_READ_MASK));
  2717. return RREG32(mmSQ_IND_DATA);
  2718. }
  2719. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  2720. uint32_t wave, uint32_t thread,
  2721. uint32_t regno, uint32_t num, uint32_t *out)
  2722. {
  2723. WREG32(mmSQ_IND_INDEX,
  2724. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2725. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2726. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  2727. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  2728. (SQ_IND_INDEX__FORCE_READ_MASK) |
  2729. (SQ_IND_INDEX__AUTO_INCR_MASK));
  2730. while (num--)
  2731. *(out++) = RREG32(mmSQ_IND_DATA);
  2732. }
  2733. static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  2734. {
  2735. /* type 0 wave data */
  2736. dst[(*no_fields)++] = 0;
  2737. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  2738. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  2739. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  2740. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  2741. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  2742. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  2743. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  2744. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  2745. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  2746. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  2747. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  2748. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  2749. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  2750. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  2751. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  2752. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  2753. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  2754. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  2755. }
  2756. static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  2757. uint32_t wave, uint32_t start,
  2758. uint32_t size, uint32_t *dst)
  2759. {
  2760. wave_read_regs(
  2761. adev, simd, wave, 0,
  2762. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  2763. }
  2764. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2765. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2766. .select_se_sh = &gfx_v6_0_select_se_sh,
  2767. .read_wave_data = &gfx_v6_0_read_wave_data,
  2768. .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
  2769. };
  2770. static int gfx_v6_0_early_init(void *handle)
  2771. {
  2772. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2773. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2774. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2775. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2776. gfx_v6_0_set_ring_funcs(adev);
  2777. gfx_v6_0_set_irq_funcs(adev);
  2778. return 0;
  2779. }
  2780. static int gfx_v6_0_sw_init(void *handle)
  2781. {
  2782. struct amdgpu_ring *ring;
  2783. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2784. int i, r;
  2785. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  2786. if (r)
  2787. return r;
  2788. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
  2789. if (r)
  2790. return r;
  2791. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
  2792. if (r)
  2793. return r;
  2794. gfx_v6_0_scratch_init(adev);
  2795. r = gfx_v6_0_init_microcode(adev);
  2796. if (r) {
  2797. DRM_ERROR("Failed to load gfx firmware!\n");
  2798. return r;
  2799. }
  2800. r = gfx_v6_0_rlc_init(adev);
  2801. if (r) {
  2802. DRM_ERROR("Failed to init rlc BOs!\n");
  2803. return r;
  2804. }
  2805. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2806. ring = &adev->gfx.gfx_ring[i];
  2807. ring->ring_obj = NULL;
  2808. sprintf(ring->name, "gfx");
  2809. r = amdgpu_ring_init(adev, ring, 1024,
  2810. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  2811. if (r)
  2812. return r;
  2813. }
  2814. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2815. unsigned irq_type;
  2816. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2817. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2818. break;
  2819. }
  2820. ring = &adev->gfx.compute_ring[i];
  2821. ring->ring_obj = NULL;
  2822. ring->use_doorbell = false;
  2823. ring->doorbell_index = 0;
  2824. ring->me = 1;
  2825. ring->pipe = i;
  2826. ring->queue = i;
  2827. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  2828. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2829. r = amdgpu_ring_init(adev, ring, 1024,
  2830. &adev->gfx.eop_irq, irq_type);
  2831. if (r)
  2832. return r;
  2833. }
  2834. return r;
  2835. }
  2836. static int gfx_v6_0_sw_fini(void *handle)
  2837. {
  2838. int i;
  2839. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2840. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2841. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2842. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2843. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2844. gfx_v6_0_rlc_fini(adev);
  2845. return 0;
  2846. }
  2847. static int gfx_v6_0_hw_init(void *handle)
  2848. {
  2849. int r;
  2850. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2851. gfx_v6_0_gpu_init(adev);
  2852. r = gfx_v6_0_rlc_resume(adev);
  2853. if (r)
  2854. return r;
  2855. r = gfx_v6_0_cp_resume(adev);
  2856. if (r)
  2857. return r;
  2858. adev->gfx.ce_ram_size = 0x8000;
  2859. return r;
  2860. }
  2861. static int gfx_v6_0_hw_fini(void *handle)
  2862. {
  2863. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2864. gfx_v6_0_cp_enable(adev, false);
  2865. gfx_v6_0_rlc_stop(adev);
  2866. gfx_v6_0_fini_pg(adev);
  2867. return 0;
  2868. }
  2869. static int gfx_v6_0_suspend(void *handle)
  2870. {
  2871. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2872. return gfx_v6_0_hw_fini(adev);
  2873. }
  2874. static int gfx_v6_0_resume(void *handle)
  2875. {
  2876. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2877. return gfx_v6_0_hw_init(adev);
  2878. }
  2879. static bool gfx_v6_0_is_idle(void *handle)
  2880. {
  2881. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2882. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  2883. return false;
  2884. else
  2885. return true;
  2886. }
  2887. static int gfx_v6_0_wait_for_idle(void *handle)
  2888. {
  2889. unsigned i;
  2890. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2891. for (i = 0; i < adev->usec_timeout; i++) {
  2892. if (gfx_v6_0_is_idle(handle))
  2893. return 0;
  2894. udelay(1);
  2895. }
  2896. return -ETIMEDOUT;
  2897. }
  2898. static int gfx_v6_0_soft_reset(void *handle)
  2899. {
  2900. return 0;
  2901. }
  2902. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2903. enum amdgpu_interrupt_state state)
  2904. {
  2905. u32 cp_int_cntl;
  2906. switch (state) {
  2907. case AMDGPU_IRQ_STATE_DISABLE:
  2908. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2909. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2910. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2911. break;
  2912. case AMDGPU_IRQ_STATE_ENABLE:
  2913. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2914. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2915. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2916. break;
  2917. default:
  2918. break;
  2919. }
  2920. }
  2921. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2922. int ring,
  2923. enum amdgpu_interrupt_state state)
  2924. {
  2925. u32 cp_int_cntl;
  2926. switch (state){
  2927. case AMDGPU_IRQ_STATE_DISABLE:
  2928. if (ring == 0) {
  2929. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2930. cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2931. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2932. break;
  2933. } else {
  2934. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2935. cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2936. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2937. break;
  2938. }
  2939. case AMDGPU_IRQ_STATE_ENABLE:
  2940. if (ring == 0) {
  2941. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2942. cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2943. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2944. break;
  2945. } else {
  2946. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2947. cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2948. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2949. break;
  2950. }
  2951. default:
  2952. BUG();
  2953. break;
  2954. }
  2955. }
  2956. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2957. struct amdgpu_irq_src *src,
  2958. unsigned type,
  2959. enum amdgpu_interrupt_state state)
  2960. {
  2961. u32 cp_int_cntl;
  2962. switch (state) {
  2963. case AMDGPU_IRQ_STATE_DISABLE:
  2964. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2965. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2966. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2967. break;
  2968. case AMDGPU_IRQ_STATE_ENABLE:
  2969. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2970. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2971. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2972. break;
  2973. default:
  2974. break;
  2975. }
  2976. return 0;
  2977. }
  2978. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2979. struct amdgpu_irq_src *src,
  2980. unsigned type,
  2981. enum amdgpu_interrupt_state state)
  2982. {
  2983. u32 cp_int_cntl;
  2984. switch (state) {
  2985. case AMDGPU_IRQ_STATE_DISABLE:
  2986. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2987. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2988. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2989. break;
  2990. case AMDGPU_IRQ_STATE_ENABLE:
  2991. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2992. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2993. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2994. break;
  2995. default:
  2996. break;
  2997. }
  2998. return 0;
  2999. }
  3000. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3001. struct amdgpu_irq_src *src,
  3002. unsigned type,
  3003. enum amdgpu_interrupt_state state)
  3004. {
  3005. switch (type) {
  3006. case AMDGPU_CP_IRQ_GFX_EOP:
  3007. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  3008. break;
  3009. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3010. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  3011. break;
  3012. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3013. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  3014. break;
  3015. default:
  3016. break;
  3017. }
  3018. return 0;
  3019. }
  3020. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  3021. struct amdgpu_irq_src *source,
  3022. struct amdgpu_iv_entry *entry)
  3023. {
  3024. switch (entry->ring_id) {
  3025. case 0:
  3026. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3027. break;
  3028. case 1:
  3029. case 2:
  3030. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
  3031. break;
  3032. default:
  3033. break;
  3034. }
  3035. return 0;
  3036. }
  3037. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  3038. struct amdgpu_irq_src *source,
  3039. struct amdgpu_iv_entry *entry)
  3040. {
  3041. DRM_ERROR("Illegal register access in command stream\n");
  3042. schedule_work(&adev->reset_work);
  3043. return 0;
  3044. }
  3045. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  3046. struct amdgpu_irq_src *source,
  3047. struct amdgpu_iv_entry *entry)
  3048. {
  3049. DRM_ERROR("Illegal instruction in command stream\n");
  3050. schedule_work(&adev->reset_work);
  3051. return 0;
  3052. }
  3053. static int gfx_v6_0_set_clockgating_state(void *handle,
  3054. enum amd_clockgating_state state)
  3055. {
  3056. bool gate = false;
  3057. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3058. if (state == AMD_CG_STATE_GATE)
  3059. gate = true;
  3060. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  3061. if (gate) {
  3062. gfx_v6_0_enable_mgcg(adev, true);
  3063. gfx_v6_0_enable_cgcg(adev, true);
  3064. } else {
  3065. gfx_v6_0_enable_cgcg(adev, false);
  3066. gfx_v6_0_enable_mgcg(adev, false);
  3067. }
  3068. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  3069. return 0;
  3070. }
  3071. static int gfx_v6_0_set_powergating_state(void *handle,
  3072. enum amd_powergating_state state)
  3073. {
  3074. bool gate = false;
  3075. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3076. if (state == AMD_PG_STATE_GATE)
  3077. gate = true;
  3078. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3079. AMD_PG_SUPPORT_GFX_SMG |
  3080. AMD_PG_SUPPORT_GFX_DMG |
  3081. AMD_PG_SUPPORT_CP |
  3082. AMD_PG_SUPPORT_GDS |
  3083. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3084. gfx_v6_0_update_gfx_pg(adev, gate);
  3085. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  3086. gfx_v6_0_enable_cp_pg(adev, gate);
  3087. gfx_v6_0_enable_gds_pg(adev, gate);
  3088. }
  3089. }
  3090. return 0;
  3091. }
  3092. static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  3093. .name = "gfx_v6_0",
  3094. .early_init = gfx_v6_0_early_init,
  3095. .late_init = NULL,
  3096. .sw_init = gfx_v6_0_sw_init,
  3097. .sw_fini = gfx_v6_0_sw_fini,
  3098. .hw_init = gfx_v6_0_hw_init,
  3099. .hw_fini = gfx_v6_0_hw_fini,
  3100. .suspend = gfx_v6_0_suspend,
  3101. .resume = gfx_v6_0_resume,
  3102. .is_idle = gfx_v6_0_is_idle,
  3103. .wait_for_idle = gfx_v6_0_wait_for_idle,
  3104. .soft_reset = gfx_v6_0_soft_reset,
  3105. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  3106. .set_powergating_state = gfx_v6_0_set_powergating_state,
  3107. };
  3108. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  3109. .type = AMDGPU_RING_TYPE_GFX,
  3110. .align_mask = 0xff,
  3111. .nop = 0x80000000,
  3112. .support_64bit_ptrs = false,
  3113. .get_rptr = gfx_v6_0_ring_get_rptr,
  3114. .get_wptr = gfx_v6_0_ring_get_wptr,
  3115. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  3116. .emit_frame_size =
  3117. 5 + 5 + /* hdp flush / invalidate */
  3118. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3119. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3120. SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  3121. 3 + 2, /* gfx_v6_ring_emit_cntxcntl including vgt flush */
  3122. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3123. .emit_ib = gfx_v6_0_ring_emit_ib,
  3124. .emit_fence = gfx_v6_0_ring_emit_fence,
  3125. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3126. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3127. .test_ring = gfx_v6_0_ring_test_ring,
  3128. .test_ib = gfx_v6_0_ring_test_ib,
  3129. .insert_nop = amdgpu_ring_insert_nop,
  3130. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  3131. .emit_wreg = gfx_v6_0_ring_emit_wreg,
  3132. };
  3133. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  3134. .type = AMDGPU_RING_TYPE_COMPUTE,
  3135. .align_mask = 0xff,
  3136. .nop = 0x80000000,
  3137. .get_rptr = gfx_v6_0_ring_get_rptr,
  3138. .get_wptr = gfx_v6_0_ring_get_wptr,
  3139. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  3140. .emit_frame_size =
  3141. 5 + 5 + /* hdp flush / invalidate */
  3142. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3143. SI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v6_0_ring_emit_vm_flush */
  3144. 14 + 14 + 14, /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3145. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3146. .emit_ib = gfx_v6_0_ring_emit_ib,
  3147. .emit_fence = gfx_v6_0_ring_emit_fence,
  3148. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3149. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3150. .test_ring = gfx_v6_0_ring_test_ring,
  3151. .test_ib = gfx_v6_0_ring_test_ib,
  3152. .insert_nop = amdgpu_ring_insert_nop,
  3153. .emit_wreg = gfx_v6_0_ring_emit_wreg,
  3154. };
  3155. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  3156. {
  3157. int i;
  3158. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3159. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  3160. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3161. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  3162. }
  3163. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  3164. .set = gfx_v6_0_set_eop_interrupt_state,
  3165. .process = gfx_v6_0_eop_irq,
  3166. };
  3167. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  3168. .set = gfx_v6_0_set_priv_reg_fault_state,
  3169. .process = gfx_v6_0_priv_reg_irq,
  3170. };
  3171. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  3172. .set = gfx_v6_0_set_priv_inst_fault_state,
  3173. .process = gfx_v6_0_priv_inst_irq,
  3174. };
  3175. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  3176. {
  3177. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3178. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  3179. adev->gfx.priv_reg_irq.num_types = 1;
  3180. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  3181. adev->gfx.priv_inst_irq.num_types = 1;
  3182. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  3183. }
  3184. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  3185. {
  3186. int i, j, k, counter, active_cu_number = 0;
  3187. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3188. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  3189. unsigned disable_masks[4 * 2];
  3190. u32 ao_cu_num;
  3191. if (adev->flags & AMD_IS_APU)
  3192. ao_cu_num = 2;
  3193. else
  3194. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  3195. memset(cu_info, 0, sizeof(*cu_info));
  3196. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3197. mutex_lock(&adev->grbm_idx_mutex);
  3198. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3199. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3200. mask = 1;
  3201. ao_bitmap = 0;
  3202. counter = 0;
  3203. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  3204. if (i < 4 && j < 2)
  3205. gfx_v6_0_set_user_cu_inactive_bitmap(
  3206. adev, disable_masks[i * 2 + j]);
  3207. bitmap = gfx_v6_0_get_cu_enabled(adev);
  3208. cu_info->bitmap[i][j] = bitmap;
  3209. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  3210. if (bitmap & mask) {
  3211. if (counter < ao_cu_num)
  3212. ao_bitmap |= mask;
  3213. counter ++;
  3214. }
  3215. mask <<= 1;
  3216. }
  3217. active_cu_number += counter;
  3218. if (i < 2 && j < 2)
  3219. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3220. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3221. }
  3222. }
  3223. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3224. mutex_unlock(&adev->grbm_idx_mutex);
  3225. cu_info->number = active_cu_number;
  3226. cu_info->ao_cu_mask = ao_cu_mask;
  3227. }
  3228. const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
  3229. {
  3230. .type = AMD_IP_BLOCK_TYPE_GFX,
  3231. .major = 6,
  3232. .minor = 0,
  3233. .rev = 0,
  3234. .funcs = &gfx_v6_0_ip_funcs,
  3235. };