amdgpu_vce.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. * Authors: Christian König <christian.koenig@amd.com>
  26. */
  27. #include <linux/firmware.h>
  28. #include <linux/module.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_pm.h"
  33. #include "amdgpu_vce.h"
  34. #include "cikd.h"
  35. /* 1 second timeout */
  36. #define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000)
  37. /* Firmware Names */
  38. #ifdef CONFIG_DRM_AMDGPU_CIK
  39. #define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin"
  40. #define FIRMWARE_KABINI "radeon/kabini_vce.bin"
  41. #define FIRMWARE_KAVERI "radeon/kaveri_vce.bin"
  42. #define FIRMWARE_HAWAII "radeon/hawaii_vce.bin"
  43. #define FIRMWARE_MULLINS "radeon/mullins_vce.bin"
  44. #endif
  45. #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
  46. #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
  47. #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
  48. #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
  49. #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin"
  50. #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin"
  51. #define FIRMWARE_POLARIS12 "amdgpu/polaris12_vce.bin"
  52. #define FIRMWARE_VEGA10 "amdgpu/vega10_vce.bin"
  53. #ifdef CONFIG_DRM_AMDGPU_CIK
  54. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  55. MODULE_FIRMWARE(FIRMWARE_KABINI);
  56. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  57. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  58. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  59. #endif
  60. MODULE_FIRMWARE(FIRMWARE_TONGA);
  61. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  62. MODULE_FIRMWARE(FIRMWARE_FIJI);
  63. MODULE_FIRMWARE(FIRMWARE_STONEY);
  64. MODULE_FIRMWARE(FIRMWARE_POLARIS10);
  65. MODULE_FIRMWARE(FIRMWARE_POLARIS11);
  66. MODULE_FIRMWARE(FIRMWARE_POLARIS12);
  67. MODULE_FIRMWARE(FIRMWARE_VEGA10);
  68. static void amdgpu_vce_idle_work_handler(struct work_struct *work);
  69. /**
  70. * amdgpu_vce_init - allocate memory, load vce firmware
  71. *
  72. * @adev: amdgpu_device pointer
  73. *
  74. * First step to get VCE online, allocate memory and load the firmware
  75. */
  76. int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
  77. {
  78. struct amdgpu_ring *ring;
  79. struct drm_sched_rq *rq;
  80. const char *fw_name;
  81. const struct common_firmware_header *hdr;
  82. unsigned ucode_version, version_major, version_minor, binary_id;
  83. int i, r;
  84. switch (adev->asic_type) {
  85. #ifdef CONFIG_DRM_AMDGPU_CIK
  86. case CHIP_BONAIRE:
  87. fw_name = FIRMWARE_BONAIRE;
  88. break;
  89. case CHIP_KAVERI:
  90. fw_name = FIRMWARE_KAVERI;
  91. break;
  92. case CHIP_KABINI:
  93. fw_name = FIRMWARE_KABINI;
  94. break;
  95. case CHIP_HAWAII:
  96. fw_name = FIRMWARE_HAWAII;
  97. break;
  98. case CHIP_MULLINS:
  99. fw_name = FIRMWARE_MULLINS;
  100. break;
  101. #endif
  102. case CHIP_TONGA:
  103. fw_name = FIRMWARE_TONGA;
  104. break;
  105. case CHIP_CARRIZO:
  106. fw_name = FIRMWARE_CARRIZO;
  107. break;
  108. case CHIP_FIJI:
  109. fw_name = FIRMWARE_FIJI;
  110. break;
  111. case CHIP_STONEY:
  112. fw_name = FIRMWARE_STONEY;
  113. break;
  114. case CHIP_POLARIS10:
  115. fw_name = FIRMWARE_POLARIS10;
  116. break;
  117. case CHIP_POLARIS11:
  118. fw_name = FIRMWARE_POLARIS11;
  119. break;
  120. case CHIP_VEGA10:
  121. fw_name = FIRMWARE_VEGA10;
  122. break;
  123. case CHIP_POLARIS12:
  124. fw_name = FIRMWARE_POLARIS12;
  125. break;
  126. default:
  127. return -EINVAL;
  128. }
  129. r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
  130. if (r) {
  131. dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
  132. fw_name);
  133. return r;
  134. }
  135. r = amdgpu_ucode_validate(adev->vce.fw);
  136. if (r) {
  137. dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
  138. fw_name);
  139. release_firmware(adev->vce.fw);
  140. adev->vce.fw = NULL;
  141. return r;
  142. }
  143. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  144. ucode_version = le32_to_cpu(hdr->ucode_version);
  145. version_major = (ucode_version >> 20) & 0xfff;
  146. version_minor = (ucode_version >> 8) & 0xfff;
  147. binary_id = ucode_version & 0xff;
  148. DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
  149. version_major, version_minor, binary_id);
  150. adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
  151. (binary_id << 8));
  152. r = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
  153. AMDGPU_GEM_DOMAIN_VRAM, &adev->vce.vcpu_bo,
  154. &adev->vce.gpu_addr, &adev->vce.cpu_addr);
  155. if (r) {
  156. dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
  157. return r;
  158. }
  159. ring = &adev->vce.ring[0];
  160. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  161. r = drm_sched_entity_init(&ring->sched, &adev->vce.entity,
  162. rq, amdgpu_sched_jobs, NULL);
  163. if (r != 0) {
  164. DRM_ERROR("Failed setting up VCE run queue.\n");
  165. return r;
  166. }
  167. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  168. atomic_set(&adev->vce.handles[i], 0);
  169. adev->vce.filp[i] = NULL;
  170. }
  171. INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
  172. mutex_init(&adev->vce.idle_mutex);
  173. return 0;
  174. }
  175. /**
  176. * amdgpu_vce_fini - free memory
  177. *
  178. * @adev: amdgpu_device pointer
  179. *
  180. * Last step on VCE teardown, free firmware memory
  181. */
  182. int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
  183. {
  184. unsigned i;
  185. if (adev->vce.vcpu_bo == NULL)
  186. return 0;
  187. drm_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
  188. amdgpu_bo_free_kernel(&adev->vce.vcpu_bo, &adev->vce.gpu_addr,
  189. (void **)&adev->vce.cpu_addr);
  190. for (i = 0; i < adev->vce.num_rings; i++)
  191. amdgpu_ring_fini(&adev->vce.ring[i]);
  192. release_firmware(adev->vce.fw);
  193. mutex_destroy(&adev->vce.idle_mutex);
  194. return 0;
  195. }
  196. /**
  197. * amdgpu_vce_suspend - unpin VCE fw memory
  198. *
  199. * @adev: amdgpu_device pointer
  200. *
  201. */
  202. int amdgpu_vce_suspend(struct amdgpu_device *adev)
  203. {
  204. int i;
  205. if (adev->vce.vcpu_bo == NULL)
  206. return 0;
  207. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  208. if (atomic_read(&adev->vce.handles[i]))
  209. break;
  210. if (i == AMDGPU_MAX_VCE_HANDLES)
  211. return 0;
  212. cancel_delayed_work_sync(&adev->vce.idle_work);
  213. /* TODO: suspending running encoding sessions isn't supported */
  214. return -EINVAL;
  215. }
  216. /**
  217. * amdgpu_vce_resume - pin VCE fw memory
  218. *
  219. * @adev: amdgpu_device pointer
  220. *
  221. */
  222. int amdgpu_vce_resume(struct amdgpu_device *adev)
  223. {
  224. void *cpu_addr;
  225. const struct common_firmware_header *hdr;
  226. unsigned offset;
  227. int r;
  228. if (adev->vce.vcpu_bo == NULL)
  229. return -EINVAL;
  230. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  231. if (r) {
  232. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  233. return r;
  234. }
  235. r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
  236. if (r) {
  237. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  238. dev_err(adev->dev, "(%d) VCE map failed\n", r);
  239. return r;
  240. }
  241. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  242. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  243. memcpy_toio(cpu_addr, adev->vce.fw->data + offset,
  244. adev->vce.fw->size - offset);
  245. amdgpu_bo_kunmap(adev->vce.vcpu_bo);
  246. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  247. return 0;
  248. }
  249. /**
  250. * amdgpu_vce_idle_work_handler - power off VCE
  251. *
  252. * @work: pointer to work structure
  253. *
  254. * power of VCE when it's not used any more
  255. */
  256. static void amdgpu_vce_idle_work_handler(struct work_struct *work)
  257. {
  258. struct amdgpu_device *adev =
  259. container_of(work, struct amdgpu_device, vce.idle_work.work);
  260. unsigned i, count = 0;
  261. for (i = 0; i < adev->vce.num_rings; i++)
  262. count += amdgpu_fence_count_emitted(&adev->vce.ring[i]);
  263. if (count == 0) {
  264. if (adev->pm.dpm_enabled) {
  265. amdgpu_dpm_enable_vce(adev, false);
  266. } else {
  267. amdgpu_asic_set_vce_clocks(adev, 0, 0);
  268. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  269. AMD_PG_STATE_GATE);
  270. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  271. AMD_CG_STATE_GATE);
  272. }
  273. } else {
  274. schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  275. }
  276. }
  277. /**
  278. * amdgpu_vce_ring_begin_use - power up VCE
  279. *
  280. * @ring: amdgpu ring
  281. *
  282. * Make sure VCE is powerd up when we want to use it
  283. */
  284. void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
  285. {
  286. struct amdgpu_device *adev = ring->adev;
  287. bool set_clocks;
  288. if (amdgpu_sriov_vf(adev))
  289. return;
  290. mutex_lock(&adev->vce.idle_mutex);
  291. set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
  292. if (set_clocks) {
  293. if (adev->pm.dpm_enabled) {
  294. amdgpu_dpm_enable_vce(adev, true);
  295. } else {
  296. amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
  297. amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  298. AMD_CG_STATE_UNGATE);
  299. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  300. AMD_PG_STATE_UNGATE);
  301. }
  302. }
  303. mutex_unlock(&adev->vce.idle_mutex);
  304. }
  305. /**
  306. * amdgpu_vce_ring_end_use - power VCE down
  307. *
  308. * @ring: amdgpu ring
  309. *
  310. * Schedule work to power VCE down again
  311. */
  312. void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
  313. {
  314. if (!amdgpu_sriov_vf(ring->adev))
  315. schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  316. }
  317. /**
  318. * amdgpu_vce_free_handles - free still open VCE handles
  319. *
  320. * @adev: amdgpu_device pointer
  321. * @filp: drm file pointer
  322. *
  323. * Close all VCE handles still open by this file pointer
  324. */
  325. void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  326. {
  327. struct amdgpu_ring *ring = &adev->vce.ring[0];
  328. int i, r;
  329. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  330. uint32_t handle = atomic_read(&adev->vce.handles[i]);
  331. if (!handle || adev->vce.filp[i] != filp)
  332. continue;
  333. r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
  334. if (r)
  335. DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
  336. adev->vce.filp[i] = NULL;
  337. atomic_set(&adev->vce.handles[i], 0);
  338. }
  339. }
  340. /**
  341. * amdgpu_vce_get_create_msg - generate a VCE create msg
  342. *
  343. * @adev: amdgpu_device pointer
  344. * @ring: ring we should submit the msg to
  345. * @handle: VCE session handle to use
  346. * @fence: optional fence to return
  347. *
  348. * Open up a stream for HW test
  349. */
  350. int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  351. struct dma_fence **fence)
  352. {
  353. const unsigned ib_size_dw = 1024;
  354. struct amdgpu_job *job;
  355. struct amdgpu_ib *ib;
  356. struct dma_fence *f = NULL;
  357. uint64_t dummy;
  358. int i, r;
  359. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  360. if (r)
  361. return r;
  362. ib = &job->ibs[0];
  363. dummy = ib->gpu_addr + 1024;
  364. /* stitch together an VCE create msg */
  365. ib->length_dw = 0;
  366. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  367. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  368. ib->ptr[ib->length_dw++] = handle;
  369. if ((ring->adev->vce.fw_version >> 24) >= 52)
  370. ib->ptr[ib->length_dw++] = 0x00000040; /* len */
  371. else
  372. ib->ptr[ib->length_dw++] = 0x00000030; /* len */
  373. ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
  374. ib->ptr[ib->length_dw++] = 0x00000000;
  375. ib->ptr[ib->length_dw++] = 0x00000042;
  376. ib->ptr[ib->length_dw++] = 0x0000000a;
  377. ib->ptr[ib->length_dw++] = 0x00000001;
  378. ib->ptr[ib->length_dw++] = 0x00000080;
  379. ib->ptr[ib->length_dw++] = 0x00000060;
  380. ib->ptr[ib->length_dw++] = 0x00000100;
  381. ib->ptr[ib->length_dw++] = 0x00000100;
  382. ib->ptr[ib->length_dw++] = 0x0000000c;
  383. ib->ptr[ib->length_dw++] = 0x00000000;
  384. if ((ring->adev->vce.fw_version >> 24) >= 52) {
  385. ib->ptr[ib->length_dw++] = 0x00000000;
  386. ib->ptr[ib->length_dw++] = 0x00000000;
  387. ib->ptr[ib->length_dw++] = 0x00000000;
  388. ib->ptr[ib->length_dw++] = 0x00000000;
  389. }
  390. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  391. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  392. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  393. ib->ptr[ib->length_dw++] = dummy;
  394. ib->ptr[ib->length_dw++] = 0x00000001;
  395. for (i = ib->length_dw; i < ib_size_dw; ++i)
  396. ib->ptr[i] = 0x0;
  397. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  398. job->fence = dma_fence_get(f);
  399. if (r)
  400. goto err;
  401. amdgpu_job_free(job);
  402. if (fence)
  403. *fence = dma_fence_get(f);
  404. dma_fence_put(f);
  405. return 0;
  406. err:
  407. amdgpu_job_free(job);
  408. return r;
  409. }
  410. /**
  411. * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
  412. *
  413. * @adev: amdgpu_device pointer
  414. * @ring: ring we should submit the msg to
  415. * @handle: VCE session handle to use
  416. * @fence: optional fence to return
  417. *
  418. * Close up a stream for HW test or if userspace failed to do so
  419. */
  420. int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  421. bool direct, struct dma_fence **fence)
  422. {
  423. const unsigned ib_size_dw = 1024;
  424. struct amdgpu_job *job;
  425. struct amdgpu_ib *ib;
  426. struct dma_fence *f = NULL;
  427. int i, r;
  428. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  429. if (r)
  430. return r;
  431. ib = &job->ibs[0];
  432. /* stitch together an VCE destroy msg */
  433. ib->length_dw = 0;
  434. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  435. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  436. ib->ptr[ib->length_dw++] = handle;
  437. ib->ptr[ib->length_dw++] = 0x00000020; /* len */
  438. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  439. ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
  440. ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
  441. ib->ptr[ib->length_dw++] = 0x00000000;
  442. ib->ptr[ib->length_dw++] = 0x00000000;
  443. ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
  444. ib->ptr[ib->length_dw++] = 0x00000000;
  445. ib->ptr[ib->length_dw++] = 0x00000008; /* len */
  446. ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
  447. for (i = ib->length_dw; i < ib_size_dw; ++i)
  448. ib->ptr[i] = 0x0;
  449. if (direct) {
  450. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  451. job->fence = dma_fence_get(f);
  452. if (r)
  453. goto err;
  454. amdgpu_job_free(job);
  455. } else {
  456. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  457. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  458. if (r)
  459. goto err;
  460. }
  461. if (fence)
  462. *fence = dma_fence_get(f);
  463. dma_fence_put(f);
  464. return 0;
  465. err:
  466. amdgpu_job_free(job);
  467. return r;
  468. }
  469. /**
  470. * amdgpu_vce_cs_validate_bo - make sure not to cross 4GB boundary
  471. *
  472. * @p: parser context
  473. * @lo: address of lower dword
  474. * @hi: address of higher dword
  475. * @size: minimum size
  476. * @index: bs/fb index
  477. *
  478. * Make sure that no BO cross a 4GB boundary.
  479. */
  480. static int amdgpu_vce_validate_bo(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  481. int lo, int hi, unsigned size, int32_t index)
  482. {
  483. int64_t offset = ((uint64_t)size) * ((int64_t)index);
  484. struct ttm_operation_ctx ctx = { false, false };
  485. struct amdgpu_bo_va_mapping *mapping;
  486. unsigned i, fpfn, lpfn;
  487. struct amdgpu_bo *bo;
  488. uint64_t addr;
  489. int r;
  490. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  491. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  492. if (index >= 0) {
  493. addr += offset;
  494. fpfn = PAGE_ALIGN(offset) >> PAGE_SHIFT;
  495. lpfn = 0x100000000ULL >> PAGE_SHIFT;
  496. } else {
  497. fpfn = 0;
  498. lpfn = (0x100000000ULL - PAGE_ALIGN(offset)) >> PAGE_SHIFT;
  499. }
  500. r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
  501. if (r) {
  502. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  503. addr, lo, hi, size, index);
  504. return r;
  505. }
  506. for (i = 0; i < bo->placement.num_placement; ++i) {
  507. bo->placements[i].fpfn = max(bo->placements[i].fpfn, fpfn);
  508. bo->placements[i].lpfn = bo->placements[i].lpfn ?
  509. min(bo->placements[i].lpfn, lpfn) : lpfn;
  510. }
  511. return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  512. }
  513. /**
  514. * amdgpu_vce_cs_reloc - command submission relocation
  515. *
  516. * @p: parser context
  517. * @lo: address of lower dword
  518. * @hi: address of higher dword
  519. * @size: minimum size
  520. *
  521. * Patch relocation inside command stream with real buffer address
  522. */
  523. static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  524. int lo, int hi, unsigned size, uint32_t index)
  525. {
  526. struct amdgpu_bo_va_mapping *mapping;
  527. struct amdgpu_bo *bo;
  528. uint64_t addr;
  529. int r;
  530. if (index == 0xffffffff)
  531. index = 0;
  532. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  533. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  534. addr += ((uint64_t)size) * ((uint64_t)index);
  535. r = amdgpu_cs_find_mapping(p, addr, &bo, &mapping);
  536. if (r) {
  537. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  538. addr, lo, hi, size, index);
  539. return r;
  540. }
  541. if ((addr + (uint64_t)size) >
  542. (mapping->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  543. DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
  544. addr, lo, hi);
  545. return -EINVAL;
  546. }
  547. addr -= mapping->start * AMDGPU_GPU_PAGE_SIZE;
  548. addr += amdgpu_bo_gpu_offset(bo);
  549. addr -= ((uint64_t)size) * ((uint64_t)index);
  550. amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
  551. amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
  552. return 0;
  553. }
  554. /**
  555. * amdgpu_vce_validate_handle - validate stream handle
  556. *
  557. * @p: parser context
  558. * @handle: handle to validate
  559. * @allocated: allocated a new handle?
  560. *
  561. * Validates the handle and return the found session index or -EINVAL
  562. * we we don't have another free session index.
  563. */
  564. static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
  565. uint32_t handle, uint32_t *allocated)
  566. {
  567. unsigned i;
  568. /* validate the handle */
  569. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  570. if (atomic_read(&p->adev->vce.handles[i]) == handle) {
  571. if (p->adev->vce.filp[i] != p->filp) {
  572. DRM_ERROR("VCE handle collision detected!\n");
  573. return -EINVAL;
  574. }
  575. return i;
  576. }
  577. }
  578. /* handle not found try to alloc a new one */
  579. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  580. if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
  581. p->adev->vce.filp[i] = p->filp;
  582. p->adev->vce.img_size[i] = 0;
  583. *allocated |= 1 << i;
  584. return i;
  585. }
  586. }
  587. DRM_ERROR("No more free VCE handles!\n");
  588. return -EINVAL;
  589. }
  590. /**
  591. * amdgpu_vce_cs_parse - parse and validate the command stream
  592. *
  593. * @p: parser context
  594. *
  595. */
  596. int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  597. {
  598. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  599. unsigned fb_idx = 0, bs_idx = 0;
  600. int session_idx = -1;
  601. uint32_t destroyed = 0;
  602. uint32_t created = 0;
  603. uint32_t allocated = 0;
  604. uint32_t tmp, handle = 0;
  605. uint32_t *size = &tmp;
  606. unsigned idx;
  607. int i, r = 0;
  608. p->job->vm = NULL;
  609. ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
  610. for (idx = 0; idx < ib->length_dw;) {
  611. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  612. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  613. if ((len < 8) || (len & 3)) {
  614. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  615. r = -EINVAL;
  616. goto out;
  617. }
  618. switch (cmd) {
  619. case 0x00000002: /* task info */
  620. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  621. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  622. break;
  623. case 0x03000001: /* encode */
  624. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 10,
  625. idx + 9, 0, 0);
  626. if (r)
  627. goto out;
  628. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 12,
  629. idx + 11, 0, 0);
  630. if (r)
  631. goto out;
  632. break;
  633. case 0x05000001: /* context buffer */
  634. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3,
  635. idx + 2, 0, 0);
  636. if (r)
  637. goto out;
  638. break;
  639. case 0x05000004: /* video bitstream buffer */
  640. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  641. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
  642. tmp, bs_idx);
  643. if (r)
  644. goto out;
  645. break;
  646. case 0x05000005: /* feedback buffer */
  647. r = amdgpu_vce_validate_bo(p, ib_idx, idx + 3, idx + 2,
  648. 4096, fb_idx);
  649. if (r)
  650. goto out;
  651. break;
  652. }
  653. idx += len / 4;
  654. }
  655. for (idx = 0; idx < ib->length_dw;) {
  656. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  657. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  658. switch (cmd) {
  659. case 0x00000001: /* session */
  660. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  661. session_idx = amdgpu_vce_validate_handle(p, handle,
  662. &allocated);
  663. if (session_idx < 0) {
  664. r = session_idx;
  665. goto out;
  666. }
  667. size = &p->adev->vce.img_size[session_idx];
  668. break;
  669. case 0x00000002: /* task info */
  670. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  671. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  672. break;
  673. case 0x01000001: /* create */
  674. created |= 1 << session_idx;
  675. if (destroyed & (1 << session_idx)) {
  676. destroyed &= ~(1 << session_idx);
  677. allocated |= 1 << session_idx;
  678. } else if (!(allocated & (1 << session_idx))) {
  679. DRM_ERROR("Handle already in use!\n");
  680. r = -EINVAL;
  681. goto out;
  682. }
  683. *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
  684. amdgpu_get_ib_value(p, ib_idx, idx + 10) *
  685. 8 * 3 / 2;
  686. break;
  687. case 0x04000001: /* config extension */
  688. case 0x04000002: /* pic control */
  689. case 0x04000005: /* rate control */
  690. case 0x04000007: /* motion estimation */
  691. case 0x04000008: /* rdo */
  692. case 0x04000009: /* vui */
  693. case 0x05000002: /* auxiliary buffer */
  694. case 0x05000009: /* clock table */
  695. break;
  696. case 0x0500000c: /* hw config */
  697. switch (p->adev->asic_type) {
  698. #ifdef CONFIG_DRM_AMDGPU_CIK
  699. case CHIP_KAVERI:
  700. case CHIP_MULLINS:
  701. #endif
  702. case CHIP_CARRIZO:
  703. break;
  704. default:
  705. r = -EINVAL;
  706. goto out;
  707. }
  708. break;
  709. case 0x03000001: /* encode */
  710. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
  711. *size, 0);
  712. if (r)
  713. goto out;
  714. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
  715. *size / 3, 0);
  716. if (r)
  717. goto out;
  718. break;
  719. case 0x02000001: /* destroy */
  720. destroyed |= 1 << session_idx;
  721. break;
  722. case 0x05000001: /* context buffer */
  723. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  724. *size * 2, 0);
  725. if (r)
  726. goto out;
  727. break;
  728. case 0x05000004: /* video bitstream buffer */
  729. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  730. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  731. tmp, bs_idx);
  732. if (r)
  733. goto out;
  734. break;
  735. case 0x05000005: /* feedback buffer */
  736. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  737. 4096, fb_idx);
  738. if (r)
  739. goto out;
  740. break;
  741. default:
  742. DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
  743. r = -EINVAL;
  744. goto out;
  745. }
  746. if (session_idx == -1) {
  747. DRM_ERROR("no session command at start of IB\n");
  748. r = -EINVAL;
  749. goto out;
  750. }
  751. idx += len / 4;
  752. }
  753. if (allocated & ~created) {
  754. DRM_ERROR("New session without create command!\n");
  755. r = -ENOENT;
  756. }
  757. out:
  758. if (!r) {
  759. /* No error, free all destroyed handle slots */
  760. tmp = destroyed;
  761. } else {
  762. /* Error during parsing, free all allocated handle slots */
  763. tmp = allocated;
  764. }
  765. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  766. if (tmp & (1 << i))
  767. atomic_set(&p->adev->vce.handles[i], 0);
  768. return r;
  769. }
  770. /**
  771. * amdgpu_vce_cs_parse_vm - parse the command stream in VM mode
  772. *
  773. * @p: parser context
  774. *
  775. */
  776. int amdgpu_vce_ring_parse_cs_vm(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  777. {
  778. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  779. int session_idx = -1;
  780. uint32_t destroyed = 0;
  781. uint32_t created = 0;
  782. uint32_t allocated = 0;
  783. uint32_t tmp, handle = 0;
  784. int i, r = 0, idx = 0;
  785. while (idx < ib->length_dw) {
  786. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  787. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  788. if ((len < 8) || (len & 3)) {
  789. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  790. r = -EINVAL;
  791. goto out;
  792. }
  793. switch (cmd) {
  794. case 0x00000001: /* session */
  795. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  796. session_idx = amdgpu_vce_validate_handle(p, handle,
  797. &allocated);
  798. if (session_idx < 0) {
  799. r = session_idx;
  800. goto out;
  801. }
  802. break;
  803. case 0x01000001: /* create */
  804. created |= 1 << session_idx;
  805. if (destroyed & (1 << session_idx)) {
  806. destroyed &= ~(1 << session_idx);
  807. allocated |= 1 << session_idx;
  808. } else if (!(allocated & (1 << session_idx))) {
  809. DRM_ERROR("Handle already in use!\n");
  810. r = -EINVAL;
  811. goto out;
  812. }
  813. break;
  814. case 0x02000001: /* destroy */
  815. destroyed |= 1 << session_idx;
  816. break;
  817. default:
  818. break;
  819. }
  820. if (session_idx == -1) {
  821. DRM_ERROR("no session command at start of IB\n");
  822. r = -EINVAL;
  823. goto out;
  824. }
  825. idx += len / 4;
  826. }
  827. if (allocated & ~created) {
  828. DRM_ERROR("New session without create command!\n");
  829. r = -ENOENT;
  830. }
  831. out:
  832. if (!r) {
  833. /* No error, free all destroyed handle slots */
  834. tmp = destroyed;
  835. amdgpu_ib_free(p->adev, ib, NULL);
  836. } else {
  837. /* Error during parsing, free all allocated handle slots */
  838. tmp = allocated;
  839. }
  840. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  841. if (tmp & (1 << i))
  842. atomic_set(&p->adev->vce.handles[i], 0);
  843. return r;
  844. }
  845. /**
  846. * amdgpu_vce_ring_emit_ib - execute indirect buffer
  847. *
  848. * @ring: engine to use
  849. * @ib: the IB to execute
  850. *
  851. */
  852. void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
  853. unsigned vmid, bool ctx_switch)
  854. {
  855. amdgpu_ring_write(ring, VCE_CMD_IB);
  856. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  857. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  858. amdgpu_ring_write(ring, ib->length_dw);
  859. }
  860. /**
  861. * amdgpu_vce_ring_emit_fence - add a fence command to the ring
  862. *
  863. * @ring: engine to use
  864. * @fence: the fence
  865. *
  866. */
  867. void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  868. unsigned flags)
  869. {
  870. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  871. amdgpu_ring_write(ring, VCE_CMD_FENCE);
  872. amdgpu_ring_write(ring, addr);
  873. amdgpu_ring_write(ring, upper_32_bits(addr));
  874. amdgpu_ring_write(ring, seq);
  875. amdgpu_ring_write(ring, VCE_CMD_TRAP);
  876. amdgpu_ring_write(ring, VCE_CMD_END);
  877. }
  878. /**
  879. * amdgpu_vce_ring_test_ring - test if VCE ring is working
  880. *
  881. * @ring: the engine to test on
  882. *
  883. */
  884. int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
  885. {
  886. struct amdgpu_device *adev = ring->adev;
  887. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  888. unsigned i;
  889. int r, timeout = adev->usec_timeout;
  890. /* skip ring test for sriov*/
  891. if (amdgpu_sriov_vf(adev))
  892. return 0;
  893. r = amdgpu_ring_alloc(ring, 16);
  894. if (r) {
  895. DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
  896. ring->idx, r);
  897. return r;
  898. }
  899. amdgpu_ring_write(ring, VCE_CMD_END);
  900. amdgpu_ring_commit(ring);
  901. for (i = 0; i < timeout; i++) {
  902. if (amdgpu_ring_get_rptr(ring) != rptr)
  903. break;
  904. DRM_UDELAY(1);
  905. }
  906. if (i < timeout) {
  907. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  908. ring->idx, i);
  909. } else {
  910. DRM_ERROR("amdgpu: ring %d test failed\n",
  911. ring->idx);
  912. r = -ETIMEDOUT;
  913. }
  914. return r;
  915. }
  916. /**
  917. * amdgpu_vce_ring_test_ib - test if VCE IBs are working
  918. *
  919. * @ring: the engine to test on
  920. *
  921. */
  922. int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  923. {
  924. struct dma_fence *fence = NULL;
  925. long r;
  926. /* skip vce ring1/2 ib test for now, since it's not reliable */
  927. if (ring != &ring->adev->vce.ring[0])
  928. return 0;
  929. r = amdgpu_vce_get_create_msg(ring, 1, NULL);
  930. if (r) {
  931. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  932. goto error;
  933. }
  934. r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
  935. if (r) {
  936. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  937. goto error;
  938. }
  939. r = dma_fence_wait_timeout(fence, false, timeout);
  940. if (r == 0) {
  941. DRM_ERROR("amdgpu: IB test timed out.\n");
  942. r = -ETIMEDOUT;
  943. } else if (r < 0) {
  944. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  945. } else {
  946. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  947. r = 0;
  948. }
  949. error:
  950. dma_fence_put(fence);
  951. return r;
  952. }