amdgpu_kms.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_sched.h"
  32. #include "amdgpu_uvd.h"
  33. #include "amdgpu_vce.h"
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/slab.h>
  36. #include <linux/pm_runtime.h>
  37. #include "amdgpu_amdkfd.h"
  38. /**
  39. * amdgpu_driver_unload_kms - Main unload function for KMS.
  40. *
  41. * @dev: drm dev pointer
  42. *
  43. * This is the main unload function for KMS (all asics).
  44. * Returns 0 on success.
  45. */
  46. void amdgpu_driver_unload_kms(struct drm_device *dev)
  47. {
  48. struct amdgpu_device *adev = dev->dev_private;
  49. if (adev == NULL)
  50. return;
  51. if (adev->rmmio == NULL)
  52. goto done_free;
  53. if (amdgpu_sriov_vf(adev))
  54. amdgpu_virt_request_full_gpu(adev, false);
  55. if (amdgpu_device_is_px(dev)) {
  56. pm_runtime_get_sync(dev->dev);
  57. pm_runtime_forbid(dev->dev);
  58. }
  59. amdgpu_acpi_fini(adev);
  60. amdgpu_device_fini(adev);
  61. done_free:
  62. kfree(adev);
  63. dev->dev_private = NULL;
  64. }
  65. /**
  66. * amdgpu_driver_load_kms - Main load function for KMS.
  67. *
  68. * @dev: drm dev pointer
  69. * @flags: device flags
  70. *
  71. * This is the main load function for KMS (all asics).
  72. * Returns 0 on success, error on failure.
  73. */
  74. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  75. {
  76. struct amdgpu_device *adev;
  77. int r, acpi_status;
  78. #ifdef CONFIG_DRM_AMDGPU_SI
  79. if (!amdgpu_si_support) {
  80. switch (flags & AMD_ASIC_MASK) {
  81. case CHIP_TAHITI:
  82. case CHIP_PITCAIRN:
  83. case CHIP_VERDE:
  84. case CHIP_OLAND:
  85. case CHIP_HAINAN:
  86. dev_info(dev->dev,
  87. "SI support provided by radeon.\n");
  88. dev_info(dev->dev,
  89. "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
  90. );
  91. return -ENODEV;
  92. }
  93. }
  94. #endif
  95. #ifdef CONFIG_DRM_AMDGPU_CIK
  96. if (!amdgpu_cik_support) {
  97. switch (flags & AMD_ASIC_MASK) {
  98. case CHIP_KAVERI:
  99. case CHIP_BONAIRE:
  100. case CHIP_HAWAII:
  101. case CHIP_KABINI:
  102. case CHIP_MULLINS:
  103. dev_info(dev->dev,
  104. "CIK support provided by radeon.\n");
  105. dev_info(dev->dev,
  106. "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
  107. );
  108. return -ENODEV;
  109. }
  110. }
  111. #endif
  112. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  113. if (adev == NULL) {
  114. return -ENOMEM;
  115. }
  116. dev->dev_private = (void *)adev;
  117. if ((amdgpu_runtime_pm != 0) &&
  118. amdgpu_has_atpx() &&
  119. (amdgpu_is_atpx_hybrid() ||
  120. amdgpu_has_atpx_dgpu_power_cntl()) &&
  121. ((flags & AMD_IS_APU) == 0) &&
  122. !pci_is_thunderbolt_attached(dev->pdev))
  123. flags |= AMD_IS_PX;
  124. /* amdgpu_device_init should report only fatal error
  125. * like memory allocation failure or iomapping failure,
  126. * or memory manager initialization failure, it must
  127. * properly initialize the GPU MC controller and permit
  128. * VRAM allocation
  129. */
  130. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  131. if (r) {
  132. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  133. goto out;
  134. }
  135. /* Call ACPI methods: require modeset init
  136. * but failure is not fatal
  137. */
  138. if (!r) {
  139. acpi_status = amdgpu_acpi_init(adev);
  140. if (acpi_status)
  141. dev_dbg(&dev->pdev->dev,
  142. "Error during ACPI methods call\n");
  143. }
  144. if (amdgpu_device_is_px(dev)) {
  145. pm_runtime_use_autosuspend(dev->dev);
  146. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  147. pm_runtime_set_active(dev->dev);
  148. pm_runtime_allow(dev->dev);
  149. pm_runtime_mark_last_busy(dev->dev);
  150. pm_runtime_put_autosuspend(dev->dev);
  151. }
  152. out:
  153. if (r) {
  154. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  155. if (adev->rmmio && amdgpu_device_is_px(dev))
  156. pm_runtime_put_noidle(dev->dev);
  157. amdgpu_driver_unload_kms(dev);
  158. }
  159. return r;
  160. }
  161. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  162. struct drm_amdgpu_query_fw *query_fw,
  163. struct amdgpu_device *adev)
  164. {
  165. switch (query_fw->fw_type) {
  166. case AMDGPU_INFO_FW_VCE:
  167. fw_info->ver = adev->vce.fw_version;
  168. fw_info->feature = adev->vce.fb_version;
  169. break;
  170. case AMDGPU_INFO_FW_UVD:
  171. fw_info->ver = adev->uvd.fw_version;
  172. fw_info->feature = 0;
  173. break;
  174. case AMDGPU_INFO_FW_GMC:
  175. fw_info->ver = adev->gmc.fw_version;
  176. fw_info->feature = 0;
  177. break;
  178. case AMDGPU_INFO_FW_GFX_ME:
  179. fw_info->ver = adev->gfx.me_fw_version;
  180. fw_info->feature = adev->gfx.me_feature_version;
  181. break;
  182. case AMDGPU_INFO_FW_GFX_PFP:
  183. fw_info->ver = adev->gfx.pfp_fw_version;
  184. fw_info->feature = adev->gfx.pfp_feature_version;
  185. break;
  186. case AMDGPU_INFO_FW_GFX_CE:
  187. fw_info->ver = adev->gfx.ce_fw_version;
  188. fw_info->feature = adev->gfx.ce_feature_version;
  189. break;
  190. case AMDGPU_INFO_FW_GFX_RLC:
  191. fw_info->ver = adev->gfx.rlc_fw_version;
  192. fw_info->feature = adev->gfx.rlc_feature_version;
  193. break;
  194. case AMDGPU_INFO_FW_GFX_MEC:
  195. if (query_fw->index == 0) {
  196. fw_info->ver = adev->gfx.mec_fw_version;
  197. fw_info->feature = adev->gfx.mec_feature_version;
  198. } else if (query_fw->index == 1) {
  199. fw_info->ver = adev->gfx.mec2_fw_version;
  200. fw_info->feature = adev->gfx.mec2_feature_version;
  201. } else
  202. return -EINVAL;
  203. break;
  204. case AMDGPU_INFO_FW_SMC:
  205. fw_info->ver = adev->pm.fw_version;
  206. fw_info->feature = 0;
  207. break;
  208. case AMDGPU_INFO_FW_SDMA:
  209. if (query_fw->index >= adev->sdma.num_instances)
  210. return -EINVAL;
  211. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  212. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  213. break;
  214. case AMDGPU_INFO_FW_SOS:
  215. fw_info->ver = adev->psp.sos_fw_version;
  216. fw_info->feature = adev->psp.sos_feature_version;
  217. break;
  218. case AMDGPU_INFO_FW_ASD:
  219. fw_info->ver = adev->psp.asd_fw_version;
  220. fw_info->feature = adev->psp.asd_feature_version;
  221. break;
  222. default:
  223. return -EINVAL;
  224. }
  225. return 0;
  226. }
  227. /*
  228. * Userspace get information ioctl
  229. */
  230. /**
  231. * amdgpu_info_ioctl - answer a device specific request.
  232. *
  233. * @adev: amdgpu device pointer
  234. * @data: request object
  235. * @filp: drm filp
  236. *
  237. * This function is used to pass device specific parameters to the userspace
  238. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  239. * etc. (all asics).
  240. * Returns 0 on success, -EINVAL on failure.
  241. */
  242. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  243. {
  244. struct amdgpu_device *adev = dev->dev_private;
  245. struct drm_amdgpu_info *info = data;
  246. struct amdgpu_mode_info *minfo = &adev->mode_info;
  247. void __user *out = (void __user *)(uintptr_t)info->return_pointer;
  248. uint32_t size = info->return_size;
  249. struct drm_crtc *crtc;
  250. uint32_t ui32 = 0;
  251. uint64_t ui64 = 0;
  252. int i, found;
  253. int ui32_size = sizeof(ui32);
  254. if (!info->return_size || !info->return_pointer)
  255. return -EINVAL;
  256. switch (info->query) {
  257. case AMDGPU_INFO_ACCEL_WORKING:
  258. ui32 = adev->accel_working;
  259. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  260. case AMDGPU_INFO_CRTC_FROM_ID:
  261. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  262. crtc = (struct drm_crtc *)minfo->crtcs[i];
  263. if (crtc && crtc->base.id == info->mode_crtc.id) {
  264. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  265. ui32 = amdgpu_crtc->crtc_id;
  266. found = 1;
  267. break;
  268. }
  269. }
  270. if (!found) {
  271. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  272. return -EINVAL;
  273. }
  274. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  275. case AMDGPU_INFO_HW_IP_INFO: {
  276. struct drm_amdgpu_info_hw_ip ip = {};
  277. enum amd_ip_block_type type;
  278. uint32_t ring_mask = 0;
  279. uint32_t ib_start_alignment = 0;
  280. uint32_t ib_size_alignment = 0;
  281. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  282. return -EINVAL;
  283. switch (info->query_hw_ip.type) {
  284. case AMDGPU_HW_IP_GFX:
  285. type = AMD_IP_BLOCK_TYPE_GFX;
  286. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  287. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  288. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  289. ib_size_alignment = 8;
  290. break;
  291. case AMDGPU_HW_IP_COMPUTE:
  292. type = AMD_IP_BLOCK_TYPE_GFX;
  293. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  294. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  295. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  296. ib_size_alignment = 8;
  297. break;
  298. case AMDGPU_HW_IP_DMA:
  299. type = AMD_IP_BLOCK_TYPE_SDMA;
  300. for (i = 0; i < adev->sdma.num_instances; i++)
  301. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  302. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  303. ib_size_alignment = 1;
  304. break;
  305. case AMDGPU_HW_IP_UVD:
  306. type = AMD_IP_BLOCK_TYPE_UVD;
  307. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  308. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  309. ib_size_alignment = 16;
  310. break;
  311. case AMDGPU_HW_IP_VCE:
  312. type = AMD_IP_BLOCK_TYPE_VCE;
  313. for (i = 0; i < adev->vce.num_rings; i++)
  314. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  315. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  316. ib_size_alignment = 1;
  317. break;
  318. case AMDGPU_HW_IP_UVD_ENC:
  319. type = AMD_IP_BLOCK_TYPE_UVD;
  320. for (i = 0; i < adev->uvd.num_enc_rings; i++)
  321. ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
  322. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  323. ib_size_alignment = 1;
  324. break;
  325. case AMDGPU_HW_IP_VCN_DEC:
  326. type = AMD_IP_BLOCK_TYPE_VCN;
  327. ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
  328. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  329. ib_size_alignment = 16;
  330. break;
  331. case AMDGPU_HW_IP_VCN_ENC:
  332. type = AMD_IP_BLOCK_TYPE_VCN;
  333. for (i = 0; i < adev->vcn.num_enc_rings; i++)
  334. ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
  335. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  336. ib_size_alignment = 1;
  337. break;
  338. default:
  339. return -EINVAL;
  340. }
  341. for (i = 0; i < adev->num_ip_blocks; i++) {
  342. if (adev->ip_blocks[i].version->type == type &&
  343. adev->ip_blocks[i].status.valid) {
  344. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  345. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  346. ip.capabilities_flags = 0;
  347. ip.available_rings = ring_mask;
  348. ip.ib_start_alignment = ib_start_alignment;
  349. ip.ib_size_alignment = ib_size_alignment;
  350. break;
  351. }
  352. }
  353. return copy_to_user(out, &ip,
  354. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  355. }
  356. case AMDGPU_INFO_HW_IP_COUNT: {
  357. enum amd_ip_block_type type;
  358. uint32_t count = 0;
  359. switch (info->query_hw_ip.type) {
  360. case AMDGPU_HW_IP_GFX:
  361. type = AMD_IP_BLOCK_TYPE_GFX;
  362. break;
  363. case AMDGPU_HW_IP_COMPUTE:
  364. type = AMD_IP_BLOCK_TYPE_GFX;
  365. break;
  366. case AMDGPU_HW_IP_DMA:
  367. type = AMD_IP_BLOCK_TYPE_SDMA;
  368. break;
  369. case AMDGPU_HW_IP_UVD:
  370. type = AMD_IP_BLOCK_TYPE_UVD;
  371. break;
  372. case AMDGPU_HW_IP_VCE:
  373. type = AMD_IP_BLOCK_TYPE_VCE;
  374. break;
  375. case AMDGPU_HW_IP_UVD_ENC:
  376. type = AMD_IP_BLOCK_TYPE_UVD;
  377. break;
  378. case AMDGPU_HW_IP_VCN_DEC:
  379. case AMDGPU_HW_IP_VCN_ENC:
  380. type = AMD_IP_BLOCK_TYPE_VCN;
  381. break;
  382. default:
  383. return -EINVAL;
  384. }
  385. for (i = 0; i < adev->num_ip_blocks; i++)
  386. if (adev->ip_blocks[i].version->type == type &&
  387. adev->ip_blocks[i].status.valid &&
  388. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  389. count++;
  390. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  391. }
  392. case AMDGPU_INFO_TIMESTAMP:
  393. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  394. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  395. case AMDGPU_INFO_FW_VERSION: {
  396. struct drm_amdgpu_info_firmware fw_info;
  397. int ret;
  398. /* We only support one instance of each IP block right now. */
  399. if (info->query_fw.ip_instance != 0)
  400. return -EINVAL;
  401. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  402. if (ret)
  403. return ret;
  404. return copy_to_user(out, &fw_info,
  405. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  406. }
  407. case AMDGPU_INFO_NUM_BYTES_MOVED:
  408. ui64 = atomic64_read(&adev->num_bytes_moved);
  409. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  410. case AMDGPU_INFO_NUM_EVICTIONS:
  411. ui64 = atomic64_read(&adev->num_evictions);
  412. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  413. case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
  414. ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
  415. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  416. case AMDGPU_INFO_VRAM_USAGE:
  417. ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  418. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  419. case AMDGPU_INFO_VIS_VRAM_USAGE:
  420. ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  421. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  422. case AMDGPU_INFO_GTT_USAGE:
  423. ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  424. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  425. case AMDGPU_INFO_GDS_CONFIG: {
  426. struct drm_amdgpu_info_gds gds_info;
  427. memset(&gds_info, 0, sizeof(gds_info));
  428. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  429. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  430. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  431. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  432. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  433. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  434. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  435. return copy_to_user(out, &gds_info,
  436. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  437. }
  438. case AMDGPU_INFO_VRAM_GTT: {
  439. struct drm_amdgpu_info_vram_gtt vram_gtt;
  440. vram_gtt.vram_size = adev->gmc.real_vram_size;
  441. vram_gtt.vram_size -= adev->vram_pin_size;
  442. vram_gtt.vram_cpu_accessible_size = adev->gmc.visible_vram_size;
  443. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  444. vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
  445. vram_gtt.gtt_size *= PAGE_SIZE;
  446. vram_gtt.gtt_size -= adev->gart_pin_size;
  447. return copy_to_user(out, &vram_gtt,
  448. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  449. }
  450. case AMDGPU_INFO_MEMORY: {
  451. struct drm_amdgpu_memory_info mem;
  452. memset(&mem, 0, sizeof(mem));
  453. mem.vram.total_heap_size = adev->gmc.real_vram_size;
  454. mem.vram.usable_heap_size =
  455. adev->gmc.real_vram_size - adev->vram_pin_size;
  456. mem.vram.heap_usage =
  457. amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  458. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  459. mem.cpu_accessible_vram.total_heap_size =
  460. adev->gmc.visible_vram_size;
  461. mem.cpu_accessible_vram.usable_heap_size =
  462. adev->gmc.visible_vram_size -
  463. (adev->vram_pin_size - adev->invisible_pin_size);
  464. mem.cpu_accessible_vram.heap_usage =
  465. amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  466. mem.cpu_accessible_vram.max_allocation =
  467. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  468. mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
  469. mem.gtt.total_heap_size *= PAGE_SIZE;
  470. mem.gtt.usable_heap_size = mem.gtt.total_heap_size
  471. - adev->gart_pin_size;
  472. mem.gtt.heap_usage =
  473. amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  474. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  475. return copy_to_user(out, &mem,
  476. min((size_t)size, sizeof(mem)))
  477. ? -EFAULT : 0;
  478. }
  479. case AMDGPU_INFO_READ_MMR_REG: {
  480. unsigned n, alloc_size;
  481. uint32_t *regs;
  482. unsigned se_num = (info->read_mmr_reg.instance >>
  483. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  484. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  485. unsigned sh_num = (info->read_mmr_reg.instance >>
  486. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  487. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  488. /* set full masks if the userspace set all bits
  489. * in the bitfields */
  490. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  491. se_num = 0xffffffff;
  492. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  493. sh_num = 0xffffffff;
  494. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  495. if (!regs)
  496. return -ENOMEM;
  497. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  498. for (i = 0; i < info->read_mmr_reg.count; i++)
  499. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  500. info->read_mmr_reg.dword_offset + i,
  501. &regs[i])) {
  502. DRM_DEBUG_KMS("unallowed offset %#x\n",
  503. info->read_mmr_reg.dword_offset + i);
  504. kfree(regs);
  505. return -EFAULT;
  506. }
  507. n = copy_to_user(out, regs, min(size, alloc_size));
  508. kfree(regs);
  509. return n ? -EFAULT : 0;
  510. }
  511. case AMDGPU_INFO_DEV_INFO: {
  512. struct drm_amdgpu_info_device dev_info = {};
  513. uint64_t vm_size;
  514. dev_info.device_id = dev->pdev->device;
  515. dev_info.chip_rev = adev->rev_id;
  516. dev_info.external_rev = adev->external_rev_id;
  517. dev_info.pci_rev = dev->pdev->revision;
  518. dev_info.family = adev->family;
  519. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  520. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  521. /* return all clocks in KHz */
  522. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  523. if (adev->pm.dpm_enabled) {
  524. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  525. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  526. } else {
  527. dev_info.max_engine_clock = adev->clock.default_sclk * 10;
  528. dev_info.max_memory_clock = adev->clock.default_mclk * 10;
  529. }
  530. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  531. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  532. adev->gfx.config.max_shader_engines;
  533. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  534. dev_info._pad = 0;
  535. dev_info.ids_flags = 0;
  536. if (adev->flags & AMD_IS_APU)
  537. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  538. if (amdgpu_sriov_vf(adev))
  539. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  540. vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  541. vm_size -= AMDGPU_VA_RESERVED_SIZE;
  542. /* Older VCE FW versions are buggy and can handle only 40bits */
  543. if (adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
  544. vm_size = min(vm_size, 1ULL << 40);
  545. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  546. dev_info.virtual_address_max =
  547. min(vm_size, AMDGPU_VA_HOLE_START);
  548. if (vm_size > AMDGPU_VA_HOLE_START) {
  549. dev_info.high_va_offset = AMDGPU_VA_HOLE_END;
  550. dev_info.high_va_max = AMDGPU_VA_HOLE_END | vm_size;
  551. }
  552. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  553. dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
  554. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  555. dev_info.cu_active_number = adev->gfx.cu_info.number;
  556. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  557. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  558. memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
  559. sizeof(adev->gfx.cu_info.ao_cu_bitmap));
  560. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  561. sizeof(adev->gfx.cu_info.bitmap));
  562. dev_info.vram_type = adev->gmc.vram_type;
  563. dev_info.vram_bit_width = adev->gmc.vram_width;
  564. dev_info.vce_harvest_config = adev->vce.harvest_config;
  565. dev_info.gc_double_offchip_lds_buf =
  566. adev->gfx.config.double_offchip_lds_buf;
  567. if (amdgpu_ngg) {
  568. dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
  569. dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
  570. dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
  571. dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
  572. dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
  573. dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
  574. dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
  575. dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
  576. }
  577. dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
  578. dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
  579. dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  580. dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
  581. dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
  582. dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
  583. dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
  584. return copy_to_user(out, &dev_info,
  585. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  586. }
  587. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  588. unsigned i;
  589. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  590. struct amd_vce_state *vce_state;
  591. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  592. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  593. if (vce_state) {
  594. vce_clk_table.entries[i].sclk = vce_state->sclk;
  595. vce_clk_table.entries[i].mclk = vce_state->mclk;
  596. vce_clk_table.entries[i].eclk = vce_state->evclk;
  597. vce_clk_table.num_valid_entries++;
  598. }
  599. }
  600. return copy_to_user(out, &vce_clk_table,
  601. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  602. }
  603. case AMDGPU_INFO_VBIOS: {
  604. uint32_t bios_size = adev->bios_size;
  605. switch (info->vbios_info.type) {
  606. case AMDGPU_INFO_VBIOS_SIZE:
  607. return copy_to_user(out, &bios_size,
  608. min((size_t)size, sizeof(bios_size)))
  609. ? -EFAULT : 0;
  610. case AMDGPU_INFO_VBIOS_IMAGE: {
  611. uint8_t *bios;
  612. uint32_t bios_offset = info->vbios_info.offset;
  613. if (bios_offset >= bios_size)
  614. return -EINVAL;
  615. bios = adev->bios + bios_offset;
  616. return copy_to_user(out, bios,
  617. min((size_t)size, (size_t)(bios_size - bios_offset)))
  618. ? -EFAULT : 0;
  619. }
  620. default:
  621. DRM_DEBUG_KMS("Invalid request %d\n",
  622. info->vbios_info.type);
  623. return -EINVAL;
  624. }
  625. }
  626. case AMDGPU_INFO_NUM_HANDLES: {
  627. struct drm_amdgpu_info_num_handles handle;
  628. switch (info->query_hw_ip.type) {
  629. case AMDGPU_HW_IP_UVD:
  630. /* Starting Polaris, we support unlimited UVD handles */
  631. if (adev->asic_type < CHIP_POLARIS10) {
  632. handle.uvd_max_handles = adev->uvd.max_handles;
  633. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  634. return copy_to_user(out, &handle,
  635. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  636. } else {
  637. return -ENODATA;
  638. }
  639. break;
  640. default:
  641. return -EINVAL;
  642. }
  643. }
  644. case AMDGPU_INFO_SENSOR: {
  645. struct pp_gpu_power query = {0};
  646. int query_size = sizeof(query);
  647. if (amdgpu_dpm == 0)
  648. return -ENOENT;
  649. switch (info->sensor_info.type) {
  650. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  651. /* get sclk in Mhz */
  652. if (amdgpu_dpm_read_sensor(adev,
  653. AMDGPU_PP_SENSOR_GFX_SCLK,
  654. (void *)&ui32, &ui32_size)) {
  655. return -EINVAL;
  656. }
  657. ui32 /= 100;
  658. break;
  659. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  660. /* get mclk in Mhz */
  661. if (amdgpu_dpm_read_sensor(adev,
  662. AMDGPU_PP_SENSOR_GFX_MCLK,
  663. (void *)&ui32, &ui32_size)) {
  664. return -EINVAL;
  665. }
  666. ui32 /= 100;
  667. break;
  668. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  669. /* get temperature in millidegrees C */
  670. if (amdgpu_dpm_read_sensor(adev,
  671. AMDGPU_PP_SENSOR_GPU_TEMP,
  672. (void *)&ui32, &ui32_size)) {
  673. return -EINVAL;
  674. }
  675. break;
  676. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  677. /* get GPU load */
  678. if (amdgpu_dpm_read_sensor(adev,
  679. AMDGPU_PP_SENSOR_GPU_LOAD,
  680. (void *)&ui32, &ui32_size)) {
  681. return -EINVAL;
  682. }
  683. break;
  684. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  685. /* get average GPU power */
  686. if (amdgpu_dpm_read_sensor(adev,
  687. AMDGPU_PP_SENSOR_GPU_POWER,
  688. (void *)&query, &query_size)) {
  689. return -EINVAL;
  690. }
  691. ui32 = query.average_gpu_power >> 8;
  692. break;
  693. case AMDGPU_INFO_SENSOR_VDDNB:
  694. /* get VDDNB in millivolts */
  695. if (amdgpu_dpm_read_sensor(adev,
  696. AMDGPU_PP_SENSOR_VDDNB,
  697. (void *)&ui32, &ui32_size)) {
  698. return -EINVAL;
  699. }
  700. break;
  701. case AMDGPU_INFO_SENSOR_VDDGFX:
  702. /* get VDDGFX in millivolts */
  703. if (amdgpu_dpm_read_sensor(adev,
  704. AMDGPU_PP_SENSOR_VDDGFX,
  705. (void *)&ui32, &ui32_size)) {
  706. return -EINVAL;
  707. }
  708. break;
  709. case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
  710. /* get stable pstate sclk in Mhz */
  711. if (amdgpu_dpm_read_sensor(adev,
  712. AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
  713. (void *)&ui32, &ui32_size)) {
  714. return -EINVAL;
  715. }
  716. ui32 /= 100;
  717. break;
  718. case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
  719. /* get stable pstate mclk in Mhz */
  720. if (amdgpu_dpm_read_sensor(adev,
  721. AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
  722. (void *)&ui32, &ui32_size)) {
  723. return -EINVAL;
  724. }
  725. ui32 /= 100;
  726. break;
  727. default:
  728. DRM_DEBUG_KMS("Invalid request %d\n",
  729. info->sensor_info.type);
  730. return -EINVAL;
  731. }
  732. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  733. }
  734. case AMDGPU_INFO_VRAM_LOST_COUNTER:
  735. ui32 = atomic_read(&adev->vram_lost_counter);
  736. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  737. default:
  738. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  739. return -EINVAL;
  740. }
  741. return 0;
  742. }
  743. /*
  744. * Outdated mess for old drm with Xorg being in charge (void function now).
  745. */
  746. /**
  747. * amdgpu_driver_lastclose_kms - drm callback for last close
  748. *
  749. * @dev: drm dev pointer
  750. *
  751. * Switch vga_switcheroo state after last close (all asics).
  752. */
  753. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  754. {
  755. drm_fb_helper_lastclose(dev);
  756. vga_switcheroo_process_delayed_switch();
  757. }
  758. /**
  759. * amdgpu_driver_open_kms - drm callback for open
  760. *
  761. * @dev: drm dev pointer
  762. * @file_priv: drm file
  763. *
  764. * On device open, init vm on cayman+ (all asics).
  765. * Returns 0 on success, error on failure.
  766. */
  767. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  768. {
  769. struct amdgpu_device *adev = dev->dev_private;
  770. struct amdgpu_fpriv *fpriv;
  771. int r, pasid;
  772. file_priv->driver_priv = NULL;
  773. r = pm_runtime_get_sync(dev->dev);
  774. if (r < 0)
  775. return r;
  776. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  777. if (unlikely(!fpriv)) {
  778. r = -ENOMEM;
  779. goto out_suspend;
  780. }
  781. pasid = amdgpu_pasid_alloc(16);
  782. if (pasid < 0) {
  783. dev_warn(adev->dev, "No more PASIDs available!");
  784. pasid = 0;
  785. }
  786. r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid);
  787. if (r)
  788. goto error_pasid;
  789. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  790. if (!fpriv->prt_va) {
  791. r = -ENOMEM;
  792. goto error_vm;
  793. }
  794. if (amdgpu_sriov_vf(adev)) {
  795. r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
  796. if (r)
  797. goto error_vm;
  798. }
  799. mutex_init(&fpriv->bo_list_lock);
  800. idr_init(&fpriv->bo_list_handles);
  801. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  802. file_priv->driver_priv = fpriv;
  803. goto out_suspend;
  804. error_vm:
  805. amdgpu_vm_fini(adev, &fpriv->vm);
  806. error_pasid:
  807. if (pasid)
  808. amdgpu_pasid_free(pasid);
  809. kfree(fpriv);
  810. out_suspend:
  811. pm_runtime_mark_last_busy(dev->dev);
  812. pm_runtime_put_autosuspend(dev->dev);
  813. return r;
  814. }
  815. /**
  816. * amdgpu_driver_postclose_kms - drm callback for post close
  817. *
  818. * @dev: drm dev pointer
  819. * @file_priv: drm file
  820. *
  821. * On device post close, tear down vm on cayman+ (all asics).
  822. */
  823. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  824. struct drm_file *file_priv)
  825. {
  826. struct amdgpu_device *adev = dev->dev_private;
  827. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  828. struct amdgpu_bo_list *list;
  829. struct amdgpu_bo *pd;
  830. unsigned int pasid;
  831. int handle;
  832. if (!fpriv)
  833. return;
  834. pm_runtime_get_sync(dev->dev);
  835. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  836. if (adev->asic_type != CHIP_RAVEN) {
  837. amdgpu_uvd_free_handles(adev, file_priv);
  838. amdgpu_vce_free_handles(adev, file_priv);
  839. }
  840. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  841. if (amdgpu_sriov_vf(adev)) {
  842. /* TODO: how to handle reserve failure */
  843. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
  844. amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
  845. fpriv->csa_va = NULL;
  846. amdgpu_bo_unreserve(adev->virt.csa_obj);
  847. }
  848. pasid = fpriv->vm.pasid;
  849. pd = amdgpu_bo_ref(fpriv->vm.root.base.bo);
  850. amdgpu_vm_fini(adev, &fpriv->vm);
  851. if (pasid)
  852. amdgpu_pasid_free_delayed(pd->tbo.resv, pasid);
  853. amdgpu_bo_unref(&pd);
  854. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  855. amdgpu_bo_list_free(list);
  856. idr_destroy(&fpriv->bo_list_handles);
  857. mutex_destroy(&fpriv->bo_list_lock);
  858. kfree(fpriv);
  859. file_priv->driver_priv = NULL;
  860. pm_runtime_mark_last_busy(dev->dev);
  861. pm_runtime_put_autosuspend(dev->dev);
  862. }
  863. /*
  864. * VBlank related functions.
  865. */
  866. /**
  867. * amdgpu_get_vblank_counter_kms - get frame count
  868. *
  869. * @dev: drm dev pointer
  870. * @pipe: crtc to get the frame count from
  871. *
  872. * Gets the frame count on the requested crtc (all asics).
  873. * Returns frame count on success, -EINVAL on failure.
  874. */
  875. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  876. {
  877. struct amdgpu_device *adev = dev->dev_private;
  878. int vpos, hpos, stat;
  879. u32 count;
  880. if (pipe >= adev->mode_info.num_crtc) {
  881. DRM_ERROR("Invalid crtc %u\n", pipe);
  882. return -EINVAL;
  883. }
  884. /* The hw increments its frame counter at start of vsync, not at start
  885. * of vblank, as is required by DRM core vblank counter handling.
  886. * Cook the hw count here to make it appear to the caller as if it
  887. * incremented at start of vblank. We measure distance to start of
  888. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  889. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  890. * result by 1 to give the proper appearance to caller.
  891. */
  892. if (adev->mode_info.crtcs[pipe]) {
  893. /* Repeat readout if needed to provide stable result if
  894. * we cross start of vsync during the queries.
  895. */
  896. do {
  897. count = amdgpu_display_vblank_get_counter(adev, pipe);
  898. /* Ask amdgpu_display_get_crtc_scanoutpos to return
  899. * vpos as distance to start of vblank, instead of
  900. * regular vertical scanout pos.
  901. */
  902. stat = amdgpu_display_get_crtc_scanoutpos(
  903. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  904. &vpos, &hpos, NULL, NULL,
  905. &adev->mode_info.crtcs[pipe]->base.hwmode);
  906. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  907. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  908. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  909. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  910. } else {
  911. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  912. pipe, vpos);
  913. /* Bump counter if we are at >= leading edge of vblank,
  914. * but before vsync where vpos would turn negative and
  915. * the hw counter really increments.
  916. */
  917. if (vpos >= 0)
  918. count++;
  919. }
  920. } else {
  921. /* Fallback to use value as is. */
  922. count = amdgpu_display_vblank_get_counter(adev, pipe);
  923. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  924. }
  925. return count;
  926. }
  927. /**
  928. * amdgpu_enable_vblank_kms - enable vblank interrupt
  929. *
  930. * @dev: drm dev pointer
  931. * @pipe: crtc to enable vblank interrupt for
  932. *
  933. * Enable the interrupt on the requested crtc (all asics).
  934. * Returns 0 on success, -EINVAL on failure.
  935. */
  936. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  937. {
  938. struct amdgpu_device *adev = dev->dev_private;
  939. int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
  940. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  941. }
  942. /**
  943. * amdgpu_disable_vblank_kms - disable vblank interrupt
  944. *
  945. * @dev: drm dev pointer
  946. * @pipe: crtc to disable vblank interrupt for
  947. *
  948. * Disable the interrupt on the requested crtc (all asics).
  949. */
  950. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  951. {
  952. struct amdgpu_device *adev = dev->dev_private;
  953. int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
  954. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  955. }
  956. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  957. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  958. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  959. DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  960. DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
  961. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  962. DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  963. /* KMS */
  964. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  965. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  966. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  967. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  968. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  969. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  970. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  971. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  972. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  973. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
  974. };
  975. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  976. /*
  977. * Debugfs info
  978. */
  979. #if defined(CONFIG_DEBUG_FS)
  980. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  981. {
  982. struct drm_info_node *node = (struct drm_info_node *) m->private;
  983. struct drm_device *dev = node->minor->dev;
  984. struct amdgpu_device *adev = dev->dev_private;
  985. struct drm_amdgpu_info_firmware fw_info;
  986. struct drm_amdgpu_query_fw query_fw;
  987. int ret, i;
  988. /* VCE */
  989. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  990. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  991. if (ret)
  992. return ret;
  993. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  994. fw_info.feature, fw_info.ver);
  995. /* UVD */
  996. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  997. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  998. if (ret)
  999. return ret;
  1000. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  1001. fw_info.feature, fw_info.ver);
  1002. /* GMC */
  1003. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  1004. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1005. if (ret)
  1006. return ret;
  1007. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  1008. fw_info.feature, fw_info.ver);
  1009. /* ME */
  1010. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  1011. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1012. if (ret)
  1013. return ret;
  1014. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  1015. fw_info.feature, fw_info.ver);
  1016. /* PFP */
  1017. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  1018. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1019. if (ret)
  1020. return ret;
  1021. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  1022. fw_info.feature, fw_info.ver);
  1023. /* CE */
  1024. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  1025. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1026. if (ret)
  1027. return ret;
  1028. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  1029. fw_info.feature, fw_info.ver);
  1030. /* RLC */
  1031. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  1032. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1033. if (ret)
  1034. return ret;
  1035. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  1036. fw_info.feature, fw_info.ver);
  1037. /* MEC */
  1038. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  1039. query_fw.index = 0;
  1040. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1041. if (ret)
  1042. return ret;
  1043. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  1044. fw_info.feature, fw_info.ver);
  1045. /* MEC2 */
  1046. if (adev->asic_type == CHIP_KAVERI ||
  1047. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  1048. query_fw.index = 1;
  1049. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1050. if (ret)
  1051. return ret;
  1052. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  1053. fw_info.feature, fw_info.ver);
  1054. }
  1055. /* PSP SOS */
  1056. query_fw.fw_type = AMDGPU_INFO_FW_SOS;
  1057. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1058. if (ret)
  1059. return ret;
  1060. seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
  1061. fw_info.feature, fw_info.ver);
  1062. /* PSP ASD */
  1063. query_fw.fw_type = AMDGPU_INFO_FW_ASD;
  1064. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1065. if (ret)
  1066. return ret;
  1067. seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
  1068. fw_info.feature, fw_info.ver);
  1069. /* SMC */
  1070. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  1071. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1072. if (ret)
  1073. return ret;
  1074. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  1075. fw_info.feature, fw_info.ver);
  1076. /* SDMA */
  1077. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  1078. for (i = 0; i < adev->sdma.num_instances; i++) {
  1079. query_fw.index = i;
  1080. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1081. if (ret)
  1082. return ret;
  1083. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  1084. i, fw_info.feature, fw_info.ver);
  1085. }
  1086. return 0;
  1087. }
  1088. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  1089. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  1090. };
  1091. #endif
  1092. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  1093. {
  1094. #if defined(CONFIG_DEBUG_FS)
  1095. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  1096. ARRAY_SIZE(amdgpu_firmware_info_list));
  1097. #else
  1098. return 0;
  1099. #endif
  1100. }