amdgpu_irq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/irq.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. #include "amdgpu_ih.h"
  34. #include "atom.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_trace.h"
  37. #include <linux/pm_runtime.h>
  38. #ifdef CONFIG_DRM_AMD_DC
  39. #include "amdgpu_dm_irq.h"
  40. #endif
  41. #define AMDGPU_WAIT_IDLE_TIMEOUT 200
  42. /*
  43. * Handle hotplug events outside the interrupt handler proper.
  44. */
  45. /**
  46. * amdgpu_hotplug_work_func - display hotplug work handler
  47. *
  48. * @work: work struct
  49. *
  50. * This is the hot plug event work handler (all asics).
  51. * The work gets scheduled from the irq handler if there
  52. * was a hot plug interrupt. It walks the connector table
  53. * and calls the hotplug handler for each one, then sends
  54. * a drm hotplug event to alert userspace.
  55. */
  56. static void amdgpu_hotplug_work_func(struct work_struct *work)
  57. {
  58. struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
  59. hotplug_work);
  60. struct drm_device *dev = adev->ddev;
  61. struct drm_mode_config *mode_config = &dev->mode_config;
  62. struct drm_connector *connector;
  63. mutex_lock(&mode_config->mutex);
  64. list_for_each_entry(connector, &mode_config->connector_list, head)
  65. amdgpu_connector_hotplug(connector);
  66. mutex_unlock(&mode_config->mutex);
  67. /* Just fire off a uevent and let userspace tell us what to do */
  68. drm_helper_hpd_irq_event(dev);
  69. }
  70. /**
  71. * amdgpu_irq_reset_work_func - execute gpu reset
  72. *
  73. * @work: work struct
  74. *
  75. * Execute scheduled gpu reset (cayman+).
  76. * This function is called when the irq handler
  77. * thinks we need a gpu reset.
  78. */
  79. static void amdgpu_irq_reset_work_func(struct work_struct *work)
  80. {
  81. struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
  82. reset_work);
  83. if (!amdgpu_sriov_vf(adev))
  84. amdgpu_device_gpu_recover(adev, NULL, false);
  85. }
  86. /* Disable *all* interrupts */
  87. void amdgpu_irq_disable_all(struct amdgpu_device *adev)
  88. {
  89. unsigned long irqflags;
  90. unsigned i, j, k;
  91. int r;
  92. spin_lock_irqsave(&adev->irq.lock, irqflags);
  93. for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
  94. if (!adev->irq.client[i].sources)
  95. continue;
  96. for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
  97. struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
  98. if (!src || !src->funcs->set || !src->num_types)
  99. continue;
  100. for (k = 0; k < src->num_types; ++k) {
  101. atomic_set(&src->enabled_types[k], 0);
  102. r = src->funcs->set(adev, src, k,
  103. AMDGPU_IRQ_STATE_DISABLE);
  104. if (r)
  105. DRM_ERROR("error disabling interrupt (%d)\n",
  106. r);
  107. }
  108. }
  109. }
  110. spin_unlock_irqrestore(&adev->irq.lock, irqflags);
  111. }
  112. /**
  113. * amdgpu_irq_handler - irq handler
  114. *
  115. * @int irq, void *arg: args
  116. *
  117. * This is the irq handler for the amdgpu driver (all asics).
  118. */
  119. irqreturn_t amdgpu_irq_handler(int irq, void *arg)
  120. {
  121. struct drm_device *dev = (struct drm_device *) arg;
  122. struct amdgpu_device *adev = dev->dev_private;
  123. irqreturn_t ret;
  124. ret = amdgpu_ih_process(adev);
  125. if (ret == IRQ_HANDLED)
  126. pm_runtime_mark_last_busy(dev->dev);
  127. return ret;
  128. }
  129. /**
  130. * amdgpu_msi_ok - asic specific msi checks
  131. *
  132. * @adev: amdgpu device pointer
  133. *
  134. * Handles asic specific MSI checks to determine if
  135. * MSIs should be enabled on a particular chip (all asics).
  136. * Returns true if MSIs should be enabled, false if MSIs
  137. * should not be enabled.
  138. */
  139. static bool amdgpu_msi_ok(struct amdgpu_device *adev)
  140. {
  141. /* force MSI on */
  142. if (amdgpu_msi == 1)
  143. return true;
  144. else if (amdgpu_msi == 0)
  145. return false;
  146. return true;
  147. }
  148. /**
  149. * amdgpu_irq_init - init driver interrupt info
  150. *
  151. * @adev: amdgpu device pointer
  152. *
  153. * Sets up the work irq handlers, vblank init, MSIs, etc. (all asics).
  154. * Returns 0 for success, error for failure.
  155. */
  156. int amdgpu_irq_init(struct amdgpu_device *adev)
  157. {
  158. int r = 0;
  159. spin_lock_init(&adev->irq.lock);
  160. /* enable msi */
  161. adev->irq.msi_enabled = false;
  162. if (amdgpu_msi_ok(adev)) {
  163. int ret = pci_enable_msi(adev->pdev);
  164. if (!ret) {
  165. adev->irq.msi_enabled = true;
  166. dev_dbg(adev->dev, "amdgpu: using MSI.\n");
  167. }
  168. }
  169. if (!amdgpu_device_has_dc_support(adev)) {
  170. if (!adev->enable_virtual_display)
  171. /* Disable vblank irqs aggressively for power-saving */
  172. /* XXX: can this be enabled for DC? */
  173. adev->ddev->vblank_disable_immediate = true;
  174. r = drm_vblank_init(adev->ddev, adev->mode_info.num_crtc);
  175. if (r)
  176. return r;
  177. /* pre DCE11 */
  178. INIT_WORK(&adev->hotplug_work,
  179. amdgpu_hotplug_work_func);
  180. }
  181. INIT_WORK(&adev->reset_work, amdgpu_irq_reset_work_func);
  182. adev->irq.installed = true;
  183. r = drm_irq_install(adev->ddev, adev->ddev->pdev->irq);
  184. if (r) {
  185. adev->irq.installed = false;
  186. if (!amdgpu_device_has_dc_support(adev))
  187. flush_work(&adev->hotplug_work);
  188. cancel_work_sync(&adev->reset_work);
  189. return r;
  190. }
  191. adev->ddev->max_vblank_count = 0x00ffffff;
  192. DRM_DEBUG("amdgpu: irq initialized.\n");
  193. return 0;
  194. }
  195. /**
  196. * amdgpu_irq_fini - tear down driver interrupt info
  197. *
  198. * @adev: amdgpu device pointer
  199. *
  200. * Tears down the work irq handlers, vblank handlers, MSIs, etc. (all asics).
  201. */
  202. void amdgpu_irq_fini(struct amdgpu_device *adev)
  203. {
  204. unsigned i, j;
  205. if (adev->irq.installed) {
  206. drm_irq_uninstall(adev->ddev);
  207. adev->irq.installed = false;
  208. if (adev->irq.msi_enabled)
  209. pci_disable_msi(adev->pdev);
  210. if (!amdgpu_device_has_dc_support(adev))
  211. flush_work(&adev->hotplug_work);
  212. cancel_work_sync(&adev->reset_work);
  213. }
  214. for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
  215. if (!adev->irq.client[i].sources)
  216. continue;
  217. for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
  218. struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
  219. if (!src)
  220. continue;
  221. kfree(src->enabled_types);
  222. src->enabled_types = NULL;
  223. if (src->data) {
  224. kfree(src->data);
  225. kfree(src);
  226. adev->irq.client[i].sources[j] = NULL;
  227. }
  228. }
  229. kfree(adev->irq.client[i].sources);
  230. }
  231. }
  232. /**
  233. * amdgpu_irq_add_id - register irq source
  234. *
  235. * @adev: amdgpu device pointer
  236. * @src_id: source id for this source
  237. * @source: irq source
  238. *
  239. */
  240. int amdgpu_irq_add_id(struct amdgpu_device *adev,
  241. unsigned client_id, unsigned src_id,
  242. struct amdgpu_irq_src *source)
  243. {
  244. if (client_id >= AMDGPU_IH_CLIENTID_MAX)
  245. return -EINVAL;
  246. if (src_id >= AMDGPU_MAX_IRQ_SRC_ID)
  247. return -EINVAL;
  248. if (!source->funcs)
  249. return -EINVAL;
  250. if (!adev->irq.client[client_id].sources) {
  251. adev->irq.client[client_id].sources =
  252. kcalloc(AMDGPU_MAX_IRQ_SRC_ID,
  253. sizeof(struct amdgpu_irq_src *),
  254. GFP_KERNEL);
  255. if (!adev->irq.client[client_id].sources)
  256. return -ENOMEM;
  257. }
  258. if (adev->irq.client[client_id].sources[src_id] != NULL)
  259. return -EINVAL;
  260. if (source->num_types && !source->enabled_types) {
  261. atomic_t *types;
  262. types = kcalloc(source->num_types, sizeof(atomic_t),
  263. GFP_KERNEL);
  264. if (!types)
  265. return -ENOMEM;
  266. source->enabled_types = types;
  267. }
  268. adev->irq.client[client_id].sources[src_id] = source;
  269. return 0;
  270. }
  271. /**
  272. * amdgpu_irq_dispatch - dispatch irq to IP blocks
  273. *
  274. * @adev: amdgpu device pointer
  275. * @entry: interrupt vector
  276. *
  277. * Dispatches the irq to the different IP blocks
  278. */
  279. void amdgpu_irq_dispatch(struct amdgpu_device *adev,
  280. struct amdgpu_iv_entry *entry)
  281. {
  282. unsigned client_id = entry->client_id;
  283. unsigned src_id = entry->src_id;
  284. struct amdgpu_irq_src *src;
  285. int r;
  286. trace_amdgpu_iv(entry);
  287. if (client_id >= AMDGPU_IH_CLIENTID_MAX) {
  288. DRM_DEBUG("Invalid client_id in IV: %d\n", client_id);
  289. return;
  290. }
  291. if (src_id >= AMDGPU_MAX_IRQ_SRC_ID) {
  292. DRM_DEBUG("Invalid src_id in IV: %d\n", src_id);
  293. return;
  294. }
  295. if (adev->irq.virq[src_id]) {
  296. generic_handle_irq(irq_find_mapping(adev->irq.domain, src_id));
  297. } else {
  298. if (!adev->irq.client[client_id].sources) {
  299. DRM_DEBUG("Unregistered interrupt client_id: %d src_id: %d\n",
  300. client_id, src_id);
  301. return;
  302. }
  303. src = adev->irq.client[client_id].sources[src_id];
  304. if (!src) {
  305. DRM_DEBUG("Unhandled interrupt src_id: %d\n", src_id);
  306. return;
  307. }
  308. r = src->funcs->process(adev, src, entry);
  309. if (r)
  310. DRM_ERROR("error processing interrupt (%d)\n", r);
  311. }
  312. }
  313. /**
  314. * amdgpu_irq_update - update hw interrupt state
  315. *
  316. * @adev: amdgpu device pointer
  317. * @src: interrupt src you want to enable
  318. * @type: type of interrupt you want to update
  319. *
  320. * Updates the interrupt state for a specific src (all asics).
  321. */
  322. int amdgpu_irq_update(struct amdgpu_device *adev,
  323. struct amdgpu_irq_src *src, unsigned type)
  324. {
  325. unsigned long irqflags;
  326. enum amdgpu_interrupt_state state;
  327. int r;
  328. spin_lock_irqsave(&adev->irq.lock, irqflags);
  329. /* we need to determine after taking the lock, otherwise
  330. we might disable just enabled interrupts again */
  331. if (amdgpu_irq_enabled(adev, src, type))
  332. state = AMDGPU_IRQ_STATE_ENABLE;
  333. else
  334. state = AMDGPU_IRQ_STATE_DISABLE;
  335. r = src->funcs->set(adev, src, type, state);
  336. spin_unlock_irqrestore(&adev->irq.lock, irqflags);
  337. return r;
  338. }
  339. void amdgpu_irq_gpu_reset_resume_helper(struct amdgpu_device *adev)
  340. {
  341. int i, j, k;
  342. for (i = 0; i < AMDGPU_IH_CLIENTID_MAX; ++i) {
  343. if (!adev->irq.client[i].sources)
  344. continue;
  345. for (j = 0; j < AMDGPU_MAX_IRQ_SRC_ID; ++j) {
  346. struct amdgpu_irq_src *src = adev->irq.client[i].sources[j];
  347. if (!src)
  348. continue;
  349. for (k = 0; k < src->num_types; k++)
  350. amdgpu_irq_update(adev, src, k);
  351. }
  352. }
  353. }
  354. /**
  355. * amdgpu_irq_get - enable interrupt
  356. *
  357. * @adev: amdgpu device pointer
  358. * @src: interrupt src you want to enable
  359. * @type: type of interrupt you want to enable
  360. *
  361. * Enables the interrupt type for a specific src (all asics).
  362. */
  363. int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  364. unsigned type)
  365. {
  366. if (!adev->ddev->irq_enabled)
  367. return -ENOENT;
  368. if (type >= src->num_types)
  369. return -EINVAL;
  370. if (!src->enabled_types || !src->funcs->set)
  371. return -EINVAL;
  372. if (atomic_inc_return(&src->enabled_types[type]) == 1)
  373. return amdgpu_irq_update(adev, src, type);
  374. return 0;
  375. }
  376. /**
  377. * amdgpu_irq_put - disable interrupt
  378. *
  379. * @adev: amdgpu device pointer
  380. * @src: interrupt src you want to disable
  381. * @type: type of interrupt you want to disable
  382. *
  383. * Disables the interrupt type for a specific src (all asics).
  384. */
  385. int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  386. unsigned type)
  387. {
  388. if (!adev->ddev->irq_enabled)
  389. return -ENOENT;
  390. if (type >= src->num_types)
  391. return -EINVAL;
  392. if (!src->enabled_types || !src->funcs->set)
  393. return -EINVAL;
  394. if (atomic_dec_and_test(&src->enabled_types[type]))
  395. return amdgpu_irq_update(adev, src, type);
  396. return 0;
  397. }
  398. /**
  399. * amdgpu_irq_enabled - test if irq is enabled or not
  400. *
  401. * @adev: amdgpu device pointer
  402. * @idx: interrupt src you want to test
  403. *
  404. * Tests if the given interrupt source is enabled or not
  405. */
  406. bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
  407. unsigned type)
  408. {
  409. if (!adev->ddev->irq_enabled)
  410. return false;
  411. if (type >= src->num_types)
  412. return false;
  413. if (!src->enabled_types || !src->funcs->set)
  414. return false;
  415. return !!atomic_read(&src->enabled_types[type]);
  416. }
  417. /* gen irq */
  418. static void amdgpu_irq_mask(struct irq_data *irqd)
  419. {
  420. /* XXX */
  421. }
  422. static void amdgpu_irq_unmask(struct irq_data *irqd)
  423. {
  424. /* XXX */
  425. }
  426. static struct irq_chip amdgpu_irq_chip = {
  427. .name = "amdgpu-ih",
  428. .irq_mask = amdgpu_irq_mask,
  429. .irq_unmask = amdgpu_irq_unmask,
  430. };
  431. static int amdgpu_irqdomain_map(struct irq_domain *d,
  432. unsigned int irq, irq_hw_number_t hwirq)
  433. {
  434. if (hwirq >= AMDGPU_MAX_IRQ_SRC_ID)
  435. return -EPERM;
  436. irq_set_chip_and_handler(irq,
  437. &amdgpu_irq_chip, handle_simple_irq);
  438. return 0;
  439. }
  440. static const struct irq_domain_ops amdgpu_hw_irqdomain_ops = {
  441. .map = amdgpu_irqdomain_map,
  442. };
  443. /**
  444. * amdgpu_irq_add_domain - create a linear irq domain
  445. *
  446. * @adev: amdgpu device pointer
  447. *
  448. * Create an irq domain for GPU interrupt sources
  449. * that may be driven by another driver (e.g., ACP).
  450. */
  451. int amdgpu_irq_add_domain(struct amdgpu_device *adev)
  452. {
  453. adev->irq.domain = irq_domain_add_linear(NULL, AMDGPU_MAX_IRQ_SRC_ID,
  454. &amdgpu_hw_irqdomain_ops, adev);
  455. if (!adev->irq.domain) {
  456. DRM_ERROR("GPU irq add domain failed\n");
  457. return -ENODEV;
  458. }
  459. return 0;
  460. }
  461. /**
  462. * amdgpu_irq_remove_domain - remove the irq domain
  463. *
  464. * @adev: amdgpu device pointer
  465. *
  466. * Remove the irq domain for GPU interrupt sources
  467. * that may be driven by another driver (e.g., ACP).
  468. */
  469. void amdgpu_irq_remove_domain(struct amdgpu_device *adev)
  470. {
  471. if (adev->irq.domain) {
  472. irq_domain_remove(adev->irq.domain);
  473. adev->irq.domain = NULL;
  474. }
  475. }
  476. /**
  477. * amdgpu_irq_create_mapping - create a mapping between a domain irq and a
  478. * Linux irq
  479. *
  480. * @adev: amdgpu device pointer
  481. * @src_id: IH source id
  482. *
  483. * Create a mapping between a domain irq (GPU IH src id) and a Linux irq
  484. * Use this for components that generate a GPU interrupt, but are driven
  485. * by a different driver (e.g., ACP).
  486. * Returns the Linux irq.
  487. */
  488. unsigned amdgpu_irq_create_mapping(struct amdgpu_device *adev, unsigned src_id)
  489. {
  490. adev->irq.virq[src_id] = irq_create_mapping(adev->irq.domain, src_id);
  491. return adev->irq.virq[src_id];
  492. }