amdgpu_connectors.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "atom.h"
  33. #include "atombios_encoders.h"
  34. #include "atombios_dp.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_i2c.h"
  37. #include <linux/pm_runtime.h>
  38. void amdgpu_connector_hotplug(struct drm_connector *connector)
  39. {
  40. struct drm_device *dev = connector->dev;
  41. struct amdgpu_device *adev = dev->dev_private;
  42. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  43. /* bail if the connector does not have hpd pin, e.g.,
  44. * VGA, TV, etc.
  45. */
  46. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
  47. return;
  48. amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  49. /* if the connector is already off, don't turn it back on */
  50. if (connector->dpms != DRM_MODE_DPMS_ON)
  51. return;
  52. /* just deal with DP (not eDP) here. */
  53. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  54. struct amdgpu_connector_atom_dig *dig_connector =
  55. amdgpu_connector->con_priv;
  56. /* if existing sink type was not DP no need to retrain */
  57. if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
  58. return;
  59. /* first get sink type as it may be reset after (un)plug */
  60. dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  61. /* don't do anything if sink is not display port, i.e.,
  62. * passive dp->(dvi|hdmi) adaptor
  63. */
  64. if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT &&
  65. amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd) &&
  66. amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
  67. /* Don't start link training before we have the DPCD */
  68. if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  69. return;
  70. /* Turn the connector off and back on immediately, which
  71. * will trigger link training
  72. */
  73. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  74. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  75. }
  76. }
  77. }
  78. static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
  79. {
  80. struct drm_crtc *crtc = encoder->crtc;
  81. if (crtc && crtc->enabled) {
  82. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  83. crtc->x, crtc->y, crtc->primary->fb);
  84. }
  85. }
  86. int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
  87. {
  88. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  89. struct amdgpu_connector_atom_dig *dig_connector;
  90. int bpc = 8;
  91. unsigned mode_clock, max_tmds_clock;
  92. switch (connector->connector_type) {
  93. case DRM_MODE_CONNECTOR_DVII:
  94. case DRM_MODE_CONNECTOR_HDMIB:
  95. if (amdgpu_connector->use_digital) {
  96. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  97. if (connector->display_info.bpc)
  98. bpc = connector->display_info.bpc;
  99. }
  100. }
  101. break;
  102. case DRM_MODE_CONNECTOR_DVID:
  103. case DRM_MODE_CONNECTOR_HDMIA:
  104. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  105. if (connector->display_info.bpc)
  106. bpc = connector->display_info.bpc;
  107. }
  108. break;
  109. case DRM_MODE_CONNECTOR_DisplayPort:
  110. dig_connector = amdgpu_connector->con_priv;
  111. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  112. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
  113. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  114. if (connector->display_info.bpc)
  115. bpc = connector->display_info.bpc;
  116. }
  117. break;
  118. case DRM_MODE_CONNECTOR_eDP:
  119. case DRM_MODE_CONNECTOR_LVDS:
  120. if (connector->display_info.bpc)
  121. bpc = connector->display_info.bpc;
  122. else {
  123. const struct drm_connector_helper_funcs *connector_funcs =
  124. connector->helper_private;
  125. struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
  126. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  127. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  128. if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
  129. bpc = 6;
  130. else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
  131. bpc = 8;
  132. }
  133. break;
  134. }
  135. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  136. /*
  137. * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
  138. * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
  139. * 12 bpc is always supported on hdmi deep color sinks, as this is
  140. * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
  141. */
  142. if (bpc > 12) {
  143. DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
  144. connector->name, bpc);
  145. bpc = 12;
  146. }
  147. /* Any defined maximum tmds clock limit we must not exceed? */
  148. if (connector->display_info.max_tmds_clock > 0) {
  149. /* mode_clock is clock in kHz for mode to be modeset on this connector */
  150. mode_clock = amdgpu_connector->pixelclock_for_modeset;
  151. /* Maximum allowable input clock in kHz */
  152. max_tmds_clock = connector->display_info.max_tmds_clock;
  153. DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
  154. connector->name, mode_clock, max_tmds_clock);
  155. /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
  156. if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
  157. if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
  158. (mode_clock * 5/4 <= max_tmds_clock))
  159. bpc = 10;
  160. else
  161. bpc = 8;
  162. DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
  163. connector->name, bpc);
  164. }
  165. if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
  166. bpc = 8;
  167. DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
  168. connector->name, bpc);
  169. }
  170. } else if (bpc > 8) {
  171. /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
  172. DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
  173. connector->name);
  174. bpc = 8;
  175. }
  176. }
  177. if ((amdgpu_deep_color == 0) && (bpc > 8)) {
  178. DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
  179. connector->name);
  180. bpc = 8;
  181. }
  182. DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
  183. connector->name, connector->display_info.bpc, bpc);
  184. return bpc;
  185. }
  186. static void
  187. amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
  188. enum drm_connector_status status)
  189. {
  190. struct drm_encoder *best_encoder = NULL;
  191. struct drm_encoder *encoder = NULL;
  192. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  193. bool connected;
  194. int i;
  195. best_encoder = connector_funcs->best_encoder(connector);
  196. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  197. if (connector->encoder_ids[i] == 0)
  198. break;
  199. encoder = drm_encoder_find(connector->dev, NULL,
  200. connector->encoder_ids[i]);
  201. if (!encoder)
  202. continue;
  203. if ((encoder == best_encoder) && (status == connector_status_connected))
  204. connected = true;
  205. else
  206. connected = false;
  207. amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
  208. }
  209. }
  210. static struct drm_encoder *
  211. amdgpu_connector_find_encoder(struct drm_connector *connector,
  212. int encoder_type)
  213. {
  214. struct drm_encoder *encoder;
  215. int i;
  216. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  217. if (connector->encoder_ids[i] == 0)
  218. break;
  219. encoder = drm_encoder_find(connector->dev, NULL,
  220. connector->encoder_ids[i]);
  221. if (!encoder)
  222. continue;
  223. if (encoder->encoder_type == encoder_type)
  224. return encoder;
  225. }
  226. return NULL;
  227. }
  228. struct edid *amdgpu_connector_edid(struct drm_connector *connector)
  229. {
  230. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  231. struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
  232. if (amdgpu_connector->edid) {
  233. return amdgpu_connector->edid;
  234. } else if (edid_blob) {
  235. struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
  236. if (edid)
  237. amdgpu_connector->edid = edid;
  238. }
  239. return amdgpu_connector->edid;
  240. }
  241. static struct edid *
  242. amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
  243. {
  244. struct edid *edid;
  245. if (adev->mode_info.bios_hardcoded_edid) {
  246. edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
  247. if (edid) {
  248. memcpy((unsigned char *)edid,
  249. (unsigned char *)adev->mode_info.bios_hardcoded_edid,
  250. adev->mode_info.bios_hardcoded_edid_size);
  251. return edid;
  252. }
  253. }
  254. return NULL;
  255. }
  256. static void amdgpu_connector_get_edid(struct drm_connector *connector)
  257. {
  258. struct drm_device *dev = connector->dev;
  259. struct amdgpu_device *adev = dev->dev_private;
  260. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  261. if (amdgpu_connector->edid)
  262. return;
  263. /* on hw with routers, select right port */
  264. if (amdgpu_connector->router.ddc_valid)
  265. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  266. if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  267. ENCODER_OBJECT_ID_NONE) &&
  268. amdgpu_connector->ddc_bus->has_aux) {
  269. amdgpu_connector->edid = drm_get_edid(connector,
  270. &amdgpu_connector->ddc_bus->aux.ddc);
  271. } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  272. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  273. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  274. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  275. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
  276. amdgpu_connector->ddc_bus->has_aux)
  277. amdgpu_connector->edid = drm_get_edid(connector,
  278. &amdgpu_connector->ddc_bus->aux.ddc);
  279. else if (amdgpu_connector->ddc_bus)
  280. amdgpu_connector->edid = drm_get_edid(connector,
  281. &amdgpu_connector->ddc_bus->adapter);
  282. } else if (amdgpu_connector->ddc_bus) {
  283. amdgpu_connector->edid = drm_get_edid(connector,
  284. &amdgpu_connector->ddc_bus->adapter);
  285. }
  286. if (!amdgpu_connector->edid) {
  287. /* some laptops provide a hardcoded edid in rom for LCDs */
  288. if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
  289. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
  290. amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
  291. }
  292. }
  293. static void amdgpu_connector_free_edid(struct drm_connector *connector)
  294. {
  295. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  296. kfree(amdgpu_connector->edid);
  297. amdgpu_connector->edid = NULL;
  298. }
  299. static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
  300. {
  301. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  302. int ret;
  303. if (amdgpu_connector->edid) {
  304. drm_mode_connector_update_edid_property(connector, amdgpu_connector->edid);
  305. ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
  306. return ret;
  307. }
  308. drm_mode_connector_update_edid_property(connector, NULL);
  309. return 0;
  310. }
  311. static struct drm_encoder *
  312. amdgpu_connector_best_single_encoder(struct drm_connector *connector)
  313. {
  314. int enc_id = connector->encoder_ids[0];
  315. /* pick the encoder ids */
  316. if (enc_id)
  317. return drm_encoder_find(connector->dev, NULL, enc_id);
  318. return NULL;
  319. }
  320. static void amdgpu_get_native_mode(struct drm_connector *connector)
  321. {
  322. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  323. struct amdgpu_encoder *amdgpu_encoder;
  324. if (encoder == NULL)
  325. return;
  326. amdgpu_encoder = to_amdgpu_encoder(encoder);
  327. if (!list_empty(&connector->probed_modes)) {
  328. struct drm_display_mode *preferred_mode =
  329. list_first_entry(&connector->probed_modes,
  330. struct drm_display_mode, head);
  331. amdgpu_encoder->native_mode = *preferred_mode;
  332. } else {
  333. amdgpu_encoder->native_mode.clock = 0;
  334. }
  335. }
  336. static struct drm_display_mode *
  337. amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
  338. {
  339. struct drm_device *dev = encoder->dev;
  340. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  341. struct drm_display_mode *mode = NULL;
  342. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  343. if (native_mode->hdisplay != 0 &&
  344. native_mode->vdisplay != 0 &&
  345. native_mode->clock != 0) {
  346. mode = drm_mode_duplicate(dev, native_mode);
  347. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  348. drm_mode_set_name(mode);
  349. DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
  350. } else if (native_mode->hdisplay != 0 &&
  351. native_mode->vdisplay != 0) {
  352. /* mac laptops without an edid */
  353. /* Note that this is not necessarily the exact panel mode,
  354. * but an approximation based on the cvt formula. For these
  355. * systems we should ideally read the mode info out of the
  356. * registers or add a mode table, but this works and is much
  357. * simpler.
  358. */
  359. mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
  360. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  361. DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
  362. }
  363. return mode;
  364. }
  365. static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
  366. struct drm_connector *connector)
  367. {
  368. struct drm_device *dev = encoder->dev;
  369. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  370. struct drm_display_mode *mode = NULL;
  371. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  372. int i;
  373. static const struct mode_size {
  374. int w;
  375. int h;
  376. } common_modes[17] = {
  377. { 640, 480},
  378. { 720, 480},
  379. { 800, 600},
  380. { 848, 480},
  381. {1024, 768},
  382. {1152, 768},
  383. {1280, 720},
  384. {1280, 800},
  385. {1280, 854},
  386. {1280, 960},
  387. {1280, 1024},
  388. {1440, 900},
  389. {1400, 1050},
  390. {1680, 1050},
  391. {1600, 1200},
  392. {1920, 1080},
  393. {1920, 1200}
  394. };
  395. for (i = 0; i < 17; i++) {
  396. if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  397. if (common_modes[i].w > 1024 ||
  398. common_modes[i].h > 768)
  399. continue;
  400. }
  401. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  402. if (common_modes[i].w > native_mode->hdisplay ||
  403. common_modes[i].h > native_mode->vdisplay ||
  404. (common_modes[i].w == native_mode->hdisplay &&
  405. common_modes[i].h == native_mode->vdisplay))
  406. continue;
  407. }
  408. if (common_modes[i].w < 320 || common_modes[i].h < 200)
  409. continue;
  410. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  411. drm_mode_probed_add(connector, mode);
  412. }
  413. }
  414. static int amdgpu_connector_set_property(struct drm_connector *connector,
  415. struct drm_property *property,
  416. uint64_t val)
  417. {
  418. struct drm_device *dev = connector->dev;
  419. struct amdgpu_device *adev = dev->dev_private;
  420. struct drm_encoder *encoder;
  421. struct amdgpu_encoder *amdgpu_encoder;
  422. if (property == adev->mode_info.coherent_mode_property) {
  423. struct amdgpu_encoder_atom_dig *dig;
  424. bool new_coherent_mode;
  425. /* need to find digital encoder on connector */
  426. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  427. if (!encoder)
  428. return 0;
  429. amdgpu_encoder = to_amdgpu_encoder(encoder);
  430. if (!amdgpu_encoder->enc_priv)
  431. return 0;
  432. dig = amdgpu_encoder->enc_priv;
  433. new_coherent_mode = val ? true : false;
  434. if (dig->coherent_mode != new_coherent_mode) {
  435. dig->coherent_mode = new_coherent_mode;
  436. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  437. }
  438. }
  439. if (property == adev->mode_info.audio_property) {
  440. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  441. /* need to find digital encoder on connector */
  442. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  443. if (!encoder)
  444. return 0;
  445. amdgpu_encoder = to_amdgpu_encoder(encoder);
  446. if (amdgpu_connector->audio != val) {
  447. amdgpu_connector->audio = val;
  448. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  449. }
  450. }
  451. if (property == adev->mode_info.dither_property) {
  452. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  453. /* need to find digital encoder on connector */
  454. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  455. if (!encoder)
  456. return 0;
  457. amdgpu_encoder = to_amdgpu_encoder(encoder);
  458. if (amdgpu_connector->dither != val) {
  459. amdgpu_connector->dither = val;
  460. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  461. }
  462. }
  463. if (property == adev->mode_info.underscan_property) {
  464. /* need to find digital encoder on connector */
  465. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  466. if (!encoder)
  467. return 0;
  468. amdgpu_encoder = to_amdgpu_encoder(encoder);
  469. if (amdgpu_encoder->underscan_type != val) {
  470. amdgpu_encoder->underscan_type = val;
  471. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  472. }
  473. }
  474. if (property == adev->mode_info.underscan_hborder_property) {
  475. /* need to find digital encoder on connector */
  476. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  477. if (!encoder)
  478. return 0;
  479. amdgpu_encoder = to_amdgpu_encoder(encoder);
  480. if (amdgpu_encoder->underscan_hborder != val) {
  481. amdgpu_encoder->underscan_hborder = val;
  482. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  483. }
  484. }
  485. if (property == adev->mode_info.underscan_vborder_property) {
  486. /* need to find digital encoder on connector */
  487. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  488. if (!encoder)
  489. return 0;
  490. amdgpu_encoder = to_amdgpu_encoder(encoder);
  491. if (amdgpu_encoder->underscan_vborder != val) {
  492. amdgpu_encoder->underscan_vborder = val;
  493. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  494. }
  495. }
  496. if (property == adev->mode_info.load_detect_property) {
  497. struct amdgpu_connector *amdgpu_connector =
  498. to_amdgpu_connector(connector);
  499. if (val == 0)
  500. amdgpu_connector->dac_load_detect = false;
  501. else
  502. amdgpu_connector->dac_load_detect = true;
  503. }
  504. if (property == dev->mode_config.scaling_mode_property) {
  505. enum amdgpu_rmx_type rmx_type;
  506. if (connector->encoder) {
  507. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  508. } else {
  509. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  510. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  511. }
  512. switch (val) {
  513. default:
  514. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  515. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  516. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  517. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  518. }
  519. if (amdgpu_encoder->rmx_type == rmx_type)
  520. return 0;
  521. if ((rmx_type != DRM_MODE_SCALE_NONE) &&
  522. (amdgpu_encoder->native_mode.clock == 0))
  523. return 0;
  524. amdgpu_encoder->rmx_type = rmx_type;
  525. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  526. }
  527. return 0;
  528. }
  529. static void
  530. amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
  531. struct drm_connector *connector)
  532. {
  533. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  534. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  535. struct drm_display_mode *t, *mode;
  536. /* If the EDID preferred mode doesn't match the native mode, use it */
  537. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  538. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  539. if (mode->hdisplay != native_mode->hdisplay ||
  540. mode->vdisplay != native_mode->vdisplay)
  541. memcpy(native_mode, mode, sizeof(*mode));
  542. }
  543. }
  544. /* Try to get native mode details from EDID if necessary */
  545. if (!native_mode->clock) {
  546. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  547. if (mode->hdisplay == native_mode->hdisplay &&
  548. mode->vdisplay == native_mode->vdisplay) {
  549. *native_mode = *mode;
  550. drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
  551. DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
  552. break;
  553. }
  554. }
  555. }
  556. if (!native_mode->clock) {
  557. DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
  558. amdgpu_encoder->rmx_type = RMX_OFF;
  559. }
  560. }
  561. static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
  562. {
  563. struct drm_encoder *encoder;
  564. int ret = 0;
  565. struct drm_display_mode *mode;
  566. amdgpu_connector_get_edid(connector);
  567. ret = amdgpu_connector_ddc_get_modes(connector);
  568. if (ret > 0) {
  569. encoder = amdgpu_connector_best_single_encoder(connector);
  570. if (encoder) {
  571. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  572. /* add scaled modes */
  573. amdgpu_connector_add_common_modes(encoder, connector);
  574. }
  575. return ret;
  576. }
  577. encoder = amdgpu_connector_best_single_encoder(connector);
  578. if (!encoder)
  579. return 0;
  580. /* we have no EDID modes */
  581. mode = amdgpu_connector_lcd_native_mode(encoder);
  582. if (mode) {
  583. ret = 1;
  584. drm_mode_probed_add(connector, mode);
  585. /* add the width/height from vbios tables if available */
  586. connector->display_info.width_mm = mode->width_mm;
  587. connector->display_info.height_mm = mode->height_mm;
  588. /* add scaled modes */
  589. amdgpu_connector_add_common_modes(encoder, connector);
  590. }
  591. return ret;
  592. }
  593. static int amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
  594. struct drm_display_mode *mode)
  595. {
  596. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  597. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  598. return MODE_PANEL;
  599. if (encoder) {
  600. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  601. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  602. /* AVIVO hardware supports downscaling modes larger than the panel
  603. * to the panel size, but I'm not sure this is desirable.
  604. */
  605. if ((mode->hdisplay > native_mode->hdisplay) ||
  606. (mode->vdisplay > native_mode->vdisplay))
  607. return MODE_PANEL;
  608. /* if scaling is disabled, block non-native modes */
  609. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  610. if ((mode->hdisplay != native_mode->hdisplay) ||
  611. (mode->vdisplay != native_mode->vdisplay))
  612. return MODE_PANEL;
  613. }
  614. }
  615. return MODE_OK;
  616. }
  617. static enum drm_connector_status
  618. amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
  619. {
  620. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  621. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  622. enum drm_connector_status ret = connector_status_disconnected;
  623. int r;
  624. r = pm_runtime_get_sync(connector->dev->dev);
  625. if (r < 0)
  626. return connector_status_disconnected;
  627. if (encoder) {
  628. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  629. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  630. /* check if panel is valid */
  631. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  632. ret = connector_status_connected;
  633. }
  634. /* check for edid as well */
  635. amdgpu_connector_get_edid(connector);
  636. if (amdgpu_connector->edid)
  637. ret = connector_status_connected;
  638. /* check acpi lid status ??? */
  639. amdgpu_connector_update_scratch_regs(connector, ret);
  640. pm_runtime_mark_last_busy(connector->dev->dev);
  641. pm_runtime_put_autosuspend(connector->dev->dev);
  642. return ret;
  643. }
  644. static void amdgpu_connector_unregister(struct drm_connector *connector)
  645. {
  646. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  647. if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
  648. drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
  649. amdgpu_connector->ddc_bus->has_aux = false;
  650. }
  651. }
  652. static void amdgpu_connector_destroy(struct drm_connector *connector)
  653. {
  654. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  655. amdgpu_connector_free_edid(connector);
  656. kfree(amdgpu_connector->con_priv);
  657. drm_connector_unregister(connector);
  658. drm_connector_cleanup(connector);
  659. kfree(connector);
  660. }
  661. static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
  662. struct drm_property *property,
  663. uint64_t value)
  664. {
  665. struct drm_device *dev = connector->dev;
  666. struct amdgpu_encoder *amdgpu_encoder;
  667. enum amdgpu_rmx_type rmx_type;
  668. DRM_DEBUG_KMS("\n");
  669. if (property != dev->mode_config.scaling_mode_property)
  670. return 0;
  671. if (connector->encoder)
  672. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  673. else {
  674. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  675. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  676. }
  677. switch (value) {
  678. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  679. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  680. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  681. default:
  682. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  683. }
  684. if (amdgpu_encoder->rmx_type == rmx_type)
  685. return 0;
  686. amdgpu_encoder->rmx_type = rmx_type;
  687. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  688. return 0;
  689. }
  690. static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
  691. .get_modes = amdgpu_connector_lvds_get_modes,
  692. .mode_valid = amdgpu_connector_lvds_mode_valid,
  693. .best_encoder = amdgpu_connector_best_single_encoder,
  694. };
  695. static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
  696. .dpms = drm_helper_connector_dpms,
  697. .detect = amdgpu_connector_lvds_detect,
  698. .fill_modes = drm_helper_probe_single_connector_modes,
  699. .early_unregister = amdgpu_connector_unregister,
  700. .destroy = amdgpu_connector_destroy,
  701. .set_property = amdgpu_connector_set_lcd_property,
  702. };
  703. static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
  704. {
  705. int ret;
  706. amdgpu_connector_get_edid(connector);
  707. ret = amdgpu_connector_ddc_get_modes(connector);
  708. return ret;
  709. }
  710. static int amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
  711. struct drm_display_mode *mode)
  712. {
  713. struct drm_device *dev = connector->dev;
  714. struct amdgpu_device *adev = dev->dev_private;
  715. /* XXX check mode bandwidth */
  716. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  717. return MODE_CLOCK_HIGH;
  718. return MODE_OK;
  719. }
  720. static enum drm_connector_status
  721. amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
  722. {
  723. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  724. struct drm_encoder *encoder;
  725. const struct drm_encoder_helper_funcs *encoder_funcs;
  726. bool dret = false;
  727. enum drm_connector_status ret = connector_status_disconnected;
  728. int r;
  729. r = pm_runtime_get_sync(connector->dev->dev);
  730. if (r < 0)
  731. return connector_status_disconnected;
  732. encoder = amdgpu_connector_best_single_encoder(connector);
  733. if (!encoder)
  734. ret = connector_status_disconnected;
  735. if (amdgpu_connector->ddc_bus)
  736. dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
  737. if (dret) {
  738. amdgpu_connector->detected_by_load = false;
  739. amdgpu_connector_free_edid(connector);
  740. amdgpu_connector_get_edid(connector);
  741. if (!amdgpu_connector->edid) {
  742. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  743. connector->name);
  744. ret = connector_status_connected;
  745. } else {
  746. amdgpu_connector->use_digital =
  747. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  748. /* some oems have boards with separate digital and analog connectors
  749. * with a shared ddc line (often vga + hdmi)
  750. */
  751. if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
  752. amdgpu_connector_free_edid(connector);
  753. ret = connector_status_disconnected;
  754. } else {
  755. ret = connector_status_connected;
  756. }
  757. }
  758. } else {
  759. /* if we aren't forcing don't do destructive polling */
  760. if (!force) {
  761. /* only return the previous status if we last
  762. * detected a monitor via load.
  763. */
  764. if (amdgpu_connector->detected_by_load)
  765. ret = connector->status;
  766. goto out;
  767. }
  768. if (amdgpu_connector->dac_load_detect && encoder) {
  769. encoder_funcs = encoder->helper_private;
  770. ret = encoder_funcs->detect(encoder, connector);
  771. if (ret != connector_status_disconnected)
  772. amdgpu_connector->detected_by_load = true;
  773. }
  774. }
  775. amdgpu_connector_update_scratch_regs(connector, ret);
  776. out:
  777. pm_runtime_mark_last_busy(connector->dev->dev);
  778. pm_runtime_put_autosuspend(connector->dev->dev);
  779. return ret;
  780. }
  781. static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
  782. .get_modes = amdgpu_connector_vga_get_modes,
  783. .mode_valid = amdgpu_connector_vga_mode_valid,
  784. .best_encoder = amdgpu_connector_best_single_encoder,
  785. };
  786. static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
  787. .dpms = drm_helper_connector_dpms,
  788. .detect = amdgpu_connector_vga_detect,
  789. .fill_modes = drm_helper_probe_single_connector_modes,
  790. .early_unregister = amdgpu_connector_unregister,
  791. .destroy = amdgpu_connector_destroy,
  792. .set_property = amdgpu_connector_set_property,
  793. };
  794. static bool
  795. amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
  796. {
  797. struct drm_device *dev = connector->dev;
  798. struct amdgpu_device *adev = dev->dev_private;
  799. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  800. enum drm_connector_status status;
  801. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
  802. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
  803. status = connector_status_connected;
  804. else
  805. status = connector_status_disconnected;
  806. if (connector->status == status)
  807. return true;
  808. }
  809. return false;
  810. }
  811. /*
  812. * DVI is complicated
  813. * Do a DDC probe, if DDC probe passes, get the full EDID so
  814. * we can do analog/digital monitor detection at this point.
  815. * If the monitor is an analog monitor or we got no DDC,
  816. * we need to find the DAC encoder object for this connector.
  817. * If we got no DDC, we do load detection on the DAC encoder object.
  818. * If we got analog DDC or load detection passes on the DAC encoder
  819. * we have to check if this analog encoder is shared with anyone else (TV)
  820. * if its shared we have to set the other connector to disconnected.
  821. */
  822. static enum drm_connector_status
  823. amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
  824. {
  825. struct drm_device *dev = connector->dev;
  826. struct amdgpu_device *adev = dev->dev_private;
  827. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  828. struct drm_encoder *encoder = NULL;
  829. const struct drm_encoder_helper_funcs *encoder_funcs;
  830. int i, r;
  831. enum drm_connector_status ret = connector_status_disconnected;
  832. bool dret = false, broken_edid = false;
  833. r = pm_runtime_get_sync(connector->dev->dev);
  834. if (r < 0)
  835. return connector_status_disconnected;
  836. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  837. ret = connector->status;
  838. goto exit;
  839. }
  840. if (amdgpu_connector->ddc_bus)
  841. dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
  842. if (dret) {
  843. amdgpu_connector->detected_by_load = false;
  844. amdgpu_connector_free_edid(connector);
  845. amdgpu_connector_get_edid(connector);
  846. if (!amdgpu_connector->edid) {
  847. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  848. connector->name);
  849. ret = connector_status_connected;
  850. broken_edid = true; /* defer use_digital to later */
  851. } else {
  852. amdgpu_connector->use_digital =
  853. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  854. /* some oems have boards with separate digital and analog connectors
  855. * with a shared ddc line (often vga + hdmi)
  856. */
  857. if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
  858. amdgpu_connector_free_edid(connector);
  859. ret = connector_status_disconnected;
  860. } else {
  861. ret = connector_status_connected;
  862. }
  863. /* This gets complicated. We have boards with VGA + HDMI with a
  864. * shared DDC line and we have boards with DVI-D + HDMI with a shared
  865. * DDC line. The latter is more complex because with DVI<->HDMI adapters
  866. * you don't really know what's connected to which port as both are digital.
  867. */
  868. if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
  869. struct drm_connector *list_connector;
  870. struct amdgpu_connector *list_amdgpu_connector;
  871. list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
  872. if (connector == list_connector)
  873. continue;
  874. list_amdgpu_connector = to_amdgpu_connector(list_connector);
  875. if (list_amdgpu_connector->shared_ddc &&
  876. (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
  877. amdgpu_connector->ddc_bus->rec.i2c_id)) {
  878. /* cases where both connectors are digital */
  879. if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
  880. /* hpd is our only option in this case */
  881. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  882. amdgpu_connector_free_edid(connector);
  883. ret = connector_status_disconnected;
  884. }
  885. }
  886. }
  887. }
  888. }
  889. }
  890. }
  891. if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
  892. goto out;
  893. /* DVI-D and HDMI-A are digital only */
  894. if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
  895. (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
  896. goto out;
  897. /* if we aren't forcing don't do destructive polling */
  898. if (!force) {
  899. /* only return the previous status if we last
  900. * detected a monitor via load.
  901. */
  902. if (amdgpu_connector->detected_by_load)
  903. ret = connector->status;
  904. goto out;
  905. }
  906. /* find analog encoder */
  907. if (amdgpu_connector->dac_load_detect) {
  908. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  909. if (connector->encoder_ids[i] == 0)
  910. break;
  911. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  912. if (!encoder)
  913. continue;
  914. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
  915. encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
  916. continue;
  917. encoder_funcs = encoder->helper_private;
  918. if (encoder_funcs->detect) {
  919. if (!broken_edid) {
  920. if (ret != connector_status_connected) {
  921. /* deal with analog monitors without DDC */
  922. ret = encoder_funcs->detect(encoder, connector);
  923. if (ret == connector_status_connected) {
  924. amdgpu_connector->use_digital = false;
  925. }
  926. if (ret != connector_status_disconnected)
  927. amdgpu_connector->detected_by_load = true;
  928. }
  929. } else {
  930. enum drm_connector_status lret;
  931. /* assume digital unless load detected otherwise */
  932. amdgpu_connector->use_digital = true;
  933. lret = encoder_funcs->detect(encoder, connector);
  934. DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
  935. if (lret == connector_status_connected)
  936. amdgpu_connector->use_digital = false;
  937. }
  938. break;
  939. }
  940. }
  941. }
  942. out:
  943. /* updated in get modes as well since we need to know if it's analog or digital */
  944. amdgpu_connector_update_scratch_regs(connector, ret);
  945. exit:
  946. pm_runtime_mark_last_busy(connector->dev->dev);
  947. pm_runtime_put_autosuspend(connector->dev->dev);
  948. return ret;
  949. }
  950. /* okay need to be smart in here about which encoder to pick */
  951. static struct drm_encoder *
  952. amdgpu_connector_dvi_encoder(struct drm_connector *connector)
  953. {
  954. int enc_id = connector->encoder_ids[0];
  955. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  956. struct drm_encoder *encoder;
  957. int i;
  958. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  959. if (connector->encoder_ids[i] == 0)
  960. break;
  961. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  962. if (!encoder)
  963. continue;
  964. if (amdgpu_connector->use_digital == true) {
  965. if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
  966. return encoder;
  967. } else {
  968. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
  969. encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
  970. return encoder;
  971. }
  972. }
  973. /* see if we have a default encoder TODO */
  974. /* then check use digitial */
  975. /* pick the first one */
  976. if (enc_id)
  977. return drm_encoder_find(connector->dev, NULL, enc_id);
  978. return NULL;
  979. }
  980. static void amdgpu_connector_dvi_force(struct drm_connector *connector)
  981. {
  982. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  983. if (connector->force == DRM_FORCE_ON)
  984. amdgpu_connector->use_digital = false;
  985. if (connector->force == DRM_FORCE_ON_DIGITAL)
  986. amdgpu_connector->use_digital = true;
  987. }
  988. static int amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
  989. struct drm_display_mode *mode)
  990. {
  991. struct drm_device *dev = connector->dev;
  992. struct amdgpu_device *adev = dev->dev_private;
  993. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  994. /* XXX check mode bandwidth */
  995. if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
  996. if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
  997. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
  998. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
  999. return MODE_OK;
  1000. } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1001. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1002. if (mode->clock > 340000)
  1003. return MODE_CLOCK_HIGH;
  1004. else
  1005. return MODE_OK;
  1006. } else {
  1007. return MODE_CLOCK_HIGH;
  1008. }
  1009. }
  1010. /* check against the max pixel clock */
  1011. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  1012. return MODE_CLOCK_HIGH;
  1013. return MODE_OK;
  1014. }
  1015. static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
  1016. .get_modes = amdgpu_connector_vga_get_modes,
  1017. .mode_valid = amdgpu_connector_dvi_mode_valid,
  1018. .best_encoder = amdgpu_connector_dvi_encoder,
  1019. };
  1020. static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
  1021. .dpms = drm_helper_connector_dpms,
  1022. .detect = amdgpu_connector_dvi_detect,
  1023. .fill_modes = drm_helper_probe_single_connector_modes,
  1024. .set_property = amdgpu_connector_set_property,
  1025. .early_unregister = amdgpu_connector_unregister,
  1026. .destroy = amdgpu_connector_destroy,
  1027. .force = amdgpu_connector_dvi_force,
  1028. };
  1029. static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
  1030. {
  1031. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1032. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1033. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1034. int ret;
  1035. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1036. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1037. struct drm_display_mode *mode;
  1038. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1039. if (!amdgpu_dig_connector->edp_on)
  1040. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1041. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1042. amdgpu_connector_get_edid(connector);
  1043. ret = amdgpu_connector_ddc_get_modes(connector);
  1044. if (!amdgpu_dig_connector->edp_on)
  1045. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1046. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1047. } else {
  1048. /* need to setup ddc on the bridge */
  1049. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1050. ENCODER_OBJECT_ID_NONE) {
  1051. if (encoder)
  1052. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1053. }
  1054. amdgpu_connector_get_edid(connector);
  1055. ret = amdgpu_connector_ddc_get_modes(connector);
  1056. }
  1057. if (ret > 0) {
  1058. if (encoder) {
  1059. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  1060. /* add scaled modes */
  1061. amdgpu_connector_add_common_modes(encoder, connector);
  1062. }
  1063. return ret;
  1064. }
  1065. if (!encoder)
  1066. return 0;
  1067. /* we have no EDID modes */
  1068. mode = amdgpu_connector_lcd_native_mode(encoder);
  1069. if (mode) {
  1070. ret = 1;
  1071. drm_mode_probed_add(connector, mode);
  1072. /* add the width/height from vbios tables if available */
  1073. connector->display_info.width_mm = mode->width_mm;
  1074. connector->display_info.height_mm = mode->height_mm;
  1075. /* add scaled modes */
  1076. amdgpu_connector_add_common_modes(encoder, connector);
  1077. }
  1078. } else {
  1079. /* need to setup ddc on the bridge */
  1080. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1081. ENCODER_OBJECT_ID_NONE) {
  1082. if (encoder)
  1083. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1084. }
  1085. amdgpu_connector_get_edid(connector);
  1086. ret = amdgpu_connector_ddc_get_modes(connector);
  1087. amdgpu_get_native_mode(connector);
  1088. }
  1089. return ret;
  1090. }
  1091. u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
  1092. {
  1093. struct drm_encoder *encoder;
  1094. struct amdgpu_encoder *amdgpu_encoder;
  1095. int i;
  1096. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1097. if (connector->encoder_ids[i] == 0)
  1098. break;
  1099. encoder = drm_encoder_find(connector->dev, NULL,
  1100. connector->encoder_ids[i]);
  1101. if (!encoder)
  1102. continue;
  1103. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1104. switch (amdgpu_encoder->encoder_id) {
  1105. case ENCODER_OBJECT_ID_TRAVIS:
  1106. case ENCODER_OBJECT_ID_NUTMEG:
  1107. return amdgpu_encoder->encoder_id;
  1108. default:
  1109. break;
  1110. }
  1111. }
  1112. return ENCODER_OBJECT_ID_NONE;
  1113. }
  1114. static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
  1115. {
  1116. struct drm_encoder *encoder;
  1117. struct amdgpu_encoder *amdgpu_encoder;
  1118. int i;
  1119. bool found = false;
  1120. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1121. if (connector->encoder_ids[i] == 0)
  1122. break;
  1123. encoder = drm_encoder_find(connector->dev, NULL,
  1124. connector->encoder_ids[i]);
  1125. if (!encoder)
  1126. continue;
  1127. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1128. if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
  1129. found = true;
  1130. }
  1131. return found;
  1132. }
  1133. bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
  1134. {
  1135. struct drm_device *dev = connector->dev;
  1136. struct amdgpu_device *adev = dev->dev_private;
  1137. if ((adev->clock.default_dispclk >= 53900) &&
  1138. amdgpu_connector_encoder_is_hbr2(connector)) {
  1139. return true;
  1140. }
  1141. return false;
  1142. }
  1143. static enum drm_connector_status
  1144. amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
  1145. {
  1146. struct drm_device *dev = connector->dev;
  1147. struct amdgpu_device *adev = dev->dev_private;
  1148. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1149. enum drm_connector_status ret = connector_status_disconnected;
  1150. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1151. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1152. int r;
  1153. r = pm_runtime_get_sync(connector->dev->dev);
  1154. if (r < 0)
  1155. return connector_status_disconnected;
  1156. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  1157. ret = connector->status;
  1158. goto out;
  1159. }
  1160. amdgpu_connector_free_edid(connector);
  1161. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1162. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1163. if (encoder) {
  1164. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1165. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1166. /* check if panel is valid */
  1167. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  1168. ret = connector_status_connected;
  1169. }
  1170. /* eDP is always DP */
  1171. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1172. if (!amdgpu_dig_connector->edp_on)
  1173. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1174. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1175. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1176. ret = connector_status_connected;
  1177. if (!amdgpu_dig_connector->edp_on)
  1178. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1179. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1180. } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1181. ENCODER_OBJECT_ID_NONE) {
  1182. /* DP bridges are always DP */
  1183. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1184. /* get the DPCD from the bridge */
  1185. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1186. if (encoder) {
  1187. /* setup ddc on the bridge */
  1188. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1189. /* bridge chips are always aux */
  1190. /* try DDC */
  1191. if (amdgpu_display_ddc_probe(amdgpu_connector, true))
  1192. ret = connector_status_connected;
  1193. else if (amdgpu_connector->dac_load_detect) { /* try load detection */
  1194. const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1195. ret = encoder_funcs->detect(encoder, connector);
  1196. }
  1197. }
  1198. } else {
  1199. amdgpu_dig_connector->dp_sink_type =
  1200. amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  1201. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  1202. ret = connector_status_connected;
  1203. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  1204. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1205. } else {
  1206. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  1207. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1208. ret = connector_status_connected;
  1209. } else {
  1210. /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
  1211. if (amdgpu_display_ddc_probe(amdgpu_connector,
  1212. false))
  1213. ret = connector_status_connected;
  1214. }
  1215. }
  1216. }
  1217. amdgpu_connector_update_scratch_regs(connector, ret);
  1218. out:
  1219. pm_runtime_mark_last_busy(connector->dev->dev);
  1220. pm_runtime_put_autosuspend(connector->dev->dev);
  1221. return ret;
  1222. }
  1223. static int amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
  1224. struct drm_display_mode *mode)
  1225. {
  1226. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1227. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1228. /* XXX check mode bandwidth */
  1229. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1230. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1231. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1232. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  1233. return MODE_PANEL;
  1234. if (encoder) {
  1235. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1236. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1237. /* AVIVO hardware supports downscaling modes larger than the panel
  1238. * to the panel size, but I'm not sure this is desirable.
  1239. */
  1240. if ((mode->hdisplay > native_mode->hdisplay) ||
  1241. (mode->vdisplay > native_mode->vdisplay))
  1242. return MODE_PANEL;
  1243. /* if scaling is disabled, block non-native modes */
  1244. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  1245. if ((mode->hdisplay != native_mode->hdisplay) ||
  1246. (mode->vdisplay != native_mode->vdisplay))
  1247. return MODE_PANEL;
  1248. }
  1249. }
  1250. return MODE_OK;
  1251. } else {
  1252. if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  1253. (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  1254. return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
  1255. } else {
  1256. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1257. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1258. if (mode->clock > 340000)
  1259. return MODE_CLOCK_HIGH;
  1260. } else {
  1261. if (mode->clock > 165000)
  1262. return MODE_CLOCK_HIGH;
  1263. }
  1264. }
  1265. }
  1266. return MODE_OK;
  1267. }
  1268. static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
  1269. .get_modes = amdgpu_connector_dp_get_modes,
  1270. .mode_valid = amdgpu_connector_dp_mode_valid,
  1271. .best_encoder = amdgpu_connector_dvi_encoder,
  1272. };
  1273. static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
  1274. .dpms = drm_helper_connector_dpms,
  1275. .detect = amdgpu_connector_dp_detect,
  1276. .fill_modes = drm_helper_probe_single_connector_modes,
  1277. .set_property = amdgpu_connector_set_property,
  1278. .early_unregister = amdgpu_connector_unregister,
  1279. .destroy = amdgpu_connector_destroy,
  1280. .force = amdgpu_connector_dvi_force,
  1281. };
  1282. static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
  1283. .dpms = drm_helper_connector_dpms,
  1284. .detect = amdgpu_connector_dp_detect,
  1285. .fill_modes = drm_helper_probe_single_connector_modes,
  1286. .set_property = amdgpu_connector_set_lcd_property,
  1287. .early_unregister = amdgpu_connector_unregister,
  1288. .destroy = amdgpu_connector_destroy,
  1289. .force = amdgpu_connector_dvi_force,
  1290. };
  1291. void
  1292. amdgpu_connector_add(struct amdgpu_device *adev,
  1293. uint32_t connector_id,
  1294. uint32_t supported_device,
  1295. int connector_type,
  1296. struct amdgpu_i2c_bus_rec *i2c_bus,
  1297. uint16_t connector_object_id,
  1298. struct amdgpu_hpd *hpd,
  1299. struct amdgpu_router *router)
  1300. {
  1301. struct drm_device *dev = adev->ddev;
  1302. struct drm_connector *connector;
  1303. struct amdgpu_connector *amdgpu_connector;
  1304. struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
  1305. struct drm_encoder *encoder;
  1306. struct amdgpu_encoder *amdgpu_encoder;
  1307. uint32_t subpixel_order = SubPixelNone;
  1308. bool shared_ddc = false;
  1309. bool is_dp_bridge = false;
  1310. bool has_aux = false;
  1311. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  1312. return;
  1313. /* see if we already added it */
  1314. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1315. amdgpu_connector = to_amdgpu_connector(connector);
  1316. if (amdgpu_connector->connector_id == connector_id) {
  1317. amdgpu_connector->devices |= supported_device;
  1318. return;
  1319. }
  1320. if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
  1321. if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
  1322. amdgpu_connector->shared_ddc = true;
  1323. shared_ddc = true;
  1324. }
  1325. if (amdgpu_connector->router_bus && router->ddc_valid &&
  1326. (amdgpu_connector->router.router_id == router->router_id)) {
  1327. amdgpu_connector->shared_ddc = false;
  1328. shared_ddc = false;
  1329. }
  1330. }
  1331. }
  1332. /* check if it's a dp bridge */
  1333. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1334. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1335. if (amdgpu_encoder->devices & supported_device) {
  1336. switch (amdgpu_encoder->encoder_id) {
  1337. case ENCODER_OBJECT_ID_TRAVIS:
  1338. case ENCODER_OBJECT_ID_NUTMEG:
  1339. is_dp_bridge = true;
  1340. break;
  1341. default:
  1342. break;
  1343. }
  1344. }
  1345. }
  1346. amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
  1347. if (!amdgpu_connector)
  1348. return;
  1349. connector = &amdgpu_connector->base;
  1350. amdgpu_connector->connector_id = connector_id;
  1351. amdgpu_connector->devices = supported_device;
  1352. amdgpu_connector->shared_ddc = shared_ddc;
  1353. amdgpu_connector->connector_object_id = connector_object_id;
  1354. amdgpu_connector->hpd = *hpd;
  1355. amdgpu_connector->router = *router;
  1356. if (router->ddc_valid || router->cd_valid) {
  1357. amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
  1358. if (!amdgpu_connector->router_bus)
  1359. DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
  1360. }
  1361. if (is_dp_bridge) {
  1362. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1363. if (!amdgpu_dig_connector)
  1364. goto failed;
  1365. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1366. if (i2c_bus->valid) {
  1367. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1368. if (amdgpu_connector->ddc_bus)
  1369. has_aux = true;
  1370. else
  1371. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1372. }
  1373. switch (connector_type) {
  1374. case DRM_MODE_CONNECTOR_VGA:
  1375. case DRM_MODE_CONNECTOR_DVIA:
  1376. default:
  1377. drm_connector_init(dev, &amdgpu_connector->base,
  1378. &amdgpu_connector_dp_funcs, connector_type);
  1379. drm_connector_helper_add(&amdgpu_connector->base,
  1380. &amdgpu_connector_dp_helper_funcs);
  1381. connector->interlace_allowed = true;
  1382. connector->doublescan_allowed = true;
  1383. amdgpu_connector->dac_load_detect = true;
  1384. drm_object_attach_property(&amdgpu_connector->base.base,
  1385. adev->mode_info.load_detect_property,
  1386. 1);
  1387. drm_object_attach_property(&amdgpu_connector->base.base,
  1388. dev->mode_config.scaling_mode_property,
  1389. DRM_MODE_SCALE_NONE);
  1390. break;
  1391. case DRM_MODE_CONNECTOR_DVII:
  1392. case DRM_MODE_CONNECTOR_DVID:
  1393. case DRM_MODE_CONNECTOR_HDMIA:
  1394. case DRM_MODE_CONNECTOR_HDMIB:
  1395. case DRM_MODE_CONNECTOR_DisplayPort:
  1396. drm_connector_init(dev, &amdgpu_connector->base,
  1397. &amdgpu_connector_dp_funcs, connector_type);
  1398. drm_connector_helper_add(&amdgpu_connector->base,
  1399. &amdgpu_connector_dp_helper_funcs);
  1400. drm_object_attach_property(&amdgpu_connector->base.base,
  1401. adev->mode_info.underscan_property,
  1402. UNDERSCAN_OFF);
  1403. drm_object_attach_property(&amdgpu_connector->base.base,
  1404. adev->mode_info.underscan_hborder_property,
  1405. 0);
  1406. drm_object_attach_property(&amdgpu_connector->base.base,
  1407. adev->mode_info.underscan_vborder_property,
  1408. 0);
  1409. drm_object_attach_property(&amdgpu_connector->base.base,
  1410. dev->mode_config.scaling_mode_property,
  1411. DRM_MODE_SCALE_NONE);
  1412. drm_object_attach_property(&amdgpu_connector->base.base,
  1413. adev->mode_info.dither_property,
  1414. AMDGPU_FMT_DITHER_DISABLE);
  1415. if (amdgpu_audio != 0)
  1416. drm_object_attach_property(&amdgpu_connector->base.base,
  1417. adev->mode_info.audio_property,
  1418. AMDGPU_AUDIO_AUTO);
  1419. subpixel_order = SubPixelHorizontalRGB;
  1420. connector->interlace_allowed = true;
  1421. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1422. connector->doublescan_allowed = true;
  1423. else
  1424. connector->doublescan_allowed = false;
  1425. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1426. amdgpu_connector->dac_load_detect = true;
  1427. drm_object_attach_property(&amdgpu_connector->base.base,
  1428. adev->mode_info.load_detect_property,
  1429. 1);
  1430. }
  1431. break;
  1432. case DRM_MODE_CONNECTOR_LVDS:
  1433. case DRM_MODE_CONNECTOR_eDP:
  1434. drm_connector_init(dev, &amdgpu_connector->base,
  1435. &amdgpu_connector_edp_funcs, connector_type);
  1436. drm_connector_helper_add(&amdgpu_connector->base,
  1437. &amdgpu_connector_dp_helper_funcs);
  1438. drm_object_attach_property(&amdgpu_connector->base.base,
  1439. dev->mode_config.scaling_mode_property,
  1440. DRM_MODE_SCALE_FULLSCREEN);
  1441. subpixel_order = SubPixelHorizontalRGB;
  1442. connector->interlace_allowed = false;
  1443. connector->doublescan_allowed = false;
  1444. break;
  1445. }
  1446. } else {
  1447. switch (connector_type) {
  1448. case DRM_MODE_CONNECTOR_VGA:
  1449. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1450. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1451. if (i2c_bus->valid) {
  1452. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1453. if (!amdgpu_connector->ddc_bus)
  1454. DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1455. }
  1456. amdgpu_connector->dac_load_detect = true;
  1457. drm_object_attach_property(&amdgpu_connector->base.base,
  1458. adev->mode_info.load_detect_property,
  1459. 1);
  1460. drm_object_attach_property(&amdgpu_connector->base.base,
  1461. dev->mode_config.scaling_mode_property,
  1462. DRM_MODE_SCALE_NONE);
  1463. /* no HPD on analog connectors */
  1464. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1465. connector->interlace_allowed = true;
  1466. connector->doublescan_allowed = true;
  1467. break;
  1468. case DRM_MODE_CONNECTOR_DVIA:
  1469. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1470. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1471. if (i2c_bus->valid) {
  1472. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1473. if (!amdgpu_connector->ddc_bus)
  1474. DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1475. }
  1476. amdgpu_connector->dac_load_detect = true;
  1477. drm_object_attach_property(&amdgpu_connector->base.base,
  1478. adev->mode_info.load_detect_property,
  1479. 1);
  1480. drm_object_attach_property(&amdgpu_connector->base.base,
  1481. dev->mode_config.scaling_mode_property,
  1482. DRM_MODE_SCALE_NONE);
  1483. /* no HPD on analog connectors */
  1484. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1485. connector->interlace_allowed = true;
  1486. connector->doublescan_allowed = true;
  1487. break;
  1488. case DRM_MODE_CONNECTOR_DVII:
  1489. case DRM_MODE_CONNECTOR_DVID:
  1490. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1491. if (!amdgpu_dig_connector)
  1492. goto failed;
  1493. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1494. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1495. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1496. if (i2c_bus->valid) {
  1497. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1498. if (!amdgpu_connector->ddc_bus)
  1499. DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1500. }
  1501. subpixel_order = SubPixelHorizontalRGB;
  1502. drm_object_attach_property(&amdgpu_connector->base.base,
  1503. adev->mode_info.coherent_mode_property,
  1504. 1);
  1505. drm_object_attach_property(&amdgpu_connector->base.base,
  1506. adev->mode_info.underscan_property,
  1507. UNDERSCAN_OFF);
  1508. drm_object_attach_property(&amdgpu_connector->base.base,
  1509. adev->mode_info.underscan_hborder_property,
  1510. 0);
  1511. drm_object_attach_property(&amdgpu_connector->base.base,
  1512. adev->mode_info.underscan_vborder_property,
  1513. 0);
  1514. drm_object_attach_property(&amdgpu_connector->base.base,
  1515. dev->mode_config.scaling_mode_property,
  1516. DRM_MODE_SCALE_NONE);
  1517. if (amdgpu_audio != 0) {
  1518. drm_object_attach_property(&amdgpu_connector->base.base,
  1519. adev->mode_info.audio_property,
  1520. AMDGPU_AUDIO_AUTO);
  1521. }
  1522. drm_object_attach_property(&amdgpu_connector->base.base,
  1523. adev->mode_info.dither_property,
  1524. AMDGPU_FMT_DITHER_DISABLE);
  1525. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1526. amdgpu_connector->dac_load_detect = true;
  1527. drm_object_attach_property(&amdgpu_connector->base.base,
  1528. adev->mode_info.load_detect_property,
  1529. 1);
  1530. }
  1531. connector->interlace_allowed = true;
  1532. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  1533. connector->doublescan_allowed = true;
  1534. else
  1535. connector->doublescan_allowed = false;
  1536. break;
  1537. case DRM_MODE_CONNECTOR_HDMIA:
  1538. case DRM_MODE_CONNECTOR_HDMIB:
  1539. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1540. if (!amdgpu_dig_connector)
  1541. goto failed;
  1542. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1543. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1544. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1545. if (i2c_bus->valid) {
  1546. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1547. if (!amdgpu_connector->ddc_bus)
  1548. DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1549. }
  1550. drm_object_attach_property(&amdgpu_connector->base.base,
  1551. adev->mode_info.coherent_mode_property,
  1552. 1);
  1553. drm_object_attach_property(&amdgpu_connector->base.base,
  1554. adev->mode_info.underscan_property,
  1555. UNDERSCAN_OFF);
  1556. drm_object_attach_property(&amdgpu_connector->base.base,
  1557. adev->mode_info.underscan_hborder_property,
  1558. 0);
  1559. drm_object_attach_property(&amdgpu_connector->base.base,
  1560. adev->mode_info.underscan_vborder_property,
  1561. 0);
  1562. drm_object_attach_property(&amdgpu_connector->base.base,
  1563. dev->mode_config.scaling_mode_property,
  1564. DRM_MODE_SCALE_NONE);
  1565. if (amdgpu_audio != 0) {
  1566. drm_object_attach_property(&amdgpu_connector->base.base,
  1567. adev->mode_info.audio_property,
  1568. AMDGPU_AUDIO_AUTO);
  1569. }
  1570. drm_object_attach_property(&amdgpu_connector->base.base,
  1571. adev->mode_info.dither_property,
  1572. AMDGPU_FMT_DITHER_DISABLE);
  1573. subpixel_order = SubPixelHorizontalRGB;
  1574. connector->interlace_allowed = true;
  1575. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1576. connector->doublescan_allowed = true;
  1577. else
  1578. connector->doublescan_allowed = false;
  1579. break;
  1580. case DRM_MODE_CONNECTOR_DisplayPort:
  1581. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1582. if (!amdgpu_dig_connector)
  1583. goto failed;
  1584. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1585. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
  1586. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1587. if (i2c_bus->valid) {
  1588. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1589. if (amdgpu_connector->ddc_bus)
  1590. has_aux = true;
  1591. else
  1592. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1593. }
  1594. subpixel_order = SubPixelHorizontalRGB;
  1595. drm_object_attach_property(&amdgpu_connector->base.base,
  1596. adev->mode_info.coherent_mode_property,
  1597. 1);
  1598. drm_object_attach_property(&amdgpu_connector->base.base,
  1599. adev->mode_info.underscan_property,
  1600. UNDERSCAN_OFF);
  1601. drm_object_attach_property(&amdgpu_connector->base.base,
  1602. adev->mode_info.underscan_hborder_property,
  1603. 0);
  1604. drm_object_attach_property(&amdgpu_connector->base.base,
  1605. adev->mode_info.underscan_vborder_property,
  1606. 0);
  1607. drm_object_attach_property(&amdgpu_connector->base.base,
  1608. dev->mode_config.scaling_mode_property,
  1609. DRM_MODE_SCALE_NONE);
  1610. if (amdgpu_audio != 0) {
  1611. drm_object_attach_property(&amdgpu_connector->base.base,
  1612. adev->mode_info.audio_property,
  1613. AMDGPU_AUDIO_AUTO);
  1614. }
  1615. drm_object_attach_property(&amdgpu_connector->base.base,
  1616. adev->mode_info.dither_property,
  1617. AMDGPU_FMT_DITHER_DISABLE);
  1618. connector->interlace_allowed = true;
  1619. /* in theory with a DP to VGA converter... */
  1620. connector->doublescan_allowed = false;
  1621. break;
  1622. case DRM_MODE_CONNECTOR_eDP:
  1623. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1624. if (!amdgpu_dig_connector)
  1625. goto failed;
  1626. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1627. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
  1628. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1629. if (i2c_bus->valid) {
  1630. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1631. if (amdgpu_connector->ddc_bus)
  1632. has_aux = true;
  1633. else
  1634. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1635. }
  1636. drm_object_attach_property(&amdgpu_connector->base.base,
  1637. dev->mode_config.scaling_mode_property,
  1638. DRM_MODE_SCALE_FULLSCREEN);
  1639. subpixel_order = SubPixelHorizontalRGB;
  1640. connector->interlace_allowed = false;
  1641. connector->doublescan_allowed = false;
  1642. break;
  1643. case DRM_MODE_CONNECTOR_LVDS:
  1644. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1645. if (!amdgpu_dig_connector)
  1646. goto failed;
  1647. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1648. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
  1649. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
  1650. if (i2c_bus->valid) {
  1651. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1652. if (!amdgpu_connector->ddc_bus)
  1653. DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1654. }
  1655. drm_object_attach_property(&amdgpu_connector->base.base,
  1656. dev->mode_config.scaling_mode_property,
  1657. DRM_MODE_SCALE_FULLSCREEN);
  1658. subpixel_order = SubPixelHorizontalRGB;
  1659. connector->interlace_allowed = false;
  1660. connector->doublescan_allowed = false;
  1661. break;
  1662. }
  1663. }
  1664. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
  1665. if (i2c_bus->valid) {
  1666. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1667. DRM_CONNECTOR_POLL_DISCONNECT;
  1668. }
  1669. } else
  1670. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1671. connector->display_info.subpixel_order = subpixel_order;
  1672. drm_connector_register(connector);
  1673. if (has_aux)
  1674. amdgpu_atombios_dp_aux_init(amdgpu_connector);
  1675. return;
  1676. failed:
  1677. drm_connector_cleanup(connector);
  1678. kfree(connector);
  1679. }