wm_adsp.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/vmalloc.h>
  24. #include <linux/workqueue.h>
  25. #include <linux/debugfs.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/jack.h>
  31. #include <sound/initval.h>
  32. #include <sound/tlv.h>
  33. #include "wm_adsp.h"
  34. #define adsp_crit(_dsp, fmt, ...) \
  35. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_err(_dsp, fmt, ...) \
  37. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_warn(_dsp, fmt, ...) \
  39. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_info(_dsp, fmt, ...) \
  41. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define adsp_dbg(_dsp, fmt, ...) \
  43. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  44. #define ADSP1_CONTROL_1 0x00
  45. #define ADSP1_CONTROL_2 0x02
  46. #define ADSP1_CONTROL_3 0x03
  47. #define ADSP1_CONTROL_4 0x04
  48. #define ADSP1_CONTROL_5 0x06
  49. #define ADSP1_CONTROL_6 0x07
  50. #define ADSP1_CONTROL_7 0x08
  51. #define ADSP1_CONTROL_8 0x09
  52. #define ADSP1_CONTROL_9 0x0A
  53. #define ADSP1_CONTROL_10 0x0B
  54. #define ADSP1_CONTROL_11 0x0C
  55. #define ADSP1_CONTROL_12 0x0D
  56. #define ADSP1_CONTROL_13 0x0F
  57. #define ADSP1_CONTROL_14 0x10
  58. #define ADSP1_CONTROL_15 0x11
  59. #define ADSP1_CONTROL_16 0x12
  60. #define ADSP1_CONTROL_17 0x13
  61. #define ADSP1_CONTROL_18 0x14
  62. #define ADSP1_CONTROL_19 0x16
  63. #define ADSP1_CONTROL_20 0x17
  64. #define ADSP1_CONTROL_21 0x18
  65. #define ADSP1_CONTROL_22 0x1A
  66. #define ADSP1_CONTROL_23 0x1B
  67. #define ADSP1_CONTROL_24 0x1C
  68. #define ADSP1_CONTROL_25 0x1E
  69. #define ADSP1_CONTROL_26 0x20
  70. #define ADSP1_CONTROL_27 0x21
  71. #define ADSP1_CONTROL_28 0x22
  72. #define ADSP1_CONTROL_29 0x23
  73. #define ADSP1_CONTROL_30 0x24
  74. #define ADSP1_CONTROL_31 0x26
  75. /*
  76. * ADSP1 Control 19
  77. */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  81. /*
  82. * ADSP1 Control 30
  83. */
  84. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  88. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  91. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  92. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  96. #define ADSP1_START 0x0001 /* DSP1_START */
  97. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  98. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  99. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  100. /*
  101. * ADSP1 Control 31
  102. */
  103. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  105. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  106. #define ADSP2_CONTROL 0x0
  107. #define ADSP2_CLOCKING 0x1
  108. #define ADSP2_STATUS1 0x4
  109. #define ADSP2_WDMA_CONFIG_1 0x30
  110. #define ADSP2_WDMA_CONFIG_2 0x31
  111. #define ADSP2_RDMA_CONFIG_1 0x34
  112. #define ADSP2_SCRATCH0 0x40
  113. #define ADSP2_SCRATCH1 0x41
  114. #define ADSP2_SCRATCH2 0x42
  115. #define ADSP2_SCRATCH3 0x43
  116. /*
  117. * ADSP2 Control
  118. */
  119. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  120. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  121. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  122. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  123. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  124. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  125. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  126. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  127. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  128. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  129. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  130. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  131. #define ADSP2_START 0x0001 /* DSP1_START */
  132. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  133. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  134. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  135. /*
  136. * ADSP2 clocking
  137. */
  138. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  139. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  140. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  141. /*
  142. * ADSP2 Status 1
  143. */
  144. #define ADSP2_RAM_RDY 0x0001
  145. #define ADSP2_RAM_RDY_MASK 0x0001
  146. #define ADSP2_RAM_RDY_SHIFT 0
  147. #define ADSP2_RAM_RDY_WIDTH 1
  148. #define ADSP_MAX_STD_CTRL_SIZE 512
  149. #define WM_ADSP_ACKED_CTL_TIMEOUT_MS 100
  150. #define WM_ADSP_ACKED_CTL_N_QUICKPOLLS 10
  151. #define WM_ADSP_ACKED_CTL_MIN_VALUE 0
  152. #define WM_ADSP_ACKED_CTL_MAX_VALUE 0xFFFFFF
  153. /*
  154. * Event control messages
  155. */
  156. #define WM_ADSP_FW_EVENT_SHUTDOWN 0x000001
  157. struct wm_adsp_buf {
  158. struct list_head list;
  159. void *buf;
  160. };
  161. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  162. struct list_head *list)
  163. {
  164. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  165. if (buf == NULL)
  166. return NULL;
  167. buf->buf = vmalloc(len);
  168. if (!buf->buf) {
  169. kfree(buf);
  170. return NULL;
  171. }
  172. memcpy(buf->buf, src, len);
  173. if (list)
  174. list_add_tail(&buf->list, list);
  175. return buf;
  176. }
  177. static void wm_adsp_buf_free(struct list_head *list)
  178. {
  179. while (!list_empty(list)) {
  180. struct wm_adsp_buf *buf = list_first_entry(list,
  181. struct wm_adsp_buf,
  182. list);
  183. list_del(&buf->list);
  184. vfree(buf->buf);
  185. kfree(buf);
  186. }
  187. }
  188. #define WM_ADSP_FW_MBC_VSS 0
  189. #define WM_ADSP_FW_HIFI 1
  190. #define WM_ADSP_FW_TX 2
  191. #define WM_ADSP_FW_TX_SPK 3
  192. #define WM_ADSP_FW_RX 4
  193. #define WM_ADSP_FW_RX_ANC 5
  194. #define WM_ADSP_FW_CTRL 6
  195. #define WM_ADSP_FW_ASR 7
  196. #define WM_ADSP_FW_TRACE 8
  197. #define WM_ADSP_FW_SPK_PROT 9
  198. #define WM_ADSP_FW_MISC 10
  199. #define WM_ADSP_NUM_FW 11
  200. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  201. [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
  202. [WM_ADSP_FW_HIFI] = "MasterHiFi",
  203. [WM_ADSP_FW_TX] = "Tx",
  204. [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
  205. [WM_ADSP_FW_RX] = "Rx",
  206. [WM_ADSP_FW_RX_ANC] = "Rx ANC",
  207. [WM_ADSP_FW_CTRL] = "Voice Ctrl",
  208. [WM_ADSP_FW_ASR] = "ASR Assist",
  209. [WM_ADSP_FW_TRACE] = "Dbg Trace",
  210. [WM_ADSP_FW_SPK_PROT] = "Protection",
  211. [WM_ADSP_FW_MISC] = "Misc",
  212. };
  213. struct wm_adsp_system_config_xm_hdr {
  214. __be32 sys_enable;
  215. __be32 fw_id;
  216. __be32 fw_rev;
  217. __be32 boot_status;
  218. __be32 watchdog;
  219. __be32 dma_buffer_size;
  220. __be32 rdma[6];
  221. __be32 wdma[8];
  222. __be32 build_job_name[3];
  223. __be32 build_job_number;
  224. };
  225. struct wm_adsp_alg_xm_struct {
  226. __be32 magic;
  227. __be32 smoothing;
  228. __be32 threshold;
  229. __be32 host_buf_ptr;
  230. __be32 start_seq;
  231. __be32 high_water_mark;
  232. __be32 low_water_mark;
  233. __be64 smoothed_power;
  234. };
  235. struct wm_adsp_buffer {
  236. __be32 X_buf_base; /* XM base addr of first X area */
  237. __be32 X_buf_size; /* Size of 1st X area in words */
  238. __be32 X_buf_base2; /* XM base addr of 2nd X area */
  239. __be32 X_buf_brk; /* Total X size in words */
  240. __be32 Y_buf_base; /* YM base addr of Y area */
  241. __be32 wrap; /* Total size X and Y in words */
  242. __be32 high_water_mark; /* Point at which IRQ is asserted */
  243. __be32 irq_count; /* bits 1-31 count IRQ assertions */
  244. __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
  245. __be32 next_write_index; /* word index of next write */
  246. __be32 next_read_index; /* word index of next read */
  247. __be32 error; /* error if any */
  248. __be32 oldest_block_index; /* word index of oldest surviving */
  249. __be32 requested_rewind; /* how many blocks rewind was done */
  250. __be32 reserved_space; /* internal */
  251. __be32 min_free; /* min free space since stream start */
  252. __be32 blocks_written[2]; /* total blocks written (64 bit) */
  253. __be32 words_written[2]; /* total words written (64 bit) */
  254. };
  255. struct wm_adsp_compr;
  256. struct wm_adsp_compr_buf {
  257. struct wm_adsp *dsp;
  258. struct wm_adsp_compr *compr;
  259. struct wm_adsp_buffer_region *regions;
  260. u32 host_buf_ptr;
  261. u32 error;
  262. u32 irq_count;
  263. int read_index;
  264. int avail;
  265. };
  266. struct wm_adsp_compr {
  267. struct wm_adsp *dsp;
  268. struct wm_adsp_compr_buf *buf;
  269. struct snd_compr_stream *stream;
  270. struct snd_compressed_buffer size;
  271. u32 *raw_buf;
  272. unsigned int copied_total;
  273. unsigned int sample_rate;
  274. };
  275. #define WM_ADSP_DATA_WORD_SIZE 3
  276. #define WM_ADSP_MIN_FRAGMENTS 1
  277. #define WM_ADSP_MAX_FRAGMENTS 256
  278. #define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
  279. #define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
  280. #define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
  281. #define HOST_BUFFER_FIELD(field) \
  282. (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
  283. #define ALG_XM_FIELD(field) \
  284. (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
  285. static int wm_adsp_buffer_init(struct wm_adsp *dsp);
  286. static int wm_adsp_buffer_free(struct wm_adsp *dsp);
  287. struct wm_adsp_buffer_region {
  288. unsigned int offset;
  289. unsigned int cumulative_size;
  290. unsigned int mem_type;
  291. unsigned int base_addr;
  292. };
  293. struct wm_adsp_buffer_region_def {
  294. unsigned int mem_type;
  295. unsigned int base_offset;
  296. unsigned int size_offset;
  297. };
  298. static const struct wm_adsp_buffer_region_def default_regions[] = {
  299. {
  300. .mem_type = WMFW_ADSP2_XM,
  301. .base_offset = HOST_BUFFER_FIELD(X_buf_base),
  302. .size_offset = HOST_BUFFER_FIELD(X_buf_size),
  303. },
  304. {
  305. .mem_type = WMFW_ADSP2_XM,
  306. .base_offset = HOST_BUFFER_FIELD(X_buf_base2),
  307. .size_offset = HOST_BUFFER_FIELD(X_buf_brk),
  308. },
  309. {
  310. .mem_type = WMFW_ADSP2_YM,
  311. .base_offset = HOST_BUFFER_FIELD(Y_buf_base),
  312. .size_offset = HOST_BUFFER_FIELD(wrap),
  313. },
  314. };
  315. struct wm_adsp_fw_caps {
  316. u32 id;
  317. struct snd_codec_desc desc;
  318. int num_regions;
  319. const struct wm_adsp_buffer_region_def *region_defs;
  320. };
  321. static const struct wm_adsp_fw_caps ctrl_caps[] = {
  322. {
  323. .id = SND_AUDIOCODEC_BESPOKE,
  324. .desc = {
  325. .max_ch = 1,
  326. .sample_rates = { 16000 },
  327. .num_sample_rates = 1,
  328. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  329. },
  330. .num_regions = ARRAY_SIZE(default_regions),
  331. .region_defs = default_regions,
  332. },
  333. };
  334. static const struct wm_adsp_fw_caps trace_caps[] = {
  335. {
  336. .id = SND_AUDIOCODEC_BESPOKE,
  337. .desc = {
  338. .max_ch = 8,
  339. .sample_rates = {
  340. 4000, 8000, 11025, 12000, 16000, 22050,
  341. 24000, 32000, 44100, 48000, 64000, 88200,
  342. 96000, 176400, 192000
  343. },
  344. .num_sample_rates = 15,
  345. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  346. },
  347. .num_regions = ARRAY_SIZE(default_regions),
  348. .region_defs = default_regions,
  349. },
  350. };
  351. static const struct {
  352. const char *file;
  353. int compr_direction;
  354. int num_caps;
  355. const struct wm_adsp_fw_caps *caps;
  356. bool voice_trigger;
  357. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  358. [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
  359. [WM_ADSP_FW_HIFI] = { .file = "hifi" },
  360. [WM_ADSP_FW_TX] = { .file = "tx" },
  361. [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
  362. [WM_ADSP_FW_RX] = { .file = "rx" },
  363. [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
  364. [WM_ADSP_FW_CTRL] = {
  365. .file = "ctrl",
  366. .compr_direction = SND_COMPRESS_CAPTURE,
  367. .num_caps = ARRAY_SIZE(ctrl_caps),
  368. .caps = ctrl_caps,
  369. .voice_trigger = true,
  370. },
  371. [WM_ADSP_FW_ASR] = { .file = "asr" },
  372. [WM_ADSP_FW_TRACE] = {
  373. .file = "trace",
  374. .compr_direction = SND_COMPRESS_CAPTURE,
  375. .num_caps = ARRAY_SIZE(trace_caps),
  376. .caps = trace_caps,
  377. },
  378. [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
  379. [WM_ADSP_FW_MISC] = { .file = "misc" },
  380. };
  381. struct wm_coeff_ctl_ops {
  382. int (*xget)(struct snd_kcontrol *kcontrol,
  383. struct snd_ctl_elem_value *ucontrol);
  384. int (*xput)(struct snd_kcontrol *kcontrol,
  385. struct snd_ctl_elem_value *ucontrol);
  386. int (*xinfo)(struct snd_kcontrol *kcontrol,
  387. struct snd_ctl_elem_info *uinfo);
  388. };
  389. struct wm_coeff_ctl {
  390. const char *name;
  391. const char *fw_name;
  392. struct wm_adsp_alg_region alg_region;
  393. struct wm_coeff_ctl_ops ops;
  394. struct wm_adsp *dsp;
  395. unsigned int enabled:1;
  396. struct list_head list;
  397. void *cache;
  398. unsigned int offset;
  399. size_t len;
  400. unsigned int set:1;
  401. struct soc_bytes_ext bytes_ext;
  402. unsigned int flags;
  403. unsigned int type;
  404. };
  405. static const char *wm_adsp_mem_region_name(unsigned int type)
  406. {
  407. switch (type) {
  408. case WMFW_ADSP1_PM:
  409. return "PM";
  410. case WMFW_ADSP1_DM:
  411. return "DM";
  412. case WMFW_ADSP2_XM:
  413. return "XM";
  414. case WMFW_ADSP2_YM:
  415. return "YM";
  416. case WMFW_ADSP1_ZM:
  417. return "ZM";
  418. default:
  419. return NULL;
  420. }
  421. }
  422. #ifdef CONFIG_DEBUG_FS
  423. static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
  424. {
  425. char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
  426. kfree(dsp->wmfw_file_name);
  427. dsp->wmfw_file_name = tmp;
  428. }
  429. static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
  430. {
  431. char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
  432. kfree(dsp->bin_file_name);
  433. dsp->bin_file_name = tmp;
  434. }
  435. static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
  436. {
  437. kfree(dsp->wmfw_file_name);
  438. kfree(dsp->bin_file_name);
  439. dsp->wmfw_file_name = NULL;
  440. dsp->bin_file_name = NULL;
  441. }
  442. static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
  443. char __user *user_buf,
  444. size_t count, loff_t *ppos)
  445. {
  446. struct wm_adsp *dsp = file->private_data;
  447. ssize_t ret;
  448. mutex_lock(&dsp->pwr_lock);
  449. if (!dsp->wmfw_file_name || !dsp->booted)
  450. ret = 0;
  451. else
  452. ret = simple_read_from_buffer(user_buf, count, ppos,
  453. dsp->wmfw_file_name,
  454. strlen(dsp->wmfw_file_name));
  455. mutex_unlock(&dsp->pwr_lock);
  456. return ret;
  457. }
  458. static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
  459. char __user *user_buf,
  460. size_t count, loff_t *ppos)
  461. {
  462. struct wm_adsp *dsp = file->private_data;
  463. ssize_t ret;
  464. mutex_lock(&dsp->pwr_lock);
  465. if (!dsp->bin_file_name || !dsp->booted)
  466. ret = 0;
  467. else
  468. ret = simple_read_from_buffer(user_buf, count, ppos,
  469. dsp->bin_file_name,
  470. strlen(dsp->bin_file_name));
  471. mutex_unlock(&dsp->pwr_lock);
  472. return ret;
  473. }
  474. static const struct {
  475. const char *name;
  476. const struct file_operations fops;
  477. } wm_adsp_debugfs_fops[] = {
  478. {
  479. .name = "wmfw_file_name",
  480. .fops = {
  481. .open = simple_open,
  482. .read = wm_adsp_debugfs_wmfw_read,
  483. },
  484. },
  485. {
  486. .name = "bin_file_name",
  487. .fops = {
  488. .open = simple_open,
  489. .read = wm_adsp_debugfs_bin_read,
  490. },
  491. },
  492. };
  493. static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
  494. struct snd_soc_codec *codec)
  495. {
  496. struct dentry *root = NULL;
  497. char *root_name;
  498. int i;
  499. if (!codec->component.debugfs_root) {
  500. adsp_err(dsp, "No codec debugfs root\n");
  501. goto err;
  502. }
  503. root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
  504. if (!root_name)
  505. goto err;
  506. snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
  507. root = debugfs_create_dir(root_name, codec->component.debugfs_root);
  508. kfree(root_name);
  509. if (!root)
  510. goto err;
  511. if (!debugfs_create_bool("booted", S_IRUGO, root, &dsp->booted))
  512. goto err;
  513. if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
  514. goto err;
  515. if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
  516. goto err;
  517. if (!debugfs_create_x32("fw_version", S_IRUGO, root,
  518. &dsp->fw_id_version))
  519. goto err;
  520. for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
  521. if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
  522. S_IRUGO, root, dsp,
  523. &wm_adsp_debugfs_fops[i].fops))
  524. goto err;
  525. }
  526. dsp->debugfs_root = root;
  527. return;
  528. err:
  529. debugfs_remove_recursive(root);
  530. adsp_err(dsp, "Failed to create debugfs\n");
  531. }
  532. static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
  533. {
  534. wm_adsp_debugfs_clear(dsp);
  535. debugfs_remove_recursive(dsp->debugfs_root);
  536. }
  537. #else
  538. static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
  539. struct snd_soc_codec *codec)
  540. {
  541. }
  542. static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
  543. {
  544. }
  545. static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
  546. const char *s)
  547. {
  548. }
  549. static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
  550. const char *s)
  551. {
  552. }
  553. static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
  554. {
  555. }
  556. #endif
  557. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  558. struct snd_ctl_elem_value *ucontrol)
  559. {
  560. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  561. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  562. struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
  563. ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw;
  564. return 0;
  565. }
  566. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  567. struct snd_ctl_elem_value *ucontrol)
  568. {
  569. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  570. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  571. struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
  572. int ret = 0;
  573. if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw)
  574. return 0;
  575. if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW)
  576. return -EINVAL;
  577. mutex_lock(&dsp[e->shift_l].pwr_lock);
  578. if (dsp[e->shift_l].booted || dsp[e->shift_l].compr)
  579. ret = -EBUSY;
  580. else
  581. dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0];
  582. mutex_unlock(&dsp[e->shift_l].pwr_lock);
  583. return ret;
  584. }
  585. static const struct soc_enum wm_adsp_fw_enum[] = {
  586. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  587. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  588. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  589. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  590. };
  591. const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
  592. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  593. wm_adsp_fw_get, wm_adsp_fw_put),
  594. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  595. wm_adsp_fw_get, wm_adsp_fw_put),
  596. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  597. wm_adsp_fw_get, wm_adsp_fw_put),
  598. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  599. wm_adsp_fw_get, wm_adsp_fw_put),
  600. };
  601. EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
  602. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  603. int type)
  604. {
  605. int i;
  606. for (i = 0; i < dsp->num_mems; i++)
  607. if (dsp->mem[i].type == type)
  608. return &dsp->mem[i];
  609. return NULL;
  610. }
  611. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
  612. unsigned int offset)
  613. {
  614. if (WARN_ON(!mem))
  615. return offset;
  616. switch (mem->type) {
  617. case WMFW_ADSP1_PM:
  618. return mem->base + (offset * 3);
  619. case WMFW_ADSP1_DM:
  620. return mem->base + (offset * 2);
  621. case WMFW_ADSP2_XM:
  622. return mem->base + (offset * 2);
  623. case WMFW_ADSP2_YM:
  624. return mem->base + (offset * 2);
  625. case WMFW_ADSP1_ZM:
  626. return mem->base + (offset * 2);
  627. default:
  628. WARN(1, "Unknown memory region type");
  629. return offset;
  630. }
  631. }
  632. static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
  633. {
  634. u16 scratch[4];
  635. int ret;
  636. ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
  637. scratch, sizeof(scratch));
  638. if (ret) {
  639. adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
  640. return;
  641. }
  642. adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
  643. be16_to_cpu(scratch[0]),
  644. be16_to_cpu(scratch[1]),
  645. be16_to_cpu(scratch[2]),
  646. be16_to_cpu(scratch[3]));
  647. }
  648. static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext)
  649. {
  650. return container_of(ext, struct wm_coeff_ctl, bytes_ext);
  651. }
  652. static int wm_coeff_base_reg(struct wm_coeff_ctl *ctl, unsigned int *reg)
  653. {
  654. const struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
  655. struct wm_adsp *dsp = ctl->dsp;
  656. const struct wm_adsp_region *mem;
  657. mem = wm_adsp_find_region(dsp, alg_region->type);
  658. if (!mem) {
  659. adsp_err(dsp, "No base for region %x\n",
  660. alg_region->type);
  661. return -EINVAL;
  662. }
  663. *reg = wm_adsp_region_to_reg(mem, ctl->alg_region.base + ctl->offset);
  664. return 0;
  665. }
  666. static int wm_coeff_info(struct snd_kcontrol *kctl,
  667. struct snd_ctl_elem_info *uinfo)
  668. {
  669. struct soc_bytes_ext *bytes_ext =
  670. (struct soc_bytes_ext *)kctl->private_value;
  671. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  672. switch (ctl->type) {
  673. case WMFW_CTL_TYPE_ACKED:
  674. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  675. uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE;
  676. uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE;
  677. uinfo->value.integer.step = 1;
  678. uinfo->count = 1;
  679. break;
  680. default:
  681. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  682. uinfo->count = ctl->len;
  683. break;
  684. }
  685. return 0;
  686. }
  687. static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl,
  688. unsigned int event_id)
  689. {
  690. struct wm_adsp *dsp = ctl->dsp;
  691. u32 val = cpu_to_be32(event_id);
  692. unsigned int reg;
  693. int i, ret;
  694. ret = wm_coeff_base_reg(ctl, &reg);
  695. if (ret)
  696. return ret;
  697. adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n",
  698. event_id, ctl->alg_region.alg,
  699. wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset);
  700. ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val));
  701. if (ret) {
  702. adsp_err(dsp, "Failed to write %x: %d\n", reg, ret);
  703. return ret;
  704. }
  705. /*
  706. * Poll for ack, we initially poll at ~1ms intervals for firmwares
  707. * that respond quickly, then go to ~10ms polls. A firmware is unlikely
  708. * to ack instantly so we do the first 1ms delay before reading the
  709. * control to avoid a pointless bus transaction
  710. */
  711. for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) {
  712. switch (i) {
  713. case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1:
  714. usleep_range(1000, 2000);
  715. i++;
  716. break;
  717. default:
  718. usleep_range(10000, 20000);
  719. i += 10;
  720. break;
  721. }
  722. ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
  723. if (ret) {
  724. adsp_err(dsp, "Failed to read %x: %d\n", reg, ret);
  725. return ret;
  726. }
  727. if (val == 0) {
  728. adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i);
  729. return 0;
  730. }
  731. }
  732. adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n",
  733. reg, ctl->alg_region.alg,
  734. wm_adsp_mem_region_name(ctl->alg_region.type),
  735. ctl->offset);
  736. return -ETIMEDOUT;
  737. }
  738. static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
  739. const void *buf, size_t len)
  740. {
  741. struct wm_adsp *dsp = ctl->dsp;
  742. void *scratch;
  743. int ret;
  744. unsigned int reg;
  745. ret = wm_coeff_base_reg(ctl, &reg);
  746. if (ret)
  747. return ret;
  748. scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA);
  749. if (!scratch)
  750. return -ENOMEM;
  751. ret = regmap_raw_write(dsp->regmap, reg, scratch,
  752. len);
  753. if (ret) {
  754. adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
  755. len, reg, ret);
  756. kfree(scratch);
  757. return ret;
  758. }
  759. adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg);
  760. kfree(scratch);
  761. return 0;
  762. }
  763. static int wm_coeff_put(struct snd_kcontrol *kctl,
  764. struct snd_ctl_elem_value *ucontrol)
  765. {
  766. struct soc_bytes_ext *bytes_ext =
  767. (struct soc_bytes_ext *)kctl->private_value;
  768. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  769. char *p = ucontrol->value.bytes.data;
  770. int ret = 0;
  771. mutex_lock(&ctl->dsp->pwr_lock);
  772. memcpy(ctl->cache, p, ctl->len);
  773. ctl->set = 1;
  774. if (ctl->enabled && ctl->dsp->running)
  775. ret = wm_coeff_write_control(ctl, p, ctl->len);
  776. mutex_unlock(&ctl->dsp->pwr_lock);
  777. return ret;
  778. }
  779. static int wm_coeff_tlv_put(struct snd_kcontrol *kctl,
  780. const unsigned int __user *bytes, unsigned int size)
  781. {
  782. struct soc_bytes_ext *bytes_ext =
  783. (struct soc_bytes_ext *)kctl->private_value;
  784. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  785. int ret = 0;
  786. mutex_lock(&ctl->dsp->pwr_lock);
  787. if (copy_from_user(ctl->cache, bytes, size)) {
  788. ret = -EFAULT;
  789. } else {
  790. ctl->set = 1;
  791. if (ctl->enabled && ctl->dsp->running)
  792. ret = wm_coeff_write_control(ctl, ctl->cache, size);
  793. }
  794. mutex_unlock(&ctl->dsp->pwr_lock);
  795. return ret;
  796. }
  797. static int wm_coeff_put_acked(struct snd_kcontrol *kctl,
  798. struct snd_ctl_elem_value *ucontrol)
  799. {
  800. struct soc_bytes_ext *bytes_ext =
  801. (struct soc_bytes_ext *)kctl->private_value;
  802. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  803. unsigned int val = ucontrol->value.integer.value[0];
  804. int ret;
  805. if (val == 0)
  806. return 0; /* 0 means no event */
  807. mutex_lock(&ctl->dsp->pwr_lock);
  808. if (ctl->enabled)
  809. ret = wm_coeff_write_acked_control(ctl, val);
  810. else
  811. ret = -EPERM;
  812. mutex_unlock(&ctl->dsp->pwr_lock);
  813. return ret;
  814. }
  815. static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
  816. void *buf, size_t len)
  817. {
  818. struct wm_adsp *dsp = ctl->dsp;
  819. void *scratch;
  820. int ret;
  821. unsigned int reg;
  822. ret = wm_coeff_base_reg(ctl, &reg);
  823. if (ret)
  824. return ret;
  825. scratch = kmalloc(len, GFP_KERNEL | GFP_DMA);
  826. if (!scratch)
  827. return -ENOMEM;
  828. ret = regmap_raw_read(dsp->regmap, reg, scratch, len);
  829. if (ret) {
  830. adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
  831. len, reg, ret);
  832. kfree(scratch);
  833. return ret;
  834. }
  835. adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg);
  836. memcpy(buf, scratch, len);
  837. kfree(scratch);
  838. return 0;
  839. }
  840. static int wm_coeff_get(struct snd_kcontrol *kctl,
  841. struct snd_ctl_elem_value *ucontrol)
  842. {
  843. struct soc_bytes_ext *bytes_ext =
  844. (struct soc_bytes_ext *)kctl->private_value;
  845. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  846. char *p = ucontrol->value.bytes.data;
  847. int ret = 0;
  848. mutex_lock(&ctl->dsp->pwr_lock);
  849. if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
  850. if (ctl->enabled && ctl->dsp->running)
  851. ret = wm_coeff_read_control(ctl, p, ctl->len);
  852. else
  853. ret = -EPERM;
  854. } else {
  855. if (!ctl->flags && ctl->enabled && ctl->dsp->running)
  856. ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
  857. memcpy(p, ctl->cache, ctl->len);
  858. }
  859. mutex_unlock(&ctl->dsp->pwr_lock);
  860. return ret;
  861. }
  862. static int wm_coeff_tlv_get(struct snd_kcontrol *kctl,
  863. unsigned int __user *bytes, unsigned int size)
  864. {
  865. struct soc_bytes_ext *bytes_ext =
  866. (struct soc_bytes_ext *)kctl->private_value;
  867. struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
  868. int ret = 0;
  869. mutex_lock(&ctl->dsp->pwr_lock);
  870. if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
  871. if (ctl->enabled && ctl->dsp->running)
  872. ret = wm_coeff_read_control(ctl, ctl->cache, size);
  873. else
  874. ret = -EPERM;
  875. } else {
  876. if (!ctl->flags && ctl->enabled && ctl->dsp->running)
  877. ret = wm_coeff_read_control(ctl, ctl->cache, size);
  878. }
  879. if (!ret && copy_to_user(bytes, ctl->cache, size))
  880. ret = -EFAULT;
  881. mutex_unlock(&ctl->dsp->pwr_lock);
  882. return ret;
  883. }
  884. static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol,
  885. struct snd_ctl_elem_value *ucontrol)
  886. {
  887. /*
  888. * Although it's not useful to read an acked control, we must satisfy
  889. * user-side assumptions that all controls are readable and that a
  890. * write of the same value should be filtered out (it's valid to send
  891. * the same event number again to the firmware). We therefore return 0,
  892. * meaning "no event" so valid event numbers will always be a change
  893. */
  894. ucontrol->value.integer.value[0] = 0;
  895. return 0;
  896. }
  897. struct wmfw_ctl_work {
  898. struct wm_adsp *dsp;
  899. struct wm_coeff_ctl *ctl;
  900. struct work_struct work;
  901. };
  902. static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len)
  903. {
  904. unsigned int out, rd, wr, vol;
  905. if (len > ADSP_MAX_STD_CTRL_SIZE) {
  906. rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ;
  907. wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE;
  908. vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
  909. out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK;
  910. } else {
  911. rd = SNDRV_CTL_ELEM_ACCESS_READ;
  912. wr = SNDRV_CTL_ELEM_ACCESS_WRITE;
  913. vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
  914. out = 0;
  915. }
  916. if (in) {
  917. if (in & WMFW_CTL_FLAG_READABLE)
  918. out |= rd;
  919. if (in & WMFW_CTL_FLAG_WRITEABLE)
  920. out |= wr;
  921. if (in & WMFW_CTL_FLAG_VOLATILE)
  922. out |= vol;
  923. } else {
  924. out |= rd | wr | vol;
  925. }
  926. return out;
  927. }
  928. static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
  929. {
  930. struct snd_kcontrol_new *kcontrol;
  931. int ret;
  932. if (!ctl || !ctl->name)
  933. return -EINVAL;
  934. kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
  935. if (!kcontrol)
  936. return -ENOMEM;
  937. kcontrol->name = ctl->name;
  938. kcontrol->info = wm_coeff_info;
  939. kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  940. kcontrol->tlv.c = snd_soc_bytes_tlv_callback;
  941. kcontrol->private_value = (unsigned long)&ctl->bytes_ext;
  942. kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len);
  943. switch (ctl->type) {
  944. case WMFW_CTL_TYPE_ACKED:
  945. kcontrol->get = wm_coeff_get_acked;
  946. kcontrol->put = wm_coeff_put_acked;
  947. break;
  948. default:
  949. kcontrol->get = wm_coeff_get;
  950. kcontrol->put = wm_coeff_put;
  951. ctl->bytes_ext.max = ctl->len;
  952. ctl->bytes_ext.get = wm_coeff_tlv_get;
  953. ctl->bytes_ext.put = wm_coeff_tlv_put;
  954. break;
  955. }
  956. ret = snd_soc_add_codec_controls(dsp->codec, kcontrol, 1);
  957. if (ret < 0)
  958. goto err_kcontrol;
  959. kfree(kcontrol);
  960. return 0;
  961. err_kcontrol:
  962. kfree(kcontrol);
  963. return ret;
  964. }
  965. static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
  966. {
  967. struct wm_coeff_ctl *ctl;
  968. int ret;
  969. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  970. if (!ctl->enabled || ctl->set)
  971. continue;
  972. if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
  973. continue;
  974. ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
  975. if (ret < 0)
  976. return ret;
  977. }
  978. return 0;
  979. }
  980. static int wm_coeff_sync_controls(struct wm_adsp *dsp)
  981. {
  982. struct wm_coeff_ctl *ctl;
  983. int ret;
  984. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  985. if (!ctl->enabled)
  986. continue;
  987. if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
  988. ret = wm_coeff_write_control(ctl, ctl->cache, ctl->len);
  989. if (ret < 0)
  990. return ret;
  991. }
  992. }
  993. return 0;
  994. }
  995. static void wm_adsp_signal_event_controls(struct wm_adsp *dsp,
  996. unsigned int event)
  997. {
  998. struct wm_coeff_ctl *ctl;
  999. int ret;
  1000. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  1001. if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT)
  1002. continue;
  1003. if (!ctl->enabled)
  1004. continue;
  1005. ret = wm_coeff_write_acked_control(ctl, event);
  1006. if (ret)
  1007. adsp_warn(dsp,
  1008. "Failed to send 0x%x event to alg 0x%x (%d)\n",
  1009. event, ctl->alg_region.alg, ret);
  1010. }
  1011. }
  1012. static void wm_adsp_ctl_work(struct work_struct *work)
  1013. {
  1014. struct wmfw_ctl_work *ctl_work = container_of(work,
  1015. struct wmfw_ctl_work,
  1016. work);
  1017. wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
  1018. kfree(ctl_work);
  1019. }
  1020. static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl)
  1021. {
  1022. kfree(ctl->cache);
  1023. kfree(ctl->name);
  1024. kfree(ctl);
  1025. }
  1026. static int wm_adsp_create_control(struct wm_adsp *dsp,
  1027. const struct wm_adsp_alg_region *alg_region,
  1028. unsigned int offset, unsigned int len,
  1029. const char *subname, unsigned int subname_len,
  1030. unsigned int flags, unsigned int type)
  1031. {
  1032. struct wm_coeff_ctl *ctl;
  1033. struct wmfw_ctl_work *ctl_work;
  1034. char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
  1035. const char *region_name;
  1036. int ret;
  1037. region_name = wm_adsp_mem_region_name(alg_region->type);
  1038. if (!region_name) {
  1039. adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
  1040. return -EINVAL;
  1041. }
  1042. switch (dsp->fw_ver) {
  1043. case 0:
  1044. case 1:
  1045. snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
  1046. dsp->num, region_name, alg_region->alg);
  1047. break;
  1048. default:
  1049. ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
  1050. "DSP%d%c %.12s %x", dsp->num, *region_name,
  1051. wm_adsp_fw_text[dsp->fw], alg_region->alg);
  1052. /* Truncate the subname from the start if it is too long */
  1053. if (subname) {
  1054. int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
  1055. int skip = 0;
  1056. if (subname_len > avail)
  1057. skip = subname_len - avail;
  1058. snprintf(name + ret,
  1059. SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
  1060. subname_len - skip, subname + skip);
  1061. }
  1062. break;
  1063. }
  1064. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  1065. if (!strcmp(ctl->name, name)) {
  1066. if (!ctl->enabled)
  1067. ctl->enabled = 1;
  1068. return 0;
  1069. }
  1070. }
  1071. ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
  1072. if (!ctl)
  1073. return -ENOMEM;
  1074. ctl->fw_name = wm_adsp_fw_text[dsp->fw];
  1075. ctl->alg_region = *alg_region;
  1076. ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
  1077. if (!ctl->name) {
  1078. ret = -ENOMEM;
  1079. goto err_ctl;
  1080. }
  1081. ctl->enabled = 1;
  1082. ctl->set = 0;
  1083. ctl->ops.xget = wm_coeff_get;
  1084. ctl->ops.xput = wm_coeff_put;
  1085. ctl->dsp = dsp;
  1086. ctl->flags = flags;
  1087. ctl->type = type;
  1088. ctl->offset = offset;
  1089. ctl->len = len;
  1090. ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
  1091. if (!ctl->cache) {
  1092. ret = -ENOMEM;
  1093. goto err_ctl_name;
  1094. }
  1095. list_add(&ctl->list, &dsp->ctl_list);
  1096. if (flags & WMFW_CTL_FLAG_SYS)
  1097. return 0;
  1098. ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
  1099. if (!ctl_work) {
  1100. ret = -ENOMEM;
  1101. goto err_ctl_cache;
  1102. }
  1103. ctl_work->dsp = dsp;
  1104. ctl_work->ctl = ctl;
  1105. INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
  1106. schedule_work(&ctl_work->work);
  1107. return 0;
  1108. err_ctl_cache:
  1109. kfree(ctl->cache);
  1110. err_ctl_name:
  1111. kfree(ctl->name);
  1112. err_ctl:
  1113. kfree(ctl);
  1114. return ret;
  1115. }
  1116. struct wm_coeff_parsed_alg {
  1117. int id;
  1118. const u8 *name;
  1119. int name_len;
  1120. int ncoeff;
  1121. };
  1122. struct wm_coeff_parsed_coeff {
  1123. int offset;
  1124. int mem_type;
  1125. const u8 *name;
  1126. int name_len;
  1127. int ctl_type;
  1128. int flags;
  1129. int len;
  1130. };
  1131. static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
  1132. {
  1133. int length;
  1134. switch (bytes) {
  1135. case 1:
  1136. length = **pos;
  1137. break;
  1138. case 2:
  1139. length = le16_to_cpu(*((__le16 *)*pos));
  1140. break;
  1141. default:
  1142. return 0;
  1143. }
  1144. if (str)
  1145. *str = *pos + bytes;
  1146. *pos += ((length + bytes) + 3) & ~0x03;
  1147. return length;
  1148. }
  1149. static int wm_coeff_parse_int(int bytes, const u8 **pos)
  1150. {
  1151. int val = 0;
  1152. switch (bytes) {
  1153. case 2:
  1154. val = le16_to_cpu(*((__le16 *)*pos));
  1155. break;
  1156. case 4:
  1157. val = le32_to_cpu(*((__le32 *)*pos));
  1158. break;
  1159. default:
  1160. break;
  1161. }
  1162. *pos += bytes;
  1163. return val;
  1164. }
  1165. static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
  1166. struct wm_coeff_parsed_alg *blk)
  1167. {
  1168. const struct wmfw_adsp_alg_data *raw;
  1169. switch (dsp->fw_ver) {
  1170. case 0:
  1171. case 1:
  1172. raw = (const struct wmfw_adsp_alg_data *)*data;
  1173. *data = raw->data;
  1174. blk->id = le32_to_cpu(raw->id);
  1175. blk->name = raw->name;
  1176. blk->name_len = strlen(raw->name);
  1177. blk->ncoeff = le32_to_cpu(raw->ncoeff);
  1178. break;
  1179. default:
  1180. blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
  1181. blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
  1182. &blk->name);
  1183. wm_coeff_parse_string(sizeof(u16), data, NULL);
  1184. blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
  1185. break;
  1186. }
  1187. adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
  1188. adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
  1189. adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
  1190. }
  1191. static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
  1192. struct wm_coeff_parsed_coeff *blk)
  1193. {
  1194. const struct wmfw_adsp_coeff_data *raw;
  1195. const u8 *tmp;
  1196. int length;
  1197. switch (dsp->fw_ver) {
  1198. case 0:
  1199. case 1:
  1200. raw = (const struct wmfw_adsp_coeff_data *)*data;
  1201. *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
  1202. blk->offset = le16_to_cpu(raw->hdr.offset);
  1203. blk->mem_type = le16_to_cpu(raw->hdr.type);
  1204. blk->name = raw->name;
  1205. blk->name_len = strlen(raw->name);
  1206. blk->ctl_type = le16_to_cpu(raw->ctl_type);
  1207. blk->flags = le16_to_cpu(raw->flags);
  1208. blk->len = le32_to_cpu(raw->len);
  1209. break;
  1210. default:
  1211. tmp = *data;
  1212. blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
  1213. blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
  1214. length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
  1215. blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
  1216. &blk->name);
  1217. wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
  1218. wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
  1219. blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
  1220. blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
  1221. blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
  1222. *data = *data + sizeof(raw->hdr) + length;
  1223. break;
  1224. }
  1225. adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
  1226. adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
  1227. adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
  1228. adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
  1229. adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
  1230. adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
  1231. }
  1232. static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp,
  1233. const struct wm_coeff_parsed_coeff *coeff_blk,
  1234. unsigned int f_required,
  1235. unsigned int f_illegal)
  1236. {
  1237. if ((coeff_blk->flags & f_illegal) ||
  1238. ((coeff_blk->flags & f_required) != f_required)) {
  1239. adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n",
  1240. coeff_blk->flags, coeff_blk->ctl_type);
  1241. return -EINVAL;
  1242. }
  1243. return 0;
  1244. }
  1245. static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
  1246. const struct wmfw_region *region)
  1247. {
  1248. struct wm_adsp_alg_region alg_region = {};
  1249. struct wm_coeff_parsed_alg alg_blk;
  1250. struct wm_coeff_parsed_coeff coeff_blk;
  1251. const u8 *data = region->data;
  1252. int i, ret;
  1253. wm_coeff_parse_alg(dsp, &data, &alg_blk);
  1254. for (i = 0; i < alg_blk.ncoeff; i++) {
  1255. wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
  1256. switch (coeff_blk.ctl_type) {
  1257. case SNDRV_CTL_ELEM_TYPE_BYTES:
  1258. break;
  1259. case WMFW_CTL_TYPE_ACKED:
  1260. if (coeff_blk.flags & WMFW_CTL_FLAG_SYS)
  1261. continue; /* ignore */
  1262. ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
  1263. WMFW_CTL_FLAG_VOLATILE |
  1264. WMFW_CTL_FLAG_WRITEABLE |
  1265. WMFW_CTL_FLAG_READABLE,
  1266. 0);
  1267. if (ret)
  1268. return -EINVAL;
  1269. break;
  1270. case WMFW_CTL_TYPE_HOSTEVENT:
  1271. ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
  1272. WMFW_CTL_FLAG_SYS |
  1273. WMFW_CTL_FLAG_VOLATILE |
  1274. WMFW_CTL_FLAG_WRITEABLE |
  1275. WMFW_CTL_FLAG_READABLE,
  1276. 0);
  1277. if (ret)
  1278. return -EINVAL;
  1279. break;
  1280. default:
  1281. adsp_err(dsp, "Unknown control type: %d\n",
  1282. coeff_blk.ctl_type);
  1283. return -EINVAL;
  1284. }
  1285. alg_region.type = coeff_blk.mem_type;
  1286. alg_region.alg = alg_blk.id;
  1287. ret = wm_adsp_create_control(dsp, &alg_region,
  1288. coeff_blk.offset,
  1289. coeff_blk.len,
  1290. coeff_blk.name,
  1291. coeff_blk.name_len,
  1292. coeff_blk.flags,
  1293. coeff_blk.ctl_type);
  1294. if (ret < 0)
  1295. adsp_err(dsp, "Failed to create control: %.*s, %d\n",
  1296. coeff_blk.name_len, coeff_blk.name, ret);
  1297. }
  1298. return 0;
  1299. }
  1300. static int wm_adsp_load(struct wm_adsp *dsp)
  1301. {
  1302. LIST_HEAD(buf_list);
  1303. const struct firmware *firmware;
  1304. struct regmap *regmap = dsp->regmap;
  1305. unsigned int pos = 0;
  1306. const struct wmfw_header *header;
  1307. const struct wmfw_adsp1_sizes *adsp1_sizes;
  1308. const struct wmfw_adsp2_sizes *adsp2_sizes;
  1309. const struct wmfw_footer *footer;
  1310. const struct wmfw_region *region;
  1311. const struct wm_adsp_region *mem;
  1312. const char *region_name;
  1313. char *file, *text = NULL;
  1314. struct wm_adsp_buf *buf;
  1315. unsigned int reg;
  1316. int regions = 0;
  1317. int ret, offset, type, sizes;
  1318. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1319. if (file == NULL)
  1320. return -ENOMEM;
  1321. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  1322. wm_adsp_fw[dsp->fw].file);
  1323. file[PAGE_SIZE - 1] = '\0';
  1324. ret = request_firmware(&firmware, file, dsp->dev);
  1325. if (ret != 0) {
  1326. adsp_err(dsp, "Failed to request '%s'\n", file);
  1327. goto out;
  1328. }
  1329. ret = -EINVAL;
  1330. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  1331. if (pos >= firmware->size) {
  1332. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1333. file, firmware->size);
  1334. goto out_fw;
  1335. }
  1336. header = (void *)&firmware->data[0];
  1337. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  1338. adsp_err(dsp, "%s: invalid magic\n", file);
  1339. goto out_fw;
  1340. }
  1341. switch (header->ver) {
  1342. case 0:
  1343. adsp_warn(dsp, "%s: Depreciated file format %d\n",
  1344. file, header->ver);
  1345. break;
  1346. case 1:
  1347. case 2:
  1348. break;
  1349. default:
  1350. adsp_err(dsp, "%s: unknown file format %d\n",
  1351. file, header->ver);
  1352. goto out_fw;
  1353. }
  1354. adsp_info(dsp, "Firmware version: %d\n", header->ver);
  1355. dsp->fw_ver = header->ver;
  1356. if (header->core != dsp->type) {
  1357. adsp_err(dsp, "%s: invalid core %d != %d\n",
  1358. file, header->core, dsp->type);
  1359. goto out_fw;
  1360. }
  1361. switch (dsp->type) {
  1362. case WMFW_ADSP1:
  1363. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  1364. adsp1_sizes = (void *)&(header[1]);
  1365. footer = (void *)&(adsp1_sizes[1]);
  1366. sizes = sizeof(*adsp1_sizes);
  1367. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  1368. file, le32_to_cpu(adsp1_sizes->dm),
  1369. le32_to_cpu(adsp1_sizes->pm),
  1370. le32_to_cpu(adsp1_sizes->zm));
  1371. break;
  1372. case WMFW_ADSP2:
  1373. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  1374. adsp2_sizes = (void *)&(header[1]);
  1375. footer = (void *)&(adsp2_sizes[1]);
  1376. sizes = sizeof(*adsp2_sizes);
  1377. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  1378. file, le32_to_cpu(adsp2_sizes->xm),
  1379. le32_to_cpu(adsp2_sizes->ym),
  1380. le32_to_cpu(adsp2_sizes->pm),
  1381. le32_to_cpu(adsp2_sizes->zm));
  1382. break;
  1383. default:
  1384. WARN(1, "Unknown DSP type");
  1385. goto out_fw;
  1386. }
  1387. if (le32_to_cpu(header->len) != sizeof(*header) +
  1388. sizes + sizeof(*footer)) {
  1389. adsp_err(dsp, "%s: unexpected header length %d\n",
  1390. file, le32_to_cpu(header->len));
  1391. goto out_fw;
  1392. }
  1393. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  1394. le64_to_cpu(footer->timestamp));
  1395. while (pos < firmware->size &&
  1396. pos - firmware->size > sizeof(*region)) {
  1397. region = (void *)&(firmware->data[pos]);
  1398. region_name = "Unknown";
  1399. reg = 0;
  1400. text = NULL;
  1401. offset = le32_to_cpu(region->offset) & 0xffffff;
  1402. type = be32_to_cpu(region->type) & 0xff;
  1403. mem = wm_adsp_find_region(dsp, type);
  1404. switch (type) {
  1405. case WMFW_NAME_TEXT:
  1406. region_name = "Firmware name";
  1407. text = kzalloc(le32_to_cpu(region->len) + 1,
  1408. GFP_KERNEL);
  1409. break;
  1410. case WMFW_ALGORITHM_DATA:
  1411. region_name = "Algorithm";
  1412. ret = wm_adsp_parse_coeff(dsp, region);
  1413. if (ret != 0)
  1414. goto out_fw;
  1415. break;
  1416. case WMFW_INFO_TEXT:
  1417. region_name = "Information";
  1418. text = kzalloc(le32_to_cpu(region->len) + 1,
  1419. GFP_KERNEL);
  1420. break;
  1421. case WMFW_ABSOLUTE:
  1422. region_name = "Absolute";
  1423. reg = offset;
  1424. break;
  1425. case WMFW_ADSP1_PM:
  1426. case WMFW_ADSP1_DM:
  1427. case WMFW_ADSP2_XM:
  1428. case WMFW_ADSP2_YM:
  1429. case WMFW_ADSP1_ZM:
  1430. region_name = wm_adsp_mem_region_name(type);
  1431. reg = wm_adsp_region_to_reg(mem, offset);
  1432. break;
  1433. default:
  1434. adsp_warn(dsp,
  1435. "%s.%d: Unknown region type %x at %d(%x)\n",
  1436. file, regions, type, pos, pos);
  1437. break;
  1438. }
  1439. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  1440. regions, le32_to_cpu(region->len), offset,
  1441. region_name);
  1442. if ((pos + le32_to_cpu(region->len) + sizeof(*region)) >
  1443. firmware->size) {
  1444. adsp_err(dsp,
  1445. "%s.%d: %s region len %d bytes exceeds file length %zu\n",
  1446. file, regions, region_name,
  1447. le32_to_cpu(region->len), firmware->size);
  1448. ret = -EINVAL;
  1449. goto out_fw;
  1450. }
  1451. if (text) {
  1452. memcpy(text, region->data, le32_to_cpu(region->len));
  1453. adsp_info(dsp, "%s: %s\n", file, text);
  1454. kfree(text);
  1455. text = NULL;
  1456. }
  1457. if (reg) {
  1458. buf = wm_adsp_buf_alloc(region->data,
  1459. le32_to_cpu(region->len),
  1460. &buf_list);
  1461. if (!buf) {
  1462. adsp_err(dsp, "Out of memory\n");
  1463. ret = -ENOMEM;
  1464. goto out_fw;
  1465. }
  1466. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1467. le32_to_cpu(region->len));
  1468. if (ret != 0) {
  1469. adsp_err(dsp,
  1470. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  1471. file, regions,
  1472. le32_to_cpu(region->len), offset,
  1473. region_name, ret);
  1474. goto out_fw;
  1475. }
  1476. }
  1477. pos += le32_to_cpu(region->len) + sizeof(*region);
  1478. regions++;
  1479. }
  1480. ret = regmap_async_complete(regmap);
  1481. if (ret != 0) {
  1482. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1483. goto out_fw;
  1484. }
  1485. if (pos > firmware->size)
  1486. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1487. file, regions, pos - firmware->size);
  1488. wm_adsp_debugfs_save_wmfwname(dsp, file);
  1489. out_fw:
  1490. regmap_async_complete(regmap);
  1491. wm_adsp_buf_free(&buf_list);
  1492. release_firmware(firmware);
  1493. kfree(text);
  1494. out:
  1495. kfree(file);
  1496. return ret;
  1497. }
  1498. static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
  1499. const struct wm_adsp_alg_region *alg_region)
  1500. {
  1501. struct wm_coeff_ctl *ctl;
  1502. list_for_each_entry(ctl, &dsp->ctl_list, list) {
  1503. if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
  1504. alg_region->alg == ctl->alg_region.alg &&
  1505. alg_region->type == ctl->alg_region.type) {
  1506. ctl->alg_region.base = alg_region->base;
  1507. }
  1508. }
  1509. }
  1510. static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
  1511. unsigned int pos, unsigned int len)
  1512. {
  1513. void *alg;
  1514. int ret;
  1515. __be32 val;
  1516. if (n_algs == 0) {
  1517. adsp_err(dsp, "No algorithms\n");
  1518. return ERR_PTR(-EINVAL);
  1519. }
  1520. if (n_algs > 1024) {
  1521. adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
  1522. return ERR_PTR(-EINVAL);
  1523. }
  1524. /* Read the terminator first to validate the length */
  1525. ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
  1526. if (ret != 0) {
  1527. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  1528. ret);
  1529. return ERR_PTR(ret);
  1530. }
  1531. if (be32_to_cpu(val) != 0xbedead)
  1532. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  1533. pos + len, be32_to_cpu(val));
  1534. alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
  1535. if (!alg)
  1536. return ERR_PTR(-ENOMEM);
  1537. ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
  1538. if (ret != 0) {
  1539. adsp_err(dsp, "Failed to read algorithm list: %d\n", ret);
  1540. kfree(alg);
  1541. return ERR_PTR(ret);
  1542. }
  1543. return alg;
  1544. }
  1545. static struct wm_adsp_alg_region *
  1546. wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
  1547. {
  1548. struct wm_adsp_alg_region *alg_region;
  1549. list_for_each_entry(alg_region, &dsp->alg_regions, list) {
  1550. if (id == alg_region->alg && type == alg_region->type)
  1551. return alg_region;
  1552. }
  1553. return NULL;
  1554. }
  1555. static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
  1556. int type, __be32 id,
  1557. __be32 base)
  1558. {
  1559. struct wm_adsp_alg_region *alg_region;
  1560. alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
  1561. if (!alg_region)
  1562. return ERR_PTR(-ENOMEM);
  1563. alg_region->type = type;
  1564. alg_region->alg = be32_to_cpu(id);
  1565. alg_region->base = be32_to_cpu(base);
  1566. list_add_tail(&alg_region->list, &dsp->alg_regions);
  1567. if (dsp->fw_ver > 0)
  1568. wm_adsp_ctl_fixup_base(dsp, alg_region);
  1569. return alg_region;
  1570. }
  1571. static void wm_adsp_free_alg_regions(struct wm_adsp *dsp)
  1572. {
  1573. struct wm_adsp_alg_region *alg_region;
  1574. while (!list_empty(&dsp->alg_regions)) {
  1575. alg_region = list_first_entry(&dsp->alg_regions,
  1576. struct wm_adsp_alg_region,
  1577. list);
  1578. list_del(&alg_region->list);
  1579. kfree(alg_region);
  1580. }
  1581. }
  1582. static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
  1583. {
  1584. struct wmfw_adsp1_id_hdr adsp1_id;
  1585. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  1586. struct wm_adsp_alg_region *alg_region;
  1587. const struct wm_adsp_region *mem;
  1588. unsigned int pos, len;
  1589. size_t n_algs;
  1590. int i, ret;
  1591. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  1592. if (WARN_ON(!mem))
  1593. return -EINVAL;
  1594. ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
  1595. sizeof(adsp1_id));
  1596. if (ret != 0) {
  1597. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  1598. ret);
  1599. return ret;
  1600. }
  1601. n_algs = be32_to_cpu(adsp1_id.n_algs);
  1602. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  1603. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  1604. dsp->fw_id,
  1605. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  1606. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  1607. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  1608. n_algs);
  1609. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
  1610. adsp1_id.fw.id, adsp1_id.zm);
  1611. if (IS_ERR(alg_region))
  1612. return PTR_ERR(alg_region);
  1613. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
  1614. adsp1_id.fw.id, adsp1_id.dm);
  1615. if (IS_ERR(alg_region))
  1616. return PTR_ERR(alg_region);
  1617. pos = sizeof(adsp1_id) / 2;
  1618. len = (sizeof(*adsp1_alg) * n_algs) / 2;
  1619. adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
  1620. if (IS_ERR(adsp1_alg))
  1621. return PTR_ERR(adsp1_alg);
  1622. for (i = 0; i < n_algs; i++) {
  1623. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  1624. i, be32_to_cpu(adsp1_alg[i].alg.id),
  1625. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  1626. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  1627. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  1628. be32_to_cpu(adsp1_alg[i].dm),
  1629. be32_to_cpu(adsp1_alg[i].zm));
  1630. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
  1631. adsp1_alg[i].alg.id,
  1632. adsp1_alg[i].dm);
  1633. if (IS_ERR(alg_region)) {
  1634. ret = PTR_ERR(alg_region);
  1635. goto out;
  1636. }
  1637. if (dsp->fw_ver == 0) {
  1638. if (i + 1 < n_algs) {
  1639. len = be32_to_cpu(adsp1_alg[i + 1].dm);
  1640. len -= be32_to_cpu(adsp1_alg[i].dm);
  1641. len *= 4;
  1642. wm_adsp_create_control(dsp, alg_region, 0,
  1643. len, NULL, 0, 0,
  1644. SNDRV_CTL_ELEM_TYPE_BYTES);
  1645. } else {
  1646. adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
  1647. be32_to_cpu(adsp1_alg[i].alg.id));
  1648. }
  1649. }
  1650. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
  1651. adsp1_alg[i].alg.id,
  1652. adsp1_alg[i].zm);
  1653. if (IS_ERR(alg_region)) {
  1654. ret = PTR_ERR(alg_region);
  1655. goto out;
  1656. }
  1657. if (dsp->fw_ver == 0) {
  1658. if (i + 1 < n_algs) {
  1659. len = be32_to_cpu(adsp1_alg[i + 1].zm);
  1660. len -= be32_to_cpu(adsp1_alg[i].zm);
  1661. len *= 4;
  1662. wm_adsp_create_control(dsp, alg_region, 0,
  1663. len, NULL, 0, 0,
  1664. SNDRV_CTL_ELEM_TYPE_BYTES);
  1665. } else {
  1666. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  1667. be32_to_cpu(adsp1_alg[i].alg.id));
  1668. }
  1669. }
  1670. }
  1671. out:
  1672. kfree(adsp1_alg);
  1673. return ret;
  1674. }
  1675. static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
  1676. {
  1677. struct wmfw_adsp2_id_hdr adsp2_id;
  1678. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  1679. struct wm_adsp_alg_region *alg_region;
  1680. const struct wm_adsp_region *mem;
  1681. unsigned int pos, len;
  1682. size_t n_algs;
  1683. int i, ret;
  1684. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  1685. if (WARN_ON(!mem))
  1686. return -EINVAL;
  1687. ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
  1688. sizeof(adsp2_id));
  1689. if (ret != 0) {
  1690. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  1691. ret);
  1692. return ret;
  1693. }
  1694. n_algs = be32_to_cpu(adsp2_id.n_algs);
  1695. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  1696. dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
  1697. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  1698. dsp->fw_id,
  1699. (dsp->fw_id_version & 0xff0000) >> 16,
  1700. (dsp->fw_id_version & 0xff00) >> 8,
  1701. dsp->fw_id_version & 0xff,
  1702. n_algs);
  1703. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
  1704. adsp2_id.fw.id, adsp2_id.xm);
  1705. if (IS_ERR(alg_region))
  1706. return PTR_ERR(alg_region);
  1707. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
  1708. adsp2_id.fw.id, adsp2_id.ym);
  1709. if (IS_ERR(alg_region))
  1710. return PTR_ERR(alg_region);
  1711. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
  1712. adsp2_id.fw.id, adsp2_id.zm);
  1713. if (IS_ERR(alg_region))
  1714. return PTR_ERR(alg_region);
  1715. pos = sizeof(adsp2_id) / 2;
  1716. len = (sizeof(*adsp2_alg) * n_algs) / 2;
  1717. adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
  1718. if (IS_ERR(adsp2_alg))
  1719. return PTR_ERR(adsp2_alg);
  1720. for (i = 0; i < n_algs; i++) {
  1721. adsp_info(dsp,
  1722. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  1723. i, be32_to_cpu(adsp2_alg[i].alg.id),
  1724. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  1725. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  1726. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  1727. be32_to_cpu(adsp2_alg[i].xm),
  1728. be32_to_cpu(adsp2_alg[i].ym),
  1729. be32_to_cpu(adsp2_alg[i].zm));
  1730. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
  1731. adsp2_alg[i].alg.id,
  1732. adsp2_alg[i].xm);
  1733. if (IS_ERR(alg_region)) {
  1734. ret = PTR_ERR(alg_region);
  1735. goto out;
  1736. }
  1737. if (dsp->fw_ver == 0) {
  1738. if (i + 1 < n_algs) {
  1739. len = be32_to_cpu(adsp2_alg[i + 1].xm);
  1740. len -= be32_to_cpu(adsp2_alg[i].xm);
  1741. len *= 4;
  1742. wm_adsp_create_control(dsp, alg_region, 0,
  1743. len, NULL, 0, 0,
  1744. SNDRV_CTL_ELEM_TYPE_BYTES);
  1745. } else {
  1746. adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
  1747. be32_to_cpu(adsp2_alg[i].alg.id));
  1748. }
  1749. }
  1750. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
  1751. adsp2_alg[i].alg.id,
  1752. adsp2_alg[i].ym);
  1753. if (IS_ERR(alg_region)) {
  1754. ret = PTR_ERR(alg_region);
  1755. goto out;
  1756. }
  1757. if (dsp->fw_ver == 0) {
  1758. if (i + 1 < n_algs) {
  1759. len = be32_to_cpu(adsp2_alg[i + 1].ym);
  1760. len -= be32_to_cpu(adsp2_alg[i].ym);
  1761. len *= 4;
  1762. wm_adsp_create_control(dsp, alg_region, 0,
  1763. len, NULL, 0, 0,
  1764. SNDRV_CTL_ELEM_TYPE_BYTES);
  1765. } else {
  1766. adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
  1767. be32_to_cpu(adsp2_alg[i].alg.id));
  1768. }
  1769. }
  1770. alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
  1771. adsp2_alg[i].alg.id,
  1772. adsp2_alg[i].zm);
  1773. if (IS_ERR(alg_region)) {
  1774. ret = PTR_ERR(alg_region);
  1775. goto out;
  1776. }
  1777. if (dsp->fw_ver == 0) {
  1778. if (i + 1 < n_algs) {
  1779. len = be32_to_cpu(adsp2_alg[i + 1].zm);
  1780. len -= be32_to_cpu(adsp2_alg[i].zm);
  1781. len *= 4;
  1782. wm_adsp_create_control(dsp, alg_region, 0,
  1783. len, NULL, 0, 0,
  1784. SNDRV_CTL_ELEM_TYPE_BYTES);
  1785. } else {
  1786. adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
  1787. be32_to_cpu(adsp2_alg[i].alg.id));
  1788. }
  1789. }
  1790. }
  1791. out:
  1792. kfree(adsp2_alg);
  1793. return ret;
  1794. }
  1795. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  1796. {
  1797. LIST_HEAD(buf_list);
  1798. struct regmap *regmap = dsp->regmap;
  1799. struct wmfw_coeff_hdr *hdr;
  1800. struct wmfw_coeff_item *blk;
  1801. const struct firmware *firmware;
  1802. const struct wm_adsp_region *mem;
  1803. struct wm_adsp_alg_region *alg_region;
  1804. const char *region_name;
  1805. int ret, pos, blocks, type, offset, reg;
  1806. char *file;
  1807. struct wm_adsp_buf *buf;
  1808. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  1809. if (file == NULL)
  1810. return -ENOMEM;
  1811. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  1812. wm_adsp_fw[dsp->fw].file);
  1813. file[PAGE_SIZE - 1] = '\0';
  1814. ret = request_firmware(&firmware, file, dsp->dev);
  1815. if (ret != 0) {
  1816. adsp_warn(dsp, "Failed to request '%s'\n", file);
  1817. ret = 0;
  1818. goto out;
  1819. }
  1820. ret = -EINVAL;
  1821. if (sizeof(*hdr) >= firmware->size) {
  1822. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  1823. file, firmware->size);
  1824. goto out_fw;
  1825. }
  1826. hdr = (void *)&firmware->data[0];
  1827. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  1828. adsp_err(dsp, "%s: invalid magic\n", file);
  1829. goto out_fw;
  1830. }
  1831. switch (be32_to_cpu(hdr->rev) & 0xff) {
  1832. case 1:
  1833. break;
  1834. default:
  1835. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  1836. file, be32_to_cpu(hdr->rev) & 0xff);
  1837. ret = -EINVAL;
  1838. goto out_fw;
  1839. }
  1840. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  1841. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  1842. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  1843. le32_to_cpu(hdr->ver) & 0xff);
  1844. pos = le32_to_cpu(hdr->len);
  1845. blocks = 0;
  1846. while (pos < firmware->size &&
  1847. pos - firmware->size > sizeof(*blk)) {
  1848. blk = (void *)(&firmware->data[pos]);
  1849. type = le16_to_cpu(blk->type);
  1850. offset = le16_to_cpu(blk->offset);
  1851. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  1852. file, blocks, le32_to_cpu(blk->id),
  1853. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  1854. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  1855. le32_to_cpu(blk->ver) & 0xff);
  1856. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  1857. file, blocks, le32_to_cpu(blk->len), offset, type);
  1858. reg = 0;
  1859. region_name = "Unknown";
  1860. switch (type) {
  1861. case (WMFW_NAME_TEXT << 8):
  1862. case (WMFW_INFO_TEXT << 8):
  1863. break;
  1864. case (WMFW_ABSOLUTE << 8):
  1865. /*
  1866. * Old files may use this for global
  1867. * coefficients.
  1868. */
  1869. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  1870. offset == 0) {
  1871. region_name = "global coefficients";
  1872. mem = wm_adsp_find_region(dsp, type);
  1873. if (!mem) {
  1874. adsp_err(dsp, "No ZM\n");
  1875. break;
  1876. }
  1877. reg = wm_adsp_region_to_reg(mem, 0);
  1878. } else {
  1879. region_name = "register";
  1880. reg = offset;
  1881. }
  1882. break;
  1883. case WMFW_ADSP1_DM:
  1884. case WMFW_ADSP1_ZM:
  1885. case WMFW_ADSP2_XM:
  1886. case WMFW_ADSP2_YM:
  1887. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  1888. file, blocks, le32_to_cpu(blk->len),
  1889. type, le32_to_cpu(blk->id));
  1890. mem = wm_adsp_find_region(dsp, type);
  1891. if (!mem) {
  1892. adsp_err(dsp, "No base for region %x\n", type);
  1893. break;
  1894. }
  1895. alg_region = wm_adsp_find_alg_region(dsp, type,
  1896. le32_to_cpu(blk->id));
  1897. if (alg_region) {
  1898. reg = alg_region->base;
  1899. reg = wm_adsp_region_to_reg(mem, reg);
  1900. reg += offset;
  1901. } else {
  1902. adsp_err(dsp, "No %x for algorithm %x\n",
  1903. type, le32_to_cpu(blk->id));
  1904. }
  1905. break;
  1906. default:
  1907. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  1908. file, blocks, type, pos);
  1909. break;
  1910. }
  1911. if (reg) {
  1912. if ((pos + le32_to_cpu(blk->len) + sizeof(*blk)) >
  1913. firmware->size) {
  1914. adsp_err(dsp,
  1915. "%s.%d: %s region len %d bytes exceeds file length %zu\n",
  1916. file, blocks, region_name,
  1917. le32_to_cpu(blk->len),
  1918. firmware->size);
  1919. ret = -EINVAL;
  1920. goto out_fw;
  1921. }
  1922. buf = wm_adsp_buf_alloc(blk->data,
  1923. le32_to_cpu(blk->len),
  1924. &buf_list);
  1925. if (!buf) {
  1926. adsp_err(dsp, "Out of memory\n");
  1927. ret = -ENOMEM;
  1928. goto out_fw;
  1929. }
  1930. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  1931. file, blocks, le32_to_cpu(blk->len),
  1932. reg);
  1933. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  1934. le32_to_cpu(blk->len));
  1935. if (ret != 0) {
  1936. adsp_err(dsp,
  1937. "%s.%d: Failed to write to %x in %s: %d\n",
  1938. file, blocks, reg, region_name, ret);
  1939. }
  1940. }
  1941. pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
  1942. blocks++;
  1943. }
  1944. ret = regmap_async_complete(regmap);
  1945. if (ret != 0)
  1946. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  1947. if (pos > firmware->size)
  1948. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  1949. file, blocks, pos - firmware->size);
  1950. wm_adsp_debugfs_save_binname(dsp, file);
  1951. out_fw:
  1952. regmap_async_complete(regmap);
  1953. release_firmware(firmware);
  1954. wm_adsp_buf_free(&buf_list);
  1955. out:
  1956. kfree(file);
  1957. return ret;
  1958. }
  1959. int wm_adsp1_init(struct wm_adsp *dsp)
  1960. {
  1961. INIT_LIST_HEAD(&dsp->alg_regions);
  1962. mutex_init(&dsp->pwr_lock);
  1963. return 0;
  1964. }
  1965. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  1966. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  1967. struct snd_kcontrol *kcontrol,
  1968. int event)
  1969. {
  1970. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1971. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  1972. struct wm_adsp *dsp = &dsps[w->shift];
  1973. struct wm_coeff_ctl *ctl;
  1974. int ret;
  1975. unsigned int val;
  1976. dsp->codec = codec;
  1977. mutex_lock(&dsp->pwr_lock);
  1978. switch (event) {
  1979. case SND_SOC_DAPM_POST_PMU:
  1980. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  1981. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  1982. /*
  1983. * For simplicity set the DSP clock rate to be the
  1984. * SYSCLK rate rather than making it configurable.
  1985. */
  1986. if (dsp->sysclk_reg) {
  1987. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  1988. if (ret != 0) {
  1989. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  1990. ret);
  1991. goto err_mutex;
  1992. }
  1993. val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift;
  1994. ret = regmap_update_bits(dsp->regmap,
  1995. dsp->base + ADSP1_CONTROL_31,
  1996. ADSP1_CLK_SEL_MASK, val);
  1997. if (ret != 0) {
  1998. adsp_err(dsp, "Failed to set clock rate: %d\n",
  1999. ret);
  2000. goto err_mutex;
  2001. }
  2002. }
  2003. ret = wm_adsp_load(dsp);
  2004. if (ret != 0)
  2005. goto err_ena;
  2006. ret = wm_adsp1_setup_algs(dsp);
  2007. if (ret != 0)
  2008. goto err_ena;
  2009. ret = wm_adsp_load_coeff(dsp);
  2010. if (ret != 0)
  2011. goto err_ena;
  2012. /* Initialize caches for enabled and unset controls */
  2013. ret = wm_coeff_init_control_caches(dsp);
  2014. if (ret != 0)
  2015. goto err_ena;
  2016. /* Sync set controls */
  2017. ret = wm_coeff_sync_controls(dsp);
  2018. if (ret != 0)
  2019. goto err_ena;
  2020. dsp->booted = true;
  2021. /* Start the core running */
  2022. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2023. ADSP1_CORE_ENA | ADSP1_START,
  2024. ADSP1_CORE_ENA | ADSP1_START);
  2025. dsp->running = true;
  2026. break;
  2027. case SND_SOC_DAPM_PRE_PMD:
  2028. dsp->running = false;
  2029. dsp->booted = false;
  2030. /* Halt the core */
  2031. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2032. ADSP1_CORE_ENA | ADSP1_START, 0);
  2033. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  2034. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  2035. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2036. ADSP1_SYS_ENA, 0);
  2037. list_for_each_entry(ctl, &dsp->ctl_list, list)
  2038. ctl->enabled = 0;
  2039. wm_adsp_free_alg_regions(dsp);
  2040. break;
  2041. default:
  2042. break;
  2043. }
  2044. mutex_unlock(&dsp->pwr_lock);
  2045. return 0;
  2046. err_ena:
  2047. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  2048. ADSP1_SYS_ENA, 0);
  2049. err_mutex:
  2050. mutex_unlock(&dsp->pwr_lock);
  2051. return ret;
  2052. }
  2053. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  2054. static int wm_adsp2_ena(struct wm_adsp *dsp)
  2055. {
  2056. unsigned int val;
  2057. int ret, count;
  2058. ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2059. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  2060. if (ret != 0)
  2061. return ret;
  2062. /* Wait for the RAM to start, should be near instantaneous */
  2063. for (count = 0; count < 10; ++count) {
  2064. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val);
  2065. if (ret != 0)
  2066. return ret;
  2067. if (val & ADSP2_RAM_RDY)
  2068. break;
  2069. usleep_range(250, 500);
  2070. }
  2071. if (!(val & ADSP2_RAM_RDY)) {
  2072. adsp_err(dsp, "Failed to start DSP RAM\n");
  2073. return -EBUSY;
  2074. }
  2075. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  2076. return 0;
  2077. }
  2078. static void wm_adsp2_boot_work(struct work_struct *work)
  2079. {
  2080. struct wm_adsp *dsp = container_of(work,
  2081. struct wm_adsp,
  2082. boot_work);
  2083. int ret;
  2084. mutex_lock(&dsp->pwr_lock);
  2085. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2086. ADSP2_MEM_ENA, ADSP2_MEM_ENA);
  2087. if (ret != 0)
  2088. goto err_mutex;
  2089. ret = wm_adsp2_ena(dsp);
  2090. if (ret != 0)
  2091. goto err_mutex;
  2092. ret = wm_adsp_load(dsp);
  2093. if (ret != 0)
  2094. goto err_ena;
  2095. ret = wm_adsp2_setup_algs(dsp);
  2096. if (ret != 0)
  2097. goto err_ena;
  2098. ret = wm_adsp_load_coeff(dsp);
  2099. if (ret != 0)
  2100. goto err_ena;
  2101. /* Initialize caches for enabled and unset controls */
  2102. ret = wm_coeff_init_control_caches(dsp);
  2103. if (ret != 0)
  2104. goto err_ena;
  2105. dsp->booted = true;
  2106. /* Turn DSP back off until we are ready to run */
  2107. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2108. ADSP2_SYS_ENA, 0);
  2109. if (ret != 0)
  2110. goto err_ena;
  2111. mutex_unlock(&dsp->pwr_lock);
  2112. return;
  2113. err_ena:
  2114. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2115. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  2116. err_mutex:
  2117. mutex_unlock(&dsp->pwr_lock);
  2118. }
  2119. static void wm_adsp2_set_dspclk(struct wm_adsp *dsp, unsigned int freq)
  2120. {
  2121. int ret;
  2122. ret = regmap_update_bits_async(dsp->regmap,
  2123. dsp->base + ADSP2_CLOCKING,
  2124. ADSP2_CLK_SEL_MASK,
  2125. freq << ADSP2_CLK_SEL_SHIFT);
  2126. if (ret != 0)
  2127. adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
  2128. }
  2129. int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
  2130. struct snd_kcontrol *kcontrol, int event,
  2131. unsigned int freq)
  2132. {
  2133. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2134. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  2135. struct wm_adsp *dsp = &dsps[w->shift];
  2136. struct wm_coeff_ctl *ctl;
  2137. switch (event) {
  2138. case SND_SOC_DAPM_PRE_PMU:
  2139. wm_adsp2_set_dspclk(dsp, freq);
  2140. queue_work(system_unbound_wq, &dsp->boot_work);
  2141. break;
  2142. case SND_SOC_DAPM_PRE_PMD:
  2143. wm_adsp_debugfs_clear(dsp);
  2144. dsp->fw_id = 0;
  2145. dsp->fw_id_version = 0;
  2146. dsp->booted = false;
  2147. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2148. ADSP2_MEM_ENA, 0);
  2149. list_for_each_entry(ctl, &dsp->ctl_list, list)
  2150. ctl->enabled = 0;
  2151. wm_adsp_free_alg_regions(dsp);
  2152. adsp_dbg(dsp, "Shutdown complete\n");
  2153. break;
  2154. default:
  2155. break;
  2156. }
  2157. return 0;
  2158. }
  2159. EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
  2160. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  2161. struct snd_kcontrol *kcontrol, int event)
  2162. {
  2163. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  2164. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  2165. struct wm_adsp *dsp = &dsps[w->shift];
  2166. int ret;
  2167. switch (event) {
  2168. case SND_SOC_DAPM_POST_PMU:
  2169. flush_work(&dsp->boot_work);
  2170. if (!dsp->booted)
  2171. return -EIO;
  2172. ret = wm_adsp2_ena(dsp);
  2173. if (ret != 0)
  2174. goto err;
  2175. /* Sync set controls */
  2176. ret = wm_coeff_sync_controls(dsp);
  2177. if (ret != 0)
  2178. goto err;
  2179. ret = regmap_update_bits(dsp->regmap,
  2180. dsp->base + ADSP2_CONTROL,
  2181. ADSP2_CORE_ENA | ADSP2_START,
  2182. ADSP2_CORE_ENA | ADSP2_START);
  2183. if (ret != 0)
  2184. goto err;
  2185. dsp->running = true;
  2186. mutex_lock(&dsp->pwr_lock);
  2187. if (wm_adsp_fw[dsp->fw].num_caps != 0) {
  2188. ret = wm_adsp_buffer_init(dsp);
  2189. if (ret < 0) {
  2190. mutex_unlock(&dsp->pwr_lock);
  2191. goto err;
  2192. }
  2193. }
  2194. mutex_unlock(&dsp->pwr_lock);
  2195. break;
  2196. case SND_SOC_DAPM_PRE_PMD:
  2197. /* Tell the firmware to cleanup */
  2198. wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN);
  2199. /* Log firmware state, it can be useful for analysis */
  2200. wm_adsp2_show_fw_status(dsp);
  2201. mutex_lock(&dsp->pwr_lock);
  2202. dsp->running = false;
  2203. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2204. ADSP2_CORE_ENA | ADSP2_START, 0);
  2205. /* Make sure DMAs are quiesced */
  2206. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  2207. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  2208. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  2209. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2210. ADSP2_SYS_ENA, 0);
  2211. if (wm_adsp_fw[dsp->fw].num_caps != 0)
  2212. wm_adsp_buffer_free(dsp);
  2213. mutex_unlock(&dsp->pwr_lock);
  2214. adsp_dbg(dsp, "Execution stopped\n");
  2215. break;
  2216. default:
  2217. break;
  2218. }
  2219. return 0;
  2220. err:
  2221. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2222. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  2223. return ret;
  2224. }
  2225. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  2226. int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
  2227. {
  2228. dsp->codec = codec;
  2229. wm_adsp2_init_debugfs(dsp, codec);
  2230. return snd_soc_add_codec_controls(codec,
  2231. &wm_adsp_fw_controls[dsp->num - 1],
  2232. 1);
  2233. }
  2234. EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
  2235. int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
  2236. {
  2237. wm_adsp2_cleanup_debugfs(dsp);
  2238. return 0;
  2239. }
  2240. EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
  2241. int wm_adsp2_init(struct wm_adsp *dsp)
  2242. {
  2243. int ret;
  2244. /*
  2245. * Disable the DSP memory by default when in reset for a small
  2246. * power saving.
  2247. */
  2248. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  2249. ADSP2_MEM_ENA, 0);
  2250. if (ret != 0) {
  2251. adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
  2252. return ret;
  2253. }
  2254. INIT_LIST_HEAD(&dsp->alg_regions);
  2255. INIT_LIST_HEAD(&dsp->ctl_list);
  2256. INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
  2257. mutex_init(&dsp->pwr_lock);
  2258. return 0;
  2259. }
  2260. EXPORT_SYMBOL_GPL(wm_adsp2_init);
  2261. void wm_adsp2_remove(struct wm_adsp *dsp)
  2262. {
  2263. struct wm_coeff_ctl *ctl;
  2264. while (!list_empty(&dsp->ctl_list)) {
  2265. ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl,
  2266. list);
  2267. list_del(&ctl->list);
  2268. wm_adsp_free_ctl_blk(ctl);
  2269. }
  2270. }
  2271. EXPORT_SYMBOL_GPL(wm_adsp2_remove);
  2272. static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
  2273. {
  2274. return compr->buf != NULL;
  2275. }
  2276. static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
  2277. {
  2278. /*
  2279. * Note this will be more complex once each DSP can support multiple
  2280. * streams
  2281. */
  2282. if (!compr->dsp->buffer)
  2283. return -EINVAL;
  2284. compr->buf = compr->dsp->buffer;
  2285. compr->buf->compr = compr;
  2286. return 0;
  2287. }
  2288. static void wm_adsp_compr_detach(struct wm_adsp_compr *compr)
  2289. {
  2290. if (!compr)
  2291. return;
  2292. /* Wake the poll so it can see buffer is no longer attached */
  2293. if (compr->stream)
  2294. snd_compr_fragment_elapsed(compr->stream);
  2295. if (wm_adsp_compr_attached(compr)) {
  2296. compr->buf->compr = NULL;
  2297. compr->buf = NULL;
  2298. }
  2299. }
  2300. int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
  2301. {
  2302. struct wm_adsp_compr *compr;
  2303. int ret = 0;
  2304. mutex_lock(&dsp->pwr_lock);
  2305. if (wm_adsp_fw[dsp->fw].num_caps == 0) {
  2306. adsp_err(dsp, "Firmware does not support compressed API\n");
  2307. ret = -ENXIO;
  2308. goto out;
  2309. }
  2310. if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
  2311. adsp_err(dsp, "Firmware does not support stream direction\n");
  2312. ret = -EINVAL;
  2313. goto out;
  2314. }
  2315. if (dsp->compr) {
  2316. /* It is expect this limitation will be removed in future */
  2317. adsp_err(dsp, "Only a single stream supported per DSP\n");
  2318. ret = -EBUSY;
  2319. goto out;
  2320. }
  2321. compr = kzalloc(sizeof(*compr), GFP_KERNEL);
  2322. if (!compr) {
  2323. ret = -ENOMEM;
  2324. goto out;
  2325. }
  2326. compr->dsp = dsp;
  2327. compr->stream = stream;
  2328. dsp->compr = compr;
  2329. stream->runtime->private_data = compr;
  2330. out:
  2331. mutex_unlock(&dsp->pwr_lock);
  2332. return ret;
  2333. }
  2334. EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
  2335. int wm_adsp_compr_free(struct snd_compr_stream *stream)
  2336. {
  2337. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2338. struct wm_adsp *dsp = compr->dsp;
  2339. mutex_lock(&dsp->pwr_lock);
  2340. wm_adsp_compr_detach(compr);
  2341. dsp->compr = NULL;
  2342. kfree(compr->raw_buf);
  2343. kfree(compr);
  2344. mutex_unlock(&dsp->pwr_lock);
  2345. return 0;
  2346. }
  2347. EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
  2348. static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
  2349. struct snd_compr_params *params)
  2350. {
  2351. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2352. struct wm_adsp *dsp = compr->dsp;
  2353. const struct wm_adsp_fw_caps *caps;
  2354. const struct snd_codec_desc *desc;
  2355. int i, j;
  2356. if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
  2357. params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
  2358. params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
  2359. params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
  2360. params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
  2361. adsp_err(dsp, "Invalid buffer fragsize=%d fragments=%d\n",
  2362. params->buffer.fragment_size,
  2363. params->buffer.fragments);
  2364. return -EINVAL;
  2365. }
  2366. for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
  2367. caps = &wm_adsp_fw[dsp->fw].caps[i];
  2368. desc = &caps->desc;
  2369. if (caps->id != params->codec.id)
  2370. continue;
  2371. if (stream->direction == SND_COMPRESS_PLAYBACK) {
  2372. if (desc->max_ch < params->codec.ch_out)
  2373. continue;
  2374. } else {
  2375. if (desc->max_ch < params->codec.ch_in)
  2376. continue;
  2377. }
  2378. if (!(desc->formats & (1 << params->codec.format)))
  2379. continue;
  2380. for (j = 0; j < desc->num_sample_rates; ++j)
  2381. if (desc->sample_rates[j] == params->codec.sample_rate)
  2382. return 0;
  2383. }
  2384. adsp_err(dsp, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
  2385. params->codec.id, params->codec.ch_in, params->codec.ch_out,
  2386. params->codec.sample_rate, params->codec.format);
  2387. return -EINVAL;
  2388. }
  2389. static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
  2390. {
  2391. return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
  2392. }
  2393. int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
  2394. struct snd_compr_params *params)
  2395. {
  2396. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2397. unsigned int size;
  2398. int ret;
  2399. ret = wm_adsp_compr_check_params(stream, params);
  2400. if (ret)
  2401. return ret;
  2402. compr->size = params->buffer;
  2403. adsp_dbg(compr->dsp, "fragment_size=%d fragments=%d\n",
  2404. compr->size.fragment_size, compr->size.fragments);
  2405. size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
  2406. compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
  2407. if (!compr->raw_buf)
  2408. return -ENOMEM;
  2409. compr->sample_rate = params->codec.sample_rate;
  2410. return 0;
  2411. }
  2412. EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
  2413. int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
  2414. struct snd_compr_caps *caps)
  2415. {
  2416. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2417. int fw = compr->dsp->fw;
  2418. int i;
  2419. if (wm_adsp_fw[fw].caps) {
  2420. for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
  2421. caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
  2422. caps->num_codecs = i;
  2423. caps->direction = wm_adsp_fw[fw].compr_direction;
  2424. caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
  2425. caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
  2426. caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
  2427. caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
  2428. }
  2429. return 0;
  2430. }
  2431. EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
  2432. static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
  2433. unsigned int mem_addr,
  2434. unsigned int num_words, u32 *data)
  2435. {
  2436. struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
  2437. unsigned int i, reg;
  2438. int ret;
  2439. if (!mem)
  2440. return -EINVAL;
  2441. reg = wm_adsp_region_to_reg(mem, mem_addr);
  2442. ret = regmap_raw_read(dsp->regmap, reg, data,
  2443. sizeof(*data) * num_words);
  2444. if (ret < 0)
  2445. return ret;
  2446. for (i = 0; i < num_words; ++i)
  2447. data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
  2448. return 0;
  2449. }
  2450. static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
  2451. unsigned int mem_addr, u32 *data)
  2452. {
  2453. return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
  2454. }
  2455. static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
  2456. unsigned int mem_addr, u32 data)
  2457. {
  2458. struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
  2459. unsigned int reg;
  2460. if (!mem)
  2461. return -EINVAL;
  2462. reg = wm_adsp_region_to_reg(mem, mem_addr);
  2463. data = cpu_to_be32(data & 0x00ffffffu);
  2464. return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
  2465. }
  2466. static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
  2467. unsigned int field_offset, u32 *data)
  2468. {
  2469. return wm_adsp_read_data_word(buf->dsp, WMFW_ADSP2_XM,
  2470. buf->host_buf_ptr + field_offset, data);
  2471. }
  2472. static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
  2473. unsigned int field_offset, u32 data)
  2474. {
  2475. return wm_adsp_write_data_word(buf->dsp, WMFW_ADSP2_XM,
  2476. buf->host_buf_ptr + field_offset, data);
  2477. }
  2478. static int wm_adsp_buffer_locate(struct wm_adsp_compr_buf *buf)
  2479. {
  2480. struct wm_adsp_alg_region *alg_region;
  2481. struct wm_adsp *dsp = buf->dsp;
  2482. u32 xmalg, addr, magic;
  2483. int i, ret;
  2484. alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
  2485. xmalg = sizeof(struct wm_adsp_system_config_xm_hdr) / sizeof(__be32);
  2486. addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
  2487. ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
  2488. if (ret < 0)
  2489. return ret;
  2490. if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
  2491. return -EINVAL;
  2492. addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
  2493. for (i = 0; i < 5; ++i) {
  2494. ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
  2495. &buf->host_buf_ptr);
  2496. if (ret < 0)
  2497. return ret;
  2498. if (buf->host_buf_ptr)
  2499. break;
  2500. usleep_range(1000, 2000);
  2501. }
  2502. if (!buf->host_buf_ptr)
  2503. return -EIO;
  2504. adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
  2505. return 0;
  2506. }
  2507. static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
  2508. {
  2509. const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
  2510. struct wm_adsp_buffer_region *region;
  2511. u32 offset = 0;
  2512. int i, ret;
  2513. for (i = 0; i < caps->num_regions; ++i) {
  2514. region = &buf->regions[i];
  2515. region->offset = offset;
  2516. region->mem_type = caps->region_defs[i].mem_type;
  2517. ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
  2518. &region->base_addr);
  2519. if (ret < 0)
  2520. return ret;
  2521. ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
  2522. &offset);
  2523. if (ret < 0)
  2524. return ret;
  2525. region->cumulative_size = offset;
  2526. adsp_dbg(buf->dsp,
  2527. "region=%d type=%d base=%04x off=%04x size=%04x\n",
  2528. i, region->mem_type, region->base_addr,
  2529. region->offset, region->cumulative_size);
  2530. }
  2531. return 0;
  2532. }
  2533. static int wm_adsp_buffer_init(struct wm_adsp *dsp)
  2534. {
  2535. struct wm_adsp_compr_buf *buf;
  2536. int ret;
  2537. buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  2538. if (!buf)
  2539. return -ENOMEM;
  2540. buf->dsp = dsp;
  2541. buf->read_index = -1;
  2542. buf->irq_count = 0xFFFFFFFF;
  2543. ret = wm_adsp_buffer_locate(buf);
  2544. if (ret < 0) {
  2545. adsp_err(dsp, "Failed to acquire host buffer: %d\n", ret);
  2546. goto err_buffer;
  2547. }
  2548. buf->regions = kcalloc(wm_adsp_fw[dsp->fw].caps->num_regions,
  2549. sizeof(*buf->regions), GFP_KERNEL);
  2550. if (!buf->regions) {
  2551. ret = -ENOMEM;
  2552. goto err_buffer;
  2553. }
  2554. ret = wm_adsp_buffer_populate(buf);
  2555. if (ret < 0) {
  2556. adsp_err(dsp, "Failed to populate host buffer: %d\n", ret);
  2557. goto err_regions;
  2558. }
  2559. dsp->buffer = buf;
  2560. return 0;
  2561. err_regions:
  2562. kfree(buf->regions);
  2563. err_buffer:
  2564. kfree(buf);
  2565. return ret;
  2566. }
  2567. static int wm_adsp_buffer_free(struct wm_adsp *dsp)
  2568. {
  2569. if (dsp->buffer) {
  2570. wm_adsp_compr_detach(dsp->buffer->compr);
  2571. kfree(dsp->buffer->regions);
  2572. kfree(dsp->buffer);
  2573. dsp->buffer = NULL;
  2574. }
  2575. return 0;
  2576. }
  2577. int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd)
  2578. {
  2579. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2580. struct wm_adsp *dsp = compr->dsp;
  2581. int ret = 0;
  2582. adsp_dbg(dsp, "Trigger: %d\n", cmd);
  2583. mutex_lock(&dsp->pwr_lock);
  2584. switch (cmd) {
  2585. case SNDRV_PCM_TRIGGER_START:
  2586. if (wm_adsp_compr_attached(compr))
  2587. break;
  2588. ret = wm_adsp_compr_attach(compr);
  2589. if (ret < 0) {
  2590. adsp_err(dsp, "Failed to link buffer and stream: %d\n",
  2591. ret);
  2592. break;
  2593. }
  2594. /* Trigger the IRQ at one fragment of data */
  2595. ret = wm_adsp_buffer_write(compr->buf,
  2596. HOST_BUFFER_FIELD(high_water_mark),
  2597. wm_adsp_compr_frag_words(compr));
  2598. if (ret < 0) {
  2599. adsp_err(dsp, "Failed to set high water mark: %d\n",
  2600. ret);
  2601. break;
  2602. }
  2603. break;
  2604. case SNDRV_PCM_TRIGGER_STOP:
  2605. break;
  2606. default:
  2607. ret = -EINVAL;
  2608. break;
  2609. }
  2610. mutex_unlock(&dsp->pwr_lock);
  2611. return ret;
  2612. }
  2613. EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
  2614. static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
  2615. {
  2616. int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
  2617. return buf->regions[last_region].cumulative_size;
  2618. }
  2619. static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
  2620. {
  2621. u32 next_read_index, next_write_index;
  2622. int write_index, read_index, avail;
  2623. int ret;
  2624. /* Only sync read index if we haven't already read a valid index */
  2625. if (buf->read_index < 0) {
  2626. ret = wm_adsp_buffer_read(buf,
  2627. HOST_BUFFER_FIELD(next_read_index),
  2628. &next_read_index);
  2629. if (ret < 0)
  2630. return ret;
  2631. read_index = sign_extend32(next_read_index, 23);
  2632. if (read_index < 0) {
  2633. adsp_dbg(buf->dsp, "Avail check on unstarted stream\n");
  2634. return 0;
  2635. }
  2636. buf->read_index = read_index;
  2637. }
  2638. ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
  2639. &next_write_index);
  2640. if (ret < 0)
  2641. return ret;
  2642. write_index = sign_extend32(next_write_index, 23);
  2643. avail = write_index - buf->read_index;
  2644. if (avail < 0)
  2645. avail += wm_adsp_buffer_size(buf);
  2646. adsp_dbg(buf->dsp, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
  2647. buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE);
  2648. buf->avail = avail;
  2649. return 0;
  2650. }
  2651. static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf)
  2652. {
  2653. int ret;
  2654. ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
  2655. if (ret < 0) {
  2656. adsp_err(buf->dsp, "Failed to check buffer error: %d\n", ret);
  2657. return ret;
  2658. }
  2659. if (buf->error != 0) {
  2660. adsp_err(buf->dsp, "Buffer error occurred: %d\n", buf->error);
  2661. return -EIO;
  2662. }
  2663. return 0;
  2664. }
  2665. int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
  2666. {
  2667. struct wm_adsp_compr_buf *buf;
  2668. struct wm_adsp_compr *compr;
  2669. int ret = 0;
  2670. mutex_lock(&dsp->pwr_lock);
  2671. buf = dsp->buffer;
  2672. compr = dsp->compr;
  2673. if (!buf) {
  2674. ret = -ENODEV;
  2675. goto out;
  2676. }
  2677. adsp_dbg(dsp, "Handling buffer IRQ\n");
  2678. ret = wm_adsp_buffer_get_error(buf);
  2679. if (ret < 0)
  2680. goto out_notify; /* Wake poll to report error */
  2681. ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
  2682. &buf->irq_count);
  2683. if (ret < 0) {
  2684. adsp_err(dsp, "Failed to get irq_count: %d\n", ret);
  2685. goto out;
  2686. }
  2687. ret = wm_adsp_buffer_update_avail(buf);
  2688. if (ret < 0) {
  2689. adsp_err(dsp, "Error reading avail: %d\n", ret);
  2690. goto out;
  2691. }
  2692. if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2)
  2693. ret = WM_ADSP_COMPR_VOICE_TRIGGER;
  2694. out_notify:
  2695. if (compr && compr->stream)
  2696. snd_compr_fragment_elapsed(compr->stream);
  2697. out:
  2698. mutex_unlock(&dsp->pwr_lock);
  2699. return ret;
  2700. }
  2701. EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
  2702. static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
  2703. {
  2704. if (buf->irq_count & 0x01)
  2705. return 0;
  2706. adsp_dbg(buf->dsp, "Enable IRQ(0x%x) for next fragment\n",
  2707. buf->irq_count);
  2708. buf->irq_count |= 0x01;
  2709. return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
  2710. buf->irq_count);
  2711. }
  2712. int wm_adsp_compr_pointer(struct snd_compr_stream *stream,
  2713. struct snd_compr_tstamp *tstamp)
  2714. {
  2715. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2716. struct wm_adsp *dsp = compr->dsp;
  2717. struct wm_adsp_compr_buf *buf;
  2718. int ret = 0;
  2719. adsp_dbg(dsp, "Pointer request\n");
  2720. mutex_lock(&dsp->pwr_lock);
  2721. buf = compr->buf;
  2722. if (!compr->buf || compr->buf->error) {
  2723. snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN);
  2724. ret = -EIO;
  2725. goto out;
  2726. }
  2727. if (buf->avail < wm_adsp_compr_frag_words(compr)) {
  2728. ret = wm_adsp_buffer_update_avail(buf);
  2729. if (ret < 0) {
  2730. adsp_err(dsp, "Error reading avail: %d\n", ret);
  2731. goto out;
  2732. }
  2733. /*
  2734. * If we really have less than 1 fragment available tell the
  2735. * DSP to inform us once a whole fragment is available.
  2736. */
  2737. if (buf->avail < wm_adsp_compr_frag_words(compr)) {
  2738. ret = wm_adsp_buffer_get_error(buf);
  2739. if (ret < 0) {
  2740. if (compr->buf->error)
  2741. snd_compr_stop_error(stream,
  2742. SNDRV_PCM_STATE_XRUN);
  2743. goto out;
  2744. }
  2745. ret = wm_adsp_buffer_reenable_irq(buf);
  2746. if (ret < 0) {
  2747. adsp_err(dsp,
  2748. "Failed to re-enable buffer IRQ: %d\n",
  2749. ret);
  2750. goto out;
  2751. }
  2752. }
  2753. }
  2754. tstamp->copied_total = compr->copied_total;
  2755. tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
  2756. tstamp->sampling_rate = compr->sample_rate;
  2757. out:
  2758. mutex_unlock(&dsp->pwr_lock);
  2759. return ret;
  2760. }
  2761. EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
  2762. static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
  2763. {
  2764. struct wm_adsp_compr_buf *buf = compr->buf;
  2765. u8 *pack_in = (u8 *)compr->raw_buf;
  2766. u8 *pack_out = (u8 *)compr->raw_buf;
  2767. unsigned int adsp_addr;
  2768. int mem_type, nwords, max_read;
  2769. int i, j, ret;
  2770. /* Calculate read parameters */
  2771. for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
  2772. if (buf->read_index < buf->regions[i].cumulative_size)
  2773. break;
  2774. if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
  2775. return -EINVAL;
  2776. mem_type = buf->regions[i].mem_type;
  2777. adsp_addr = buf->regions[i].base_addr +
  2778. (buf->read_index - buf->regions[i].offset);
  2779. max_read = wm_adsp_compr_frag_words(compr);
  2780. nwords = buf->regions[i].cumulative_size - buf->read_index;
  2781. if (nwords > target)
  2782. nwords = target;
  2783. if (nwords > buf->avail)
  2784. nwords = buf->avail;
  2785. if (nwords > max_read)
  2786. nwords = max_read;
  2787. if (!nwords)
  2788. return 0;
  2789. /* Read data from DSP */
  2790. ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
  2791. nwords, compr->raw_buf);
  2792. if (ret < 0)
  2793. return ret;
  2794. /* Remove the padding bytes from the data read from the DSP */
  2795. for (i = 0; i < nwords; i++) {
  2796. for (j = 0; j < WM_ADSP_DATA_WORD_SIZE; j++)
  2797. *pack_out++ = *pack_in++;
  2798. pack_in += sizeof(*(compr->raw_buf)) - WM_ADSP_DATA_WORD_SIZE;
  2799. }
  2800. /* update read index to account for words read */
  2801. buf->read_index += nwords;
  2802. if (buf->read_index == wm_adsp_buffer_size(buf))
  2803. buf->read_index = 0;
  2804. ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
  2805. buf->read_index);
  2806. if (ret < 0)
  2807. return ret;
  2808. /* update avail to account for words read */
  2809. buf->avail -= nwords;
  2810. return nwords;
  2811. }
  2812. static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
  2813. char __user *buf, size_t count)
  2814. {
  2815. struct wm_adsp *dsp = compr->dsp;
  2816. int ntotal = 0;
  2817. int nwords, nbytes;
  2818. adsp_dbg(dsp, "Requested read of %zu bytes\n", count);
  2819. if (!compr->buf || compr->buf->error) {
  2820. snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN);
  2821. return -EIO;
  2822. }
  2823. count /= WM_ADSP_DATA_WORD_SIZE;
  2824. do {
  2825. nwords = wm_adsp_buffer_capture_block(compr, count);
  2826. if (nwords < 0) {
  2827. adsp_err(dsp, "Failed to capture block: %d\n", nwords);
  2828. return nwords;
  2829. }
  2830. nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
  2831. adsp_dbg(dsp, "Read %d bytes\n", nbytes);
  2832. if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
  2833. adsp_err(dsp, "Failed to copy data to user: %d, %d\n",
  2834. ntotal, nbytes);
  2835. return -EFAULT;
  2836. }
  2837. count -= nwords;
  2838. ntotal += nbytes;
  2839. } while (nwords > 0 && count > 0);
  2840. compr->copied_total += ntotal;
  2841. return ntotal;
  2842. }
  2843. int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf,
  2844. size_t count)
  2845. {
  2846. struct wm_adsp_compr *compr = stream->runtime->private_data;
  2847. struct wm_adsp *dsp = compr->dsp;
  2848. int ret;
  2849. mutex_lock(&dsp->pwr_lock);
  2850. if (stream->direction == SND_COMPRESS_CAPTURE)
  2851. ret = wm_adsp_compr_read(compr, buf, count);
  2852. else
  2853. ret = -ENOTSUPP;
  2854. mutex_unlock(&dsp->pwr_lock);
  2855. return ret;
  2856. }
  2857. EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
  2858. MODULE_LICENSE("GPL v2");