musb_gadget.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. #include "musb_trace.h"
  46. /* ----------------------------------------------------------------------- */
  47. #define is_buffer_mapped(req) (is_dma_capable() && \
  48. (req->map_state != UN_MAPPED))
  49. /* Maps the buffer to dma */
  50. static inline void map_dma_buffer(struct musb_request *request,
  51. struct musb *musb, struct musb_ep *musb_ep)
  52. {
  53. int compatible = true;
  54. struct dma_controller *dma = musb->dma_controller;
  55. request->map_state = UN_MAPPED;
  56. if (!is_dma_capable() || !musb_ep->dma)
  57. return;
  58. /* Check if DMA engine can handle this request.
  59. * DMA code must reject the USB request explicitly.
  60. * Default behaviour is to map the request.
  61. */
  62. if (dma->is_compatible)
  63. compatible = dma->is_compatible(musb_ep->dma,
  64. musb_ep->packet_sz, request->request.buf,
  65. request->request.length);
  66. if (!compatible)
  67. return;
  68. if (request->request.dma == DMA_ADDR_INVALID) {
  69. dma_addr_t dma_addr;
  70. int ret;
  71. dma_addr = dma_map_single(
  72. musb->controller,
  73. request->request.buf,
  74. request->request.length,
  75. request->tx
  76. ? DMA_TO_DEVICE
  77. : DMA_FROM_DEVICE);
  78. ret = dma_mapping_error(musb->controller, dma_addr);
  79. if (ret)
  80. return;
  81. request->request.dma = dma_addr;
  82. request->map_state = MUSB_MAPPED;
  83. } else {
  84. dma_sync_single_for_device(musb->controller,
  85. request->request.dma,
  86. request->request.length,
  87. request->tx
  88. ? DMA_TO_DEVICE
  89. : DMA_FROM_DEVICE);
  90. request->map_state = PRE_MAPPED;
  91. }
  92. }
  93. /* Unmap the buffer from dma and maps it back to cpu */
  94. static inline void unmap_dma_buffer(struct musb_request *request,
  95. struct musb *musb)
  96. {
  97. struct musb_ep *musb_ep = request->ep;
  98. if (!is_buffer_mapped(request) || !musb_ep->dma)
  99. return;
  100. if (request->request.dma == DMA_ADDR_INVALID) {
  101. dev_vdbg(musb->controller,
  102. "not unmapping a never mapped buffer\n");
  103. return;
  104. }
  105. if (request->map_state == MUSB_MAPPED) {
  106. dma_unmap_single(musb->controller,
  107. request->request.dma,
  108. request->request.length,
  109. request->tx
  110. ? DMA_TO_DEVICE
  111. : DMA_FROM_DEVICE);
  112. request->request.dma = DMA_ADDR_INVALID;
  113. } else { /* PRE_MAPPED */
  114. dma_sync_single_for_cpu(musb->controller,
  115. request->request.dma,
  116. request->request.length,
  117. request->tx
  118. ? DMA_TO_DEVICE
  119. : DMA_FROM_DEVICE);
  120. }
  121. request->map_state = UN_MAPPED;
  122. }
  123. /*
  124. * Immediately complete a request.
  125. *
  126. * @param request the request to complete
  127. * @param status the status to complete the request with
  128. * Context: controller locked, IRQs blocked.
  129. */
  130. void musb_g_giveback(
  131. struct musb_ep *ep,
  132. struct usb_request *request,
  133. int status)
  134. __releases(ep->musb->lock)
  135. __acquires(ep->musb->lock)
  136. {
  137. struct musb_request *req;
  138. struct musb *musb;
  139. int busy = ep->busy;
  140. req = to_musb_request(request);
  141. list_del(&req->list);
  142. if (req->request.status == -EINPROGRESS)
  143. req->request.status = status;
  144. musb = req->musb;
  145. ep->busy = 1;
  146. spin_unlock(&musb->lock);
  147. if (!dma_mapping_error(&musb->g.dev, request->dma))
  148. unmap_dma_buffer(req, musb);
  149. trace_musb_req_gb(req);
  150. usb_gadget_giveback_request(&req->ep->end_point, &req->request);
  151. spin_lock(&musb->lock);
  152. ep->busy = busy;
  153. }
  154. /* ----------------------------------------------------------------------- */
  155. /*
  156. * Abort requests queued to an endpoint using the status. Synchronous.
  157. * caller locked controller and blocked irqs, and selected this ep.
  158. */
  159. static void nuke(struct musb_ep *ep, const int status)
  160. {
  161. struct musb *musb = ep->musb;
  162. struct musb_request *req = NULL;
  163. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  164. ep->busy = 1;
  165. if (is_dma_capable() && ep->dma) {
  166. struct dma_controller *c = ep->musb->dma_controller;
  167. int value;
  168. if (ep->is_in) {
  169. /*
  170. * The programming guide says that we must not clear
  171. * the DMAMODE bit before DMAENAB, so we only
  172. * clear it in the second write...
  173. */
  174. musb_writew(epio, MUSB_TXCSR,
  175. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  176. musb_writew(epio, MUSB_TXCSR,
  177. 0 | MUSB_TXCSR_FLUSHFIFO);
  178. } else {
  179. musb_writew(epio, MUSB_RXCSR,
  180. 0 | MUSB_RXCSR_FLUSHFIFO);
  181. musb_writew(epio, MUSB_RXCSR,
  182. 0 | MUSB_RXCSR_FLUSHFIFO);
  183. }
  184. value = c->channel_abort(ep->dma);
  185. musb_dbg(musb, "%s: abort DMA --> %d", ep->name, value);
  186. c->channel_release(ep->dma);
  187. ep->dma = NULL;
  188. }
  189. while (!list_empty(&ep->req_list)) {
  190. req = list_first_entry(&ep->req_list, struct musb_request, list);
  191. musb_g_giveback(ep, &req->request, status);
  192. }
  193. }
  194. /* ----------------------------------------------------------------------- */
  195. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  196. /*
  197. * This assumes the separate CPPI engine is responding to DMA requests
  198. * from the usb core ... sequenced a bit differently from mentor dma.
  199. */
  200. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  201. {
  202. if (can_bulk_split(musb, ep->type))
  203. return ep->hw_ep->max_packet_sz_tx;
  204. else
  205. return ep->packet_sz;
  206. }
  207. /*
  208. * An endpoint is transmitting data. This can be called either from
  209. * the IRQ routine or from ep.queue() to kickstart a request on an
  210. * endpoint.
  211. *
  212. * Context: controller locked, IRQs blocked, endpoint selected
  213. */
  214. static void txstate(struct musb *musb, struct musb_request *req)
  215. {
  216. u8 epnum = req->epnum;
  217. struct musb_ep *musb_ep;
  218. void __iomem *epio = musb->endpoints[epnum].regs;
  219. struct usb_request *request;
  220. u16 fifo_count = 0, csr;
  221. int use_dma = 0;
  222. musb_ep = req->ep;
  223. /* Check if EP is disabled */
  224. if (!musb_ep->desc) {
  225. musb_dbg(musb, "ep:%s disabled - ignore request",
  226. musb_ep->end_point.name);
  227. return;
  228. }
  229. /* we shouldn't get here while DMA is active ... but we do ... */
  230. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  231. musb_dbg(musb, "dma pending...");
  232. return;
  233. }
  234. /* read TXCSR before */
  235. csr = musb_readw(epio, MUSB_TXCSR);
  236. request = &req->request;
  237. fifo_count = min(max_ep_writesize(musb, musb_ep),
  238. (int)(request->length - request->actual));
  239. if (csr & MUSB_TXCSR_TXPKTRDY) {
  240. musb_dbg(musb, "%s old packet still ready , txcsr %03x",
  241. musb_ep->end_point.name, csr);
  242. return;
  243. }
  244. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  245. musb_dbg(musb, "%s stalling, txcsr %03x",
  246. musb_ep->end_point.name, csr);
  247. return;
  248. }
  249. musb_dbg(musb, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x",
  250. epnum, musb_ep->packet_sz, fifo_count,
  251. csr);
  252. #ifndef CONFIG_MUSB_PIO_ONLY
  253. if (is_buffer_mapped(req)) {
  254. struct dma_controller *c = musb->dma_controller;
  255. size_t request_size;
  256. /* setup DMA, then program endpoint CSR */
  257. request_size = min_t(size_t, request->length - request->actual,
  258. musb_ep->dma->max_len);
  259. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  260. /* MUSB_TXCSR_P_ISO is still set correctly */
  261. if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
  262. if (request_size < musb_ep->packet_sz)
  263. musb_ep->dma->desired_mode = 0;
  264. else
  265. musb_ep->dma->desired_mode = 1;
  266. use_dma = use_dma && c->channel_program(
  267. musb_ep->dma, musb_ep->packet_sz,
  268. musb_ep->dma->desired_mode,
  269. request->dma + request->actual, request_size);
  270. if (use_dma) {
  271. if (musb_ep->dma->desired_mode == 0) {
  272. /*
  273. * We must not clear the DMAMODE bit
  274. * before the DMAENAB bit -- and the
  275. * latter doesn't always get cleared
  276. * before we get here...
  277. */
  278. csr &= ~(MUSB_TXCSR_AUTOSET
  279. | MUSB_TXCSR_DMAENAB);
  280. musb_writew(epio, MUSB_TXCSR, csr
  281. | MUSB_TXCSR_P_WZC_BITS);
  282. csr &= ~MUSB_TXCSR_DMAMODE;
  283. csr |= (MUSB_TXCSR_DMAENAB |
  284. MUSB_TXCSR_MODE);
  285. /* against programming guide */
  286. } else {
  287. csr |= (MUSB_TXCSR_DMAENAB
  288. | MUSB_TXCSR_DMAMODE
  289. | MUSB_TXCSR_MODE);
  290. /*
  291. * Enable Autoset according to table
  292. * below
  293. * bulk_split hb_mult Autoset_Enable
  294. * 0 0 Yes(Normal)
  295. * 0 >0 No(High BW ISO)
  296. * 1 0 Yes(HS bulk)
  297. * 1 >0 Yes(FS bulk)
  298. */
  299. if (!musb_ep->hb_mult ||
  300. can_bulk_split(musb,
  301. musb_ep->type))
  302. csr |= MUSB_TXCSR_AUTOSET;
  303. }
  304. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  305. musb_writew(epio, MUSB_TXCSR, csr);
  306. }
  307. }
  308. if (is_cppi_enabled(musb)) {
  309. /* program endpoint CSR first, then setup DMA */
  310. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  311. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  312. MUSB_TXCSR_MODE;
  313. musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
  314. ~MUSB_TXCSR_P_UNDERRUN) | csr);
  315. /* ensure writebuffer is empty */
  316. csr = musb_readw(epio, MUSB_TXCSR);
  317. /*
  318. * NOTE host side sets DMAENAB later than this; both are
  319. * OK since the transfer dma glue (between CPPI and
  320. * Mentor fifos) just tells CPPI it could start. Data
  321. * only moves to the USB TX fifo when both fifos are
  322. * ready.
  323. */
  324. /*
  325. * "mode" is irrelevant here; handle terminating ZLPs
  326. * like PIO does, since the hardware RNDIS mode seems
  327. * unreliable except for the
  328. * last-packet-is-already-short case.
  329. */
  330. use_dma = use_dma && c->channel_program(
  331. musb_ep->dma, musb_ep->packet_sz,
  332. 0,
  333. request->dma + request->actual,
  334. request_size);
  335. if (!use_dma) {
  336. c->channel_release(musb_ep->dma);
  337. musb_ep->dma = NULL;
  338. csr &= ~MUSB_TXCSR_DMAENAB;
  339. musb_writew(epio, MUSB_TXCSR, csr);
  340. /* invariant: prequest->buf is non-null */
  341. }
  342. } else if (tusb_dma_omap(musb))
  343. use_dma = use_dma && c->channel_program(
  344. musb_ep->dma, musb_ep->packet_sz,
  345. request->zero,
  346. request->dma + request->actual,
  347. request_size);
  348. }
  349. #endif
  350. if (!use_dma) {
  351. /*
  352. * Unmap the dma buffer back to cpu if dma channel
  353. * programming fails
  354. */
  355. unmap_dma_buffer(req, musb);
  356. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  357. (u8 *) (request->buf + request->actual));
  358. request->actual += fifo_count;
  359. csr |= MUSB_TXCSR_TXPKTRDY;
  360. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  361. musb_writew(epio, MUSB_TXCSR, csr);
  362. }
  363. /* host may already have the data when this message shows... */
  364. musb_dbg(musb, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d",
  365. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  366. request->actual, request->length,
  367. musb_readw(epio, MUSB_TXCSR),
  368. fifo_count,
  369. musb_readw(epio, MUSB_TXMAXP));
  370. }
  371. /*
  372. * FIFO state update (e.g. data ready).
  373. * Called from IRQ, with controller locked.
  374. */
  375. void musb_g_tx(struct musb *musb, u8 epnum)
  376. {
  377. u16 csr;
  378. struct musb_request *req;
  379. struct usb_request *request;
  380. u8 __iomem *mbase = musb->mregs;
  381. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  382. void __iomem *epio = musb->endpoints[epnum].regs;
  383. struct dma_channel *dma;
  384. musb_ep_select(mbase, epnum);
  385. req = next_request(musb_ep);
  386. request = &req->request;
  387. trace_musb_req_tx(req);
  388. csr = musb_readw(epio, MUSB_TXCSR);
  389. musb_dbg(musb, "<== %s, txcsr %04x", musb_ep->end_point.name, csr);
  390. dma = is_dma_capable() ? musb_ep->dma : NULL;
  391. /*
  392. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  393. * probably rates reporting as a host error.
  394. */
  395. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  396. csr |= MUSB_TXCSR_P_WZC_BITS;
  397. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  398. musb_writew(epio, MUSB_TXCSR, csr);
  399. return;
  400. }
  401. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  402. /* We NAKed, no big deal... little reason to care. */
  403. csr |= MUSB_TXCSR_P_WZC_BITS;
  404. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  405. musb_writew(epio, MUSB_TXCSR, csr);
  406. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  407. epnum, request);
  408. }
  409. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  410. /*
  411. * SHOULD NOT HAPPEN... has with CPPI though, after
  412. * changing SENDSTALL (and other cases); harmless?
  413. */
  414. musb_dbg(musb, "%s dma still busy?", musb_ep->end_point.name);
  415. return;
  416. }
  417. if (request) {
  418. u8 is_dma = 0;
  419. bool short_packet = false;
  420. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  421. is_dma = 1;
  422. csr |= MUSB_TXCSR_P_WZC_BITS;
  423. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  424. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  425. musb_writew(epio, MUSB_TXCSR, csr);
  426. /* Ensure writebuffer is empty. */
  427. csr = musb_readw(epio, MUSB_TXCSR);
  428. request->actual += musb_ep->dma->actual_len;
  429. musb_dbg(musb, "TXCSR%d %04x, DMA off, len %zu, req %p",
  430. epnum, csr, musb_ep->dma->actual_len, request);
  431. }
  432. /*
  433. * First, maybe a terminating short packet. Some DMA
  434. * engines might handle this by themselves.
  435. */
  436. if ((request->zero && request->length)
  437. && (request->length % musb_ep->packet_sz == 0)
  438. && (request->actual == request->length))
  439. short_packet = true;
  440. if ((musb_dma_inventra(musb) || musb_dma_ux500(musb)) &&
  441. (is_dma && (!dma->desired_mode ||
  442. (request->actual &
  443. (musb_ep->packet_sz - 1)))))
  444. short_packet = true;
  445. if (short_packet) {
  446. /*
  447. * On DMA completion, FIFO may not be
  448. * available yet...
  449. */
  450. if (csr & MUSB_TXCSR_TXPKTRDY)
  451. return;
  452. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  453. | MUSB_TXCSR_TXPKTRDY);
  454. request->zero = 0;
  455. }
  456. if (request->actual == request->length) {
  457. musb_g_giveback(musb_ep, request, 0);
  458. /*
  459. * In the giveback function the MUSB lock is
  460. * released and acquired after sometime. During
  461. * this time period the INDEX register could get
  462. * changed by the gadget_queue function especially
  463. * on SMP systems. Reselect the INDEX to be sure
  464. * we are reading/modifying the right registers
  465. */
  466. musb_ep_select(mbase, epnum);
  467. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  468. if (!req) {
  469. musb_dbg(musb, "%s idle now",
  470. musb_ep->end_point.name);
  471. return;
  472. }
  473. }
  474. txstate(musb, req);
  475. }
  476. }
  477. /* ------------------------------------------------------------ */
  478. /*
  479. * Context: controller locked, IRQs blocked, endpoint selected
  480. */
  481. static void rxstate(struct musb *musb, struct musb_request *req)
  482. {
  483. const u8 epnum = req->epnum;
  484. struct usb_request *request = &req->request;
  485. struct musb_ep *musb_ep;
  486. void __iomem *epio = musb->endpoints[epnum].regs;
  487. unsigned len = 0;
  488. u16 fifo_count;
  489. u16 csr = musb_readw(epio, MUSB_RXCSR);
  490. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  491. u8 use_mode_1;
  492. if (hw_ep->is_shared_fifo)
  493. musb_ep = &hw_ep->ep_in;
  494. else
  495. musb_ep = &hw_ep->ep_out;
  496. fifo_count = musb_ep->packet_sz;
  497. /* Check if EP is disabled */
  498. if (!musb_ep->desc) {
  499. musb_dbg(musb, "ep:%s disabled - ignore request",
  500. musb_ep->end_point.name);
  501. return;
  502. }
  503. /* We shouldn't get here while DMA is active, but we do... */
  504. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  505. musb_dbg(musb, "DMA pending...");
  506. return;
  507. }
  508. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  509. musb_dbg(musb, "%s stalling, RXCSR %04x",
  510. musb_ep->end_point.name, csr);
  511. return;
  512. }
  513. if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
  514. struct dma_controller *c = musb->dma_controller;
  515. struct dma_channel *channel = musb_ep->dma;
  516. /* NOTE: CPPI won't actually stop advancing the DMA
  517. * queue after short packet transfers, so this is almost
  518. * always going to run as IRQ-per-packet DMA so that
  519. * faults will be handled correctly.
  520. */
  521. if (c->channel_program(channel,
  522. musb_ep->packet_sz,
  523. !request->short_not_ok,
  524. request->dma + request->actual,
  525. request->length - request->actual)) {
  526. /* make sure that if an rxpkt arrived after the irq,
  527. * the cppi engine will be ready to take it as soon
  528. * as DMA is enabled
  529. */
  530. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  531. | MUSB_RXCSR_DMAMODE);
  532. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  533. musb_writew(epio, MUSB_RXCSR, csr);
  534. return;
  535. }
  536. }
  537. if (csr & MUSB_RXCSR_RXPKTRDY) {
  538. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  539. /*
  540. * Enable Mode 1 on RX transfers only when short_not_ok flag
  541. * is set. Currently short_not_ok flag is set only from
  542. * file_storage and f_mass_storage drivers
  543. */
  544. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  545. use_mode_1 = 1;
  546. else
  547. use_mode_1 = 0;
  548. if (request->actual < request->length) {
  549. if (!is_buffer_mapped(req))
  550. goto buffer_aint_mapped;
  551. if (musb_dma_inventra(musb)) {
  552. struct dma_controller *c;
  553. struct dma_channel *channel;
  554. int use_dma = 0;
  555. unsigned int transfer_size;
  556. c = musb->dma_controller;
  557. channel = musb_ep->dma;
  558. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  559. * mode 0 only. So we do not get endpoint interrupts due to DMA
  560. * completion. We only get interrupts from DMA controller.
  561. *
  562. * We could operate in DMA mode 1 if we knew the size of the tranfer
  563. * in advance. For mass storage class, request->length = what the host
  564. * sends, so that'd work. But for pretty much everything else,
  565. * request->length is routinely more than what the host sends. For
  566. * most these gadgets, end of is signified either by a short packet,
  567. * or filling the last byte of the buffer. (Sending extra data in
  568. * that last pckate should trigger an overflow fault.) But in mode 1,
  569. * we don't get DMA completion interrupt for short packets.
  570. *
  571. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  572. * to get endpoint interrupt on every DMA req, but that didn't seem
  573. * to work reliably.
  574. *
  575. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  576. * then becomes usable as a runtime "use mode 1" hint...
  577. */
  578. /* Experimental: Mode1 works with mass storage use cases */
  579. if (use_mode_1) {
  580. csr |= MUSB_RXCSR_AUTOCLEAR;
  581. musb_writew(epio, MUSB_RXCSR, csr);
  582. csr |= MUSB_RXCSR_DMAENAB;
  583. musb_writew(epio, MUSB_RXCSR, csr);
  584. /*
  585. * this special sequence (enabling and then
  586. * disabling MUSB_RXCSR_DMAMODE) is required
  587. * to get DMAReq to activate
  588. */
  589. musb_writew(epio, MUSB_RXCSR,
  590. csr | MUSB_RXCSR_DMAMODE);
  591. musb_writew(epio, MUSB_RXCSR, csr);
  592. transfer_size = min_t(unsigned int,
  593. request->length -
  594. request->actual,
  595. channel->max_len);
  596. musb_ep->dma->desired_mode = 1;
  597. } else {
  598. if (!musb_ep->hb_mult &&
  599. musb_ep->hw_ep->rx_double_buffered)
  600. csr |= MUSB_RXCSR_AUTOCLEAR;
  601. csr |= MUSB_RXCSR_DMAENAB;
  602. musb_writew(epio, MUSB_RXCSR, csr);
  603. transfer_size = min(request->length - request->actual,
  604. (unsigned)fifo_count);
  605. musb_ep->dma->desired_mode = 0;
  606. }
  607. use_dma = c->channel_program(
  608. channel,
  609. musb_ep->packet_sz,
  610. channel->desired_mode,
  611. request->dma
  612. + request->actual,
  613. transfer_size);
  614. if (use_dma)
  615. return;
  616. }
  617. if ((musb_dma_ux500(musb)) &&
  618. (request->actual < request->length)) {
  619. struct dma_controller *c;
  620. struct dma_channel *channel;
  621. unsigned int transfer_size = 0;
  622. c = musb->dma_controller;
  623. channel = musb_ep->dma;
  624. /* In case first packet is short */
  625. if (fifo_count < musb_ep->packet_sz)
  626. transfer_size = fifo_count;
  627. else if (request->short_not_ok)
  628. transfer_size = min_t(unsigned int,
  629. request->length -
  630. request->actual,
  631. channel->max_len);
  632. else
  633. transfer_size = min_t(unsigned int,
  634. request->length -
  635. request->actual,
  636. (unsigned)fifo_count);
  637. csr &= ~MUSB_RXCSR_DMAMODE;
  638. csr |= (MUSB_RXCSR_DMAENAB |
  639. MUSB_RXCSR_AUTOCLEAR);
  640. musb_writew(epio, MUSB_RXCSR, csr);
  641. if (transfer_size <= musb_ep->packet_sz) {
  642. musb_ep->dma->desired_mode = 0;
  643. } else {
  644. musb_ep->dma->desired_mode = 1;
  645. /* Mode must be set after DMAENAB */
  646. csr |= MUSB_RXCSR_DMAMODE;
  647. musb_writew(epio, MUSB_RXCSR, csr);
  648. }
  649. if (c->channel_program(channel,
  650. musb_ep->packet_sz,
  651. channel->desired_mode,
  652. request->dma
  653. + request->actual,
  654. transfer_size))
  655. return;
  656. }
  657. len = request->length - request->actual;
  658. musb_dbg(musb, "%s OUT/RX pio fifo %d/%d, maxpacket %d",
  659. musb_ep->end_point.name,
  660. fifo_count, len,
  661. musb_ep->packet_sz);
  662. fifo_count = min_t(unsigned, len, fifo_count);
  663. if (tusb_dma_omap(musb)) {
  664. struct dma_controller *c = musb->dma_controller;
  665. struct dma_channel *channel = musb_ep->dma;
  666. u32 dma_addr = request->dma + request->actual;
  667. int ret;
  668. ret = c->channel_program(channel,
  669. musb_ep->packet_sz,
  670. channel->desired_mode,
  671. dma_addr,
  672. fifo_count);
  673. if (ret)
  674. return;
  675. }
  676. /*
  677. * Unmap the dma buffer back to cpu if dma channel
  678. * programming fails. This buffer is mapped if the
  679. * channel allocation is successful
  680. */
  681. unmap_dma_buffer(req, musb);
  682. /*
  683. * Clear DMAENAB and AUTOCLEAR for the
  684. * PIO mode transfer
  685. */
  686. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  687. musb_writew(epio, MUSB_RXCSR, csr);
  688. buffer_aint_mapped:
  689. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  690. (request->buf + request->actual));
  691. request->actual += fifo_count;
  692. /* REVISIT if we left anything in the fifo, flush
  693. * it and report -EOVERFLOW
  694. */
  695. /* ack the read! */
  696. csr |= MUSB_RXCSR_P_WZC_BITS;
  697. csr &= ~MUSB_RXCSR_RXPKTRDY;
  698. musb_writew(epio, MUSB_RXCSR, csr);
  699. }
  700. }
  701. /* reach the end or short packet detected */
  702. if (request->actual == request->length ||
  703. fifo_count < musb_ep->packet_sz)
  704. musb_g_giveback(musb_ep, request, 0);
  705. }
  706. /*
  707. * Data ready for a request; called from IRQ
  708. */
  709. void musb_g_rx(struct musb *musb, u8 epnum)
  710. {
  711. u16 csr;
  712. struct musb_request *req;
  713. struct usb_request *request;
  714. void __iomem *mbase = musb->mregs;
  715. struct musb_ep *musb_ep;
  716. void __iomem *epio = musb->endpoints[epnum].regs;
  717. struct dma_channel *dma;
  718. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  719. if (hw_ep->is_shared_fifo)
  720. musb_ep = &hw_ep->ep_in;
  721. else
  722. musb_ep = &hw_ep->ep_out;
  723. musb_ep_select(mbase, epnum);
  724. req = next_request(musb_ep);
  725. if (!req)
  726. return;
  727. trace_musb_req_rx(req);
  728. request = &req->request;
  729. csr = musb_readw(epio, MUSB_RXCSR);
  730. dma = is_dma_capable() ? musb_ep->dma : NULL;
  731. musb_dbg(musb, "<== %s, rxcsr %04x%s %p", musb_ep->end_point.name,
  732. csr, dma ? " (dma)" : "", request);
  733. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  734. csr |= MUSB_RXCSR_P_WZC_BITS;
  735. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  736. musb_writew(epio, MUSB_RXCSR, csr);
  737. return;
  738. }
  739. if (csr & MUSB_RXCSR_P_OVERRUN) {
  740. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  741. csr &= ~MUSB_RXCSR_P_OVERRUN;
  742. musb_writew(epio, MUSB_RXCSR, csr);
  743. musb_dbg(musb, "%s iso overrun on %p", musb_ep->name, request);
  744. if (request->status == -EINPROGRESS)
  745. request->status = -EOVERFLOW;
  746. }
  747. if (csr & MUSB_RXCSR_INCOMPRX) {
  748. /* REVISIT not necessarily an error */
  749. musb_dbg(musb, "%s, incomprx", musb_ep->end_point.name);
  750. }
  751. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  752. /* "should not happen"; likely RXPKTRDY pending for DMA */
  753. musb_dbg(musb, "%s busy, csr %04x",
  754. musb_ep->end_point.name, csr);
  755. return;
  756. }
  757. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  758. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  759. | MUSB_RXCSR_DMAENAB
  760. | MUSB_RXCSR_DMAMODE);
  761. musb_writew(epio, MUSB_RXCSR,
  762. MUSB_RXCSR_P_WZC_BITS | csr);
  763. request->actual += musb_ep->dma->actual_len;
  764. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  765. defined(CONFIG_USB_UX500_DMA)
  766. /* Autoclear doesn't clear RxPktRdy for short packets */
  767. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  768. || (dma->actual_len
  769. & (musb_ep->packet_sz - 1))) {
  770. /* ack the read! */
  771. csr &= ~MUSB_RXCSR_RXPKTRDY;
  772. musb_writew(epio, MUSB_RXCSR, csr);
  773. }
  774. /* incomplete, and not short? wait for next IN packet */
  775. if ((request->actual < request->length)
  776. && (musb_ep->dma->actual_len
  777. == musb_ep->packet_sz)) {
  778. /* In double buffer case, continue to unload fifo if
  779. * there is Rx packet in FIFO.
  780. **/
  781. csr = musb_readw(epio, MUSB_RXCSR);
  782. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  783. hw_ep->rx_double_buffered)
  784. goto exit;
  785. return;
  786. }
  787. #endif
  788. musb_g_giveback(musb_ep, request, 0);
  789. /*
  790. * In the giveback function the MUSB lock is
  791. * released and acquired after sometime. During
  792. * this time period the INDEX register could get
  793. * changed by the gadget_queue function especially
  794. * on SMP systems. Reselect the INDEX to be sure
  795. * we are reading/modifying the right registers
  796. */
  797. musb_ep_select(mbase, epnum);
  798. req = next_request(musb_ep);
  799. if (!req)
  800. return;
  801. }
  802. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  803. defined(CONFIG_USB_UX500_DMA)
  804. exit:
  805. #endif
  806. /* Analyze request */
  807. rxstate(musb, req);
  808. }
  809. /* ------------------------------------------------------------ */
  810. static int musb_gadget_enable(struct usb_ep *ep,
  811. const struct usb_endpoint_descriptor *desc)
  812. {
  813. unsigned long flags;
  814. struct musb_ep *musb_ep;
  815. struct musb_hw_ep *hw_ep;
  816. void __iomem *regs;
  817. struct musb *musb;
  818. void __iomem *mbase;
  819. u8 epnum;
  820. u16 csr;
  821. unsigned tmp;
  822. int status = -EINVAL;
  823. if (!ep || !desc)
  824. return -EINVAL;
  825. musb_ep = to_musb_ep(ep);
  826. hw_ep = musb_ep->hw_ep;
  827. regs = hw_ep->regs;
  828. musb = musb_ep->musb;
  829. mbase = musb->mregs;
  830. epnum = musb_ep->current_epnum;
  831. spin_lock_irqsave(&musb->lock, flags);
  832. if (musb_ep->desc) {
  833. status = -EBUSY;
  834. goto fail;
  835. }
  836. musb_ep->type = usb_endpoint_type(desc);
  837. /* check direction and (later) maxpacket size against endpoint */
  838. if (usb_endpoint_num(desc) != epnum)
  839. goto fail;
  840. /* REVISIT this rules out high bandwidth periodic transfers */
  841. tmp = usb_endpoint_maxp_mult(desc) - 1;
  842. if (tmp) {
  843. int ok;
  844. if (usb_endpoint_dir_in(desc))
  845. ok = musb->hb_iso_tx;
  846. else
  847. ok = musb->hb_iso_rx;
  848. if (!ok) {
  849. musb_dbg(musb, "no support for high bandwidth ISO");
  850. goto fail;
  851. }
  852. musb_ep->hb_mult = tmp;
  853. } else {
  854. musb_ep->hb_mult = 0;
  855. }
  856. musb_ep->packet_sz = usb_endpoint_maxp(desc);
  857. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  858. /* enable the interrupts for the endpoint, set the endpoint
  859. * packet size (or fail), set the mode, clear the fifo
  860. */
  861. musb_ep_select(mbase, epnum);
  862. if (usb_endpoint_dir_in(desc)) {
  863. if (hw_ep->is_shared_fifo)
  864. musb_ep->is_in = 1;
  865. if (!musb_ep->is_in)
  866. goto fail;
  867. if (tmp > hw_ep->max_packet_sz_tx) {
  868. musb_dbg(musb, "packet size beyond hardware FIFO size");
  869. goto fail;
  870. }
  871. musb->intrtxe |= (1 << epnum);
  872. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  873. /* REVISIT if can_bulk_split(), use by updating "tmp";
  874. * likewise high bandwidth periodic tx
  875. */
  876. /* Set TXMAXP with the FIFO size of the endpoint
  877. * to disable double buffering mode.
  878. */
  879. if (musb->double_buffer_not_ok) {
  880. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  881. } else {
  882. if (can_bulk_split(musb, musb_ep->type))
  883. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  884. musb_ep->packet_sz) - 1;
  885. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  886. | (musb_ep->hb_mult << 11));
  887. }
  888. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  889. if (musb_readw(regs, MUSB_TXCSR)
  890. & MUSB_TXCSR_FIFONOTEMPTY)
  891. csr |= MUSB_TXCSR_FLUSHFIFO;
  892. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  893. csr |= MUSB_TXCSR_P_ISO;
  894. /* set twice in case of double buffering */
  895. musb_writew(regs, MUSB_TXCSR, csr);
  896. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  897. musb_writew(regs, MUSB_TXCSR, csr);
  898. } else {
  899. if (hw_ep->is_shared_fifo)
  900. musb_ep->is_in = 0;
  901. if (musb_ep->is_in)
  902. goto fail;
  903. if (tmp > hw_ep->max_packet_sz_rx) {
  904. musb_dbg(musb, "packet size beyond hardware FIFO size");
  905. goto fail;
  906. }
  907. musb->intrrxe |= (1 << epnum);
  908. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  909. /* REVISIT if can_bulk_combine() use by updating "tmp"
  910. * likewise high bandwidth periodic rx
  911. */
  912. /* Set RXMAXP with the FIFO size of the endpoint
  913. * to disable double buffering mode.
  914. */
  915. if (musb->double_buffer_not_ok)
  916. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  917. else
  918. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  919. | (musb_ep->hb_mult << 11));
  920. /* force shared fifo to OUT-only mode */
  921. if (hw_ep->is_shared_fifo) {
  922. csr = musb_readw(regs, MUSB_TXCSR);
  923. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  924. musb_writew(regs, MUSB_TXCSR, csr);
  925. }
  926. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  927. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  928. csr |= MUSB_RXCSR_P_ISO;
  929. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  930. csr |= MUSB_RXCSR_DISNYET;
  931. /* set twice in case of double buffering */
  932. musb_writew(regs, MUSB_RXCSR, csr);
  933. musb_writew(regs, MUSB_RXCSR, csr);
  934. }
  935. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  936. * for some reason you run out of channels here.
  937. */
  938. if (is_dma_capable() && musb->dma_controller) {
  939. struct dma_controller *c = musb->dma_controller;
  940. musb_ep->dma = c->channel_alloc(c, hw_ep,
  941. (desc->bEndpointAddress & USB_DIR_IN));
  942. } else
  943. musb_ep->dma = NULL;
  944. musb_ep->desc = desc;
  945. musb_ep->busy = 0;
  946. musb_ep->wedged = 0;
  947. status = 0;
  948. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  949. musb_driver_name, musb_ep->end_point.name,
  950. ({ char *s; switch (musb_ep->type) {
  951. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  952. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  953. default: s = "iso"; break;
  954. } s; }),
  955. musb_ep->is_in ? "IN" : "OUT",
  956. musb_ep->dma ? "dma, " : "",
  957. musb_ep->packet_sz);
  958. schedule_work(&musb->irq_work);
  959. fail:
  960. spin_unlock_irqrestore(&musb->lock, flags);
  961. return status;
  962. }
  963. /*
  964. * Disable an endpoint flushing all requests queued.
  965. */
  966. static int musb_gadget_disable(struct usb_ep *ep)
  967. {
  968. unsigned long flags;
  969. struct musb *musb;
  970. u8 epnum;
  971. struct musb_ep *musb_ep;
  972. void __iomem *epio;
  973. int status = 0;
  974. musb_ep = to_musb_ep(ep);
  975. musb = musb_ep->musb;
  976. epnum = musb_ep->current_epnum;
  977. epio = musb->endpoints[epnum].regs;
  978. spin_lock_irqsave(&musb->lock, flags);
  979. musb_ep_select(musb->mregs, epnum);
  980. /* zero the endpoint sizes */
  981. if (musb_ep->is_in) {
  982. musb->intrtxe &= ~(1 << epnum);
  983. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  984. musb_writew(epio, MUSB_TXMAXP, 0);
  985. } else {
  986. musb->intrrxe &= ~(1 << epnum);
  987. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  988. musb_writew(epio, MUSB_RXMAXP, 0);
  989. }
  990. /* abort all pending DMA and requests */
  991. nuke(musb_ep, -ESHUTDOWN);
  992. musb_ep->desc = NULL;
  993. musb_ep->end_point.desc = NULL;
  994. schedule_work(&musb->irq_work);
  995. spin_unlock_irqrestore(&(musb->lock), flags);
  996. musb_dbg(musb, "%s", musb_ep->end_point.name);
  997. return status;
  998. }
  999. /*
  1000. * Allocate a request for an endpoint.
  1001. * Reused by ep0 code.
  1002. */
  1003. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1004. {
  1005. struct musb_ep *musb_ep = to_musb_ep(ep);
  1006. struct musb_request *request = NULL;
  1007. request = kzalloc(sizeof *request, gfp_flags);
  1008. if (!request)
  1009. return NULL;
  1010. request->request.dma = DMA_ADDR_INVALID;
  1011. request->epnum = musb_ep->current_epnum;
  1012. request->ep = musb_ep;
  1013. trace_musb_req_alloc(request);
  1014. return &request->request;
  1015. }
  1016. /*
  1017. * Free a request
  1018. * Reused by ep0 code.
  1019. */
  1020. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1021. {
  1022. struct musb_request *request = to_musb_request(req);
  1023. trace_musb_req_free(request);
  1024. kfree(request);
  1025. }
  1026. static LIST_HEAD(buffers);
  1027. struct free_record {
  1028. struct list_head list;
  1029. struct device *dev;
  1030. unsigned bytes;
  1031. dma_addr_t dma;
  1032. };
  1033. /*
  1034. * Context: controller locked, IRQs blocked.
  1035. */
  1036. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1037. {
  1038. trace_musb_req_start(req);
  1039. musb_ep_select(musb->mregs, req->epnum);
  1040. if (req->tx)
  1041. txstate(musb, req);
  1042. else
  1043. rxstate(musb, req);
  1044. }
  1045. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1046. gfp_t gfp_flags)
  1047. {
  1048. struct musb_ep *musb_ep;
  1049. struct musb_request *request;
  1050. struct musb *musb;
  1051. int status = 0;
  1052. unsigned long lockflags;
  1053. if (!ep || !req)
  1054. return -EINVAL;
  1055. if (!req->buf)
  1056. return -ENODATA;
  1057. musb_ep = to_musb_ep(ep);
  1058. musb = musb_ep->musb;
  1059. request = to_musb_request(req);
  1060. request->musb = musb;
  1061. if (request->ep != musb_ep)
  1062. return -EINVAL;
  1063. trace_musb_req_enq(request);
  1064. /* request is mine now... */
  1065. request->request.actual = 0;
  1066. request->request.status = -EINPROGRESS;
  1067. request->epnum = musb_ep->current_epnum;
  1068. request->tx = musb_ep->is_in;
  1069. map_dma_buffer(request, musb, musb_ep);
  1070. pm_runtime_get_sync(musb->controller);
  1071. spin_lock_irqsave(&musb->lock, lockflags);
  1072. /* don't queue if the ep is down */
  1073. if (!musb_ep->desc) {
  1074. musb_dbg(musb, "req %p queued to %s while ep %s",
  1075. req, ep->name, "disabled");
  1076. status = -ESHUTDOWN;
  1077. unmap_dma_buffer(request, musb);
  1078. goto unlock;
  1079. }
  1080. /* add request to the list */
  1081. list_add_tail(&request->list, &musb_ep->req_list);
  1082. /* it this is the head of the queue, start i/o ... */
  1083. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1084. musb_ep_restart(musb, request);
  1085. unlock:
  1086. spin_unlock_irqrestore(&musb->lock, lockflags);
  1087. pm_runtime_mark_last_busy(musb->controller);
  1088. pm_runtime_put_autosuspend(musb->controller);
  1089. return status;
  1090. }
  1091. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1092. {
  1093. struct musb_ep *musb_ep = to_musb_ep(ep);
  1094. struct musb_request *req = to_musb_request(request);
  1095. struct musb_request *r;
  1096. unsigned long flags;
  1097. int status = 0;
  1098. struct musb *musb = musb_ep->musb;
  1099. if (!ep || !request || req->ep != musb_ep)
  1100. return -EINVAL;
  1101. trace_musb_req_deq(req);
  1102. spin_lock_irqsave(&musb->lock, flags);
  1103. list_for_each_entry(r, &musb_ep->req_list, list) {
  1104. if (r == req)
  1105. break;
  1106. }
  1107. if (r != req) {
  1108. dev_err(musb->controller, "request %p not queued to %s\n",
  1109. request, ep->name);
  1110. status = -EINVAL;
  1111. goto done;
  1112. }
  1113. /* if the hardware doesn't have the request, easy ... */
  1114. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1115. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1116. /* ... else abort the dma transfer ... */
  1117. else if (is_dma_capable() && musb_ep->dma) {
  1118. struct dma_controller *c = musb->dma_controller;
  1119. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1120. if (c->channel_abort)
  1121. status = c->channel_abort(musb_ep->dma);
  1122. else
  1123. status = -EBUSY;
  1124. if (status == 0)
  1125. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1126. } else {
  1127. /* NOTE: by sticking to easily tested hardware/driver states,
  1128. * we leave counting of in-flight packets imprecise.
  1129. */
  1130. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1131. }
  1132. done:
  1133. spin_unlock_irqrestore(&musb->lock, flags);
  1134. return status;
  1135. }
  1136. /*
  1137. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1138. * data but will queue requests.
  1139. *
  1140. * exported to ep0 code
  1141. */
  1142. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1143. {
  1144. struct musb_ep *musb_ep = to_musb_ep(ep);
  1145. u8 epnum = musb_ep->current_epnum;
  1146. struct musb *musb = musb_ep->musb;
  1147. void __iomem *epio = musb->endpoints[epnum].regs;
  1148. void __iomem *mbase;
  1149. unsigned long flags;
  1150. u16 csr;
  1151. struct musb_request *request;
  1152. int status = 0;
  1153. if (!ep)
  1154. return -EINVAL;
  1155. mbase = musb->mregs;
  1156. spin_lock_irqsave(&musb->lock, flags);
  1157. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1158. status = -EINVAL;
  1159. goto done;
  1160. }
  1161. musb_ep_select(mbase, epnum);
  1162. request = next_request(musb_ep);
  1163. if (value) {
  1164. if (request) {
  1165. musb_dbg(musb, "request in progress, cannot halt %s",
  1166. ep->name);
  1167. status = -EAGAIN;
  1168. goto done;
  1169. }
  1170. /* Cannot portably stall with non-empty FIFO */
  1171. if (musb_ep->is_in) {
  1172. csr = musb_readw(epio, MUSB_TXCSR);
  1173. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1174. musb_dbg(musb, "FIFO busy, cannot halt %s",
  1175. ep->name);
  1176. status = -EAGAIN;
  1177. goto done;
  1178. }
  1179. }
  1180. } else
  1181. musb_ep->wedged = 0;
  1182. /* set/clear the stall and toggle bits */
  1183. musb_dbg(musb, "%s: %s stall", ep->name, value ? "set" : "clear");
  1184. if (musb_ep->is_in) {
  1185. csr = musb_readw(epio, MUSB_TXCSR);
  1186. csr |= MUSB_TXCSR_P_WZC_BITS
  1187. | MUSB_TXCSR_CLRDATATOG;
  1188. if (value)
  1189. csr |= MUSB_TXCSR_P_SENDSTALL;
  1190. else
  1191. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1192. | MUSB_TXCSR_P_SENTSTALL);
  1193. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1194. musb_writew(epio, MUSB_TXCSR, csr);
  1195. } else {
  1196. csr = musb_readw(epio, MUSB_RXCSR);
  1197. csr |= MUSB_RXCSR_P_WZC_BITS
  1198. | MUSB_RXCSR_FLUSHFIFO
  1199. | MUSB_RXCSR_CLRDATATOG;
  1200. if (value)
  1201. csr |= MUSB_RXCSR_P_SENDSTALL;
  1202. else
  1203. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1204. | MUSB_RXCSR_P_SENTSTALL);
  1205. musb_writew(epio, MUSB_RXCSR, csr);
  1206. }
  1207. /* maybe start the first request in the queue */
  1208. if (!musb_ep->busy && !value && request) {
  1209. musb_dbg(musb, "restarting the request");
  1210. musb_ep_restart(musb, request);
  1211. }
  1212. done:
  1213. spin_unlock_irqrestore(&musb->lock, flags);
  1214. return status;
  1215. }
  1216. /*
  1217. * Sets the halt feature with the clear requests ignored
  1218. */
  1219. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1220. {
  1221. struct musb_ep *musb_ep = to_musb_ep(ep);
  1222. if (!ep)
  1223. return -EINVAL;
  1224. musb_ep->wedged = 1;
  1225. return usb_ep_set_halt(ep);
  1226. }
  1227. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1228. {
  1229. struct musb_ep *musb_ep = to_musb_ep(ep);
  1230. void __iomem *epio = musb_ep->hw_ep->regs;
  1231. int retval = -EINVAL;
  1232. if (musb_ep->desc && !musb_ep->is_in) {
  1233. struct musb *musb = musb_ep->musb;
  1234. int epnum = musb_ep->current_epnum;
  1235. void __iomem *mbase = musb->mregs;
  1236. unsigned long flags;
  1237. spin_lock_irqsave(&musb->lock, flags);
  1238. musb_ep_select(mbase, epnum);
  1239. /* FIXME return zero unless RXPKTRDY is set */
  1240. retval = musb_readw(epio, MUSB_RXCOUNT);
  1241. spin_unlock_irqrestore(&musb->lock, flags);
  1242. }
  1243. return retval;
  1244. }
  1245. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1246. {
  1247. struct musb_ep *musb_ep = to_musb_ep(ep);
  1248. struct musb *musb = musb_ep->musb;
  1249. u8 epnum = musb_ep->current_epnum;
  1250. void __iomem *epio = musb->endpoints[epnum].regs;
  1251. void __iomem *mbase;
  1252. unsigned long flags;
  1253. u16 csr;
  1254. mbase = musb->mregs;
  1255. spin_lock_irqsave(&musb->lock, flags);
  1256. musb_ep_select(mbase, (u8) epnum);
  1257. /* disable interrupts */
  1258. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1259. if (musb_ep->is_in) {
  1260. csr = musb_readw(epio, MUSB_TXCSR);
  1261. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1262. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1263. /*
  1264. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1265. * to interrupt current FIFO loading, but not flushing
  1266. * the already loaded ones.
  1267. */
  1268. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1269. musb_writew(epio, MUSB_TXCSR, csr);
  1270. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1271. musb_writew(epio, MUSB_TXCSR, csr);
  1272. }
  1273. } else {
  1274. csr = musb_readw(epio, MUSB_RXCSR);
  1275. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1276. musb_writew(epio, MUSB_RXCSR, csr);
  1277. musb_writew(epio, MUSB_RXCSR, csr);
  1278. }
  1279. /* re-enable interrupt */
  1280. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1281. spin_unlock_irqrestore(&musb->lock, flags);
  1282. }
  1283. static const struct usb_ep_ops musb_ep_ops = {
  1284. .enable = musb_gadget_enable,
  1285. .disable = musb_gadget_disable,
  1286. .alloc_request = musb_alloc_request,
  1287. .free_request = musb_free_request,
  1288. .queue = musb_gadget_queue,
  1289. .dequeue = musb_gadget_dequeue,
  1290. .set_halt = musb_gadget_set_halt,
  1291. .set_wedge = musb_gadget_set_wedge,
  1292. .fifo_status = musb_gadget_fifo_status,
  1293. .fifo_flush = musb_gadget_fifo_flush
  1294. };
  1295. /* ----------------------------------------------------------------------- */
  1296. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1297. {
  1298. struct musb *musb = gadget_to_musb(gadget);
  1299. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1300. }
  1301. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1302. {
  1303. struct musb *musb = gadget_to_musb(gadget);
  1304. void __iomem *mregs = musb->mregs;
  1305. unsigned long flags;
  1306. int status = -EINVAL;
  1307. u8 power, devctl;
  1308. int retries;
  1309. spin_lock_irqsave(&musb->lock, flags);
  1310. switch (musb->xceiv->otg->state) {
  1311. case OTG_STATE_B_PERIPHERAL:
  1312. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1313. * that's part of the standard usb 1.1 state machine, and
  1314. * doesn't affect OTG transitions.
  1315. */
  1316. if (musb->may_wakeup && musb->is_suspended)
  1317. break;
  1318. goto done;
  1319. case OTG_STATE_B_IDLE:
  1320. /* Start SRP ... OTG not required. */
  1321. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1322. musb_dbg(musb, "Sending SRP: devctl: %02x", devctl);
  1323. devctl |= MUSB_DEVCTL_SESSION;
  1324. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1325. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1326. retries = 100;
  1327. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1328. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1329. if (retries-- < 1)
  1330. break;
  1331. }
  1332. retries = 10000;
  1333. while (devctl & MUSB_DEVCTL_SESSION) {
  1334. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1335. if (retries-- < 1)
  1336. break;
  1337. }
  1338. spin_unlock_irqrestore(&musb->lock, flags);
  1339. otg_start_srp(musb->xceiv->otg);
  1340. spin_lock_irqsave(&musb->lock, flags);
  1341. /* Block idling for at least 1s */
  1342. musb_platform_try_idle(musb,
  1343. jiffies + msecs_to_jiffies(1 * HZ));
  1344. status = 0;
  1345. goto done;
  1346. default:
  1347. musb_dbg(musb, "Unhandled wake: %s",
  1348. usb_otg_state_string(musb->xceiv->otg->state));
  1349. goto done;
  1350. }
  1351. status = 0;
  1352. power = musb_readb(mregs, MUSB_POWER);
  1353. power |= MUSB_POWER_RESUME;
  1354. musb_writeb(mregs, MUSB_POWER, power);
  1355. musb_dbg(musb, "issue wakeup");
  1356. /* FIXME do this next chunk in a timer callback, no udelay */
  1357. mdelay(2);
  1358. power = musb_readb(mregs, MUSB_POWER);
  1359. power &= ~MUSB_POWER_RESUME;
  1360. musb_writeb(mregs, MUSB_POWER, power);
  1361. done:
  1362. spin_unlock_irqrestore(&musb->lock, flags);
  1363. return status;
  1364. }
  1365. static int
  1366. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1367. {
  1368. gadget->is_selfpowered = !!is_selfpowered;
  1369. return 0;
  1370. }
  1371. static void musb_pullup(struct musb *musb, int is_on)
  1372. {
  1373. u8 power;
  1374. power = musb_readb(musb->mregs, MUSB_POWER);
  1375. if (is_on)
  1376. power |= MUSB_POWER_SOFTCONN;
  1377. else
  1378. power &= ~MUSB_POWER_SOFTCONN;
  1379. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1380. musb_dbg(musb, "gadget D+ pullup %s",
  1381. is_on ? "on" : "off");
  1382. musb_writeb(musb->mregs, MUSB_POWER, power);
  1383. }
  1384. #if 0
  1385. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1386. {
  1387. musb_dbg(musb, "<= %s =>\n", __func__);
  1388. /*
  1389. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1390. * though that can clear it), just musb_pullup().
  1391. */
  1392. return -EINVAL;
  1393. }
  1394. #endif
  1395. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1396. {
  1397. struct musb *musb = gadget_to_musb(gadget);
  1398. if (!musb->xceiv->set_power)
  1399. return -EOPNOTSUPP;
  1400. return usb_phy_set_power(musb->xceiv, mA);
  1401. }
  1402. static void musb_gadget_work(struct work_struct *work)
  1403. {
  1404. struct musb *musb;
  1405. unsigned long flags;
  1406. musb = container_of(work, struct musb, gadget_work.work);
  1407. pm_runtime_get_sync(musb->controller);
  1408. spin_lock_irqsave(&musb->lock, flags);
  1409. musb_pullup(musb, musb->softconnect);
  1410. spin_unlock_irqrestore(&musb->lock, flags);
  1411. pm_runtime_mark_last_busy(musb->controller);
  1412. pm_runtime_put_autosuspend(musb->controller);
  1413. }
  1414. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1415. {
  1416. struct musb *musb = gadget_to_musb(gadget);
  1417. unsigned long flags;
  1418. is_on = !!is_on;
  1419. /* NOTE: this assumes we are sensing vbus; we'd rather
  1420. * not pullup unless the B-session is active.
  1421. */
  1422. spin_lock_irqsave(&musb->lock, flags);
  1423. if (is_on != musb->softconnect) {
  1424. musb->softconnect = is_on;
  1425. schedule_delayed_work(&musb->gadget_work, 0);
  1426. }
  1427. spin_unlock_irqrestore(&musb->lock, flags);
  1428. return 0;
  1429. }
  1430. #ifdef CONFIG_BLACKFIN
  1431. static struct usb_ep *musb_match_ep(struct usb_gadget *g,
  1432. struct usb_endpoint_descriptor *desc,
  1433. struct usb_ss_ep_comp_descriptor *ep_comp)
  1434. {
  1435. struct usb_ep *ep = NULL;
  1436. switch (usb_endpoint_type(desc)) {
  1437. case USB_ENDPOINT_XFER_ISOC:
  1438. case USB_ENDPOINT_XFER_BULK:
  1439. if (usb_endpoint_dir_in(desc))
  1440. ep = gadget_find_ep_by_name(g, "ep5in");
  1441. else
  1442. ep = gadget_find_ep_by_name(g, "ep6out");
  1443. break;
  1444. case USB_ENDPOINT_XFER_INT:
  1445. if (usb_endpoint_dir_in(desc))
  1446. ep = gadget_find_ep_by_name(g, "ep1in");
  1447. else
  1448. ep = gadget_find_ep_by_name(g, "ep2out");
  1449. break;
  1450. default:
  1451. break;
  1452. }
  1453. if (ep && usb_gadget_ep_match_desc(g, ep, desc, ep_comp))
  1454. return ep;
  1455. return NULL;
  1456. }
  1457. #else
  1458. #define musb_match_ep NULL
  1459. #endif
  1460. static int musb_gadget_start(struct usb_gadget *g,
  1461. struct usb_gadget_driver *driver);
  1462. static int musb_gadget_stop(struct usb_gadget *g);
  1463. static const struct usb_gadget_ops musb_gadget_operations = {
  1464. .get_frame = musb_gadget_get_frame,
  1465. .wakeup = musb_gadget_wakeup,
  1466. .set_selfpowered = musb_gadget_set_self_powered,
  1467. /* .vbus_session = musb_gadget_vbus_session, */
  1468. .vbus_draw = musb_gadget_vbus_draw,
  1469. .pullup = musb_gadget_pullup,
  1470. .udc_start = musb_gadget_start,
  1471. .udc_stop = musb_gadget_stop,
  1472. .match_ep = musb_match_ep,
  1473. };
  1474. /* ----------------------------------------------------------------------- */
  1475. /* Registration */
  1476. /* Only this registration code "knows" the rule (from USB standards)
  1477. * about there being only one external upstream port. It assumes
  1478. * all peripheral ports are external...
  1479. */
  1480. static void
  1481. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1482. {
  1483. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1484. memset(ep, 0, sizeof *ep);
  1485. ep->current_epnum = epnum;
  1486. ep->musb = musb;
  1487. ep->hw_ep = hw_ep;
  1488. ep->is_in = is_in;
  1489. INIT_LIST_HEAD(&ep->req_list);
  1490. sprintf(ep->name, "ep%d%s", epnum,
  1491. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1492. is_in ? "in" : "out"));
  1493. ep->end_point.name = ep->name;
  1494. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1495. if (!epnum) {
  1496. usb_ep_set_maxpacket_limit(&ep->end_point, 64);
  1497. ep->end_point.caps.type_control = true;
  1498. ep->end_point.ops = &musb_g_ep0_ops;
  1499. musb->g.ep0 = &ep->end_point;
  1500. } else {
  1501. if (is_in)
  1502. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
  1503. else
  1504. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
  1505. ep->end_point.caps.type_iso = true;
  1506. ep->end_point.caps.type_bulk = true;
  1507. ep->end_point.caps.type_int = true;
  1508. ep->end_point.ops = &musb_ep_ops;
  1509. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1510. }
  1511. if (!epnum || hw_ep->is_shared_fifo) {
  1512. ep->end_point.caps.dir_in = true;
  1513. ep->end_point.caps.dir_out = true;
  1514. } else if (is_in)
  1515. ep->end_point.caps.dir_in = true;
  1516. else
  1517. ep->end_point.caps.dir_out = true;
  1518. }
  1519. /*
  1520. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1521. * to the rest of the driver state.
  1522. */
  1523. static inline void musb_g_init_endpoints(struct musb *musb)
  1524. {
  1525. u8 epnum;
  1526. struct musb_hw_ep *hw_ep;
  1527. unsigned count = 0;
  1528. /* initialize endpoint list just once */
  1529. INIT_LIST_HEAD(&(musb->g.ep_list));
  1530. for (epnum = 0, hw_ep = musb->endpoints;
  1531. epnum < musb->nr_endpoints;
  1532. epnum++, hw_ep++) {
  1533. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1534. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1535. count++;
  1536. } else {
  1537. if (hw_ep->max_packet_sz_tx) {
  1538. init_peripheral_ep(musb, &hw_ep->ep_in,
  1539. epnum, 1);
  1540. count++;
  1541. }
  1542. if (hw_ep->max_packet_sz_rx) {
  1543. init_peripheral_ep(musb, &hw_ep->ep_out,
  1544. epnum, 0);
  1545. count++;
  1546. }
  1547. }
  1548. }
  1549. }
  1550. /* called once during driver setup to initialize and link into
  1551. * the driver model; memory is zeroed.
  1552. */
  1553. int musb_gadget_setup(struct musb *musb)
  1554. {
  1555. int status;
  1556. /* REVISIT minor race: if (erroneously) setting up two
  1557. * musb peripherals at the same time, only the bus lock
  1558. * is probably held.
  1559. */
  1560. musb->g.ops = &musb_gadget_operations;
  1561. musb->g.max_speed = USB_SPEED_HIGH;
  1562. musb->g.speed = USB_SPEED_UNKNOWN;
  1563. MUSB_DEV_MODE(musb);
  1564. musb->xceiv->otg->default_a = 0;
  1565. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1566. /* this "gadget" abstracts/virtualizes the controller */
  1567. musb->g.name = musb_driver_name;
  1568. #if IS_ENABLED(CONFIG_USB_MUSB_DUAL_ROLE)
  1569. musb->g.is_otg = 1;
  1570. #elif IS_ENABLED(CONFIG_USB_MUSB_GADGET)
  1571. musb->g.is_otg = 0;
  1572. #endif
  1573. INIT_DELAYED_WORK(&musb->gadget_work, musb_gadget_work);
  1574. musb_g_init_endpoints(musb);
  1575. musb->is_active = 0;
  1576. musb_platform_try_idle(musb, 0);
  1577. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1578. if (status)
  1579. goto err;
  1580. return 0;
  1581. err:
  1582. musb->g.dev.parent = NULL;
  1583. device_unregister(&musb->g.dev);
  1584. return status;
  1585. }
  1586. void musb_gadget_cleanup(struct musb *musb)
  1587. {
  1588. if (musb->port_mode == MUSB_PORT_MODE_HOST)
  1589. return;
  1590. cancel_delayed_work_sync(&musb->gadget_work);
  1591. usb_del_gadget_udc(&musb->g);
  1592. }
  1593. /*
  1594. * Register the gadget driver. Used by gadget drivers when
  1595. * registering themselves with the controller.
  1596. *
  1597. * -EINVAL something went wrong (not driver)
  1598. * -EBUSY another gadget is already using the controller
  1599. * -ENOMEM no memory to perform the operation
  1600. *
  1601. * @param driver the gadget driver
  1602. * @return <0 if error, 0 if everything is fine
  1603. */
  1604. static int musb_gadget_start(struct usb_gadget *g,
  1605. struct usb_gadget_driver *driver)
  1606. {
  1607. struct musb *musb = gadget_to_musb(g);
  1608. struct usb_otg *otg = musb->xceiv->otg;
  1609. unsigned long flags;
  1610. int retval = 0;
  1611. if (driver->max_speed < USB_SPEED_HIGH) {
  1612. retval = -EINVAL;
  1613. goto err;
  1614. }
  1615. pm_runtime_get_sync(musb->controller);
  1616. musb->softconnect = 0;
  1617. musb->gadget_driver = driver;
  1618. spin_lock_irqsave(&musb->lock, flags);
  1619. musb->is_active = 1;
  1620. otg_set_peripheral(otg, &musb->g);
  1621. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1622. spin_unlock_irqrestore(&musb->lock, flags);
  1623. musb_start(musb);
  1624. /* REVISIT: funcall to other code, which also
  1625. * handles power budgeting ... this way also
  1626. * ensures HdrcStart is indirectly called.
  1627. */
  1628. if (musb->xceiv->last_event == USB_EVENT_ID)
  1629. musb_platform_set_vbus(musb, 1);
  1630. pm_runtime_mark_last_busy(musb->controller);
  1631. pm_runtime_put_autosuspend(musb->controller);
  1632. return 0;
  1633. err:
  1634. return retval;
  1635. }
  1636. /*
  1637. * Unregister the gadget driver. Used by gadget drivers when
  1638. * unregistering themselves from the controller.
  1639. *
  1640. * @param driver the gadget driver to unregister
  1641. */
  1642. static int musb_gadget_stop(struct usb_gadget *g)
  1643. {
  1644. struct musb *musb = gadget_to_musb(g);
  1645. unsigned long flags;
  1646. pm_runtime_get_sync(musb->controller);
  1647. /*
  1648. * REVISIT always use otg_set_peripheral() here too;
  1649. * this needs to shut down the OTG engine.
  1650. */
  1651. spin_lock_irqsave(&musb->lock, flags);
  1652. musb_hnp_stop(musb);
  1653. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1654. musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
  1655. musb_stop(musb);
  1656. otg_set_peripheral(musb->xceiv->otg, NULL);
  1657. musb->is_active = 0;
  1658. musb->gadget_driver = NULL;
  1659. musb_platform_try_idle(musb, 0);
  1660. spin_unlock_irqrestore(&musb->lock, flags);
  1661. /*
  1662. * FIXME we need to be able to register another
  1663. * gadget driver here and have everything work;
  1664. * that currently misbehaves.
  1665. */
  1666. /* Force check of devctl register for PM runtime */
  1667. schedule_work(&musb->irq_work);
  1668. pm_runtime_mark_last_busy(musb->controller);
  1669. pm_runtime_put_autosuspend(musb->controller);
  1670. return 0;
  1671. }
  1672. /* ----------------------------------------------------------------------- */
  1673. /* lifecycle operations called through plat_uds.c */
  1674. void musb_g_resume(struct musb *musb)
  1675. {
  1676. musb->is_suspended = 0;
  1677. switch (musb->xceiv->otg->state) {
  1678. case OTG_STATE_B_IDLE:
  1679. break;
  1680. case OTG_STATE_B_WAIT_ACON:
  1681. case OTG_STATE_B_PERIPHERAL:
  1682. musb->is_active = 1;
  1683. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1684. spin_unlock(&musb->lock);
  1685. musb->gadget_driver->resume(&musb->g);
  1686. spin_lock(&musb->lock);
  1687. }
  1688. break;
  1689. default:
  1690. WARNING("unhandled RESUME transition (%s)\n",
  1691. usb_otg_state_string(musb->xceiv->otg->state));
  1692. }
  1693. }
  1694. /* called when SOF packets stop for 3+ msec */
  1695. void musb_g_suspend(struct musb *musb)
  1696. {
  1697. u8 devctl;
  1698. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1699. musb_dbg(musb, "musb_g_suspend: devctl %02x", devctl);
  1700. switch (musb->xceiv->otg->state) {
  1701. case OTG_STATE_B_IDLE:
  1702. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1703. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1704. break;
  1705. case OTG_STATE_B_PERIPHERAL:
  1706. musb->is_suspended = 1;
  1707. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1708. spin_unlock(&musb->lock);
  1709. musb->gadget_driver->suspend(&musb->g);
  1710. spin_lock(&musb->lock);
  1711. }
  1712. break;
  1713. default:
  1714. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1715. * A_PERIPHERAL may need care too
  1716. */
  1717. WARNING("unhandled SUSPEND transition (%s)",
  1718. usb_otg_state_string(musb->xceiv->otg->state));
  1719. }
  1720. }
  1721. /* Called during SRP */
  1722. void musb_g_wakeup(struct musb *musb)
  1723. {
  1724. musb_gadget_wakeup(&musb->g);
  1725. }
  1726. /* called when VBUS drops below session threshold, and in other cases */
  1727. void musb_g_disconnect(struct musb *musb)
  1728. {
  1729. void __iomem *mregs = musb->mregs;
  1730. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1731. musb_dbg(musb, "musb_g_disconnect: devctl %02x", devctl);
  1732. /* clear HR */
  1733. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1734. /* don't draw vbus until new b-default session */
  1735. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1736. musb->g.speed = USB_SPEED_UNKNOWN;
  1737. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1738. spin_unlock(&musb->lock);
  1739. musb->gadget_driver->disconnect(&musb->g);
  1740. spin_lock(&musb->lock);
  1741. }
  1742. switch (musb->xceiv->otg->state) {
  1743. default:
  1744. musb_dbg(musb, "Unhandled disconnect %s, setting a_idle",
  1745. usb_otg_state_string(musb->xceiv->otg->state));
  1746. musb->xceiv->otg->state = OTG_STATE_A_IDLE;
  1747. MUSB_HST_MODE(musb);
  1748. break;
  1749. case OTG_STATE_A_PERIPHERAL:
  1750. musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
  1751. MUSB_HST_MODE(musb);
  1752. break;
  1753. case OTG_STATE_B_WAIT_ACON:
  1754. case OTG_STATE_B_HOST:
  1755. case OTG_STATE_B_PERIPHERAL:
  1756. case OTG_STATE_B_IDLE:
  1757. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1758. break;
  1759. case OTG_STATE_B_SRP_INIT:
  1760. break;
  1761. }
  1762. musb->is_active = 0;
  1763. }
  1764. void musb_g_reset(struct musb *musb)
  1765. __releases(musb->lock)
  1766. __acquires(musb->lock)
  1767. {
  1768. void __iomem *mbase = musb->mregs;
  1769. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1770. u8 power;
  1771. musb_dbg(musb, "<== %s driver '%s'",
  1772. (devctl & MUSB_DEVCTL_BDEVICE)
  1773. ? "B-Device" : "A-Device",
  1774. musb->gadget_driver
  1775. ? musb->gadget_driver->driver.name
  1776. : NULL
  1777. );
  1778. /* report reset, if we didn't already (flushing EP state) */
  1779. if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
  1780. spin_unlock(&musb->lock);
  1781. usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
  1782. spin_lock(&musb->lock);
  1783. }
  1784. /* clear HR */
  1785. else if (devctl & MUSB_DEVCTL_HR)
  1786. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1787. /* what speed did we negotiate? */
  1788. power = musb_readb(mbase, MUSB_POWER);
  1789. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1790. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1791. /* start in USB_STATE_DEFAULT */
  1792. musb->is_active = 1;
  1793. musb->is_suspended = 0;
  1794. MUSB_DEV_MODE(musb);
  1795. musb->address = 0;
  1796. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1797. musb->may_wakeup = 0;
  1798. musb->g.b_hnp_enable = 0;
  1799. musb->g.a_alt_hnp_support = 0;
  1800. musb->g.a_hnp_support = 0;
  1801. musb->g.quirk_zlp_not_supp = 1;
  1802. /* Normal reset, as B-Device;
  1803. * or else after HNP, as A-Device
  1804. */
  1805. if (!musb->g.is_otg) {
  1806. /* USB device controllers that are not OTG compatible
  1807. * may not have DEVCTL register in silicon.
  1808. * In that case, do not rely on devctl for setting
  1809. * peripheral mode.
  1810. */
  1811. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1812. musb->g.is_a_peripheral = 0;
  1813. } else if (devctl & MUSB_DEVCTL_BDEVICE) {
  1814. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1815. musb->g.is_a_peripheral = 0;
  1816. } else {
  1817. musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
  1818. musb->g.is_a_peripheral = 1;
  1819. }
  1820. /* start with default limits on VBUS power draw */
  1821. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1822. }