dwc3-omap.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/platform_data/dwc3-omap.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/ioport.h>
  27. #include <linux/io.h>
  28. #include <linux/of.h>
  29. #include <linux/of_platform.h>
  30. #include <linux/extcon.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/usb/otg.h>
  33. /*
  34. * All these registers belong to OMAP's Wrapper around the
  35. * DesignWare USB3 Core.
  36. */
  37. #define USBOTGSS_REVISION 0x0000
  38. #define USBOTGSS_SYSCONFIG 0x0010
  39. #define USBOTGSS_IRQ_EOI 0x0020
  40. #define USBOTGSS_EOI_OFFSET 0x0008
  41. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  42. #define USBOTGSS_IRQSTATUS_0 0x0028
  43. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  44. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  45. #define USBOTGSS_IRQ0_OFFSET 0x0004
  46. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  47. #define USBOTGSS_IRQSTATUS_1 0x0034
  48. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  49. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  50. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  51. #define USBOTGSS_IRQSTATUS_2 0x0044
  52. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  53. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  54. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  55. #define USBOTGSS_IRQSTATUS_3 0x0054
  56. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  57. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  58. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  59. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  60. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  61. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  62. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  63. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  64. #define USBOTGSS_UTMI_OTG_STATUS 0x0080
  65. #define USBOTGSS_UTMI_OTG_CTRL 0x0084
  66. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  67. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  68. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  69. #define USBOTGSS_MMRAM_OFFSET 0x0100
  70. #define USBOTGSS_FLADJ 0x0104
  71. #define USBOTGSS_DEBUG_CFG 0x0108
  72. #define USBOTGSS_DEBUG_DATA 0x010c
  73. #define USBOTGSS_DEV_EBC_EN 0x0110
  74. #define USBOTGSS_DEBUG_OFFSET 0x0600
  75. /* SYSCONFIG REGISTER */
  76. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  77. /* IRQ_EOI REGISTER */
  78. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  79. /* IRQS0 BITS */
  80. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  81. /* IRQMISC BITS */
  82. #define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17)
  83. #define USBOTGSS_IRQMISC_OEVT (1 << 16)
  84. #define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13)
  85. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12)
  86. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11)
  87. #define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8)
  88. #define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5)
  89. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4)
  90. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3)
  91. #define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0)
  92. /* UTMI_OTG_STATUS REGISTER */
  93. #define USBOTGSS_UTMI_OTG_STATUS_DRVVBUS (1 << 5)
  94. #define USBOTGSS_UTMI_OTG_STATUS_CHRGVBUS (1 << 4)
  95. #define USBOTGSS_UTMI_OTG_STATUS_DISCHRGVBUS (1 << 3)
  96. #define USBOTGSS_UTMI_OTG_STATUS_IDPULLUP (1 << 0)
  97. /* UTMI_OTG_CTRL REGISTER */
  98. #define USBOTGSS_UTMI_OTG_CTRL_SW_MODE (1 << 31)
  99. #define USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT (1 << 9)
  100. #define USBOTGSS_UTMI_OTG_CTRL_TXBITSTUFFENABLE (1 << 8)
  101. #define USBOTGSS_UTMI_OTG_CTRL_IDDIG (1 << 4)
  102. #define USBOTGSS_UTMI_OTG_CTRL_SESSEND (1 << 3)
  103. #define USBOTGSS_UTMI_OTG_CTRL_SESSVALID (1 << 2)
  104. #define USBOTGSS_UTMI_OTG_CTRL_VBUSVALID (1 << 1)
  105. struct dwc3_omap {
  106. struct device *dev;
  107. int irq;
  108. void __iomem *base;
  109. u32 utmi_otg_ctrl;
  110. u32 utmi_otg_offset;
  111. u32 irqmisc_offset;
  112. u32 irq_eoi_offset;
  113. u32 debug_offset;
  114. u32 irq0_offset;
  115. struct extcon_dev *edev;
  116. struct notifier_block vbus_nb;
  117. struct notifier_block id_nb;
  118. struct regulator *vbus_reg;
  119. };
  120. enum omap_dwc3_vbus_id_status {
  121. OMAP_DWC3_ID_FLOAT,
  122. OMAP_DWC3_ID_GROUND,
  123. OMAP_DWC3_VBUS_OFF,
  124. OMAP_DWC3_VBUS_VALID,
  125. };
  126. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  127. {
  128. return readl(base + offset);
  129. }
  130. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  131. {
  132. writel(value, base + offset);
  133. }
  134. static u32 dwc3_omap_read_utmi_ctrl(struct dwc3_omap *omap)
  135. {
  136. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_CTRL +
  137. omap->utmi_otg_offset);
  138. }
  139. static void dwc3_omap_write_utmi_ctrl(struct dwc3_omap *omap, u32 value)
  140. {
  141. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_CTRL +
  142. omap->utmi_otg_offset, value);
  143. }
  144. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  145. {
  146. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_0 -
  147. omap->irq0_offset);
  148. }
  149. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  150. {
  151. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  152. omap->irq0_offset, value);
  153. }
  154. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  155. {
  156. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_MISC +
  157. omap->irqmisc_offset);
  158. }
  159. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  160. {
  161. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  162. omap->irqmisc_offset, value);
  163. }
  164. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  165. {
  166. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  167. omap->irqmisc_offset, value);
  168. }
  169. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  170. {
  171. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  172. omap->irq0_offset, value);
  173. }
  174. static void dwc3_omap_write_irqmisc_clr(struct dwc3_omap *omap, u32 value)
  175. {
  176. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_MISC +
  177. omap->irqmisc_offset, value);
  178. }
  179. static void dwc3_omap_write_irq0_clr(struct dwc3_omap *omap, u32 value)
  180. {
  181. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_0 -
  182. omap->irq0_offset, value);
  183. }
  184. static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
  185. enum omap_dwc3_vbus_id_status status)
  186. {
  187. int ret;
  188. u32 val;
  189. switch (status) {
  190. case OMAP_DWC3_ID_GROUND:
  191. if (omap->vbus_reg) {
  192. ret = regulator_enable(omap->vbus_reg);
  193. if (ret) {
  194. dev_err(omap->dev, "regulator enable failed\n");
  195. return;
  196. }
  197. }
  198. val = dwc3_omap_read_utmi_ctrl(omap);
  199. val &= ~USBOTGSS_UTMI_OTG_CTRL_IDDIG;
  200. dwc3_omap_write_utmi_ctrl(omap, val);
  201. break;
  202. case OMAP_DWC3_VBUS_VALID:
  203. val = dwc3_omap_read_utmi_ctrl(omap);
  204. val &= ~USBOTGSS_UTMI_OTG_CTRL_SESSEND;
  205. val |= USBOTGSS_UTMI_OTG_CTRL_VBUSVALID
  206. | USBOTGSS_UTMI_OTG_CTRL_SESSVALID;
  207. dwc3_omap_write_utmi_ctrl(omap, val);
  208. break;
  209. case OMAP_DWC3_ID_FLOAT:
  210. if (omap->vbus_reg)
  211. regulator_disable(omap->vbus_reg);
  212. val = dwc3_omap_read_utmi_ctrl(omap);
  213. val |= USBOTGSS_UTMI_OTG_CTRL_IDDIG;
  214. dwc3_omap_write_utmi_ctrl(omap, val);
  215. case OMAP_DWC3_VBUS_OFF:
  216. val = dwc3_omap_read_utmi_ctrl(omap);
  217. val &= ~(USBOTGSS_UTMI_OTG_CTRL_SESSVALID
  218. | USBOTGSS_UTMI_OTG_CTRL_VBUSVALID);
  219. val |= USBOTGSS_UTMI_OTG_CTRL_SESSEND;
  220. dwc3_omap_write_utmi_ctrl(omap, val);
  221. break;
  222. default:
  223. dev_WARN(omap->dev, "invalid state\n");
  224. }
  225. }
  226. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap);
  227. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap);
  228. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  229. {
  230. struct dwc3_omap *omap = _omap;
  231. if (dwc3_omap_read_irqmisc_status(omap) ||
  232. dwc3_omap_read_irq0_status(omap)) {
  233. /* mask irqs */
  234. dwc3_omap_disable_irqs(omap);
  235. return IRQ_WAKE_THREAD;
  236. }
  237. return IRQ_NONE;
  238. }
  239. static irqreturn_t dwc3_omap_interrupt_thread(int irq, void *_omap)
  240. {
  241. struct dwc3_omap *omap = _omap;
  242. u32 reg;
  243. /* clear irq status flags */
  244. reg = dwc3_omap_read_irqmisc_status(omap);
  245. dwc3_omap_write_irqmisc_status(omap, reg);
  246. reg = dwc3_omap_read_irq0_status(omap);
  247. dwc3_omap_write_irq0_status(omap, reg);
  248. /* unmask irqs */
  249. dwc3_omap_enable_irqs(omap);
  250. return IRQ_HANDLED;
  251. }
  252. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  253. {
  254. u32 reg;
  255. /* enable all IRQs */
  256. reg = USBOTGSS_IRQO_COREIRQ_ST;
  257. dwc3_omap_write_irq0_set(omap, reg);
  258. reg = (USBOTGSS_IRQMISC_OEVT |
  259. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  260. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  261. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  262. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  263. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  264. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  265. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  266. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  267. dwc3_omap_write_irqmisc_set(omap, reg);
  268. }
  269. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  270. {
  271. u32 reg;
  272. /* disable all IRQs */
  273. reg = USBOTGSS_IRQO_COREIRQ_ST;
  274. dwc3_omap_write_irq0_clr(omap, reg);
  275. reg = (USBOTGSS_IRQMISC_OEVT |
  276. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  277. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  278. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  279. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  280. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  281. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  282. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  283. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  284. dwc3_omap_write_irqmisc_clr(omap, reg);
  285. }
  286. static int dwc3_omap_id_notifier(struct notifier_block *nb,
  287. unsigned long event, void *ptr)
  288. {
  289. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb);
  290. if (event)
  291. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  292. else
  293. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  294. return NOTIFY_DONE;
  295. }
  296. static int dwc3_omap_vbus_notifier(struct notifier_block *nb,
  297. unsigned long event, void *ptr)
  298. {
  299. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb);
  300. if (event)
  301. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  302. else
  303. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  304. return NOTIFY_DONE;
  305. }
  306. static void dwc3_omap_map_offset(struct dwc3_omap *omap)
  307. {
  308. struct device_node *node = omap->dev->of_node;
  309. /*
  310. * Differentiate between OMAP5 and AM437x.
  311. *
  312. * For OMAP5(ES2.0) and AM437x wrapper revision is same, even
  313. * though there are changes in wrapper register offsets.
  314. *
  315. * Using dt compatible to differentiate AM437x.
  316. */
  317. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  318. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  319. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  320. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  321. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  322. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  323. }
  324. }
  325. static void dwc3_omap_set_utmi_mode(struct dwc3_omap *omap)
  326. {
  327. u32 reg;
  328. struct device_node *node = omap->dev->of_node;
  329. int utmi_mode = 0;
  330. reg = dwc3_omap_read_utmi_ctrl(omap);
  331. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  332. switch (utmi_mode) {
  333. case DWC3_OMAP_UTMI_MODE_SW:
  334. reg |= USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
  335. break;
  336. case DWC3_OMAP_UTMI_MODE_HW:
  337. reg &= ~USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
  338. break;
  339. default:
  340. dev_WARN(omap->dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  341. }
  342. dwc3_omap_write_utmi_ctrl(omap, reg);
  343. }
  344. static int dwc3_omap_extcon_register(struct dwc3_omap *omap)
  345. {
  346. int ret;
  347. struct device_node *node = omap->dev->of_node;
  348. struct extcon_dev *edev;
  349. if (of_property_read_bool(node, "extcon")) {
  350. edev = extcon_get_edev_by_phandle(omap->dev, 0);
  351. if (IS_ERR(edev)) {
  352. dev_vdbg(omap->dev, "couldn't get extcon device\n");
  353. return -EPROBE_DEFER;
  354. }
  355. omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier;
  356. ret = extcon_register_notifier(edev, EXTCON_USB,
  357. &omap->vbus_nb);
  358. if (ret < 0)
  359. dev_vdbg(omap->dev, "failed to register notifier for USB\n");
  360. omap->id_nb.notifier_call = dwc3_omap_id_notifier;
  361. ret = extcon_register_notifier(edev, EXTCON_USB_HOST,
  362. &omap->id_nb);
  363. if (ret < 0)
  364. dev_vdbg(omap->dev, "failed to register notifier for USB-HOST\n");
  365. if (extcon_get_cable_state_(edev, EXTCON_USB) == true)
  366. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  367. if (extcon_get_cable_state_(edev, EXTCON_USB_HOST) == true)
  368. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  369. omap->edev = edev;
  370. }
  371. return 0;
  372. }
  373. static int dwc3_omap_probe(struct platform_device *pdev)
  374. {
  375. struct device_node *node = pdev->dev.of_node;
  376. struct dwc3_omap *omap;
  377. struct resource *res;
  378. struct device *dev = &pdev->dev;
  379. struct regulator *vbus_reg = NULL;
  380. int ret;
  381. int irq;
  382. u32 reg;
  383. void __iomem *base;
  384. if (!node) {
  385. dev_err(dev, "device node not found\n");
  386. return -EINVAL;
  387. }
  388. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  389. if (!omap)
  390. return -ENOMEM;
  391. platform_set_drvdata(pdev, omap);
  392. irq = platform_get_irq(pdev, 0);
  393. if (irq < 0) {
  394. dev_err(dev, "missing IRQ resource\n");
  395. return -EINVAL;
  396. }
  397. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  398. base = devm_ioremap_resource(dev, res);
  399. if (IS_ERR(base))
  400. return PTR_ERR(base);
  401. if (of_property_read_bool(node, "vbus-supply")) {
  402. vbus_reg = devm_regulator_get(dev, "vbus");
  403. if (IS_ERR(vbus_reg)) {
  404. dev_err(dev, "vbus init failed\n");
  405. return PTR_ERR(vbus_reg);
  406. }
  407. }
  408. omap->dev = dev;
  409. omap->irq = irq;
  410. omap->base = base;
  411. omap->vbus_reg = vbus_reg;
  412. pm_runtime_enable(dev);
  413. ret = pm_runtime_get_sync(dev);
  414. if (ret < 0) {
  415. dev_err(dev, "get_sync failed with err %d\n", ret);
  416. goto err1;
  417. }
  418. dwc3_omap_map_offset(omap);
  419. dwc3_omap_set_utmi_mode(omap);
  420. /* check the DMA Status */
  421. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  422. ret = devm_request_threaded_irq(dev, omap->irq, dwc3_omap_interrupt,
  423. dwc3_omap_interrupt_thread, IRQF_SHARED,
  424. "dwc3-omap", omap);
  425. if (ret) {
  426. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  427. omap->irq, ret);
  428. goto err1;
  429. }
  430. ret = dwc3_omap_extcon_register(omap);
  431. if (ret < 0)
  432. goto err1;
  433. ret = of_platform_populate(node, NULL, NULL, dev);
  434. if (ret) {
  435. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  436. goto err2;
  437. }
  438. dwc3_omap_enable_irqs(omap);
  439. return 0;
  440. err2:
  441. extcon_unregister_notifier(omap->edev, EXTCON_USB, &omap->vbus_nb);
  442. extcon_unregister_notifier(omap->edev, EXTCON_USB_HOST, &omap->id_nb);
  443. err1:
  444. pm_runtime_put_sync(dev);
  445. pm_runtime_disable(dev);
  446. return ret;
  447. }
  448. static int dwc3_omap_remove(struct platform_device *pdev)
  449. {
  450. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  451. extcon_unregister_notifier(omap->edev, EXTCON_USB, &omap->vbus_nb);
  452. extcon_unregister_notifier(omap->edev, EXTCON_USB_HOST, &omap->id_nb);
  453. dwc3_omap_disable_irqs(omap);
  454. of_platform_depopulate(omap->dev);
  455. pm_runtime_put_sync(&pdev->dev);
  456. pm_runtime_disable(&pdev->dev);
  457. return 0;
  458. }
  459. static const struct of_device_id of_dwc3_match[] = {
  460. {
  461. .compatible = "ti,dwc3"
  462. },
  463. {
  464. .compatible = "ti,am437x-dwc3"
  465. },
  466. { },
  467. };
  468. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  469. #ifdef CONFIG_PM_SLEEP
  470. static int dwc3_omap_suspend(struct device *dev)
  471. {
  472. struct dwc3_omap *omap = dev_get_drvdata(dev);
  473. omap->utmi_otg_ctrl = dwc3_omap_read_utmi_ctrl(omap);
  474. dwc3_omap_disable_irqs(omap);
  475. return 0;
  476. }
  477. static int dwc3_omap_resume(struct device *dev)
  478. {
  479. struct dwc3_omap *omap = dev_get_drvdata(dev);
  480. dwc3_omap_write_utmi_ctrl(omap, omap->utmi_otg_ctrl);
  481. dwc3_omap_enable_irqs(omap);
  482. pm_runtime_disable(dev);
  483. pm_runtime_set_active(dev);
  484. pm_runtime_enable(dev);
  485. return 0;
  486. }
  487. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  488. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  489. };
  490. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  491. #else
  492. #define DEV_PM_OPS NULL
  493. #endif /* CONFIG_PM_SLEEP */
  494. static struct platform_driver dwc3_omap_driver = {
  495. .probe = dwc3_omap_probe,
  496. .remove = dwc3_omap_remove,
  497. .driver = {
  498. .name = "omap-dwc3",
  499. .of_match_table = of_dwc3_match,
  500. .pm = DEV_PM_OPS,
  501. },
  502. };
  503. module_platform_driver(dwc3_omap_driver);
  504. MODULE_ALIAS("platform:omap-dwc3");
  505. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  506. MODULE_LICENSE("GPL v2");
  507. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");