setup-res.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * drivers/pci/setup-res.c
  4. *
  5. * Extruded from code written by
  6. * Dave Rusling (david.rusling@reo.mts.dec.com)
  7. * David Mosberger (davidm@cs.arizona.edu)
  8. * David Miller (davem@redhat.com)
  9. *
  10. * Support routines for initializing a PCI subsystem.
  11. */
  12. /* fixed for multiple pci buses, 1999 Andrea Arcangeli <andrea@suse.de> */
  13. /*
  14. * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  15. * Resource sorting
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/export.h>
  19. #include <linux/pci.h>
  20. #include <linux/errno.h>
  21. #include <linux/ioport.h>
  22. #include <linux/cache.h>
  23. #include <linux/slab.h>
  24. #include "pci.h"
  25. static void pci_std_update_resource(struct pci_dev *dev, int resno)
  26. {
  27. struct pci_bus_region region;
  28. bool disable;
  29. u16 cmd;
  30. u32 new, check, mask;
  31. int reg;
  32. struct resource *res = dev->resource + resno;
  33. /* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */
  34. if (dev->is_virtfn)
  35. return;
  36. /*
  37. * Ignore resources for unimplemented BARs and unused resource slots
  38. * for 64 bit BARs.
  39. */
  40. if (!res->flags)
  41. return;
  42. if (res->flags & IORESOURCE_UNSET)
  43. return;
  44. /*
  45. * Ignore non-moveable resources. This might be legacy resources for
  46. * which no functional BAR register exists or another important
  47. * system resource we shouldn't move around.
  48. */
  49. if (res->flags & IORESOURCE_PCI_FIXED)
  50. return;
  51. pcibios_resource_to_bus(dev->bus, &region, res);
  52. new = region.start;
  53. if (res->flags & IORESOURCE_IO) {
  54. mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
  55. new |= res->flags & ~PCI_BASE_ADDRESS_IO_MASK;
  56. } else if (resno == PCI_ROM_RESOURCE) {
  57. mask = PCI_ROM_ADDRESS_MASK;
  58. } else {
  59. mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
  60. new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK;
  61. }
  62. if (resno < PCI_ROM_RESOURCE) {
  63. reg = PCI_BASE_ADDRESS_0 + 4 * resno;
  64. } else if (resno == PCI_ROM_RESOURCE) {
  65. /*
  66. * Apparently some Matrox devices have ROM BARs that read
  67. * as zero when disabled, so don't update ROM BARs unless
  68. * they're enabled. See https://lkml.org/lkml/2005/8/30/138.
  69. */
  70. if (!(res->flags & IORESOURCE_ROM_ENABLE))
  71. return;
  72. reg = dev->rom_base_reg;
  73. new |= PCI_ROM_ADDRESS_ENABLE;
  74. } else
  75. return;
  76. /*
  77. * We can't update a 64-bit BAR atomically, so when possible,
  78. * disable decoding so that a half-updated BAR won't conflict
  79. * with another device.
  80. */
  81. disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on;
  82. if (disable) {
  83. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  84. pci_write_config_word(dev, PCI_COMMAND,
  85. cmd & ~PCI_COMMAND_MEMORY);
  86. }
  87. pci_write_config_dword(dev, reg, new);
  88. pci_read_config_dword(dev, reg, &check);
  89. if ((new ^ check) & mask) {
  90. dev_err(&dev->dev, "BAR %d: error updating (%#08x != %#08x)\n",
  91. resno, new, check);
  92. }
  93. if (res->flags & IORESOURCE_MEM_64) {
  94. new = region.start >> 16 >> 16;
  95. pci_write_config_dword(dev, reg + 4, new);
  96. pci_read_config_dword(dev, reg + 4, &check);
  97. if (check != new) {
  98. dev_err(&dev->dev, "BAR %d: error updating (high %#08x != %#08x)\n",
  99. resno, new, check);
  100. }
  101. }
  102. if (disable)
  103. pci_write_config_word(dev, PCI_COMMAND, cmd);
  104. }
  105. void pci_update_resource(struct pci_dev *dev, int resno)
  106. {
  107. if (resno <= PCI_ROM_RESOURCE)
  108. pci_std_update_resource(dev, resno);
  109. #ifdef CONFIG_PCI_IOV
  110. else if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  111. pci_iov_update_resource(dev, resno);
  112. #endif
  113. }
  114. int pci_claim_resource(struct pci_dev *dev, int resource)
  115. {
  116. struct resource *res = &dev->resource[resource];
  117. struct resource *root, *conflict;
  118. if (res->flags & IORESOURCE_UNSET) {
  119. dev_info(&dev->dev, "can't claim BAR %d %pR: no address assigned\n",
  120. resource, res);
  121. return -EINVAL;
  122. }
  123. /*
  124. * If we have a shadow copy in RAM, the PCI device doesn't respond
  125. * to the shadow range, so we don't need to claim it, and upstream
  126. * bridges don't need to route the range to the device.
  127. */
  128. if (res->flags & IORESOURCE_ROM_SHADOW)
  129. return 0;
  130. root = pci_find_parent_resource(dev, res);
  131. if (!root) {
  132. dev_info(&dev->dev, "can't claim BAR %d %pR: no compatible bridge window\n",
  133. resource, res);
  134. res->flags |= IORESOURCE_UNSET;
  135. return -EINVAL;
  136. }
  137. conflict = request_resource_conflict(root, res);
  138. if (conflict) {
  139. dev_info(&dev->dev, "can't claim BAR %d %pR: address conflict with %s %pR\n",
  140. resource, res, conflict->name, conflict);
  141. res->flags |= IORESOURCE_UNSET;
  142. return -EBUSY;
  143. }
  144. return 0;
  145. }
  146. EXPORT_SYMBOL(pci_claim_resource);
  147. void pci_disable_bridge_window(struct pci_dev *dev)
  148. {
  149. dev_info(&dev->dev, "disabling bridge mem windows\n");
  150. /* MMIO Base/Limit */
  151. pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
  152. /* Prefetchable MMIO Base/Limit */
  153. pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
  154. pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
  155. pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
  156. }
  157. /*
  158. * Generic function that returns a value indicating that the device's
  159. * original BIOS BAR address was not saved and so is not available for
  160. * reinstatement.
  161. *
  162. * Can be over-ridden by architecture specific code that implements
  163. * reinstatement functionality rather than leaving it disabled when
  164. * normal allocation attempts fail.
  165. */
  166. resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
  167. {
  168. return 0;
  169. }
  170. static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
  171. int resno, resource_size_t size)
  172. {
  173. struct resource *root, *conflict;
  174. resource_size_t fw_addr, start, end;
  175. fw_addr = pcibios_retrieve_fw_addr(dev, resno);
  176. if (!fw_addr)
  177. return -ENOMEM;
  178. start = res->start;
  179. end = res->end;
  180. res->start = fw_addr;
  181. res->end = res->start + size - 1;
  182. res->flags &= ~IORESOURCE_UNSET;
  183. root = pci_find_parent_resource(dev, res);
  184. if (!root) {
  185. if (res->flags & IORESOURCE_IO)
  186. root = &ioport_resource;
  187. else
  188. root = &iomem_resource;
  189. }
  190. dev_info(&dev->dev, "BAR %d: trying firmware assignment %pR\n",
  191. resno, res);
  192. conflict = request_resource_conflict(root, res);
  193. if (conflict) {
  194. dev_info(&dev->dev, "BAR %d: %pR conflicts with %s %pR\n",
  195. resno, res, conflict->name, conflict);
  196. res->start = start;
  197. res->end = end;
  198. res->flags |= IORESOURCE_UNSET;
  199. return -EBUSY;
  200. }
  201. return 0;
  202. }
  203. /*
  204. * We don't have to worry about legacy ISA devices, so nothing to do here.
  205. * This is marked as __weak because multiple architectures define it; it should
  206. * eventually go away.
  207. */
  208. resource_size_t __weak pcibios_align_resource(void *data,
  209. const struct resource *res,
  210. resource_size_t size,
  211. resource_size_t align)
  212. {
  213. return res->start;
  214. }
  215. static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
  216. int resno, resource_size_t size, resource_size_t align)
  217. {
  218. struct resource *res = dev->resource + resno;
  219. resource_size_t min;
  220. int ret;
  221. min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
  222. /*
  223. * First, try exact prefetching match. Even if a 64-bit
  224. * prefetchable bridge window is below 4GB, we can't put a 32-bit
  225. * prefetchable resource in it because pbus_size_mem() assumes a
  226. * 64-bit window will contain no 32-bit resources. If we assign
  227. * things differently than they were sized, not everything will fit.
  228. */
  229. ret = pci_bus_alloc_resource(bus, res, size, align, min,
  230. IORESOURCE_PREFETCH | IORESOURCE_MEM_64,
  231. pcibios_align_resource, dev);
  232. if (ret == 0)
  233. return 0;
  234. /*
  235. * If the prefetchable window is only 32 bits wide, we can put
  236. * 64-bit prefetchable resources in it.
  237. */
  238. if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) ==
  239. (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) {
  240. ret = pci_bus_alloc_resource(bus, res, size, align, min,
  241. IORESOURCE_PREFETCH,
  242. pcibios_align_resource, dev);
  243. if (ret == 0)
  244. return 0;
  245. }
  246. /*
  247. * If we didn't find a better match, we can put any memory resource
  248. * in a non-prefetchable window. If this resource is 32 bits and
  249. * non-prefetchable, the first call already tried the only possibility
  250. * so we don't need to try again.
  251. */
  252. if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64))
  253. ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
  254. pcibios_align_resource, dev);
  255. return ret;
  256. }
  257. static int _pci_assign_resource(struct pci_dev *dev, int resno,
  258. resource_size_t size, resource_size_t min_align)
  259. {
  260. struct pci_bus *bus;
  261. int ret;
  262. bus = dev->bus;
  263. while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
  264. if (!bus->parent || !bus->self->transparent)
  265. break;
  266. bus = bus->parent;
  267. }
  268. return ret;
  269. }
  270. int pci_assign_resource(struct pci_dev *dev, int resno)
  271. {
  272. struct resource *res = dev->resource + resno;
  273. resource_size_t align, size;
  274. int ret;
  275. if (res->flags & IORESOURCE_PCI_FIXED)
  276. return 0;
  277. res->flags |= IORESOURCE_UNSET;
  278. align = pci_resource_alignment(dev, res);
  279. if (!align) {
  280. dev_info(&dev->dev, "BAR %d: can't assign %pR (bogus alignment)\n",
  281. resno, res);
  282. return -EINVAL;
  283. }
  284. size = resource_size(res);
  285. ret = _pci_assign_resource(dev, resno, size, align);
  286. /*
  287. * If we failed to assign anything, let's try the address
  288. * where firmware left it. That at least has a chance of
  289. * working, which is better than just leaving it disabled.
  290. */
  291. if (ret < 0) {
  292. dev_info(&dev->dev, "BAR %d: no space for %pR\n", resno, res);
  293. ret = pci_revert_fw_address(res, dev, resno, size);
  294. }
  295. if (ret < 0) {
  296. dev_info(&dev->dev, "BAR %d: failed to assign %pR\n", resno,
  297. res);
  298. return ret;
  299. }
  300. res->flags &= ~IORESOURCE_UNSET;
  301. res->flags &= ~IORESOURCE_STARTALIGN;
  302. dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
  303. if (resno < PCI_BRIDGE_RESOURCES)
  304. pci_update_resource(dev, resno);
  305. return 0;
  306. }
  307. EXPORT_SYMBOL(pci_assign_resource);
  308. int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
  309. resource_size_t min_align)
  310. {
  311. struct resource *res = dev->resource + resno;
  312. unsigned long flags;
  313. resource_size_t new_size;
  314. int ret;
  315. if (res->flags & IORESOURCE_PCI_FIXED)
  316. return 0;
  317. flags = res->flags;
  318. res->flags |= IORESOURCE_UNSET;
  319. if (!res->parent) {
  320. dev_info(&dev->dev, "BAR %d: can't reassign an unassigned resource %pR\n",
  321. resno, res);
  322. return -EINVAL;
  323. }
  324. /* already aligned with min_align */
  325. new_size = resource_size(res) + addsize;
  326. ret = _pci_assign_resource(dev, resno, new_size, min_align);
  327. if (ret) {
  328. res->flags = flags;
  329. dev_info(&dev->dev, "BAR %d: %pR (failed to expand by %#llx)\n",
  330. resno, res, (unsigned long long) addsize);
  331. return ret;
  332. }
  333. res->flags &= ~IORESOURCE_UNSET;
  334. res->flags &= ~IORESOURCE_STARTALIGN;
  335. dev_info(&dev->dev, "BAR %d: reassigned %pR (expanded by %#llx)\n",
  336. resno, res, (unsigned long long) addsize);
  337. if (resno < PCI_BRIDGE_RESOURCES)
  338. pci_update_resource(dev, resno);
  339. return 0;
  340. }
  341. void pci_release_resource(struct pci_dev *dev, int resno)
  342. {
  343. struct resource *res = dev->resource + resno;
  344. dev_info(&dev->dev, "BAR %d: releasing %pR\n", resno, res);
  345. release_resource(res);
  346. res->end = resource_size(res) - 1;
  347. res->start = 0;
  348. res->flags |= IORESOURCE_UNSET;
  349. }
  350. EXPORT_SYMBOL(pci_release_resource);
  351. int pci_resize_resource(struct pci_dev *dev, int resno, int size)
  352. {
  353. struct resource *res = dev->resource + resno;
  354. int old, ret;
  355. u32 sizes;
  356. u16 cmd;
  357. /* Make sure the resource isn't assigned before resizing it. */
  358. if (!(res->flags & IORESOURCE_UNSET))
  359. return -EBUSY;
  360. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  361. if (cmd & PCI_COMMAND_MEMORY)
  362. return -EBUSY;
  363. sizes = pci_rebar_get_possible_sizes(dev, resno);
  364. if (!sizes)
  365. return -ENOTSUPP;
  366. if (!(sizes & BIT(size)))
  367. return -EINVAL;
  368. old = pci_rebar_get_current_size(dev, resno);
  369. if (old < 0)
  370. return old;
  371. ret = pci_rebar_set_size(dev, resno, size);
  372. if (ret)
  373. return ret;
  374. res->end = res->start + pci_rebar_size_to_bytes(size) - 1;
  375. /* Check if the new config works by trying to assign everything. */
  376. ret = pci_reassign_bridge_resources(dev->bus->self, res->flags);
  377. if (ret)
  378. goto error_resize;
  379. return 0;
  380. error_resize:
  381. pci_rebar_set_size(dev, resno, old);
  382. res->end = res->start + pci_rebar_size_to_bytes(old) - 1;
  383. return ret;
  384. }
  385. EXPORT_SYMBOL(pci_resize_resource);
  386. int pci_enable_resources(struct pci_dev *dev, int mask)
  387. {
  388. u16 cmd, old_cmd;
  389. int i;
  390. struct resource *r;
  391. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  392. old_cmd = cmd;
  393. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  394. if (!(mask & (1 << i)))
  395. continue;
  396. r = &dev->resource[i];
  397. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  398. continue;
  399. if ((i == PCI_ROM_RESOURCE) &&
  400. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  401. continue;
  402. if (r->flags & IORESOURCE_UNSET) {
  403. dev_err(&dev->dev, "can't enable device: BAR %d %pR not assigned\n",
  404. i, r);
  405. return -EINVAL;
  406. }
  407. if (!r->parent) {
  408. dev_err(&dev->dev, "can't enable device: BAR %d %pR not claimed\n",
  409. i, r);
  410. return -EINVAL;
  411. }
  412. if (r->flags & IORESOURCE_IO)
  413. cmd |= PCI_COMMAND_IO;
  414. if (r->flags & IORESOURCE_MEM)
  415. cmd |= PCI_COMMAND_MEMORY;
  416. }
  417. if (cmd != old_cmd) {
  418. dev_info(&dev->dev, "enabling device (%04x -> %04x)\n",
  419. old_cmd, cmd);
  420. pci_write_config_word(dev, PCI_COMMAND, cmd);
  421. }
  422. return 0;
  423. }