quirks.c 171 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * This file contains work-arounds for many known PCI hardware
  4. * bugs. Devices present only on certain architectures (host
  5. * bridges et cetera) should be handled in arch-specific code.
  6. *
  7. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  8. *
  9. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  10. *
  11. * Init/reset quirks for USB host controllers should be in the
  12. * USB quirks file, where their drivers can access reuse it.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/export.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include <linux/kallsyms.h>
  22. #include <linux/dmi.h>
  23. #include <linux/pci-aspm.h>
  24. #include <linux/ioport.h>
  25. #include <linux/sched.h>
  26. #include <linux/ktime.h>
  27. #include <linux/mm.h>
  28. #include <linux/platform_data/x86/apple.h>
  29. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  30. #include "pci.h"
  31. /*
  32. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  33. * conflict. But doing so may cause problems on host bridge and perhaps other
  34. * key system devices. For devices that need to have mmio decoding always-on,
  35. * we need to set the dev->mmio_always_on bit.
  36. */
  37. static void quirk_mmio_always_on(struct pci_dev *dev)
  38. {
  39. dev->mmio_always_on = 1;
  40. }
  41. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  42. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  43. /* The Mellanox Tavor device gives false positive parity errors
  44. * Mark this device with a broken_parity_status, to allow
  45. * PCI scanning code to "skip" this now blacklisted device.
  46. */
  47. static void quirk_mellanox_tavor(struct pci_dev *dev)
  48. {
  49. dev->broken_parity_status = 1; /* This device gives false positives */
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  52. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  53. /* Deal with broken BIOSes that neglect to enable passive release,
  54. which can cause problems in combination with the 82441FX/PPro MTRRs */
  55. static void quirk_passive_release(struct pci_dev *dev)
  56. {
  57. struct pci_dev *d = NULL;
  58. unsigned char dlc;
  59. /* We have to make sure a particular bit is set in the PIIX3
  60. ISA bridge, so we have to go out and find it. */
  61. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  62. pci_read_config_byte(d, 0x82, &dlc);
  63. if (!(dlc & 1<<1)) {
  64. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  65. dlc |= 1<<1;
  66. pci_write_config_byte(d, 0x82, dlc);
  67. }
  68. }
  69. }
  70. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  71. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  72. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  73. but VIA don't answer queries. If you happen to have good contacts at VIA
  74. ask them for me please -- Alan
  75. This appears to be BIOS not version dependent. So presumably there is a
  76. chipset level fix */
  77. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  78. {
  79. if (!isa_dma_bridge_buggy) {
  80. isa_dma_bridge_buggy = 1;
  81. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  82. }
  83. }
  84. /*
  85. * Its not totally clear which chipsets are the problematic ones
  86. * We know 82C586 and 82C596 variants are affected.
  87. */
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  93. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  94. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  95. /*
  96. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  97. * for some HT machines to use C4 w/o hanging.
  98. */
  99. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  100. {
  101. u32 pmbase;
  102. u16 pm1a;
  103. pci_read_config_dword(dev, 0x40, &pmbase);
  104. pmbase = pmbase & 0xff80;
  105. pm1a = inw(pmbase);
  106. if (pm1a & 0x10) {
  107. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  108. outw(0x10, pmbase);
  109. }
  110. }
  111. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  112. /*
  113. * Chipsets where PCI->PCI transfers vanish or hang
  114. */
  115. static void quirk_nopcipci(struct pci_dev *dev)
  116. {
  117. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  118. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  119. pci_pci_problems |= PCIPCI_FAIL;
  120. }
  121. }
  122. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  123. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  124. static void quirk_nopciamd(struct pci_dev *dev)
  125. {
  126. u8 rev;
  127. pci_read_config_byte(dev, 0x08, &rev);
  128. if (rev == 0x13) {
  129. /* Erratum 24 */
  130. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  131. pci_pci_problems |= PCIAGP_FAIL;
  132. }
  133. }
  134. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  135. /*
  136. * Triton requires workarounds to be used by the drivers
  137. */
  138. static void quirk_triton(struct pci_dev *dev)
  139. {
  140. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  141. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  142. pci_pci_problems |= PCIPCI_TRITON;
  143. }
  144. }
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  149. /*
  150. * VIA Apollo KT133 needs PCI latency patch
  151. * Made according to a windows driver based patch by George E. Breese
  152. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  153. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  154. * the info on which Mr Breese based his work.
  155. *
  156. * Updated based on further information from the site and also on
  157. * information provided by VIA
  158. */
  159. static void quirk_vialatency(struct pci_dev *dev)
  160. {
  161. struct pci_dev *p;
  162. u8 busarb;
  163. /* Ok we have a potential problem chipset here. Now see if we have
  164. a buggy southbridge */
  165. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  166. if (p != NULL) {
  167. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  168. /* Check for buggy part revisions */
  169. if (p->revision < 0x40 || p->revision > 0x42)
  170. goto exit;
  171. } else {
  172. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  173. if (p == NULL) /* No problem parts */
  174. goto exit;
  175. /* Check for buggy part revisions */
  176. if (p->revision < 0x10 || p->revision > 0x12)
  177. goto exit;
  178. }
  179. /*
  180. * Ok we have the problem. Now set the PCI master grant to
  181. * occur every master grant. The apparent bug is that under high
  182. * PCI load (quite common in Linux of course) you can get data
  183. * loss when the CPU is held off the bus for 3 bus master requests
  184. * This happens to include the IDE controllers....
  185. *
  186. * VIA only apply this fix when an SB Live! is present but under
  187. * both Linux and Windows this isn't enough, and we have seen
  188. * corruption without SB Live! but with things like 3 UDMA IDE
  189. * controllers. So we ignore that bit of the VIA recommendation..
  190. */
  191. pci_read_config_byte(dev, 0x76, &busarb);
  192. /* Set bit 4 and bi 5 of byte 76 to 0x01
  193. "Master priority rotation on every PCI master grant */
  194. busarb &= ~(1<<5);
  195. busarb |= (1<<4);
  196. pci_write_config_byte(dev, 0x76, busarb);
  197. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  198. exit:
  199. pci_dev_put(p);
  200. }
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  204. /* Must restore this on a resume from RAM */
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  206. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  207. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  208. /*
  209. * VIA Apollo VP3 needs ETBF on BT848/878
  210. */
  211. static void quirk_viaetbf(struct pci_dev *dev)
  212. {
  213. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  214. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  215. pci_pci_problems |= PCIPCI_VIAETBF;
  216. }
  217. }
  218. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  219. static void quirk_vsfx(struct pci_dev *dev)
  220. {
  221. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  222. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  223. pci_pci_problems |= PCIPCI_VSFX;
  224. }
  225. }
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  227. /*
  228. * Ali Magik requires workarounds to be used by the drivers
  229. * that DMA to AGP space. Latency must be set to 0xA and triton
  230. * workaround applied too
  231. * [Info kindly provided by ALi]
  232. */
  233. static void quirk_alimagik(struct pci_dev *dev)
  234. {
  235. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  236. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  237. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  238. }
  239. }
  240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  241. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  242. /*
  243. * Natoma has some interesting boundary conditions with Zoran stuff
  244. * at least
  245. */
  246. static void quirk_natoma(struct pci_dev *dev)
  247. {
  248. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  249. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  250. pci_pci_problems |= PCIPCI_NATOMA;
  251. }
  252. }
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  259. /*
  260. * This chip can cause PCI parity errors if config register 0xA0 is read
  261. * while DMAs are occurring.
  262. */
  263. static void quirk_citrine(struct pci_dev *dev)
  264. {
  265. dev->cfg_size = 0xA0;
  266. }
  267. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  268. /*
  269. * This chip can cause bus lockups if config addresses above 0x600
  270. * are read or written.
  271. */
  272. static void quirk_nfp6000(struct pci_dev *dev)
  273. {
  274. dev->cfg_size = 0x600;
  275. }
  276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
  277. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
  278. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
  279. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  280. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  281. {
  282. int i;
  283. for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
  284. struct resource *r = &dev->resource[i];
  285. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  286. r->end = PAGE_SIZE - 1;
  287. r->start = 0;
  288. r->flags |= IORESOURCE_UNSET;
  289. dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
  290. i, r);
  291. }
  292. }
  293. }
  294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  295. /*
  296. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  297. * If it's needed, re-allocate the region.
  298. */
  299. static void quirk_s3_64M(struct pci_dev *dev)
  300. {
  301. struct resource *r = &dev->resource[0];
  302. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  303. r->flags |= IORESOURCE_UNSET;
  304. r->start = 0;
  305. r->end = 0x3ffffff;
  306. }
  307. }
  308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  309. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  310. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  311. const char *name)
  312. {
  313. u32 region;
  314. struct pci_bus_region bus_region;
  315. struct resource *res = dev->resource + pos;
  316. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  317. if (!region)
  318. return;
  319. res->name = pci_name(dev);
  320. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  321. res->flags |=
  322. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  323. region &= ~(size - 1);
  324. /* Convert from PCI bus to resource space */
  325. bus_region.start = region;
  326. bus_region.end = region + size - 1;
  327. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  328. dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  329. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  330. }
  331. /*
  332. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  333. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  334. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  335. * (which conflicts w/ BAR1's memory range).
  336. *
  337. * CS553x's ISA PCI BARs may also be read-only (ref:
  338. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  339. */
  340. static void quirk_cs5536_vsa(struct pci_dev *dev)
  341. {
  342. static char *name = "CS5536 ISA bridge";
  343. if (pci_resource_len(dev, 0) != 8) {
  344. quirk_io(dev, 0, 8, name); /* SMB */
  345. quirk_io(dev, 1, 256, name); /* GPIO */
  346. quirk_io(dev, 2, 64, name); /* MFGPT */
  347. dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
  348. name);
  349. }
  350. }
  351. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  352. static void quirk_io_region(struct pci_dev *dev, int port,
  353. unsigned size, int nr, const char *name)
  354. {
  355. u16 region;
  356. struct pci_bus_region bus_region;
  357. struct resource *res = dev->resource + nr;
  358. pci_read_config_word(dev, port, &region);
  359. region &= ~(size - 1);
  360. if (!region)
  361. return;
  362. res->name = pci_name(dev);
  363. res->flags = IORESOURCE_IO;
  364. /* Convert from PCI bus to resource space */
  365. bus_region.start = region;
  366. bus_region.end = region + size - 1;
  367. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  368. if (!pci_claim_resource(dev, nr))
  369. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  370. }
  371. /*
  372. * ATI Northbridge setups MCE the processor if you even
  373. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  374. */
  375. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  376. {
  377. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  378. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  379. request_region(0x3b0, 0x0C, "RadeonIGP");
  380. request_region(0x3d3, 0x01, "RadeonIGP");
  381. }
  382. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  383. /*
  384. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  385. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  386. * claim it.
  387. * But the dwc3 driver is a more specific driver for this device, and we'd
  388. * prefer to use it instead of xhci. To prevent xhci from claiming the
  389. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  390. * defines as "USB device (not host controller)". The dwc3 driver can then
  391. * claim it based on its Vendor and Device ID.
  392. */
  393. static void quirk_amd_nl_class(struct pci_dev *pdev)
  394. {
  395. u32 class = pdev->class;
  396. /* Use "USB Device (not host controller)" class */
  397. pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
  398. dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
  399. class, pdev->class);
  400. }
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  402. quirk_amd_nl_class);
  403. /*
  404. * Let's make the southbridge information explicit instead
  405. * of having to worry about people probing the ACPI areas,
  406. * for example.. (Yes, it happens, and if you read the wrong
  407. * ACPI register it will put the machine to sleep with no
  408. * way of waking it up again. Bummer).
  409. *
  410. * ALI M7101: Two IO regions pointed to by words at
  411. * 0xE0 (64 bytes of ACPI registers)
  412. * 0xE2 (32 bytes of SMB registers)
  413. */
  414. static void quirk_ali7101_acpi(struct pci_dev *dev)
  415. {
  416. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  417. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  418. }
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  420. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  421. {
  422. u32 devres;
  423. u32 mask, size, base;
  424. pci_read_config_dword(dev, port, &devres);
  425. if ((devres & enable) != enable)
  426. return;
  427. mask = (devres >> 16) & 15;
  428. base = devres & 0xffff;
  429. size = 16;
  430. for (;;) {
  431. unsigned bit = size >> 1;
  432. if ((bit & mask) == bit)
  433. break;
  434. size = bit;
  435. }
  436. /*
  437. * For now we only print it out. Eventually we'll want to
  438. * reserve it (at least if it's in the 0x1000+ range), but
  439. * let's get enough confirmation reports first.
  440. */
  441. base &= -size;
  442. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
  443. base + size - 1);
  444. }
  445. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  446. {
  447. u32 devres;
  448. u32 mask, size, base;
  449. pci_read_config_dword(dev, port, &devres);
  450. if ((devres & enable) != enable)
  451. return;
  452. base = devres & 0xffff0000;
  453. mask = (devres & 0x3f) << 16;
  454. size = 128 << 16;
  455. for (;;) {
  456. unsigned bit = size >> 1;
  457. if ((bit & mask) == bit)
  458. break;
  459. size = bit;
  460. }
  461. /*
  462. * For now we only print it out. Eventually we'll want to
  463. * reserve it, but let's get enough confirmation reports first.
  464. */
  465. base &= -size;
  466. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
  467. base + size - 1);
  468. }
  469. /*
  470. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  471. * 0x40 (64 bytes of ACPI registers)
  472. * 0x90 (16 bytes of SMB registers)
  473. * and a few strange programmable PIIX4 device resources.
  474. */
  475. static void quirk_piix4_acpi(struct pci_dev *dev)
  476. {
  477. u32 res_a;
  478. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  479. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  480. /* Device resource A has enables for some of the other ones */
  481. pci_read_config_dword(dev, 0x5c, &res_a);
  482. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  483. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  484. /* Device resource D is just bitfields for static resources */
  485. /* Device 12 enabled? */
  486. if (res_a & (1 << 29)) {
  487. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  488. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  489. }
  490. /* Device 13 enabled? */
  491. if (res_a & (1 << 30)) {
  492. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  493. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  494. }
  495. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  496. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  497. }
  498. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  499. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  500. #define ICH_PMBASE 0x40
  501. #define ICH_ACPI_CNTL 0x44
  502. #define ICH4_ACPI_EN 0x10
  503. #define ICH6_ACPI_EN 0x80
  504. #define ICH4_GPIOBASE 0x58
  505. #define ICH4_GPIO_CNTL 0x5c
  506. #define ICH4_GPIO_EN 0x10
  507. #define ICH6_GPIOBASE 0x48
  508. #define ICH6_GPIO_CNTL 0x4c
  509. #define ICH6_GPIO_EN 0x10
  510. /*
  511. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  512. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  513. * 0x58 (64 bytes of GPIO I/O space)
  514. */
  515. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  516. {
  517. u8 enable;
  518. /*
  519. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  520. * with low legacy (and fixed) ports. We don't know the decoding
  521. * priority and can't tell whether the legacy device or the one created
  522. * here is really at that address. This happens on boards with broken
  523. * BIOSes.
  524. */
  525. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  526. if (enable & ICH4_ACPI_EN)
  527. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  528. "ICH4 ACPI/GPIO/TCO");
  529. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  530. if (enable & ICH4_GPIO_EN)
  531. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  532. "ICH4 GPIO");
  533. }
  534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  542. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  543. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  544. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  545. {
  546. u8 enable;
  547. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  548. if (enable & ICH6_ACPI_EN)
  549. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  550. "ICH6 ACPI/GPIO/TCO");
  551. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  552. if (enable & ICH6_GPIO_EN)
  553. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  554. "ICH6 GPIO");
  555. }
  556. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  557. {
  558. u32 val;
  559. u32 size, base;
  560. pci_read_config_dword(dev, reg, &val);
  561. /* Enabled? */
  562. if (!(val & 1))
  563. return;
  564. base = val & 0xfffc;
  565. if (dynsize) {
  566. /*
  567. * This is not correct. It is 16, 32 or 64 bytes depending on
  568. * register D31:F0:ADh bits 5:4.
  569. *
  570. * But this gets us at least _part_ of it.
  571. */
  572. size = 16;
  573. } else {
  574. size = 128;
  575. }
  576. base &= ~(size-1);
  577. /* Just print it out for now. We should reserve it after more debugging */
  578. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  579. }
  580. static void quirk_ich6_lpc(struct pci_dev *dev)
  581. {
  582. /* Shared ACPI/GPIO decode with all ICH6+ */
  583. ich6_lpc_acpi_gpio(dev);
  584. /* ICH6-specific generic IO decode */
  585. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  586. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  587. }
  588. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  589. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  590. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  591. {
  592. u32 val;
  593. u32 mask, base;
  594. pci_read_config_dword(dev, reg, &val);
  595. /* Enabled? */
  596. if (!(val & 1))
  597. return;
  598. /*
  599. * IO base in bits 15:2, mask in bits 23:18, both
  600. * are dword-based
  601. */
  602. base = val & 0xfffc;
  603. mask = (val >> 16) & 0xfc;
  604. mask |= 3;
  605. /* Just print it out for now. We should reserve it after more debugging */
  606. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  607. }
  608. /* ICH7-10 has the same common LPC generic IO decode registers */
  609. static void quirk_ich7_lpc(struct pci_dev *dev)
  610. {
  611. /* We share the common ACPI/GPIO decode with ICH6 */
  612. ich6_lpc_acpi_gpio(dev);
  613. /* And have 4 ICH7+ generic decodes */
  614. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  615. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  616. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  617. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  618. }
  619. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  620. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  622. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  631. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  632. /*
  633. * VIA ACPI: One IO region pointed to by longword at
  634. * 0x48 or 0x20 (256 bytes of ACPI registers)
  635. */
  636. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  637. {
  638. if (dev->revision & 0x10)
  639. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  640. "vt82c586 ACPI");
  641. }
  642. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  643. /*
  644. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  645. * 0x48 (256 bytes of ACPI registers)
  646. * 0x70 (128 bytes of hardware monitoring register)
  647. * 0x90 (16 bytes of SMB registers)
  648. */
  649. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  650. {
  651. quirk_vt82c586_acpi(dev);
  652. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  653. "vt82c686 HW-mon");
  654. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  655. }
  656. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  657. /*
  658. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  659. * 0x88 (128 bytes of power management registers)
  660. * 0xd0 (16 bytes of SMB registers)
  661. */
  662. static void quirk_vt8235_acpi(struct pci_dev *dev)
  663. {
  664. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  665. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  666. }
  667. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  668. /*
  669. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  670. * Disable fast back-to-back on the secondary bus segment
  671. */
  672. static void quirk_xio2000a(struct pci_dev *dev)
  673. {
  674. struct pci_dev *pdev;
  675. u16 command;
  676. dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  677. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  678. pci_read_config_word(pdev, PCI_COMMAND, &command);
  679. if (command & PCI_COMMAND_FAST_BACK)
  680. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  681. }
  682. }
  683. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  684. quirk_xio2000a);
  685. #ifdef CONFIG_X86_IO_APIC
  686. #include <asm/io_apic.h>
  687. /*
  688. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  689. * devices to the external APIC.
  690. *
  691. * TODO: When we have device-specific interrupt routers,
  692. * this code will go away from quirks.
  693. */
  694. static void quirk_via_ioapic(struct pci_dev *dev)
  695. {
  696. u8 tmp;
  697. if (nr_ioapics < 1)
  698. tmp = 0; /* nothing routed to external APIC */
  699. else
  700. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  701. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  702. tmp == 0 ? "Disa" : "Ena");
  703. /* Offset 0x58: External APIC IRQ output control */
  704. pci_write_config_byte(dev, 0x58, tmp);
  705. }
  706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  707. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  708. /*
  709. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  710. * This leads to doubled level interrupt rates.
  711. * Set this bit to get rid of cycle wastage.
  712. * Otherwise uncritical.
  713. */
  714. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  715. {
  716. u8 misc_control2;
  717. #define BYPASS_APIC_DEASSERT 8
  718. pci_read_config_byte(dev, 0x5B, &misc_control2);
  719. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  720. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  721. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  722. }
  723. }
  724. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  725. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  726. /*
  727. * The AMD io apic can hang the box when an apic irq is masked.
  728. * We check all revs >= B0 (yet not in the pre production!) as the bug
  729. * is currently marked NoFix
  730. *
  731. * We have multiple reports of hangs with this chipset that went away with
  732. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  733. * of course. However the advice is demonstrably good even if so..
  734. */
  735. static void quirk_amd_ioapic(struct pci_dev *dev)
  736. {
  737. if (dev->revision >= 0x02) {
  738. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  739. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  740. }
  741. }
  742. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  743. #endif /* CONFIG_X86_IO_APIC */
  744. #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
  745. static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
  746. {
  747. /* Fix for improper SRIOV configuration on Cavium cn88xx RNM device */
  748. if (dev->subsystem_device == 0xa118)
  749. dev->sriov->link = dev->devfn;
  750. }
  751. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
  752. #endif
  753. /*
  754. * Some settings of MMRBC can lead to data corruption so block changes.
  755. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  756. */
  757. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  758. {
  759. if (dev->subordinate && dev->revision <= 0x12) {
  760. dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  761. dev->revision);
  762. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  763. }
  764. }
  765. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  766. /*
  767. * FIXME: it is questionable that quirk_via_acpi
  768. * is needed. It shows up as an ISA bridge, and does not
  769. * support the PCI_INTERRUPT_LINE register at all. Therefore
  770. * it seems like setting the pci_dev's 'irq' to the
  771. * value of the ACPI SCI interrupt is only done for convenience.
  772. * -jgarzik
  773. */
  774. static void quirk_via_acpi(struct pci_dev *d)
  775. {
  776. /*
  777. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  778. */
  779. u8 irq;
  780. pci_read_config_byte(d, 0x42, &irq);
  781. irq &= 0xf;
  782. if (irq && (irq != 2))
  783. d->irq = irq;
  784. }
  785. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  786. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  787. /*
  788. * VIA bridges which have VLink
  789. */
  790. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  791. static void quirk_via_bridge(struct pci_dev *dev)
  792. {
  793. /* See what bridge we have and find the device ranges */
  794. switch (dev->device) {
  795. case PCI_DEVICE_ID_VIA_82C686:
  796. /* The VT82C686 is special, it attaches to PCI and can have
  797. any device number. All its subdevices are functions of
  798. that single device. */
  799. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  800. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  801. break;
  802. case PCI_DEVICE_ID_VIA_8237:
  803. case PCI_DEVICE_ID_VIA_8237A:
  804. via_vlink_dev_lo = 15;
  805. break;
  806. case PCI_DEVICE_ID_VIA_8235:
  807. via_vlink_dev_lo = 16;
  808. break;
  809. case PCI_DEVICE_ID_VIA_8231:
  810. case PCI_DEVICE_ID_VIA_8233_0:
  811. case PCI_DEVICE_ID_VIA_8233A:
  812. case PCI_DEVICE_ID_VIA_8233C_0:
  813. via_vlink_dev_lo = 17;
  814. break;
  815. }
  816. }
  817. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  818. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  819. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  820. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  821. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  822. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  823. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  824. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  825. /**
  826. * quirk_via_vlink - VIA VLink IRQ number update
  827. * @dev: PCI device
  828. *
  829. * If the device we are dealing with is on a PIC IRQ we need to
  830. * ensure that the IRQ line register which usually is not relevant
  831. * for PCI cards, is actually written so that interrupts get sent
  832. * to the right place.
  833. * We only do this on systems where a VIA south bridge was detected,
  834. * and only for VIA devices on the motherboard (see quirk_via_bridge
  835. * above).
  836. */
  837. static void quirk_via_vlink(struct pci_dev *dev)
  838. {
  839. u8 irq, new_irq;
  840. /* Check if we have VLink at all */
  841. if (via_vlink_dev_lo == -1)
  842. return;
  843. new_irq = dev->irq;
  844. /* Don't quirk interrupts outside the legacy IRQ range */
  845. if (!new_irq || new_irq > 15)
  846. return;
  847. /* Internal device ? */
  848. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  849. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  850. return;
  851. /* This is an internal VLink device on a PIC interrupt. The BIOS
  852. ought to have set this but may not have, so we redo it */
  853. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  854. if (new_irq != irq) {
  855. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  856. irq, new_irq);
  857. udelay(15); /* unknown if delay really needed */
  858. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  859. }
  860. }
  861. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  862. /*
  863. * VIA VT82C598 has its device ID settable and many BIOSes
  864. * set it to the ID of VT82C597 for backward compatibility.
  865. * We need to switch it off to be able to recognize the real
  866. * type of the chip.
  867. */
  868. static void quirk_vt82c598_id(struct pci_dev *dev)
  869. {
  870. pci_write_config_byte(dev, 0xfc, 0);
  871. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  872. }
  873. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  874. /*
  875. * CardBus controllers have a legacy base address that enables them
  876. * to respond as i82365 pcmcia controllers. We don't want them to
  877. * do this even if the Linux CardBus driver is not loaded, because
  878. * the Linux i82365 driver does not (and should not) handle CardBus.
  879. */
  880. static void quirk_cardbus_legacy(struct pci_dev *dev)
  881. {
  882. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  883. }
  884. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  885. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  886. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  887. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  888. /*
  889. * Following the PCI ordering rules is optional on the AMD762. I'm not
  890. * sure what the designers were smoking but let's not inhale...
  891. *
  892. * To be fair to AMD, it follows the spec by default, its BIOS people
  893. * who turn it off!
  894. */
  895. static void quirk_amd_ordering(struct pci_dev *dev)
  896. {
  897. u32 pcic;
  898. pci_read_config_dword(dev, 0x4C, &pcic);
  899. if ((pcic & 6) != 6) {
  900. pcic |= 6;
  901. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  902. pci_write_config_dword(dev, 0x4C, pcic);
  903. pci_read_config_dword(dev, 0x84, &pcic);
  904. pcic |= (1 << 23); /* Required in this mode */
  905. pci_write_config_dword(dev, 0x84, pcic);
  906. }
  907. }
  908. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  909. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  910. /*
  911. * DreamWorks provided workaround for Dunord I-3000 problem
  912. *
  913. * This card decodes and responds to addresses not apparently
  914. * assigned to it. We force a larger allocation to ensure that
  915. * nothing gets put too close to it.
  916. */
  917. static void quirk_dunord(struct pci_dev *dev)
  918. {
  919. struct resource *r = &dev->resource[1];
  920. r->flags |= IORESOURCE_UNSET;
  921. r->start = 0;
  922. r->end = 0xffffff;
  923. }
  924. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  925. /*
  926. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  927. * is subtractive decoding (transparent), and does indicate this
  928. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  929. * instead of 0x01.
  930. */
  931. static void quirk_transparent_bridge(struct pci_dev *dev)
  932. {
  933. dev->transparent = 1;
  934. }
  935. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  936. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  937. /*
  938. * Common misconfiguration of the MediaGX/Geode PCI master that will
  939. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  940. * datasheets found at http://www.national.com/analog for info on what
  941. * these bits do. <christer@weinigel.se>
  942. */
  943. static void quirk_mediagx_master(struct pci_dev *dev)
  944. {
  945. u8 reg;
  946. pci_read_config_byte(dev, 0x41, &reg);
  947. if (reg & 2) {
  948. reg &= ~2;
  949. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  950. reg);
  951. pci_write_config_byte(dev, 0x41, reg);
  952. }
  953. }
  954. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  955. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  956. /*
  957. * Ensure C0 rev restreaming is off. This is normally done by
  958. * the BIOS but in the odd case it is not the results are corruption
  959. * hence the presence of a Linux check
  960. */
  961. static void quirk_disable_pxb(struct pci_dev *pdev)
  962. {
  963. u16 config;
  964. if (pdev->revision != 0x04) /* Only C0 requires this */
  965. return;
  966. pci_read_config_word(pdev, 0x40, &config);
  967. if (config & (1<<6)) {
  968. config &= ~(1<<6);
  969. pci_write_config_word(pdev, 0x40, config);
  970. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  971. }
  972. }
  973. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  974. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  975. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  976. {
  977. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  978. u8 tmp;
  979. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  980. if (tmp == 0x01) {
  981. pci_read_config_byte(pdev, 0x40, &tmp);
  982. pci_write_config_byte(pdev, 0x40, tmp|1);
  983. pci_write_config_byte(pdev, 0x9, 1);
  984. pci_write_config_byte(pdev, 0xa, 6);
  985. pci_write_config_byte(pdev, 0x40, tmp);
  986. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  987. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  988. }
  989. }
  990. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  991. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  992. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  993. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  994. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  995. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  996. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  997. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  998. /*
  999. * Serverworks CSB5 IDE does not fully support native mode
  1000. */
  1001. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  1002. {
  1003. u8 prog;
  1004. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1005. if (prog & 5) {
  1006. prog &= ~5;
  1007. pdev->class &= ~5;
  1008. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1009. /* PCI layer will sort out resources */
  1010. }
  1011. }
  1012. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1013. /*
  1014. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  1015. */
  1016. static void quirk_ide_samemode(struct pci_dev *pdev)
  1017. {
  1018. u8 prog;
  1019. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1020. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1021. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1022. prog &= ~5;
  1023. pdev->class &= ~5;
  1024. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1025. }
  1026. }
  1027. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1028. /*
  1029. * Some ATA devices break if put into D3
  1030. */
  1031. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1032. {
  1033. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1034. }
  1035. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1036. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1037. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1038. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1039. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1040. /* ALi loses some register settings that we cannot then restore */
  1041. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1042. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1043. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1044. occur when mode detecting */
  1045. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1046. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1047. /* This was originally an Alpha specific thing, but it really fits here.
  1048. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1049. */
  1050. static void quirk_eisa_bridge(struct pci_dev *dev)
  1051. {
  1052. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1053. }
  1054. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1055. /*
  1056. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1057. * is not activated. The myth is that Asus said that they do not want the
  1058. * users to be irritated by just another PCI Device in the Win98 device
  1059. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1060. * package 2.7.0 for details)
  1061. *
  1062. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1063. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1064. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1065. * is either the Host bridge (preferred) or on-board VGA controller.
  1066. *
  1067. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1068. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1069. * was done by SMM code, which could cause unsynchronized concurrent
  1070. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1071. * should be very careful when adding new entries: if SMM is accessing the
  1072. * Intel SMBus, this is a very good reason to leave it hidden.
  1073. *
  1074. * Likewise, many recent laptops use ACPI for thermal management. If the
  1075. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1076. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1077. * are about to add an entry in the table below, please first disassemble
  1078. * the DSDT and double-check that there is no code accessing the SMBus.
  1079. */
  1080. static int asus_hides_smbus;
  1081. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1082. {
  1083. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1084. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1085. switch (dev->subsystem_device) {
  1086. case 0x8025: /* P4B-LX */
  1087. case 0x8070: /* P4B */
  1088. case 0x8088: /* P4B533 */
  1089. case 0x1626: /* L3C notebook */
  1090. asus_hides_smbus = 1;
  1091. }
  1092. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1093. switch (dev->subsystem_device) {
  1094. case 0x80b1: /* P4GE-V */
  1095. case 0x80b2: /* P4PE */
  1096. case 0x8093: /* P4B533-V */
  1097. asus_hides_smbus = 1;
  1098. }
  1099. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1100. switch (dev->subsystem_device) {
  1101. case 0x8030: /* P4T533 */
  1102. asus_hides_smbus = 1;
  1103. }
  1104. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1105. switch (dev->subsystem_device) {
  1106. case 0x8070: /* P4G8X Deluxe */
  1107. asus_hides_smbus = 1;
  1108. }
  1109. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1110. switch (dev->subsystem_device) {
  1111. case 0x80c9: /* PU-DLS */
  1112. asus_hides_smbus = 1;
  1113. }
  1114. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1115. switch (dev->subsystem_device) {
  1116. case 0x1751: /* M2N notebook */
  1117. case 0x1821: /* M5N notebook */
  1118. case 0x1897: /* A6L notebook */
  1119. asus_hides_smbus = 1;
  1120. }
  1121. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1122. switch (dev->subsystem_device) {
  1123. case 0x184b: /* W1N notebook */
  1124. case 0x186a: /* M6Ne notebook */
  1125. asus_hides_smbus = 1;
  1126. }
  1127. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1128. switch (dev->subsystem_device) {
  1129. case 0x80f2: /* P4P800-X */
  1130. asus_hides_smbus = 1;
  1131. }
  1132. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1133. switch (dev->subsystem_device) {
  1134. case 0x1882: /* M6V notebook */
  1135. case 0x1977: /* A6VA notebook */
  1136. asus_hides_smbus = 1;
  1137. }
  1138. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1139. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1140. switch (dev->subsystem_device) {
  1141. case 0x088C: /* HP Compaq nc8000 */
  1142. case 0x0890: /* HP Compaq nc6000 */
  1143. asus_hides_smbus = 1;
  1144. }
  1145. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1146. switch (dev->subsystem_device) {
  1147. case 0x12bc: /* HP D330L */
  1148. case 0x12bd: /* HP D530 */
  1149. case 0x006a: /* HP Compaq nx9500 */
  1150. asus_hides_smbus = 1;
  1151. }
  1152. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1153. switch (dev->subsystem_device) {
  1154. case 0x12bf: /* HP xw4100 */
  1155. asus_hides_smbus = 1;
  1156. }
  1157. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1158. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1159. switch (dev->subsystem_device) {
  1160. case 0xC00C: /* Samsung P35 notebook */
  1161. asus_hides_smbus = 1;
  1162. }
  1163. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1164. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1165. switch (dev->subsystem_device) {
  1166. case 0x0058: /* Compaq Evo N620c */
  1167. asus_hides_smbus = 1;
  1168. }
  1169. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1170. switch (dev->subsystem_device) {
  1171. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1172. /* Motherboard doesn't have Host bridge
  1173. * subvendor/subdevice IDs, therefore checking
  1174. * its on-board VGA controller */
  1175. asus_hides_smbus = 1;
  1176. }
  1177. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1178. switch (dev->subsystem_device) {
  1179. case 0x00b8: /* Compaq Evo D510 CMT */
  1180. case 0x00b9: /* Compaq Evo D510 SFF */
  1181. case 0x00ba: /* Compaq Evo D510 USDT */
  1182. /* Motherboard doesn't have Host bridge
  1183. * subvendor/subdevice IDs and on-board VGA
  1184. * controller is disabled if an AGP card is
  1185. * inserted, therefore checking USB UHCI
  1186. * Controller #1 */
  1187. asus_hides_smbus = 1;
  1188. }
  1189. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1190. switch (dev->subsystem_device) {
  1191. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1192. /* Motherboard doesn't have host bridge
  1193. * subvendor/subdevice IDs, therefore checking
  1194. * its on-board VGA controller */
  1195. asus_hides_smbus = 1;
  1196. }
  1197. }
  1198. }
  1199. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1201. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1202. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1203. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1204. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1205. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1206. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1207. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1210. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1211. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1212. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1213. {
  1214. u16 val;
  1215. if (likely(!asus_hides_smbus))
  1216. return;
  1217. pci_read_config_word(dev, 0xF2, &val);
  1218. if (val & 0x8) {
  1219. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1220. pci_read_config_word(dev, 0xF2, &val);
  1221. if (val & 0x8)
  1222. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1223. val);
  1224. else
  1225. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1226. }
  1227. }
  1228. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1229. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1231. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1234. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1235. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1236. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1237. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1238. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1239. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1240. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1241. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1242. /* It appears we just have one such device. If not, we have a warning */
  1243. static void __iomem *asus_rcba_base;
  1244. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1245. {
  1246. u32 rcba;
  1247. if (likely(!asus_hides_smbus))
  1248. return;
  1249. WARN_ON(asus_rcba_base);
  1250. pci_read_config_dword(dev, 0xF0, &rcba);
  1251. /* use bits 31:14, 16 kB aligned */
  1252. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1253. if (asus_rcba_base == NULL)
  1254. return;
  1255. }
  1256. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1257. {
  1258. u32 val;
  1259. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1260. return;
  1261. /* read the Function Disable register, dword mode only */
  1262. val = readl(asus_rcba_base + 0x3418);
  1263. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1264. }
  1265. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1266. {
  1267. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1268. return;
  1269. iounmap(asus_rcba_base);
  1270. asus_rcba_base = NULL;
  1271. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1272. }
  1273. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1274. {
  1275. asus_hides_smbus_lpc_ich6_suspend(dev);
  1276. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1277. asus_hides_smbus_lpc_ich6_resume(dev);
  1278. }
  1279. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1280. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1281. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1282. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1283. /*
  1284. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1285. */
  1286. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1287. {
  1288. u8 val = 0;
  1289. pci_read_config_byte(dev, 0x77, &val);
  1290. if (val & 0x10) {
  1291. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1292. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1293. }
  1294. }
  1295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1298. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1299. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1300. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1301. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1302. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1303. /*
  1304. * ... This is further complicated by the fact that some SiS96x south
  1305. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1306. * spotted a compatible north bridge to make sure.
  1307. * (pci_find_device doesn't work yet)
  1308. *
  1309. * We can also enable the sis96x bit in the discovery register..
  1310. */
  1311. #define SIS_DETECT_REGISTER 0x40
  1312. static void quirk_sis_503(struct pci_dev *dev)
  1313. {
  1314. u8 reg;
  1315. u16 devid;
  1316. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1317. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1318. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1319. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1320. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1321. return;
  1322. }
  1323. /*
  1324. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1325. * hand in case it has already been processed.
  1326. * (depends on link order, which is apparently not guaranteed)
  1327. */
  1328. dev->device = devid;
  1329. quirk_sis_96x_smbus(dev);
  1330. }
  1331. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1332. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1333. /*
  1334. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1335. * and MC97 modem controller are disabled when a second PCI soundcard is
  1336. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1337. * -- bjd
  1338. */
  1339. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1340. {
  1341. u8 val;
  1342. int asus_hides_ac97 = 0;
  1343. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1344. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1345. asus_hides_ac97 = 1;
  1346. }
  1347. if (!asus_hides_ac97)
  1348. return;
  1349. pci_read_config_byte(dev, 0x50, &val);
  1350. if (val & 0xc0) {
  1351. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1352. pci_read_config_byte(dev, 0x50, &val);
  1353. if (val & 0xc0)
  1354. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1355. val);
  1356. else
  1357. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1358. }
  1359. }
  1360. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1361. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1362. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1363. /*
  1364. * If we are using libata we can drive this chip properly but must
  1365. * do this early on to make the additional device appear during
  1366. * the PCI scanning.
  1367. */
  1368. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1369. {
  1370. u32 conf1, conf5, class;
  1371. u8 hdr;
  1372. /* Only poke fn 0 */
  1373. if (PCI_FUNC(pdev->devfn))
  1374. return;
  1375. pci_read_config_dword(pdev, 0x40, &conf1);
  1376. pci_read_config_dword(pdev, 0x80, &conf5);
  1377. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1378. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1379. switch (pdev->device) {
  1380. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1381. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1382. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1383. /* The controller should be in single function ahci mode */
  1384. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1385. break;
  1386. case PCI_DEVICE_ID_JMICRON_JMB365:
  1387. case PCI_DEVICE_ID_JMICRON_JMB366:
  1388. /* Redirect IDE second PATA port to the right spot */
  1389. conf5 |= (1 << 24);
  1390. /* Fall through */
  1391. case PCI_DEVICE_ID_JMICRON_JMB361:
  1392. case PCI_DEVICE_ID_JMICRON_JMB363:
  1393. case PCI_DEVICE_ID_JMICRON_JMB369:
  1394. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1395. /* Set the class codes correctly and then direct IDE 0 */
  1396. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1397. break;
  1398. case PCI_DEVICE_ID_JMICRON_JMB368:
  1399. /* The controller should be in single function IDE mode */
  1400. conf1 |= 0x00C00000; /* Set 22, 23 */
  1401. break;
  1402. }
  1403. pci_write_config_dword(pdev, 0x40, conf1);
  1404. pci_write_config_dword(pdev, 0x80, conf5);
  1405. /* Update pdev accordingly */
  1406. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1407. pdev->hdr_type = hdr & 0x7f;
  1408. pdev->multifunction = !!(hdr & 0x80);
  1409. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1410. pdev->class = class >> 8;
  1411. }
  1412. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1413. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1414. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1415. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1416. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1417. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1418. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1419. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1420. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1421. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1422. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1423. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1424. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1425. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1426. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1427. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1428. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1429. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1430. #endif
  1431. static void quirk_jmicron_async_suspend(struct pci_dev *dev)
  1432. {
  1433. if (dev->multifunction) {
  1434. device_disable_async_suspend(&dev->dev);
  1435. dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
  1436. }
  1437. }
  1438. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
  1439. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
  1440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
  1441. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
  1442. #ifdef CONFIG_X86_IO_APIC
  1443. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1444. {
  1445. int i;
  1446. if ((pdev->class >> 8) != 0xff00)
  1447. return;
  1448. /* the first BAR is the location of the IO APIC...we must
  1449. * not touch this (and it's already covered by the fixmap), so
  1450. * forcibly insert it into the resource tree */
  1451. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1452. insert_resource(&iomem_resource, &pdev->resource[0]);
  1453. /* The next five BARs all seem to be rubbish, so just clean
  1454. * them out */
  1455. for (i = 1; i < 6; i++)
  1456. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1457. }
  1458. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1459. #endif
  1460. static void quirk_pcie_mch(struct pci_dev *pdev)
  1461. {
  1462. pdev->no_msi = 1;
  1463. }
  1464. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1466. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1467. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, quirk_pcie_mch);
  1468. /*
  1469. * It's possible for the MSI to get corrupted if shpc and acpi
  1470. * are used together on certain PXH-based systems.
  1471. */
  1472. static void quirk_pcie_pxh(struct pci_dev *dev)
  1473. {
  1474. dev->no_msi = 1;
  1475. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1476. }
  1477. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1478. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1479. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1480. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1481. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1482. /*
  1483. * Some Intel PCI Express chipsets have trouble with downstream
  1484. * device power management.
  1485. */
  1486. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1487. {
  1488. pci_pm_d3_delay = 120;
  1489. dev->no_d1d2 = 1;
  1490. }
  1491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1508. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1510. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1511. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1512. static void quirk_radeon_pm(struct pci_dev *dev)
  1513. {
  1514. if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  1515. dev->subsystem_device == 0x00e2) {
  1516. if (dev->d3_delay < 20) {
  1517. dev->d3_delay = 20;
  1518. dev_info(&dev->dev, "extending delay after power-on from D3 to %d msec\n",
  1519. dev->d3_delay);
  1520. }
  1521. }
  1522. }
  1523. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
  1524. #ifdef CONFIG_X86_IO_APIC
  1525. static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
  1526. {
  1527. noioapicreroute = 1;
  1528. pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
  1529. return 0;
  1530. }
  1531. static const struct dmi_system_id boot_interrupt_dmi_table[] = {
  1532. /*
  1533. * Systems to exclude from boot interrupt reroute quirks
  1534. */
  1535. {
  1536. .callback = dmi_disable_ioapicreroute,
  1537. .ident = "ASUSTek Computer INC. M2N-LR",
  1538. .matches = {
  1539. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
  1540. DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
  1541. },
  1542. },
  1543. {}
  1544. };
  1545. /*
  1546. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1547. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1548. * that a PCI device's interrupt handler is installed on the boot interrupt
  1549. * line instead.
  1550. */
  1551. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1552. {
  1553. dmi_check_system(boot_interrupt_dmi_table);
  1554. if (noioapicquirk || noioapicreroute)
  1555. return;
  1556. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1557. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1558. dev->vendor, dev->device);
  1559. }
  1560. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1561. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1562. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1563. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1564. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1565. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1566. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1567. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1568. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1569. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1570. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1571. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1572. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1573. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1574. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1575. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1576. /*
  1577. * On some chipsets we can disable the generation of legacy INTx boot
  1578. * interrupts.
  1579. */
  1580. /*
  1581. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1582. * 300641-004US, section 5.7.3.
  1583. */
  1584. #define INTEL_6300_IOAPIC_ABAR 0x40
  1585. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1586. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1587. {
  1588. u16 pci_config_word;
  1589. if (noioapicquirk)
  1590. return;
  1591. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1592. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1593. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1594. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1595. dev->vendor, dev->device);
  1596. }
  1597. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1598. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1599. /*
  1600. * disable boot interrupts on HT-1000
  1601. */
  1602. #define BC_HT1000_FEATURE_REG 0x64
  1603. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1604. #define BC_HT1000_MAP_IDX 0xC00
  1605. #define BC_HT1000_MAP_DATA 0xC01
  1606. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1607. {
  1608. u32 pci_config_dword;
  1609. u8 irq;
  1610. if (noioapicquirk)
  1611. return;
  1612. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1613. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1614. BC_HT1000_PIC_REGS_ENABLE);
  1615. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1616. outb(irq, BC_HT1000_MAP_IDX);
  1617. outb(0x00, BC_HT1000_MAP_DATA);
  1618. }
  1619. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1620. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1621. dev->vendor, dev->device);
  1622. }
  1623. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1624. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1625. /*
  1626. * disable boot interrupts on AMD and ATI chipsets
  1627. */
  1628. /*
  1629. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1630. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1631. * (due to an erratum).
  1632. */
  1633. #define AMD_813X_MISC 0x40
  1634. #define AMD_813X_NOIOAMODE (1<<0)
  1635. #define AMD_813X_REV_B1 0x12
  1636. #define AMD_813X_REV_B2 0x13
  1637. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1638. {
  1639. u32 pci_config_dword;
  1640. if (noioapicquirk)
  1641. return;
  1642. if ((dev->revision == AMD_813X_REV_B1) ||
  1643. (dev->revision == AMD_813X_REV_B2))
  1644. return;
  1645. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1646. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1647. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1648. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1649. dev->vendor, dev->device);
  1650. }
  1651. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1652. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1653. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1654. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1655. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1656. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1657. {
  1658. u16 pci_config_word;
  1659. if (noioapicquirk)
  1660. return;
  1661. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1662. if (!pci_config_word) {
  1663. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1664. dev->vendor, dev->device);
  1665. return;
  1666. }
  1667. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1668. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1669. dev->vendor, dev->device);
  1670. }
  1671. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1672. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1673. #endif /* CONFIG_X86_IO_APIC */
  1674. /*
  1675. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1676. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1677. * Re-allocate the region if needed...
  1678. */
  1679. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1680. {
  1681. struct resource *r = &dev->resource[0];
  1682. if (r->start & 0x8) {
  1683. r->flags |= IORESOURCE_UNSET;
  1684. r->start = 0;
  1685. r->end = 0xf;
  1686. }
  1687. }
  1688. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1689. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1690. quirk_tc86c001_ide);
  1691. /*
  1692. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1693. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1694. * being read correctly if bit 7 of the base address is set.
  1695. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1696. * Re-allocate the regions to a 256-byte boundary if necessary.
  1697. */
  1698. static void quirk_plx_pci9050(struct pci_dev *dev)
  1699. {
  1700. unsigned int bar;
  1701. /* Fixed in revision 2 (PCI 9052). */
  1702. if (dev->revision >= 2)
  1703. return;
  1704. for (bar = 0; bar <= 1; bar++)
  1705. if (pci_resource_len(dev, bar) == 0x80 &&
  1706. (pci_resource_start(dev, bar) & 0x80)) {
  1707. struct resource *r = &dev->resource[bar];
  1708. dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1709. bar);
  1710. r->flags |= IORESOURCE_UNSET;
  1711. r->start = 0;
  1712. r->end = 0xff;
  1713. }
  1714. }
  1715. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1716. quirk_plx_pci9050);
  1717. /*
  1718. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1719. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1720. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1721. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1722. *
  1723. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1724. * driver.
  1725. */
  1726. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1727. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1728. static void quirk_netmos(struct pci_dev *dev)
  1729. {
  1730. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1731. unsigned int num_serial = dev->subsystem_device & 0xf;
  1732. /*
  1733. * These Netmos parts are multiport serial devices with optional
  1734. * parallel ports. Even when parallel ports are present, they
  1735. * are identified as class SERIAL, which means the serial driver
  1736. * will claim them. To prevent this, mark them as class OTHER.
  1737. * These combo devices should be claimed by parport_serial.
  1738. *
  1739. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1740. * of parallel ports and <S> is the number of serial ports.
  1741. */
  1742. switch (dev->device) {
  1743. case PCI_DEVICE_ID_NETMOS_9835:
  1744. /* Well, this rule doesn't hold for the following 9835 device */
  1745. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1746. dev->subsystem_device == 0x0299)
  1747. return;
  1748. case PCI_DEVICE_ID_NETMOS_9735:
  1749. case PCI_DEVICE_ID_NETMOS_9745:
  1750. case PCI_DEVICE_ID_NETMOS_9845:
  1751. case PCI_DEVICE_ID_NETMOS_9855:
  1752. if (num_parallel) {
  1753. dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1754. dev->device, num_parallel, num_serial);
  1755. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1756. (dev->class & 0xff);
  1757. }
  1758. }
  1759. }
  1760. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1761. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1762. /*
  1763. * Quirk non-zero PCI functions to route VPD access through function 0 for
  1764. * devices that share VPD resources between functions. The functions are
  1765. * expected to be identical devices.
  1766. */
  1767. static void quirk_f0_vpd_link(struct pci_dev *dev)
  1768. {
  1769. struct pci_dev *f0;
  1770. if (!PCI_FUNC(dev->devfn))
  1771. return;
  1772. f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  1773. if (!f0)
  1774. return;
  1775. if (f0->vpd && dev->class == f0->class &&
  1776. dev->vendor == f0->vendor && dev->device == f0->device)
  1777. dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
  1778. pci_dev_put(f0);
  1779. }
  1780. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1781. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
  1782. static void quirk_e100_interrupt(struct pci_dev *dev)
  1783. {
  1784. u16 command, pmcsr;
  1785. u8 __iomem *csr;
  1786. u8 cmd_hi;
  1787. switch (dev->device) {
  1788. /* PCI IDs taken from drivers/net/e100.c */
  1789. case 0x1029:
  1790. case 0x1030 ... 0x1034:
  1791. case 0x1038 ... 0x103E:
  1792. case 0x1050 ... 0x1057:
  1793. case 0x1059:
  1794. case 0x1064 ... 0x106B:
  1795. case 0x1091 ... 0x1095:
  1796. case 0x1209:
  1797. case 0x1229:
  1798. case 0x2449:
  1799. case 0x2459:
  1800. case 0x245D:
  1801. case 0x27DC:
  1802. break;
  1803. default:
  1804. return;
  1805. }
  1806. /*
  1807. * Some firmware hands off the e100 with interrupts enabled,
  1808. * which can cause a flood of interrupts if packets are
  1809. * received before the driver attaches to the device. So
  1810. * disable all e100 interrupts here. The driver will
  1811. * re-enable them when it's ready.
  1812. */
  1813. pci_read_config_word(dev, PCI_COMMAND, &command);
  1814. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1815. return;
  1816. /*
  1817. * Check that the device is in the D0 power state. If it's not,
  1818. * there is no point to look any further.
  1819. */
  1820. if (dev->pm_cap) {
  1821. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1822. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1823. return;
  1824. }
  1825. /* Convert from PCI bus to resource space. */
  1826. csr = ioremap(pci_resource_start(dev, 0), 8);
  1827. if (!csr) {
  1828. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1829. return;
  1830. }
  1831. cmd_hi = readb(csr + 3);
  1832. if (cmd_hi == 0) {
  1833. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
  1834. writeb(1, csr + 3);
  1835. }
  1836. iounmap(csr);
  1837. }
  1838. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1839. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1840. /*
  1841. * The 82575 and 82598 may experience data corruption issues when transitioning
  1842. * out of L0S. To prevent this we need to disable L0S on the PCIe link.
  1843. */
  1844. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1845. {
  1846. dev_info(&dev->dev, "Disabling L0s\n");
  1847. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1848. }
  1849. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1850. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1851. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1852. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1853. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1854. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1855. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1856. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1858. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1859. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1860. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1861. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1862. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1863. static void fixup_rev1_53c810(struct pci_dev *dev)
  1864. {
  1865. u32 class = dev->class;
  1866. /*
  1867. * rev 1 ncr53c810 chips don't set the class at all which means
  1868. * they don't get their resources remapped. Fix that here.
  1869. */
  1870. if (class)
  1871. return;
  1872. dev->class = PCI_CLASS_STORAGE_SCSI << 8;
  1873. dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
  1874. class, dev->class);
  1875. }
  1876. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1877. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1878. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1879. {
  1880. u16 en1k;
  1881. pci_read_config_word(dev, 0x40, &en1k);
  1882. if (en1k & 0x200) {
  1883. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1884. dev->io_window_1k = 1;
  1885. }
  1886. }
  1887. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1888. /* Under some circumstances, AER is not linked with extended capabilities.
  1889. * Force it to be linked by setting the corresponding control bit in the
  1890. * config space.
  1891. */
  1892. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1893. {
  1894. uint8_t b;
  1895. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1896. if (!(b & 0x20)) {
  1897. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1898. dev_info(&dev->dev, "Linking AER extended capability\n");
  1899. }
  1900. }
  1901. }
  1902. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1903. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1904. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1905. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1906. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1907. {
  1908. /*
  1909. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1910. * which causes unspecified timing errors with a VT6212L on the PCI
  1911. * bus leading to USB2.0 packet loss.
  1912. *
  1913. * This quirk is only enabled if a second (on the external PCI bus)
  1914. * VT6212L is found -- the CX700 core itself also contains a USB
  1915. * host controller with the same PCI ID as the VT6212L.
  1916. */
  1917. /* Count VT6212L instances */
  1918. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1919. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1920. uint8_t b;
  1921. /* p should contain the first (internal) VT6212L -- see if we have
  1922. an external one by searching again */
  1923. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1924. if (!p)
  1925. return;
  1926. pci_dev_put(p);
  1927. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1928. if (b & 0x40) {
  1929. /* Turn off PCI Bus Parking */
  1930. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1931. dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
  1932. }
  1933. }
  1934. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1935. if (b != 0) {
  1936. /* Turn off PCI Master read caching */
  1937. pci_write_config_byte(dev, 0x72, 0x0);
  1938. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1939. pci_write_config_byte(dev, 0x75, 0x1);
  1940. /* Disable "Read FIFO Timer" */
  1941. pci_write_config_byte(dev, 0x77, 0x0);
  1942. dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
  1943. }
  1944. }
  1945. }
  1946. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1947. /*
  1948. * If a device follows the VPD format spec, the PCI core will not read or
  1949. * write past the VPD End Tag. But some vendors do not follow the VPD
  1950. * format spec, so we can't tell how much data is safe to access. Devices
  1951. * may behave unpredictably if we access too much. Blacklist these devices
  1952. * so we don't touch VPD at all.
  1953. */
  1954. static void quirk_blacklist_vpd(struct pci_dev *dev)
  1955. {
  1956. if (dev->vpd) {
  1957. dev->vpd->len = 0;
  1958. dev_warn(&dev->dev, FW_BUG "disabling VPD access (can't determine size of non-standard VPD format)\n");
  1959. }
  1960. }
  1961. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0060, quirk_blacklist_vpd);
  1962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x007c, quirk_blacklist_vpd);
  1963. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0413, quirk_blacklist_vpd);
  1964. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0078, quirk_blacklist_vpd);
  1965. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0079, quirk_blacklist_vpd);
  1966. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0073, quirk_blacklist_vpd);
  1967. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0071, quirk_blacklist_vpd);
  1968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005b, quirk_blacklist_vpd);
  1969. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x002f, quirk_blacklist_vpd);
  1970. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005d, quirk_blacklist_vpd);
  1971. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005f, quirk_blacklist_vpd);
  1972. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, PCI_ANY_ID,
  1973. quirk_blacklist_vpd);
  1974. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_QLOGIC, 0x2261, quirk_blacklist_vpd);
  1975. /*
  1976. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1977. * VPD end tag will hang the device. This problem was initially
  1978. * observed when a vpd entry was created in sysfs
  1979. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1980. * will dump 32k of data. Reading a full 32k will cause an access
  1981. * beyond the VPD end tag causing the device to hang. Once the device
  1982. * is hung, the bnx2 driver will not be able to reset the device.
  1983. * We believe that it is legal to read beyond the end tag and
  1984. * therefore the solution is to limit the read/write length.
  1985. */
  1986. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1987. {
  1988. /*
  1989. * Only disable the VPD capability for 5706, 5706S, 5708,
  1990. * 5708S and 5709 rev. A
  1991. */
  1992. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1993. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1994. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1995. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1996. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1997. (dev->revision & 0xf0) == 0x0)) {
  1998. if (dev->vpd)
  1999. dev->vpd->len = 0x80;
  2000. }
  2001. }
  2002. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2003. PCI_DEVICE_ID_NX2_5706,
  2004. quirk_brcm_570x_limit_vpd);
  2005. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2006. PCI_DEVICE_ID_NX2_5706S,
  2007. quirk_brcm_570x_limit_vpd);
  2008. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2009. PCI_DEVICE_ID_NX2_5708,
  2010. quirk_brcm_570x_limit_vpd);
  2011. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2012. PCI_DEVICE_ID_NX2_5708S,
  2013. quirk_brcm_570x_limit_vpd);
  2014. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2015. PCI_DEVICE_ID_NX2_5709,
  2016. quirk_brcm_570x_limit_vpd);
  2017. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2018. PCI_DEVICE_ID_NX2_5709S,
  2019. quirk_brcm_570x_limit_vpd);
  2020. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  2021. {
  2022. u32 rev;
  2023. pci_read_config_dword(dev, 0xf4, &rev);
  2024. /* Only CAP the MRRS if the device is a 5719 A0 */
  2025. if (rev == 0x05719000) {
  2026. int readrq = pcie_get_readrq(dev);
  2027. if (readrq > 2048)
  2028. pcie_set_readrq(dev, 2048);
  2029. }
  2030. }
  2031. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  2032. PCI_DEVICE_ID_TIGON3_5719,
  2033. quirk_brcm_5719_limit_mrrs);
  2034. #ifdef CONFIG_PCIE_IPROC_PLATFORM
  2035. static void quirk_paxc_bridge(struct pci_dev *pdev)
  2036. {
  2037. /* The PCI config space is shared with the PAXC root port and the first
  2038. * Ethernet device. So, we need to workaround this by telling the PCI
  2039. * code that the bridge is not an Ethernet device.
  2040. */
  2041. if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2042. pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
  2043. /* MPSS is not being set properly (as it is currently 0). This is
  2044. * because that area of the PCI config space is hard coded to zero, and
  2045. * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
  2046. * so that the MPS can be set to the real max value.
  2047. */
  2048. pdev->pcie_mpss = 2;
  2049. }
  2050. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
  2051. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
  2052. #endif
  2053. /* Originally in EDAC sources for i82875P:
  2054. * Intel tells BIOS developers to hide device 6 which
  2055. * configures the overflow device access containing
  2056. * the DRBs - this is where we expose device 6.
  2057. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  2058. */
  2059. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  2060. {
  2061. u8 reg;
  2062. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  2063. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  2064. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  2065. }
  2066. }
  2067. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  2068. quirk_unhide_mch_dev6);
  2069. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  2070. quirk_unhide_mch_dev6);
  2071. #ifdef CONFIG_TILEPRO
  2072. /*
  2073. * The Tilera TILEmpower tilepro platform needs to set the link speed
  2074. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  2075. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  2076. * capability register of the PEX8624 PCIe switch. The switch
  2077. * supports link speed auto negotiation, but falsely sets
  2078. * the link speed to 5GT/s.
  2079. */
  2080. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  2081. {
  2082. if (tile_plx_gen1) {
  2083. pci_write_config_dword(dev, 0x98, 0x1);
  2084. mdelay(50);
  2085. }
  2086. }
  2087. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  2088. #endif /* CONFIG_TILEPRO */
  2089. #ifdef CONFIG_PCI_MSI
  2090. /* Some chipsets do not support MSI. We cannot easily rely on setting
  2091. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  2092. * some other buses controlled by the chipset even if Linux is not
  2093. * aware of it. Instead of setting the flag on all buses in the
  2094. * machine, simply disable MSI globally.
  2095. */
  2096. static void quirk_disable_all_msi(struct pci_dev *dev)
  2097. {
  2098. pci_no_msi();
  2099. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  2100. }
  2101. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  2102. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  2103. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  2104. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  2105. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  2106. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  2107. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  2108. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
  2109. /* Disable MSI on chipsets that are known to not support it */
  2110. static void quirk_disable_msi(struct pci_dev *dev)
  2111. {
  2112. if (dev->subordinate) {
  2113. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2114. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2115. }
  2116. }
  2117. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2118. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2119. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2120. /*
  2121. * The APC bridge device in AMD 780 family northbridges has some random
  2122. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2123. * we use the possible vendor/device IDs of the host bridge for the
  2124. * declared quirk, and search for the APC bridge by slot number.
  2125. */
  2126. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2127. {
  2128. struct pci_dev *apc_bridge;
  2129. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2130. if (apc_bridge) {
  2131. if (apc_bridge->device == 0x9602)
  2132. quirk_disable_msi(apc_bridge);
  2133. pci_dev_put(apc_bridge);
  2134. }
  2135. }
  2136. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2137. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2138. /* Go through the list of Hypertransport capabilities and
  2139. * return 1 if a HT MSI capability is found and enabled */
  2140. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2141. {
  2142. int pos, ttl = PCI_FIND_CAP_TTL;
  2143. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2144. while (pos && ttl--) {
  2145. u8 flags;
  2146. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2147. &flags) == 0) {
  2148. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2149. flags & HT_MSI_FLAGS_ENABLE ?
  2150. "enabled" : "disabled");
  2151. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2152. }
  2153. pos = pci_find_next_ht_capability(dev, pos,
  2154. HT_CAPTYPE_MSI_MAPPING);
  2155. }
  2156. return 0;
  2157. }
  2158. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2159. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2160. {
  2161. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2162. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2163. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2164. }
  2165. }
  2166. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2167. quirk_msi_ht_cap);
  2168. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2169. * MSI are supported if the MSI capability set in any of these mappings.
  2170. */
  2171. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2172. {
  2173. struct pci_dev *pdev;
  2174. if (!dev->subordinate)
  2175. return;
  2176. /* check HT MSI cap on this chipset and the root one.
  2177. * a single one having MSI is enough to be sure that MSI are supported.
  2178. */
  2179. pdev = pci_get_slot(dev->bus, 0);
  2180. if (!pdev)
  2181. return;
  2182. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2183. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2184. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2185. }
  2186. pci_dev_put(pdev);
  2187. }
  2188. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2189. quirk_nvidia_ck804_msi_ht_cap);
  2190. /* Force enable MSI mapping capability on HT bridges */
  2191. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2192. {
  2193. int pos, ttl = PCI_FIND_CAP_TTL;
  2194. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2195. while (pos && ttl--) {
  2196. u8 flags;
  2197. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2198. &flags) == 0) {
  2199. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2200. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2201. flags | HT_MSI_FLAGS_ENABLE);
  2202. }
  2203. pos = pci_find_next_ht_capability(dev, pos,
  2204. HT_CAPTYPE_MSI_MAPPING);
  2205. }
  2206. }
  2207. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2208. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2209. ht_enable_msi_mapping);
  2210. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2211. ht_enable_msi_mapping);
  2212. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2213. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2214. * also affects other devices. As for now, turn off msi for this device.
  2215. */
  2216. static void nvenet_msi_disable(struct pci_dev *dev)
  2217. {
  2218. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2219. if (board_name &&
  2220. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2221. strstr(board_name, "P5N32-E SLI"))) {
  2222. dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2223. dev->no_msi = 1;
  2224. }
  2225. }
  2226. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2227. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2228. nvenet_msi_disable);
  2229. /*
  2230. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2231. * config register. This register controls the routing of legacy
  2232. * interrupts from devices that route through the MCP55. If this register
  2233. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2234. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2235. * having this register set properly prevents kdump from booting up
  2236. * properly, so let's make sure that we have it set correctly.
  2237. * Note that this is an undocumented register.
  2238. */
  2239. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2240. {
  2241. u32 cfg;
  2242. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2243. return;
  2244. pci_read_config_dword(dev, 0x74, &cfg);
  2245. if (cfg & ((1 << 2) | (1 << 15))) {
  2246. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2247. cfg &= ~((1 << 2) | (1 << 15));
  2248. pci_write_config_dword(dev, 0x74, cfg);
  2249. }
  2250. }
  2251. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2252. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2253. nvbridge_check_legacy_irq_routing);
  2254. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2255. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2256. nvbridge_check_legacy_irq_routing);
  2257. static int ht_check_msi_mapping(struct pci_dev *dev)
  2258. {
  2259. int pos, ttl = PCI_FIND_CAP_TTL;
  2260. int found = 0;
  2261. /* check if there is HT MSI cap or enabled on this device */
  2262. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2263. while (pos && ttl--) {
  2264. u8 flags;
  2265. if (found < 1)
  2266. found = 1;
  2267. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2268. &flags) == 0) {
  2269. if (flags & HT_MSI_FLAGS_ENABLE) {
  2270. if (found < 2) {
  2271. found = 2;
  2272. break;
  2273. }
  2274. }
  2275. }
  2276. pos = pci_find_next_ht_capability(dev, pos,
  2277. HT_CAPTYPE_MSI_MAPPING);
  2278. }
  2279. return found;
  2280. }
  2281. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2282. {
  2283. struct pci_dev *dev;
  2284. int pos;
  2285. int i, dev_no;
  2286. int found = 0;
  2287. dev_no = host_bridge->devfn >> 3;
  2288. for (i = dev_no + 1; i < 0x20; i++) {
  2289. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2290. if (!dev)
  2291. continue;
  2292. /* found next host bridge ?*/
  2293. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2294. if (pos != 0) {
  2295. pci_dev_put(dev);
  2296. break;
  2297. }
  2298. if (ht_check_msi_mapping(dev)) {
  2299. found = 1;
  2300. pci_dev_put(dev);
  2301. break;
  2302. }
  2303. pci_dev_put(dev);
  2304. }
  2305. return found;
  2306. }
  2307. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2308. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2309. static int is_end_of_ht_chain(struct pci_dev *dev)
  2310. {
  2311. int pos, ctrl_off;
  2312. int end = 0;
  2313. u16 flags, ctrl;
  2314. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2315. if (!pos)
  2316. goto out;
  2317. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2318. ctrl_off = ((flags >> 10) & 1) ?
  2319. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2320. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2321. if (ctrl & (1 << 6))
  2322. end = 1;
  2323. out:
  2324. return end;
  2325. }
  2326. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2327. {
  2328. struct pci_dev *host_bridge;
  2329. int pos;
  2330. int i, dev_no;
  2331. int found = 0;
  2332. dev_no = dev->devfn >> 3;
  2333. for (i = dev_no; i >= 0; i--) {
  2334. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2335. if (!host_bridge)
  2336. continue;
  2337. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2338. if (pos != 0) {
  2339. found = 1;
  2340. break;
  2341. }
  2342. pci_dev_put(host_bridge);
  2343. }
  2344. if (!found)
  2345. return;
  2346. /* don't enable end_device/host_bridge with leaf directly here */
  2347. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2348. host_bridge_with_leaf(host_bridge))
  2349. goto out;
  2350. /* root did that ! */
  2351. if (msi_ht_cap_enabled(host_bridge))
  2352. goto out;
  2353. ht_enable_msi_mapping(dev);
  2354. out:
  2355. pci_dev_put(host_bridge);
  2356. }
  2357. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2358. {
  2359. int pos, ttl = PCI_FIND_CAP_TTL;
  2360. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2361. while (pos && ttl--) {
  2362. u8 flags;
  2363. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2364. &flags) == 0) {
  2365. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2366. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2367. flags & ~HT_MSI_FLAGS_ENABLE);
  2368. }
  2369. pos = pci_find_next_ht_capability(dev, pos,
  2370. HT_CAPTYPE_MSI_MAPPING);
  2371. }
  2372. }
  2373. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2374. {
  2375. struct pci_dev *host_bridge;
  2376. int pos;
  2377. int found;
  2378. if (!pci_msi_enabled())
  2379. return;
  2380. /* check if there is HT MSI cap or enabled on this device */
  2381. found = ht_check_msi_mapping(dev);
  2382. /* no HT MSI CAP */
  2383. if (found == 0)
  2384. return;
  2385. /*
  2386. * HT MSI mapping should be disabled on devices that are below
  2387. * a non-Hypertransport host bridge. Locate the host bridge...
  2388. */
  2389. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2390. if (host_bridge == NULL) {
  2391. dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2392. return;
  2393. }
  2394. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2395. if (pos != 0) {
  2396. /* Host bridge is to HT */
  2397. if (found == 1) {
  2398. /* it is not enabled, try to enable it */
  2399. if (all)
  2400. ht_enable_msi_mapping(dev);
  2401. else
  2402. nv_ht_enable_msi_mapping(dev);
  2403. }
  2404. goto out;
  2405. }
  2406. /* HT MSI is not enabled */
  2407. if (found == 1)
  2408. goto out;
  2409. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2410. ht_disable_msi_mapping(dev);
  2411. out:
  2412. pci_dev_put(host_bridge);
  2413. }
  2414. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2415. {
  2416. return __nv_msi_ht_cap_quirk(dev, 1);
  2417. }
  2418. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2419. {
  2420. return __nv_msi_ht_cap_quirk(dev, 0);
  2421. }
  2422. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2423. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2424. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2425. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2426. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2427. {
  2428. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2429. }
  2430. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2431. {
  2432. struct pci_dev *p;
  2433. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2434. * we need check PCI REVISION ID of SMBus controller to get SB700
  2435. * revision.
  2436. */
  2437. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2438. NULL);
  2439. if (!p)
  2440. return;
  2441. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2442. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2443. pci_dev_put(p);
  2444. }
  2445. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2446. {
  2447. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2448. if (dev->revision < 0x18) {
  2449. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2450. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2451. }
  2452. }
  2453. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2454. PCI_DEVICE_ID_TIGON3_5780,
  2455. quirk_msi_intx_disable_bug);
  2456. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2457. PCI_DEVICE_ID_TIGON3_5780S,
  2458. quirk_msi_intx_disable_bug);
  2459. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2460. PCI_DEVICE_ID_TIGON3_5714,
  2461. quirk_msi_intx_disable_bug);
  2462. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2463. PCI_DEVICE_ID_TIGON3_5714S,
  2464. quirk_msi_intx_disable_bug);
  2465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2466. PCI_DEVICE_ID_TIGON3_5715,
  2467. quirk_msi_intx_disable_bug);
  2468. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2469. PCI_DEVICE_ID_TIGON3_5715S,
  2470. quirk_msi_intx_disable_bug);
  2471. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2472. quirk_msi_intx_disable_ati_bug);
  2473. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2474. quirk_msi_intx_disable_ati_bug);
  2475. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2476. quirk_msi_intx_disable_ati_bug);
  2477. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2478. quirk_msi_intx_disable_ati_bug);
  2479. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2480. quirk_msi_intx_disable_ati_bug);
  2481. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2482. quirk_msi_intx_disable_bug);
  2483. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2484. quirk_msi_intx_disable_bug);
  2485. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2486. quirk_msi_intx_disable_bug);
  2487. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2488. quirk_msi_intx_disable_bug);
  2489. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2490. quirk_msi_intx_disable_bug);
  2491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2492. quirk_msi_intx_disable_bug);
  2493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2494. quirk_msi_intx_disable_bug);
  2495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2496. quirk_msi_intx_disable_bug);
  2497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2498. quirk_msi_intx_disable_bug);
  2499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2500. quirk_msi_intx_disable_qca_bug);
  2501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2502. quirk_msi_intx_disable_qca_bug);
  2503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2504. quirk_msi_intx_disable_qca_bug);
  2505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2506. quirk_msi_intx_disable_qca_bug);
  2507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2508. quirk_msi_intx_disable_qca_bug);
  2509. #endif /* CONFIG_PCI_MSI */
  2510. /* Allow manual resource allocation for PCI hotplug bridges
  2511. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2512. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2513. * kernel fails to allocate resources when hotplug device is
  2514. * inserted and PCI bus is rescanned.
  2515. */
  2516. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2517. {
  2518. dev->is_hotplug_bridge = 1;
  2519. }
  2520. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2521. /*
  2522. * This is a quirk for the Ricoh MMC controller found as a part of
  2523. * some mulifunction chips.
  2524. * This is very similar and based on the ricoh_mmc driver written by
  2525. * Philip Langdale. Thank you for these magic sequences.
  2526. *
  2527. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2528. * and one or both of cardbus or firewire.
  2529. *
  2530. * It happens that they implement SD and MMC
  2531. * support as separate controllers (and PCI functions). The linux SDHCI
  2532. * driver supports MMC cards but the chip detects MMC cards in hardware
  2533. * and directs them to the MMC controller - so the SDHCI driver never sees
  2534. * them.
  2535. *
  2536. * To get around this, we must disable the useless MMC controller.
  2537. * At that point, the SDHCI controller will start seeing them
  2538. * It seems to be the case that the relevant PCI registers to deactivate the
  2539. * MMC controller live on PCI function 0, which might be the cardbus controller
  2540. * or the firewire controller, depending on the particular chip in question
  2541. *
  2542. * This has to be done early, because as soon as we disable the MMC controller
  2543. * other pci functions shift up one level, e.g. function #2 becomes function
  2544. * #1, and this will confuse the pci core.
  2545. */
  2546. #ifdef CONFIG_MMC_RICOH_MMC
  2547. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2548. {
  2549. /* disable via cardbus interface */
  2550. u8 write_enable;
  2551. u8 write_target;
  2552. u8 disable;
  2553. /* disable must be done via function #0 */
  2554. if (PCI_FUNC(dev->devfn))
  2555. return;
  2556. pci_read_config_byte(dev, 0xB7, &disable);
  2557. if (disable & 0x02)
  2558. return;
  2559. pci_read_config_byte(dev, 0x8E, &write_enable);
  2560. pci_write_config_byte(dev, 0x8E, 0xAA);
  2561. pci_read_config_byte(dev, 0x8D, &write_target);
  2562. pci_write_config_byte(dev, 0x8D, 0xB7);
  2563. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2564. pci_write_config_byte(dev, 0x8E, write_enable);
  2565. pci_write_config_byte(dev, 0x8D, write_target);
  2566. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2567. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2568. }
  2569. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2570. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2571. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2572. {
  2573. /* disable via firewire interface */
  2574. u8 write_enable;
  2575. u8 disable;
  2576. /* disable must be done via function #0 */
  2577. if (PCI_FUNC(dev->devfn))
  2578. return;
  2579. /*
  2580. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2581. * certain types of SD/MMC cards. Lowering the SD base
  2582. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2583. *
  2584. * 0x150 - SD2.0 mode enable for changing base clock
  2585. * frequency to 50Mhz
  2586. * 0xe1 - Base clock frequency
  2587. * 0x32 - 50Mhz new clock frequency
  2588. * 0xf9 - Key register for 0x150
  2589. * 0xfc - key register for 0xe1
  2590. */
  2591. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2592. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2593. pci_write_config_byte(dev, 0xf9, 0xfc);
  2594. pci_write_config_byte(dev, 0x150, 0x10);
  2595. pci_write_config_byte(dev, 0xf9, 0x00);
  2596. pci_write_config_byte(dev, 0xfc, 0x01);
  2597. pci_write_config_byte(dev, 0xe1, 0x32);
  2598. pci_write_config_byte(dev, 0xfc, 0x00);
  2599. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2600. }
  2601. pci_read_config_byte(dev, 0xCB, &disable);
  2602. if (disable & 0x02)
  2603. return;
  2604. pci_read_config_byte(dev, 0xCA, &write_enable);
  2605. pci_write_config_byte(dev, 0xCA, 0x57);
  2606. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2607. pci_write_config_byte(dev, 0xCA, write_enable);
  2608. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2609. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2610. }
  2611. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2612. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2613. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2614. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2615. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2616. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2617. #endif /*CONFIG_MMC_RICOH_MMC*/
  2618. #ifdef CONFIG_DMAR_TABLE
  2619. #define VTUNCERRMSK_REG 0x1ac
  2620. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2621. /*
  2622. * This is a quirk for masking vt-d spec defined errors to platform error
  2623. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2624. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2625. * on the RAS config settings of the platform) when a vt-d fault happens.
  2626. * The resulting SMI caused the system to hang.
  2627. *
  2628. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2629. * need to report the same error through other channels.
  2630. */
  2631. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2632. {
  2633. u32 word;
  2634. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2635. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2636. }
  2637. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2638. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2639. #endif
  2640. static void fixup_ti816x_class(struct pci_dev *dev)
  2641. {
  2642. u32 class = dev->class;
  2643. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2644. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2645. dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
  2646. class, dev->class);
  2647. }
  2648. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2649. PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
  2650. /* Some PCIe devices do not work reliably with the claimed maximum
  2651. * payload size supported.
  2652. */
  2653. static void fixup_mpss_256(struct pci_dev *dev)
  2654. {
  2655. dev->pcie_mpss = 1; /* 256 bytes */
  2656. }
  2657. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2658. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2659. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2660. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2661. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2662. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2663. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2664. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2665. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2666. * until all of the devices are discovered and buses walked, read completion
  2667. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2668. * it is possible to hotplug a device with MPS of 256B.
  2669. */
  2670. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2671. {
  2672. int err;
  2673. u16 rcc;
  2674. if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
  2675. pcie_bus_config == PCIE_BUS_DEFAULT)
  2676. return;
  2677. /* Intel errata specifies bits to change but does not say what they are.
  2678. * Keeping them magical until such time as the registers and values can
  2679. * be explained.
  2680. */
  2681. err = pci_read_config_word(dev, 0x48, &rcc);
  2682. if (err) {
  2683. dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
  2684. return;
  2685. }
  2686. if (!(rcc & (1 << 10)))
  2687. return;
  2688. rcc &= ~(1 << 10);
  2689. err = pci_write_config_word(dev, 0x48, rcc);
  2690. if (err) {
  2691. dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
  2692. return;
  2693. }
  2694. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2695. }
  2696. /* Intel 5000 series memory controllers and ports 2-7 */
  2697. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2698. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2699. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2700. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2701. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2702. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2703. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2704. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2705. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2706. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2707. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2708. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2709. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2710. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2711. /* Intel 5100 series memory controllers and ports 2-7 */
  2712. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2713. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2714. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2715. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2716. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2717. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2718. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2719. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2720. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2721. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2722. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2723. /*
  2724. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2725. * work around this, query the size it should be configured to by the device and
  2726. * modify the resource end to correspond to this new size.
  2727. */
  2728. static void quirk_intel_ntb(struct pci_dev *dev)
  2729. {
  2730. int rc;
  2731. u8 val;
  2732. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2733. if (rc)
  2734. return;
  2735. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2736. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2737. if (rc)
  2738. return;
  2739. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2740. }
  2741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2742. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2743. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2744. void (*fn)(struct pci_dev *dev))
  2745. {
  2746. ktime_t calltime = 0;
  2747. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2748. if (initcall_debug) {
  2749. pr_debug("calling %pF @ %i for %s\n",
  2750. fn, task_pid_nr(current), dev_name(&dev->dev));
  2751. calltime = ktime_get();
  2752. }
  2753. return calltime;
  2754. }
  2755. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2756. void (*fn)(struct pci_dev *dev))
  2757. {
  2758. ktime_t delta, rettime;
  2759. unsigned long long duration;
  2760. if (initcall_debug) {
  2761. rettime = ktime_get();
  2762. delta = ktime_sub(rettime, calltime);
  2763. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2764. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2765. fn, duration, dev_name(&dev->dev));
  2766. }
  2767. }
  2768. /*
  2769. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2770. * even though no one is handling them (f.e. i915 driver is never loaded).
  2771. * Additionally the interrupt destination is not set up properly
  2772. * and the interrupt ends up -somewhere-.
  2773. *
  2774. * These spurious interrupts are "sticky" and the kernel disables
  2775. * the (shared) interrupt line after 100.000+ generated interrupts.
  2776. *
  2777. * Fix it by disabling the still enabled interrupts.
  2778. * This resolves crashes often seen on monitor unplug.
  2779. */
  2780. #define I915_DEIER_REG 0x4400c
  2781. static void disable_igfx_irq(struct pci_dev *dev)
  2782. {
  2783. void __iomem *regs = pci_iomap(dev, 0, 0);
  2784. if (regs == NULL) {
  2785. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2786. return;
  2787. }
  2788. /* Check if any interrupt line is still enabled */
  2789. if (readl(regs + I915_DEIER_REG) != 0) {
  2790. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2791. writel(0, regs + I915_DEIER_REG);
  2792. }
  2793. pci_iounmap(dev, regs);
  2794. }
  2795. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2796. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2797. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2798. /*
  2799. * PCI devices which are on Intel chips can skip the 10ms delay
  2800. * before entering D3 mode.
  2801. */
  2802. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2803. {
  2804. dev->d3_delay = 0;
  2805. }
  2806. /* C600 Series devices do not need 10ms d3_delay */
  2807. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2808. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2809. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2810. /* Lynxpoint-H PCH devices do not need 10ms d3_delay */
  2811. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2812. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2813. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2814. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2815. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2816. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2817. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2818. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2819. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2820. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2821. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2822. /* Intel Cherrytrail devices do not need 10ms d3_delay */
  2823. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
  2824. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
  2825. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
  2826. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
  2827. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
  2828. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
  2829. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
  2830. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
  2831. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
  2832. /*
  2833. * Some devices may pass our check in pci_intx_mask_supported() if
  2834. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2835. * support this feature.
  2836. */
  2837. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2838. {
  2839. dev->broken_intx_masking = 1;
  2840. }
  2841. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2842. quirk_broken_intx_masking);
  2843. DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2844. quirk_broken_intx_masking);
  2845. /*
  2846. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2847. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2848. *
  2849. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2850. */
  2851. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
  2852. quirk_broken_intx_masking);
  2853. /*
  2854. * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
  2855. * DisINTx can be set but the interrupt status bit is non-functional.
  2856. */
  2857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572,
  2858. quirk_broken_intx_masking);
  2859. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574,
  2860. quirk_broken_intx_masking);
  2861. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580,
  2862. quirk_broken_intx_masking);
  2863. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581,
  2864. quirk_broken_intx_masking);
  2865. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583,
  2866. quirk_broken_intx_masking);
  2867. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584,
  2868. quirk_broken_intx_masking);
  2869. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585,
  2870. quirk_broken_intx_masking);
  2871. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586,
  2872. quirk_broken_intx_masking);
  2873. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587,
  2874. quirk_broken_intx_masking);
  2875. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588,
  2876. quirk_broken_intx_masking);
  2877. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589,
  2878. quirk_broken_intx_masking);
  2879. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a,
  2880. quirk_broken_intx_masking);
  2881. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b,
  2882. quirk_broken_intx_masking);
  2883. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0,
  2884. quirk_broken_intx_masking);
  2885. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1,
  2886. quirk_broken_intx_masking);
  2887. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2,
  2888. quirk_broken_intx_masking);
  2889. static u16 mellanox_broken_intx_devs[] = {
  2890. PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
  2891. PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
  2892. PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
  2893. PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
  2894. PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
  2895. PCI_DEVICE_ID_MELLANOX_HERMON_EN,
  2896. PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
  2897. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
  2898. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
  2899. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
  2900. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
  2901. PCI_DEVICE_ID_MELLANOX_CONNECTX2,
  2902. PCI_DEVICE_ID_MELLANOX_CONNECTX3,
  2903. PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
  2904. };
  2905. #define CONNECTX_4_CURR_MAX_MINOR 99
  2906. #define CONNECTX_4_INTX_SUPPORT_MINOR 14
  2907. /*
  2908. * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
  2909. * If so, don't mark it as broken.
  2910. * FW minor > 99 means older FW version format and no INTx masking support.
  2911. * FW minor < 14 means new FW version format and no INTx masking support.
  2912. */
  2913. static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
  2914. {
  2915. __be32 __iomem *fw_ver;
  2916. u16 fw_major;
  2917. u16 fw_minor;
  2918. u16 fw_subminor;
  2919. u32 fw_maj_min;
  2920. u32 fw_sub_min;
  2921. int i;
  2922. for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
  2923. if (pdev->device == mellanox_broken_intx_devs[i]) {
  2924. pdev->broken_intx_masking = 1;
  2925. return;
  2926. }
  2927. }
  2928. /* Getting here means Connect-IB cards and up. Connect-IB has no INTx
  2929. * support so shouldn't be checked further
  2930. */
  2931. if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
  2932. return;
  2933. if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
  2934. pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
  2935. return;
  2936. /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
  2937. if (pci_enable_device_mem(pdev)) {
  2938. dev_warn(&pdev->dev, "Can't enable device memory\n");
  2939. return;
  2940. }
  2941. fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
  2942. if (!fw_ver) {
  2943. dev_warn(&pdev->dev, "Can't map ConnectX-4 initialization segment\n");
  2944. goto out;
  2945. }
  2946. /* Reading from resource space should be 32b aligned */
  2947. fw_maj_min = ioread32be(fw_ver);
  2948. fw_sub_min = ioread32be(fw_ver + 1);
  2949. fw_major = fw_maj_min & 0xffff;
  2950. fw_minor = fw_maj_min >> 16;
  2951. fw_subminor = fw_sub_min & 0xffff;
  2952. if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
  2953. fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
  2954. dev_warn(&pdev->dev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
  2955. fw_major, fw_minor, fw_subminor, pdev->device ==
  2956. PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
  2957. pdev->broken_intx_masking = 1;
  2958. }
  2959. iounmap(fw_ver);
  2960. out:
  2961. pci_disable_device(pdev);
  2962. }
  2963. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2964. mellanox_check_broken_intx_masking);
  2965. static void quirk_no_bus_reset(struct pci_dev *dev)
  2966. {
  2967. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2968. }
  2969. /*
  2970. * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
  2971. * The device will throw a Link Down error on AER-capable systems and
  2972. * regardless of AER, config space of the device is never accessible again
  2973. * and typically causes the system to hang or reset when access is attempted.
  2974. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2975. */
  2976. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2977. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
  2978. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
  2979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
  2980. /*
  2981. * Root port on some Cavium CN8xxx chips do not successfully complete a bus
  2982. * reset when used with certain child devices. After the reset, config
  2983. * accesses to the child may fail.
  2984. */
  2985. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
  2986. static void quirk_no_pm_reset(struct pci_dev *dev)
  2987. {
  2988. /*
  2989. * We can't do a bus reset on root bus devices, but an ineffective
  2990. * PM reset may be better than nothing.
  2991. */
  2992. if (!pci_is_root_bus(dev->bus))
  2993. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  2994. }
  2995. /*
  2996. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  2997. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  2998. * to have no effect on the device: it retains the framebuffer contents and
  2999. * monitor sync. Advertising this support makes other layers, like VFIO,
  3000. * assume pci_reset_function() is viable for this device. Mark it as
  3001. * unavailable to skip it when testing reset methods.
  3002. */
  3003. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  3004. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  3005. /*
  3006. * Thunderbolt controllers with broken MSI hotplug signaling:
  3007. * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
  3008. * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
  3009. */
  3010. static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
  3011. {
  3012. if (pdev->is_hotplug_bridge &&
  3013. (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
  3014. pdev->revision <= 1))
  3015. pdev->no_msi = 1;
  3016. }
  3017. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3018. quirk_thunderbolt_hotplug_msi);
  3019. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
  3020. quirk_thunderbolt_hotplug_msi);
  3021. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
  3022. quirk_thunderbolt_hotplug_msi);
  3023. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3024. quirk_thunderbolt_hotplug_msi);
  3025. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
  3026. quirk_thunderbolt_hotplug_msi);
  3027. static void quirk_chelsio_extend_vpd(struct pci_dev *dev)
  3028. {
  3029. pci_set_vpd_size(dev, 8192);
  3030. }
  3031. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x20, quirk_chelsio_extend_vpd);
  3032. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x21, quirk_chelsio_extend_vpd);
  3033. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x22, quirk_chelsio_extend_vpd);
  3034. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x23, quirk_chelsio_extend_vpd);
  3035. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x24, quirk_chelsio_extend_vpd);
  3036. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x25, quirk_chelsio_extend_vpd);
  3037. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x26, quirk_chelsio_extend_vpd);
  3038. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x30, quirk_chelsio_extend_vpd);
  3039. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x31, quirk_chelsio_extend_vpd);
  3040. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x32, quirk_chelsio_extend_vpd);
  3041. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x35, quirk_chelsio_extend_vpd);
  3042. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x36, quirk_chelsio_extend_vpd);
  3043. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x37, quirk_chelsio_extend_vpd);
  3044. #ifdef CONFIG_ACPI
  3045. /*
  3046. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  3047. *
  3048. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  3049. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  3050. * be present after resume if a device was plugged in before suspend.
  3051. *
  3052. * The thunderbolt controller consists of a pcie switch with downstream
  3053. * bridges leading to the NHI and to the tunnel pci bridges.
  3054. *
  3055. * This quirk cuts power to the whole chip. Therefore we have to apply it
  3056. * during suspend_noirq of the upstream bridge.
  3057. *
  3058. * Power is automagically restored before resume. No action is needed.
  3059. */
  3060. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  3061. {
  3062. acpi_handle bridge, SXIO, SXFP, SXLV;
  3063. if (!x86_apple_machine)
  3064. return;
  3065. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  3066. return;
  3067. bridge = ACPI_HANDLE(&dev->dev);
  3068. if (!bridge)
  3069. return;
  3070. /*
  3071. * SXIO and SXLV are present only on machines requiring this quirk.
  3072. * TB bridges in external devices might have the same device id as those
  3073. * on the host, but they will not have the associated ACPI methods. This
  3074. * implicitly checks that we are at the right bridge.
  3075. */
  3076. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  3077. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  3078. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  3079. return;
  3080. dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
  3081. /* magic sequence */
  3082. acpi_execute_simple_method(SXIO, NULL, 1);
  3083. acpi_execute_simple_method(SXFP, NULL, 0);
  3084. msleep(300);
  3085. acpi_execute_simple_method(SXLV, NULL, 0);
  3086. acpi_execute_simple_method(SXIO, NULL, 0);
  3087. acpi_execute_simple_method(SXLV, NULL, 0);
  3088. }
  3089. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
  3090. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3091. quirk_apple_poweroff_thunderbolt);
  3092. /*
  3093. * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
  3094. *
  3095. * During suspend the thunderbolt controller is reset and all pci
  3096. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  3097. * during resume. We have to manually wait for the NHI since there is
  3098. * no parent child relationship between the NHI and the tunneled
  3099. * bridges.
  3100. */
  3101. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  3102. {
  3103. struct pci_dev *sibling = NULL;
  3104. struct pci_dev *nhi = NULL;
  3105. if (!x86_apple_machine)
  3106. return;
  3107. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  3108. return;
  3109. /*
  3110. * Find the NHI and confirm that we are a bridge on the tb host
  3111. * controller and not on a tb endpoint.
  3112. */
  3113. sibling = pci_get_slot(dev->bus, 0x0);
  3114. if (sibling == dev)
  3115. goto out; /* we are the downstream bridge to the NHI */
  3116. if (!sibling || !sibling->subordinate)
  3117. goto out;
  3118. nhi = pci_get_slot(sibling->subordinate, 0x0);
  3119. if (!nhi)
  3120. goto out;
  3121. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  3122. || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
  3123. nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
  3124. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
  3125. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
  3126. || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
  3127. goto out;
  3128. dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
  3129. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  3130. out:
  3131. pci_dev_put(nhi);
  3132. pci_dev_put(sibling);
  3133. }
  3134. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3135. PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3136. quirk_apple_wait_for_thunderbolt);
  3137. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3138. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3139. quirk_apple_wait_for_thunderbolt);
  3140. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3141. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
  3142. quirk_apple_wait_for_thunderbolt);
  3143. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3144. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
  3145. quirk_apple_wait_for_thunderbolt);
  3146. #endif
  3147. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  3148. struct pci_fixup *end)
  3149. {
  3150. ktime_t calltime;
  3151. for (; f < end; f++)
  3152. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  3153. f->class == (u32) PCI_ANY_ID) &&
  3154. (f->vendor == dev->vendor ||
  3155. f->vendor == (u16) PCI_ANY_ID) &&
  3156. (f->device == dev->device ||
  3157. f->device == (u16) PCI_ANY_ID)) {
  3158. calltime = fixup_debug_start(dev, f->hook);
  3159. f->hook(dev);
  3160. fixup_debug_report(dev, calltime, f->hook);
  3161. }
  3162. }
  3163. extern struct pci_fixup __start_pci_fixups_early[];
  3164. extern struct pci_fixup __end_pci_fixups_early[];
  3165. extern struct pci_fixup __start_pci_fixups_header[];
  3166. extern struct pci_fixup __end_pci_fixups_header[];
  3167. extern struct pci_fixup __start_pci_fixups_final[];
  3168. extern struct pci_fixup __end_pci_fixups_final[];
  3169. extern struct pci_fixup __start_pci_fixups_enable[];
  3170. extern struct pci_fixup __end_pci_fixups_enable[];
  3171. extern struct pci_fixup __start_pci_fixups_resume[];
  3172. extern struct pci_fixup __end_pci_fixups_resume[];
  3173. extern struct pci_fixup __start_pci_fixups_resume_early[];
  3174. extern struct pci_fixup __end_pci_fixups_resume_early[];
  3175. extern struct pci_fixup __start_pci_fixups_suspend[];
  3176. extern struct pci_fixup __end_pci_fixups_suspend[];
  3177. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  3178. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  3179. static bool pci_apply_fixup_final_quirks;
  3180. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  3181. {
  3182. struct pci_fixup *start, *end;
  3183. switch (pass) {
  3184. case pci_fixup_early:
  3185. start = __start_pci_fixups_early;
  3186. end = __end_pci_fixups_early;
  3187. break;
  3188. case pci_fixup_header:
  3189. start = __start_pci_fixups_header;
  3190. end = __end_pci_fixups_header;
  3191. break;
  3192. case pci_fixup_final:
  3193. if (!pci_apply_fixup_final_quirks)
  3194. return;
  3195. start = __start_pci_fixups_final;
  3196. end = __end_pci_fixups_final;
  3197. break;
  3198. case pci_fixup_enable:
  3199. start = __start_pci_fixups_enable;
  3200. end = __end_pci_fixups_enable;
  3201. break;
  3202. case pci_fixup_resume:
  3203. start = __start_pci_fixups_resume;
  3204. end = __end_pci_fixups_resume;
  3205. break;
  3206. case pci_fixup_resume_early:
  3207. start = __start_pci_fixups_resume_early;
  3208. end = __end_pci_fixups_resume_early;
  3209. break;
  3210. case pci_fixup_suspend:
  3211. start = __start_pci_fixups_suspend;
  3212. end = __end_pci_fixups_suspend;
  3213. break;
  3214. case pci_fixup_suspend_late:
  3215. start = __start_pci_fixups_suspend_late;
  3216. end = __end_pci_fixups_suspend_late;
  3217. break;
  3218. default:
  3219. /* stupid compiler warning, you would think with an enum... */
  3220. return;
  3221. }
  3222. pci_do_fixups(dev, start, end);
  3223. }
  3224. EXPORT_SYMBOL(pci_fixup_device);
  3225. static int __init pci_apply_final_quirks(void)
  3226. {
  3227. struct pci_dev *dev = NULL;
  3228. u8 cls = 0;
  3229. u8 tmp;
  3230. if (pci_cache_line_size)
  3231. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  3232. pci_cache_line_size << 2);
  3233. pci_apply_fixup_final_quirks = true;
  3234. for_each_pci_dev(dev) {
  3235. pci_fixup_device(pci_fixup_final, dev);
  3236. /*
  3237. * If arch hasn't set it explicitly yet, use the CLS
  3238. * value shared by all PCI devices. If there's a
  3239. * mismatch, fall back to the default value.
  3240. */
  3241. if (!pci_cache_line_size) {
  3242. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  3243. if (!cls)
  3244. cls = tmp;
  3245. if (!tmp || cls == tmp)
  3246. continue;
  3247. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  3248. cls << 2, tmp << 2,
  3249. pci_dfl_cache_line_size << 2);
  3250. pci_cache_line_size = pci_dfl_cache_line_size;
  3251. }
  3252. }
  3253. if (!pci_cache_line_size) {
  3254. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  3255. cls << 2, pci_dfl_cache_line_size << 2);
  3256. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  3257. }
  3258. return 0;
  3259. }
  3260. fs_initcall_sync(pci_apply_final_quirks);
  3261. /*
  3262. * Following are device-specific reset methods which can be used to
  3263. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  3264. * not available.
  3265. */
  3266. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  3267. {
  3268. /*
  3269. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  3270. *
  3271. * The 82599 supports FLR on VFs, but FLR support is reported only
  3272. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  3273. * Thus we must call pcie_flr() directly without first checking if it is
  3274. * supported.
  3275. */
  3276. if (!probe)
  3277. pcie_flr(dev);
  3278. return 0;
  3279. }
  3280. #define SOUTH_CHICKEN2 0xc2004
  3281. #define PCH_PP_STATUS 0xc7200
  3282. #define PCH_PP_CONTROL 0xc7204
  3283. #define MSG_CTL 0x45010
  3284. #define NSDE_PWR_STATE 0xd0100
  3285. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  3286. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  3287. {
  3288. void __iomem *mmio_base;
  3289. unsigned long timeout;
  3290. u32 val;
  3291. if (probe)
  3292. return 0;
  3293. mmio_base = pci_iomap(dev, 0, 0);
  3294. if (!mmio_base)
  3295. return -ENOMEM;
  3296. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3297. /*
  3298. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3299. * driver loaded sets the right bits. However, this's a reset and
  3300. * the bits have been set by i915 previously, so we clobber
  3301. * SOUTH_CHICKEN2 register directly here.
  3302. */
  3303. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3304. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3305. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3306. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3307. do {
  3308. val = ioread32(mmio_base + PCH_PP_STATUS);
  3309. if ((val & 0xb0000000) == 0)
  3310. goto reset_complete;
  3311. msleep(10);
  3312. } while (time_before(jiffies, timeout));
  3313. dev_warn(&dev->dev, "timeout during reset\n");
  3314. reset_complete:
  3315. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3316. pci_iounmap(dev, mmio_base);
  3317. return 0;
  3318. }
  3319. /*
  3320. * Device-specific reset method for Chelsio T4-based adapters.
  3321. */
  3322. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3323. {
  3324. u16 old_command;
  3325. u16 msix_flags;
  3326. /*
  3327. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3328. * that we have no device-specific reset method.
  3329. */
  3330. if ((dev->device & 0xf000) != 0x4000)
  3331. return -ENOTTY;
  3332. /*
  3333. * If this is the "probe" phase, return 0 indicating that we can
  3334. * reset this device.
  3335. */
  3336. if (probe)
  3337. return 0;
  3338. /*
  3339. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3340. * Master has been disabled. We need to have it on till the Function
  3341. * Level Reset completes. (BUS_MASTER is disabled in
  3342. * pci_reset_function()).
  3343. */
  3344. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3345. pci_write_config_word(dev, PCI_COMMAND,
  3346. old_command | PCI_COMMAND_MASTER);
  3347. /*
  3348. * Perform the actual device function reset, saving and restoring
  3349. * configuration information around the reset.
  3350. */
  3351. pci_save_state(dev);
  3352. /*
  3353. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3354. * are disabled when an MSI-X interrupt message needs to be delivered.
  3355. * So we briefly re-enable MSI-X interrupts for the duration of the
  3356. * FLR. The pci_restore_state() below will restore the original
  3357. * MSI-X state.
  3358. */
  3359. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3360. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3361. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3362. msix_flags |
  3363. PCI_MSIX_FLAGS_ENABLE |
  3364. PCI_MSIX_FLAGS_MASKALL);
  3365. pcie_flr(dev);
  3366. /*
  3367. * Restore the configuration information (BAR values, etc.) including
  3368. * the original PCI Configuration Space Command word, and return
  3369. * success.
  3370. */
  3371. pci_restore_state(dev);
  3372. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3373. return 0;
  3374. }
  3375. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3376. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3377. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3378. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3379. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3380. reset_intel_82599_sfp_virtfn },
  3381. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3382. reset_ivb_igd },
  3383. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3384. reset_ivb_igd },
  3385. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3386. reset_chelsio_generic_dev },
  3387. { 0 }
  3388. };
  3389. /*
  3390. * These device-specific reset methods are here rather than in a driver
  3391. * because when a host assigns a device to a guest VM, the host may need
  3392. * to reset the device but probably doesn't have a driver for it.
  3393. */
  3394. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3395. {
  3396. const struct pci_dev_reset_methods *i;
  3397. for (i = pci_dev_reset_methods; i->reset; i++) {
  3398. if ((i->vendor == dev->vendor ||
  3399. i->vendor == (u16)PCI_ANY_ID) &&
  3400. (i->device == dev->device ||
  3401. i->device == (u16)PCI_ANY_ID))
  3402. return i->reset(dev, probe);
  3403. }
  3404. return -ENOTTY;
  3405. }
  3406. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3407. {
  3408. if (PCI_FUNC(dev->devfn) != 0)
  3409. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  3410. }
  3411. /*
  3412. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3413. *
  3414. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3415. */
  3416. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3418. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3419. {
  3420. if (PCI_FUNC(dev->devfn) != 1)
  3421. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
  3422. }
  3423. /*
  3424. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3425. * SKUs function 1 is present and is a legacy IDE controller, in other
  3426. * SKUs this function is not present, making this a ghost requester.
  3427. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3428. */
  3429. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3430. quirk_dma_func1_alias);
  3431. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3432. quirk_dma_func1_alias);
  3433. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3434. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3435. quirk_dma_func1_alias);
  3436. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3437. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3438. quirk_dma_func1_alias);
  3439. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3440. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3441. quirk_dma_func1_alias);
  3442. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
  3443. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
  3444. quirk_dma_func1_alias);
  3445. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3446. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3447. quirk_dma_func1_alias);
  3448. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3449. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3450. quirk_dma_func1_alias);
  3451. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3452. quirk_dma_func1_alias);
  3453. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3454. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3455. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3456. quirk_dma_func1_alias);
  3457. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
  3458. DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
  3459. 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
  3460. quirk_dma_func1_alias);
  3461. /*
  3462. * Some devices DMA with the wrong devfn, not just the wrong function.
  3463. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3464. * the alias is "fixed" and independent of the device devfn.
  3465. *
  3466. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3467. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3468. * single device on the secondary bus. In reality, the single exposed
  3469. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3470. * that provides a bridge to the internal bus of the I/O processor. The
  3471. * controller supports private devices, which can be hidden from PCI config
  3472. * space. In the case of the Adaptec 3405, a private device at 01.0
  3473. * appears to be the DMA engine, which therefore needs to become a DMA
  3474. * alias for the device.
  3475. */
  3476. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3477. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3478. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3479. .driver_data = PCI_DEVFN(1, 0) },
  3480. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3481. PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
  3482. .driver_data = PCI_DEVFN(1, 0) },
  3483. { 0 }
  3484. };
  3485. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3486. {
  3487. const struct pci_device_id *id;
  3488. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3489. if (id)
  3490. pci_add_dma_alias(dev, id->driver_data);
  3491. }
  3492. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3493. /*
  3494. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3495. * using the wrong DMA alias for the device. Some of these devices can be
  3496. * used as either forward or reverse bridges, so we need to test whether the
  3497. * device is operating in the correct mode. We could probably apply this
  3498. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3499. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3500. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3501. */
  3502. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3503. {
  3504. if (!pci_is_root_bus(pdev->bus) &&
  3505. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3506. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3507. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3508. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3509. }
  3510. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3511. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3512. quirk_use_pcie_bridge_dma_alias);
  3513. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3514. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3515. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3516. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3517. /* ITE 8893 has the same problem as the 8892 */
  3518. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
  3519. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3520. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3521. /*
  3522. * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
  3523. * be added as aliases to the DMA device in order to allow buffer access
  3524. * when IOMMU is enabled. Following devfns have to match RIT-LUT table
  3525. * programmed in the EEPROM.
  3526. */
  3527. static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
  3528. {
  3529. pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
  3530. pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
  3531. pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
  3532. }
  3533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
  3534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
  3535. /*
  3536. * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
  3537. * associated not at the root bus, but at a bridge below. This quirk avoids
  3538. * generating invalid DMA aliases.
  3539. */
  3540. static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
  3541. {
  3542. pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
  3543. }
  3544. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
  3545. quirk_bridge_cavm_thrx2_pcie_root);
  3546. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
  3547. quirk_bridge_cavm_thrx2_pcie_root);
  3548. /*
  3549. * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
  3550. * class code. Fix it.
  3551. */
  3552. static void quirk_tw686x_class(struct pci_dev *pdev)
  3553. {
  3554. u32 class = pdev->class;
  3555. /* Use "Multimedia controller" class */
  3556. pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
  3557. dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
  3558. class, pdev->class);
  3559. }
  3560. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
  3561. quirk_tw686x_class);
  3562. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
  3563. quirk_tw686x_class);
  3564. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
  3565. quirk_tw686x_class);
  3566. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
  3567. quirk_tw686x_class);
  3568. /*
  3569. * Some devices have problems with Transaction Layer Packets with the Relaxed
  3570. * Ordering Attribute set. Such devices should mark themselves and other
  3571. * Device Drivers should check before sending TLPs with RO set.
  3572. */
  3573. static void quirk_relaxedordering_disable(struct pci_dev *dev)
  3574. {
  3575. dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
  3576. dev_info(&dev->dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
  3577. }
  3578. /*
  3579. * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
  3580. * Complex has a Flow Control Credit issue which can cause performance
  3581. * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
  3582. */
  3583. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
  3584. quirk_relaxedordering_disable);
  3585. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
  3586. quirk_relaxedordering_disable);
  3587. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
  3588. quirk_relaxedordering_disable);
  3589. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
  3590. quirk_relaxedordering_disable);
  3591. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
  3592. quirk_relaxedordering_disable);
  3593. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
  3594. quirk_relaxedordering_disable);
  3595. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
  3596. quirk_relaxedordering_disable);
  3597. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
  3598. quirk_relaxedordering_disable);
  3599. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
  3600. quirk_relaxedordering_disable);
  3601. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
  3602. quirk_relaxedordering_disable);
  3603. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
  3604. quirk_relaxedordering_disable);
  3605. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
  3606. quirk_relaxedordering_disable);
  3607. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
  3608. quirk_relaxedordering_disable);
  3609. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
  3610. quirk_relaxedordering_disable);
  3611. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
  3612. quirk_relaxedordering_disable);
  3613. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
  3614. quirk_relaxedordering_disable);
  3615. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
  3616. quirk_relaxedordering_disable);
  3617. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
  3618. quirk_relaxedordering_disable);
  3619. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
  3620. quirk_relaxedordering_disable);
  3621. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
  3622. quirk_relaxedordering_disable);
  3623. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
  3624. quirk_relaxedordering_disable);
  3625. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
  3626. quirk_relaxedordering_disable);
  3627. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
  3628. quirk_relaxedordering_disable);
  3629. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
  3630. quirk_relaxedordering_disable);
  3631. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
  3632. quirk_relaxedordering_disable);
  3633. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
  3634. quirk_relaxedordering_disable);
  3635. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
  3636. quirk_relaxedordering_disable);
  3637. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
  3638. quirk_relaxedordering_disable);
  3639. /*
  3640. * The AMD ARM A1100 (AKA "SEATTLE") SoC has a bug in its PCIe Root Complex
  3641. * where Upstream Transaction Layer Packets with the Relaxed Ordering
  3642. * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
  3643. * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
  3644. * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
  3645. * November 10, 2010). As a result, on this platform we can't use Relaxed
  3646. * Ordering for Upstream TLPs.
  3647. */
  3648. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
  3649. quirk_relaxedordering_disable);
  3650. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
  3651. quirk_relaxedordering_disable);
  3652. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
  3653. quirk_relaxedordering_disable);
  3654. /*
  3655. * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
  3656. * values for the Attribute as were supplied in the header of the
  3657. * corresponding Request, except as explicitly allowed when IDO is used."
  3658. *
  3659. * If a non-compliant device generates a completion with a different
  3660. * attribute than the request, the receiver may accept it (which itself
  3661. * seems non-compliant based on sec 2.3.2), or it may handle it as a
  3662. * Malformed TLP or an Unexpected Completion, which will probably lead to a
  3663. * device access timeout.
  3664. *
  3665. * If the non-compliant device generates completions with zero attributes
  3666. * (instead of copying the attributes from the request), we can work around
  3667. * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
  3668. * upstream devices so they always generate requests with zero attributes.
  3669. *
  3670. * This affects other devices under the same Root Port, but since these
  3671. * attributes are performance hints, there should be no functional problem.
  3672. *
  3673. * Note that Configuration Space accesses are never supposed to have TLP
  3674. * Attributes, so we're safe waiting till after any Configuration Space
  3675. * accesses to do the Root Port fixup.
  3676. */
  3677. static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
  3678. {
  3679. struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
  3680. if (!root_port) {
  3681. dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
  3682. return;
  3683. }
  3684. dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
  3685. dev_name(&pdev->dev));
  3686. pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
  3687. PCI_EXP_DEVCTL_RELAX_EN |
  3688. PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
  3689. }
  3690. /*
  3691. * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
  3692. * Completion it generates.
  3693. */
  3694. static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
  3695. {
  3696. /*
  3697. * This mask/compare operation selects for Physical Function 4 on a
  3698. * T5. We only need to fix up the Root Port once for any of the
  3699. * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
  3700. * 0x54xx so we use that one,
  3701. */
  3702. if ((pdev->device & 0xff00) == 0x5400)
  3703. quirk_disable_root_port_attributes(pdev);
  3704. }
  3705. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3706. quirk_chelsio_T5_disable_root_port_attributes);
  3707. /*
  3708. * AMD has indicated that the devices below do not support peer-to-peer
  3709. * in any system where they are found in the southbridge with an AMD
  3710. * IOMMU in the system. Multifunction devices that do not support
  3711. * peer-to-peer between functions can claim to support a subset of ACS.
  3712. * Such devices effectively enable request redirect (RR) and completion
  3713. * redirect (CR) since all transactions are redirected to the upstream
  3714. * root complex.
  3715. *
  3716. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3717. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3718. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3719. *
  3720. * 1002:4385 SBx00 SMBus Controller
  3721. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3722. * 1002:4383 SBx00 Azalia (Intel HDA)
  3723. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3724. * 1002:4384 SBx00 PCI to PCI Bridge
  3725. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3726. *
  3727. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3728. *
  3729. * 1022:780f [AMD] FCH PCI Bridge
  3730. * 1022:7809 [AMD] FCH USB OHCI Controller
  3731. */
  3732. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3733. {
  3734. #ifdef CONFIG_ACPI
  3735. struct acpi_table_header *header = NULL;
  3736. acpi_status status;
  3737. /* Targeting multifunction devices on the SB (appears on root bus) */
  3738. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3739. return -ENODEV;
  3740. /* The IVRS table describes the AMD IOMMU */
  3741. status = acpi_get_table("IVRS", 0, &header);
  3742. if (ACPI_FAILURE(status))
  3743. return -ENODEV;
  3744. /* Filter out flags not applicable to multifunction */
  3745. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3746. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3747. #else
  3748. return -ENODEV;
  3749. #endif
  3750. }
  3751. static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
  3752. {
  3753. /*
  3754. * Effectively selects all downstream ports for whole ThunderX 1
  3755. * family by 0xf800 mask (which represents 8 SoCs), while the lower
  3756. * bits of device ID are used to indicate which subdevice is used
  3757. * within the SoC.
  3758. */
  3759. return (pci_is_pcie(dev) &&
  3760. (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) &&
  3761. ((dev->device & 0xf800) == 0xa000));
  3762. }
  3763. static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
  3764. {
  3765. /*
  3766. * Cavium root ports don't advertise an ACS capability. However,
  3767. * the RTL internally implements similar protection as if ACS had
  3768. * Request Redirection, Completion Redirection, Source Validation,
  3769. * and Upstream Forwarding features enabled. Assert that the
  3770. * hardware implements and enables equivalent ACS functionality for
  3771. * these flags.
  3772. */
  3773. acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
  3774. if (!pci_quirk_cavium_acs_match(dev))
  3775. return -ENOTTY;
  3776. return acs_flags ? 0 : 1;
  3777. }
  3778. static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
  3779. {
  3780. /*
  3781. * X-Gene root matching this quirk do not allow peer-to-peer
  3782. * transactions with others, allowing masking out these bits as if they
  3783. * were unimplemented in the ACS capability.
  3784. */
  3785. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
  3786. return acs_flags ? 0 : 1;
  3787. }
  3788. /*
  3789. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3790. * transactions and validate bus numbers in requests, but do not provide an
  3791. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3792. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3793. */
  3794. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3795. /* Ibexpeak PCH */
  3796. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3797. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3798. /* Cougarpoint PCH */
  3799. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3800. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3801. /* Pantherpoint PCH */
  3802. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3803. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3804. /* Lynxpoint-H PCH */
  3805. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3806. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3807. /* Lynxpoint-LP PCH */
  3808. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3809. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3810. /* Wildcat PCH */
  3811. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3812. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3813. /* Patsburg (X79) PCH */
  3814. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3815. /* Wellsburg (X99) PCH */
  3816. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3817. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3818. /* Lynx Point (9 series) PCH */
  3819. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3820. };
  3821. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3822. {
  3823. int i;
  3824. /* Filter out a few obvious non-matches first */
  3825. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3826. return false;
  3827. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3828. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3829. return true;
  3830. return false;
  3831. }
  3832. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3833. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3834. {
  3835. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3836. INTEL_PCH_ACS_FLAGS : 0;
  3837. if (!pci_quirk_intel_pch_acs_match(dev))
  3838. return -ENOTTY;
  3839. return acs_flags & ~flags ? 0 : 1;
  3840. }
  3841. /*
  3842. * These QCOM root ports do provide ACS-like features to disable peer
  3843. * transactions and validate bus numbers in requests, but do not provide an
  3844. * actual PCIe ACS capability. Hardware supports source validation but it
  3845. * will report the issue as Completer Abort instead of ACS Violation.
  3846. * Hardware doesn't support peer-to-peer and each root port is a root
  3847. * complex with unique segment numbers. It is not possible for one root
  3848. * port to pass traffic to another root port. All PCIe transactions are
  3849. * terminated inside the root port.
  3850. */
  3851. static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
  3852. {
  3853. u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
  3854. int ret = acs_flags & ~flags ? 0 : 1;
  3855. dev_info(&dev->dev, "Using QCOM ACS Quirk (%d)\n", ret);
  3856. return ret;
  3857. }
  3858. /*
  3859. * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
  3860. * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
  3861. * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
  3862. * control registers whereas the PCIe spec packs them into words (Rev 3.0,
  3863. * 7.16 ACS Extended Capability). The bit definitions are correct, but the
  3864. * control register is at offset 8 instead of 6 and we should probably use
  3865. * dword accesses to them. This applies to the following PCI Device IDs, as
  3866. * found in volume 1 of the datasheet[2]:
  3867. *
  3868. * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
  3869. * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
  3870. *
  3871. * N.B. This doesn't fix what lspci shows.
  3872. *
  3873. * The 100 series chipset specification update includes this as errata #23[3].
  3874. *
  3875. * The 200 series chipset (Union Point) has the same bug according to the
  3876. * specification update (Intel 200 Series Chipset Family Platform Controller
  3877. * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
  3878. * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
  3879. * chipset include:
  3880. *
  3881. * 0xa290-0xa29f PCI Express Root port #{0-16}
  3882. * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
  3883. *
  3884. * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
  3885. * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
  3886. * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
  3887. * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
  3888. * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
  3889. */
  3890. static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
  3891. {
  3892. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3893. return false;
  3894. switch (dev->device) {
  3895. case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
  3896. case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
  3897. return true;
  3898. }
  3899. return false;
  3900. }
  3901. #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
  3902. static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3903. {
  3904. int pos;
  3905. u32 cap, ctrl;
  3906. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  3907. return -ENOTTY;
  3908. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  3909. if (!pos)
  3910. return -ENOTTY;
  3911. /* see pci_acs_flags_enabled() */
  3912. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  3913. acs_flags &= (cap | PCI_ACS_EC);
  3914. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  3915. return acs_flags & ~ctrl ? 0 : 1;
  3916. }
  3917. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3918. {
  3919. /*
  3920. * SV, TB, and UF are not relevant to multifunction endpoints.
  3921. *
  3922. * Multifunction devices are only required to implement RR, CR, and DT
  3923. * in their ACS capability if they support peer-to-peer transactions.
  3924. * Devices matching this quirk have been verified by the vendor to not
  3925. * perform peer-to-peer with other functions, allowing us to mask out
  3926. * these bits as if they were unimplemented in the ACS capability.
  3927. */
  3928. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3929. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3930. return acs_flags ? 0 : 1;
  3931. }
  3932. static const struct pci_dev_acs_enabled {
  3933. u16 vendor;
  3934. u16 device;
  3935. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3936. } pci_dev_acs_enabled[] = {
  3937. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3938. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3939. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3940. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3941. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3942. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3943. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3944. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3945. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3946. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3947. { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
  3948. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3949. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3950. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3951. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3952. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3953. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3954. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3955. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3956. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3957. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3958. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3959. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3960. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3961. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3962. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3963. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3964. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3965. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3966. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3967. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3968. /* 82580 */
  3969. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3970. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3971. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3972. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3973. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3974. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3975. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3976. /* 82576 */
  3977. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3978. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3979. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3980. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3981. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3982. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3983. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3984. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3985. /* 82575 */
  3986. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3987. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3988. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3989. /* I350 */
  3990. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3991. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3992. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3993. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3994. /* 82571 (Quads omitted due to non-ACS switch) */
  3995. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3996. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3997. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3998. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3999. /* I219 */
  4000. { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
  4001. { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
  4002. /* QCOM QDF2xxx root ports */
  4003. { 0x17cb, 0x400, pci_quirk_qcom_rp_acs },
  4004. { 0x17cb, 0x401, pci_quirk_qcom_rp_acs },
  4005. /* Intel PCH root ports */
  4006. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  4007. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
  4008. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  4009. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  4010. /* Cavium ThunderX */
  4011. { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
  4012. /* APM X-Gene */
  4013. { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
  4014. { 0 }
  4015. };
  4016. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  4017. {
  4018. const struct pci_dev_acs_enabled *i;
  4019. int ret;
  4020. /*
  4021. * Allow devices that do not expose standard PCIe ACS capabilities
  4022. * or control to indicate their support here. Multi-function express
  4023. * devices which do not allow internal peer-to-peer between functions,
  4024. * but do not implement PCIe ACS may wish to return true here.
  4025. */
  4026. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  4027. if ((i->vendor == dev->vendor ||
  4028. i->vendor == (u16)PCI_ANY_ID) &&
  4029. (i->device == dev->device ||
  4030. i->device == (u16)PCI_ANY_ID)) {
  4031. ret = i->acs_enabled(dev, acs_flags);
  4032. if (ret >= 0)
  4033. return ret;
  4034. }
  4035. }
  4036. return -ENOTTY;
  4037. }
  4038. /* Config space offset of Root Complex Base Address register */
  4039. #define INTEL_LPC_RCBA_REG 0xf0
  4040. /* 31:14 RCBA address */
  4041. #define INTEL_LPC_RCBA_MASK 0xffffc000
  4042. /* RCBA Enable */
  4043. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  4044. /* Backbone Scratch Pad Register */
  4045. #define INTEL_BSPR_REG 0x1104
  4046. /* Backbone Peer Non-Posted Disable */
  4047. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  4048. /* Backbone Peer Posted Disable */
  4049. #define INTEL_BSPR_REG_BPPD (1 << 9)
  4050. /* Upstream Peer Decode Configuration Register */
  4051. #define INTEL_UPDCR_REG 0x1114
  4052. /* 5:0 Peer Decode Enable bits */
  4053. #define INTEL_UPDCR_REG_MASK 0x3f
  4054. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  4055. {
  4056. u32 rcba, bspr, updcr;
  4057. void __iomem *rcba_mem;
  4058. /*
  4059. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  4060. * are D28:F* and therefore get probed before LPC, thus we can't
  4061. * use pci_get_slot/pci_read_config_dword here.
  4062. */
  4063. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  4064. INTEL_LPC_RCBA_REG, &rcba);
  4065. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  4066. return -EINVAL;
  4067. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  4068. PAGE_ALIGN(INTEL_UPDCR_REG));
  4069. if (!rcba_mem)
  4070. return -ENOMEM;
  4071. /*
  4072. * The BSPR can disallow peer cycles, but it's set by soft strap and
  4073. * therefore read-only. If both posted and non-posted peer cycles are
  4074. * disallowed, we're ok. If either are allowed, then we need to use
  4075. * the UPDCR to disable peer decodes for each port. This provides the
  4076. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  4077. */
  4078. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  4079. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  4080. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  4081. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  4082. if (updcr & INTEL_UPDCR_REG_MASK) {
  4083. dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
  4084. updcr &= ~INTEL_UPDCR_REG_MASK;
  4085. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  4086. }
  4087. }
  4088. iounmap(rcba_mem);
  4089. return 0;
  4090. }
  4091. /* Miscellaneous Port Configuration register */
  4092. #define INTEL_MPC_REG 0xd8
  4093. /* MPC: Invalid Receive Bus Number Check Enable */
  4094. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  4095. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  4096. {
  4097. u32 mpc;
  4098. /*
  4099. * When enabled, the IRBNCE bit of the MPC register enables the
  4100. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  4101. * ensures that requester IDs fall within the bus number range
  4102. * of the bridge. Enable if not already.
  4103. */
  4104. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  4105. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  4106. dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
  4107. mpc |= INTEL_MPC_REG_IRBNCE;
  4108. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  4109. }
  4110. }
  4111. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  4112. {
  4113. if (!pci_quirk_intel_pch_acs_match(dev))
  4114. return -ENOTTY;
  4115. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  4116. dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
  4117. return 0;
  4118. }
  4119. pci_quirk_enable_intel_rp_mpc_acs(dev);
  4120. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  4121. dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
  4122. return 0;
  4123. }
  4124. static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
  4125. {
  4126. int pos;
  4127. u32 cap, ctrl;
  4128. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  4129. return -ENOTTY;
  4130. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  4131. if (!pos)
  4132. return -ENOTTY;
  4133. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  4134. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  4135. ctrl |= (cap & PCI_ACS_SV);
  4136. ctrl |= (cap & PCI_ACS_RR);
  4137. ctrl |= (cap & PCI_ACS_CR);
  4138. ctrl |= (cap & PCI_ACS_UF);
  4139. pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
  4140. dev_info(&dev->dev, "Intel SPT PCH root port ACS workaround enabled\n");
  4141. return 0;
  4142. }
  4143. static const struct pci_dev_enable_acs {
  4144. u16 vendor;
  4145. u16 device;
  4146. int (*enable_acs)(struct pci_dev *dev);
  4147. } pci_dev_enable_acs[] = {
  4148. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  4149. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_spt_pch_acs },
  4150. { 0 }
  4151. };
  4152. int pci_dev_specific_enable_acs(struct pci_dev *dev)
  4153. {
  4154. const struct pci_dev_enable_acs *i;
  4155. int ret;
  4156. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  4157. if ((i->vendor == dev->vendor ||
  4158. i->vendor == (u16)PCI_ANY_ID) &&
  4159. (i->device == dev->device ||
  4160. i->device == (u16)PCI_ANY_ID)) {
  4161. ret = i->enable_acs(dev);
  4162. if (ret >= 0)
  4163. return ret;
  4164. }
  4165. }
  4166. return -ENOTTY;
  4167. }
  4168. /*
  4169. * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
  4170. * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
  4171. * Next Capability pointer in the MSI Capability Structure should point to
  4172. * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
  4173. * the list.
  4174. */
  4175. static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
  4176. {
  4177. int pos, i = 0;
  4178. u8 next_cap;
  4179. u16 reg16, *cap;
  4180. struct pci_cap_saved_state *state;
  4181. /* Bail if the hardware bug is fixed */
  4182. if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
  4183. return;
  4184. /* Bail if MSI Capability Structure is not found for some reason */
  4185. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  4186. if (!pos)
  4187. return;
  4188. /*
  4189. * Bail if Next Capability pointer in the MSI Capability Structure
  4190. * is not the expected incorrect 0x00.
  4191. */
  4192. pci_read_config_byte(pdev, pos + 1, &next_cap);
  4193. if (next_cap)
  4194. return;
  4195. /*
  4196. * PCIe Capability Structure is expected to be at 0x50 and should
  4197. * terminate the list (Next Capability pointer is 0x00). Verify
  4198. * Capability Id and Next Capability pointer is as expected.
  4199. * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
  4200. * to correctly set kernel data structures which have already been
  4201. * set incorrectly due to the hardware bug.
  4202. */
  4203. pos = 0x50;
  4204. pci_read_config_word(pdev, pos, &reg16);
  4205. if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
  4206. u32 status;
  4207. #ifndef PCI_EXP_SAVE_REGS
  4208. #define PCI_EXP_SAVE_REGS 7
  4209. #endif
  4210. int size = PCI_EXP_SAVE_REGS * sizeof(u16);
  4211. pdev->pcie_cap = pos;
  4212. pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
  4213. pdev->pcie_flags_reg = reg16;
  4214. pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
  4215. pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
  4216. pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
  4217. if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
  4218. PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
  4219. pdev->cfg_size = PCI_CFG_SPACE_SIZE;
  4220. if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
  4221. return;
  4222. /*
  4223. * Save PCIE cap
  4224. */
  4225. state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
  4226. if (!state)
  4227. return;
  4228. state->cap.cap_nr = PCI_CAP_ID_EXP;
  4229. state->cap.cap_extended = 0;
  4230. state->cap.size = size;
  4231. cap = (u16 *)&state->cap.data[0];
  4232. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
  4233. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
  4234. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
  4235. pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
  4236. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
  4237. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
  4238. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
  4239. hlist_add_head(&state->next, &pdev->saved_cap_space);
  4240. }
  4241. }
  4242. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
  4243. /* FLR may cause some 82579 devices to hang. */
  4244. static void quirk_intel_no_flr(struct pci_dev *dev)
  4245. {
  4246. dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
  4247. }
  4248. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
  4249. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
  4250. static void quirk_no_ext_tags(struct pci_dev *pdev)
  4251. {
  4252. struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
  4253. if (!bridge)
  4254. return;
  4255. bridge->no_ext_tags = 1;
  4256. dev_info(&pdev->dev, "disabling Extended Tags (this device can't handle them)\n");
  4257. pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
  4258. }
  4259. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
  4260. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
  4261. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
  4262. #ifdef CONFIG_PCI_ATS
  4263. /*
  4264. * Some devices have a broken ATS implementation causing IOMMU stalls.
  4265. * Don't use ATS for those devices.
  4266. */
  4267. static void quirk_no_ats(struct pci_dev *pdev)
  4268. {
  4269. dev_info(&pdev->dev, "disabling ATS (broken on this device)\n");
  4270. pdev->ats_cap = 0;
  4271. }
  4272. /* AMD Stoney platform GPU */
  4273. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
  4274. #endif /* CONFIG_PCI_ATS */
  4275. /* Freescale PCIe doesn't support MSI in RC mode */
  4276. static void quirk_fsl_no_msi(struct pci_dev *pdev)
  4277. {
  4278. if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
  4279. pdev->no_msi = 1;
  4280. }
  4281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);