davinci-mcasp.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/of.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/of_device.h>
  28. #include <linux/platform_data/davinci_asp.h>
  29. #include <linux/math64.h>
  30. #include <sound/asoundef.h>
  31. #include <sound/core.h>
  32. #include <sound/pcm.h>
  33. #include <sound/pcm_params.h>
  34. #include <sound/initval.h>
  35. #include <sound/soc.h>
  36. #include <sound/dmaengine_pcm.h>
  37. #include "edma-pcm.h"
  38. #include "../omap/sdma-pcm.h"
  39. #include "davinci-mcasp.h"
  40. #define MCASP_MAX_AFIFO_DEPTH 64
  41. static u32 context_regs[] = {
  42. DAVINCI_MCASP_TXFMCTL_REG,
  43. DAVINCI_MCASP_RXFMCTL_REG,
  44. DAVINCI_MCASP_TXFMT_REG,
  45. DAVINCI_MCASP_RXFMT_REG,
  46. DAVINCI_MCASP_ACLKXCTL_REG,
  47. DAVINCI_MCASP_ACLKRCTL_REG,
  48. DAVINCI_MCASP_AHCLKXCTL_REG,
  49. DAVINCI_MCASP_AHCLKRCTL_REG,
  50. DAVINCI_MCASP_PDIR_REG,
  51. DAVINCI_MCASP_RXMASK_REG,
  52. DAVINCI_MCASP_TXMASK_REG,
  53. DAVINCI_MCASP_RXTDM_REG,
  54. DAVINCI_MCASP_TXTDM_REG,
  55. };
  56. struct davinci_mcasp_context {
  57. u32 config_regs[ARRAY_SIZE(context_regs)];
  58. u32 afifo_regs[2]; /* for read/write fifo control registers */
  59. u32 *xrsr_regs; /* for serializer configuration */
  60. bool pm_state;
  61. };
  62. struct davinci_mcasp_ruledata {
  63. struct davinci_mcasp *mcasp;
  64. int serializers;
  65. };
  66. struct davinci_mcasp {
  67. struct snd_dmaengine_dai_dma_data dma_data[2];
  68. void __iomem *base;
  69. u32 fifo_base;
  70. struct device *dev;
  71. struct snd_pcm_substream *substreams[2];
  72. unsigned int dai_fmt;
  73. /* McASP specific data */
  74. int tdm_slots;
  75. u32 tdm_mask[2];
  76. int slot_width;
  77. u8 op_mode;
  78. u8 num_serializer;
  79. u8 *serial_dir;
  80. u8 version;
  81. u8 bclk_div;
  82. int streams;
  83. u32 irq_request[2];
  84. int dma_request[2];
  85. int sysclk_freq;
  86. bool bclk_master;
  87. /* McASP FIFO related */
  88. u8 txnumevt;
  89. u8 rxnumevt;
  90. bool dat_port;
  91. /* Used for comstraint setting on the second stream */
  92. u32 channels;
  93. #ifdef CONFIG_PM_SLEEP
  94. struct davinci_mcasp_context context;
  95. #endif
  96. struct davinci_mcasp_ruledata ruledata[2];
  97. struct snd_pcm_hw_constraint_list chconstr[2];
  98. };
  99. static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
  100. u32 val)
  101. {
  102. void __iomem *reg = mcasp->base + offset;
  103. __raw_writel(__raw_readl(reg) | val, reg);
  104. }
  105. static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
  106. u32 val)
  107. {
  108. void __iomem *reg = mcasp->base + offset;
  109. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  110. }
  111. static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
  112. u32 val, u32 mask)
  113. {
  114. void __iomem *reg = mcasp->base + offset;
  115. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  116. }
  117. static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
  118. u32 val)
  119. {
  120. __raw_writel(val, mcasp->base + offset);
  121. }
  122. static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
  123. {
  124. return (u32)__raw_readl(mcasp->base + offset);
  125. }
  126. static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
  127. {
  128. int i = 0;
  129. mcasp_set_bits(mcasp, ctl_reg, val);
  130. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  131. /* loop count is to avoid the lock-up */
  132. for (i = 0; i < 1000; i++) {
  133. if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
  134. break;
  135. }
  136. if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
  137. printk(KERN_ERR "GBLCTL write error\n");
  138. }
  139. static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
  140. {
  141. u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
  142. u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
  143. return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
  144. }
  145. static void mcasp_start_rx(struct davinci_mcasp *mcasp)
  146. {
  147. if (mcasp->rxnumevt) { /* enable FIFO */
  148. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  149. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  150. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  151. }
  152. /* Start clocks */
  153. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  154. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  155. /*
  156. * When ASYNC == 0 the transmit and receive sections operate
  157. * synchronously from the transmit clock and frame sync. We need to make
  158. * sure that the TX signlas are enabled when starting reception.
  159. */
  160. if (mcasp_is_synchronous(mcasp)) {
  161. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  162. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  163. }
  164. /* Activate serializer(s) */
  165. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  166. /* Release RX state machine */
  167. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  168. /* Release Frame Sync generator */
  169. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  170. if (mcasp_is_synchronous(mcasp))
  171. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  172. /* enable receive IRQs */
  173. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  174. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  175. }
  176. static void mcasp_start_tx(struct davinci_mcasp *mcasp)
  177. {
  178. u32 cnt;
  179. if (mcasp->txnumevt) { /* enable FIFO */
  180. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  181. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  182. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  183. }
  184. /* Start clocks */
  185. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  186. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  187. /* Activate serializer(s) */
  188. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  189. /* wait for XDATA to be cleared */
  190. cnt = 0;
  191. while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
  192. (cnt < 100000))
  193. cnt++;
  194. /* Release TX state machine */
  195. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  196. /* Release Frame Sync generator */
  197. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  198. /* enable transmit IRQs */
  199. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  200. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  201. }
  202. static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
  203. {
  204. mcasp->streams++;
  205. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  206. mcasp_start_tx(mcasp);
  207. else
  208. mcasp_start_rx(mcasp);
  209. }
  210. static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
  211. {
  212. /* disable IRQ sources */
  213. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  214. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  215. /*
  216. * In synchronous mode stop the TX clocks if no other stream is
  217. * running
  218. */
  219. if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
  220. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
  221. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
  222. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  223. if (mcasp->rxnumevt) { /* disable FIFO */
  224. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  225. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  226. }
  227. }
  228. static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
  229. {
  230. u32 val = 0;
  231. /* disable IRQ sources */
  232. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  233. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  234. /*
  235. * In synchronous mode keep TX clocks running if the capture stream is
  236. * still running.
  237. */
  238. if (mcasp_is_synchronous(mcasp) && mcasp->streams)
  239. val = TXHCLKRST | TXCLKRST | TXFSRST;
  240. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
  241. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  242. if (mcasp->txnumevt) { /* disable FIFO */
  243. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  244. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  245. }
  246. }
  247. static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
  248. {
  249. mcasp->streams--;
  250. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  251. mcasp_stop_tx(mcasp);
  252. else
  253. mcasp_stop_rx(mcasp);
  254. }
  255. static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
  256. {
  257. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  258. struct snd_pcm_substream *substream;
  259. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
  260. u32 handled_mask = 0;
  261. u32 stat;
  262. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
  263. if (stat & XUNDRN & irq_mask) {
  264. dev_warn(mcasp->dev, "Transmit buffer underflow\n");
  265. handled_mask |= XUNDRN;
  266. substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
  267. if (substream)
  268. snd_pcm_stop_xrun(substream);
  269. }
  270. if (!handled_mask)
  271. dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
  272. stat);
  273. if (stat & XRERR)
  274. handled_mask |= XRERR;
  275. /* Ack the handled event only */
  276. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
  277. return IRQ_RETVAL(handled_mask);
  278. }
  279. static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
  280. {
  281. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  282. struct snd_pcm_substream *substream;
  283. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
  284. u32 handled_mask = 0;
  285. u32 stat;
  286. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
  287. if (stat & ROVRN & irq_mask) {
  288. dev_warn(mcasp->dev, "Receive buffer overflow\n");
  289. handled_mask |= ROVRN;
  290. substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
  291. if (substream)
  292. snd_pcm_stop_xrun(substream);
  293. }
  294. if (!handled_mask)
  295. dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
  296. stat);
  297. if (stat & XRERR)
  298. handled_mask |= XRERR;
  299. /* Ack the handled event only */
  300. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
  301. return IRQ_RETVAL(handled_mask);
  302. }
  303. static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
  304. {
  305. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  306. irqreturn_t ret = IRQ_NONE;
  307. if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
  308. ret = davinci_mcasp_tx_irq_handler(irq, data);
  309. if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
  310. ret |= davinci_mcasp_rx_irq_handler(irq, data);
  311. return ret;
  312. }
  313. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  314. unsigned int fmt)
  315. {
  316. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  317. int ret = 0;
  318. u32 data_delay;
  319. bool fs_pol_rising;
  320. bool inv_fs = false;
  321. if (!fmt)
  322. return 0;
  323. pm_runtime_get_sync(mcasp->dev);
  324. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  325. case SND_SOC_DAIFMT_DSP_A:
  326. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  327. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  328. /* 1st data bit occur one ACLK cycle after the frame sync */
  329. data_delay = 1;
  330. break;
  331. case SND_SOC_DAIFMT_DSP_B:
  332. case SND_SOC_DAIFMT_AC97:
  333. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  334. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  335. /* No delay after FS */
  336. data_delay = 0;
  337. break;
  338. case SND_SOC_DAIFMT_I2S:
  339. /* configure a full-word SYNC pulse (LRCLK) */
  340. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  341. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  342. /* 1st data bit occur one ACLK cycle after the frame sync */
  343. data_delay = 1;
  344. /* FS need to be inverted */
  345. inv_fs = true;
  346. break;
  347. case SND_SOC_DAIFMT_LEFT_J:
  348. /* configure a full-word SYNC pulse (LRCLK) */
  349. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  350. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  351. /* No delay after FS */
  352. data_delay = 0;
  353. break;
  354. default:
  355. ret = -EINVAL;
  356. goto out;
  357. }
  358. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
  359. FSXDLY(3));
  360. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
  361. FSRDLY(3));
  362. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  363. case SND_SOC_DAIFMT_CBS_CFS:
  364. /* codec is clock and frame slave */
  365. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  366. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  367. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  368. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  369. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  370. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  371. mcasp->bclk_master = 1;
  372. break;
  373. case SND_SOC_DAIFMT_CBS_CFM:
  374. /* codec is clock slave and frame master */
  375. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  376. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  377. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  378. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  379. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  380. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  381. mcasp->bclk_master = 1;
  382. break;
  383. case SND_SOC_DAIFMT_CBM_CFS:
  384. /* codec is clock master and frame slave */
  385. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  386. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  387. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  388. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  389. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
  390. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
  391. mcasp->bclk_master = 0;
  392. break;
  393. case SND_SOC_DAIFMT_CBM_CFM:
  394. /* codec is clock and frame master */
  395. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  396. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  397. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  398. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  399. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
  400. ACLKX | AFSX | ACLKR | AHCLKR | AFSR);
  401. mcasp->bclk_master = 0;
  402. break;
  403. default:
  404. ret = -EINVAL;
  405. goto out;
  406. }
  407. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  408. case SND_SOC_DAIFMT_IB_NF:
  409. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  410. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  411. fs_pol_rising = true;
  412. break;
  413. case SND_SOC_DAIFMT_NB_IF:
  414. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  415. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  416. fs_pol_rising = false;
  417. break;
  418. case SND_SOC_DAIFMT_IB_IF:
  419. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  420. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  421. fs_pol_rising = false;
  422. break;
  423. case SND_SOC_DAIFMT_NB_NF:
  424. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  425. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  426. fs_pol_rising = true;
  427. break;
  428. default:
  429. ret = -EINVAL;
  430. goto out;
  431. }
  432. if (inv_fs)
  433. fs_pol_rising = !fs_pol_rising;
  434. if (fs_pol_rising) {
  435. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  436. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  437. } else {
  438. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  439. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  440. }
  441. mcasp->dai_fmt = fmt;
  442. out:
  443. pm_runtime_put(mcasp->dev);
  444. return ret;
  445. }
  446. static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
  447. int div, bool explicit)
  448. {
  449. pm_runtime_get_sync(mcasp->dev);
  450. switch (div_id) {
  451. case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
  452. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  453. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  454. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  455. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  456. break;
  457. case MCASP_CLKDIV_BCLK: /* BCLK divider */
  458. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
  459. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  460. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
  461. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  462. if (explicit)
  463. mcasp->bclk_div = div;
  464. break;
  465. case MCASP_CLKDIV_BCLK_FS_RATIO:
  466. /*
  467. * BCLK/LRCLK ratio descries how many bit-clock cycles
  468. * fit into one frame. The clock ratio is given for a
  469. * full period of data (for I2S format both left and
  470. * right channels), so it has to be divided by number
  471. * of tdm-slots (for I2S - divided by 2).
  472. * Instead of storing this ratio, we calculate a new
  473. * tdm_slot width by dividing the the ratio by the
  474. * number of configured tdm slots.
  475. */
  476. mcasp->slot_width = div / mcasp->tdm_slots;
  477. if (div % mcasp->tdm_slots)
  478. dev_warn(mcasp->dev,
  479. "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
  480. __func__, div, mcasp->tdm_slots);
  481. break;
  482. default:
  483. return -EINVAL;
  484. }
  485. pm_runtime_put(mcasp->dev);
  486. return 0;
  487. }
  488. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
  489. int div)
  490. {
  491. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  492. return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
  493. }
  494. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  495. unsigned int freq, int dir)
  496. {
  497. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  498. pm_runtime_get_sync(mcasp->dev);
  499. if (dir == SND_SOC_CLOCK_OUT) {
  500. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  501. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  502. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
  503. } else {
  504. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  505. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  506. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
  507. }
  508. mcasp->sysclk_freq = freq;
  509. pm_runtime_put(mcasp->dev);
  510. return 0;
  511. }
  512. /* All serializers must have equal number of channels */
  513. static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
  514. int serializers)
  515. {
  516. struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
  517. unsigned int *list = (unsigned int *) cl->list;
  518. int slots = mcasp->tdm_slots;
  519. int i, count = 0;
  520. if (mcasp->tdm_mask[stream])
  521. slots = hweight32(mcasp->tdm_mask[stream]);
  522. for (i = 1; i <= slots; i++)
  523. list[count++] = i;
  524. for (i = 2; i <= serializers; i++)
  525. list[count++] = i*slots;
  526. cl->count = count;
  527. return 0;
  528. }
  529. static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
  530. {
  531. int rx_serializers = 0, tx_serializers = 0, ret, i;
  532. for (i = 0; i < mcasp->num_serializer; i++)
  533. if (mcasp->serial_dir[i] == TX_MODE)
  534. tx_serializers++;
  535. else if (mcasp->serial_dir[i] == RX_MODE)
  536. rx_serializers++;
  537. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
  538. tx_serializers);
  539. if (ret)
  540. return ret;
  541. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
  542. rx_serializers);
  543. return ret;
  544. }
  545. static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
  546. unsigned int tx_mask,
  547. unsigned int rx_mask,
  548. int slots, int slot_width)
  549. {
  550. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  551. dev_dbg(mcasp->dev,
  552. "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
  553. __func__, tx_mask, rx_mask, slots, slot_width);
  554. if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
  555. dev_err(mcasp->dev,
  556. "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
  557. tx_mask, rx_mask, slots);
  558. return -EINVAL;
  559. }
  560. if (slot_width &&
  561. (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
  562. dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
  563. __func__, slot_width);
  564. return -EINVAL;
  565. }
  566. mcasp->tdm_slots = slots;
  567. mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
  568. mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
  569. mcasp->slot_width = slot_width;
  570. return davinci_mcasp_set_ch_constraints(mcasp);
  571. }
  572. static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
  573. int sample_width)
  574. {
  575. u32 fmt;
  576. u32 tx_rotate = (sample_width / 4) & 0x7;
  577. u32 mask = (1ULL << sample_width) - 1;
  578. u32 slot_width = sample_width;
  579. /*
  580. * For captured data we should not rotate, inversion and masking is
  581. * enoguh to get the data to the right position:
  582. * Format data from bus after reverse (XRBUF)
  583. * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
  584. * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
  585. * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
  586. * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
  587. */
  588. u32 rx_rotate = 0;
  589. /*
  590. * Setting the tdm slot width either with set_clkdiv() or
  591. * set_tdm_slot() allows us to for example send 32 bits per
  592. * channel to the codec, while only 16 of them carry audio
  593. * payload.
  594. */
  595. if (mcasp->slot_width) {
  596. /*
  597. * When we have more bclk then it is needed for the
  598. * data, we need to use the rotation to move the
  599. * received samples to have correct alignment.
  600. */
  601. slot_width = mcasp->slot_width;
  602. rx_rotate = (slot_width - sample_width) / 4;
  603. }
  604. /* mapping of the XSSZ bit-field as described in the datasheet */
  605. fmt = (slot_width >> 1) - 1;
  606. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  607. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
  608. RXSSZ(0x0F));
  609. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
  610. TXSSZ(0x0F));
  611. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
  612. TXROT(7));
  613. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
  614. RXROT(7));
  615. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
  616. }
  617. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
  618. return 0;
  619. }
  620. static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
  621. int period_words, int channels)
  622. {
  623. struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
  624. int i;
  625. u8 tx_ser = 0;
  626. u8 rx_ser = 0;
  627. u8 slots = mcasp->tdm_slots;
  628. u8 max_active_serializers = (channels + slots - 1) / slots;
  629. int active_serializers, numevt;
  630. u32 reg;
  631. /* Default configuration */
  632. if (mcasp->version < MCASP_VERSION_3)
  633. mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  634. /* All PINS as McASP */
  635. mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  636. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  637. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  638. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  639. } else {
  640. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  641. mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
  642. }
  643. for (i = 0; i < mcasp->num_serializer; i++) {
  644. mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  645. mcasp->serial_dir[i]);
  646. if (mcasp->serial_dir[i] == TX_MODE &&
  647. tx_ser < max_active_serializers) {
  648. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
  649. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  650. DISMOD_LOW, DISMOD_MASK);
  651. tx_ser++;
  652. } else if (mcasp->serial_dir[i] == RX_MODE &&
  653. rx_ser < max_active_serializers) {
  654. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
  655. rx_ser++;
  656. } else if (mcasp->serial_dir[i] == INACTIVE_MODE) {
  657. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  658. SRMOD_INACTIVE, SRMOD_MASK);
  659. }
  660. }
  661. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  662. active_serializers = tx_ser;
  663. numevt = mcasp->txnumevt;
  664. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  665. } else {
  666. active_serializers = rx_ser;
  667. numevt = mcasp->rxnumevt;
  668. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  669. }
  670. if (active_serializers < max_active_serializers) {
  671. dev_warn(mcasp->dev, "stream has more channels (%d) than are "
  672. "enabled in mcasp (%d)\n", channels,
  673. active_serializers * slots);
  674. return -EINVAL;
  675. }
  676. /* AFIFO is not in use */
  677. if (!numevt) {
  678. /* Configure the burst size for platform drivers */
  679. if (active_serializers > 1) {
  680. /*
  681. * If more than one serializers are in use we have one
  682. * DMA request to provide data for all serializers.
  683. * For example if three serializers are enabled the DMA
  684. * need to transfer three words per DMA request.
  685. */
  686. dma_data->maxburst = active_serializers;
  687. } else {
  688. dma_data->maxburst = 0;
  689. }
  690. return 0;
  691. }
  692. if (period_words % active_serializers) {
  693. dev_err(mcasp->dev, "Invalid combination of period words and "
  694. "active serializers: %d, %d\n", period_words,
  695. active_serializers);
  696. return -EINVAL;
  697. }
  698. /*
  699. * Calculate the optimal AFIFO depth for platform side:
  700. * The number of words for numevt need to be in steps of active
  701. * serializers.
  702. */
  703. numevt = (numevt / active_serializers) * active_serializers;
  704. while (period_words % numevt && numevt > 0)
  705. numevt -= active_serializers;
  706. if (numevt <= 0)
  707. numevt = active_serializers;
  708. mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
  709. mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
  710. /* Configure the burst size for platform drivers */
  711. if (numevt == 1)
  712. numevt = 0;
  713. dma_data->maxburst = numevt;
  714. return 0;
  715. }
  716. static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
  717. int channels)
  718. {
  719. int i, active_slots;
  720. int total_slots;
  721. int active_serializers;
  722. u32 mask = 0;
  723. u32 busel = 0;
  724. total_slots = mcasp->tdm_slots;
  725. /*
  726. * If more than one serializer is needed, then use them with
  727. * all the specified tdm_slots. Otherwise, one serializer can
  728. * cope with the transaction using just as many slots as there
  729. * are channels in the stream.
  730. */
  731. if (mcasp->tdm_mask[stream]) {
  732. active_slots = hweight32(mcasp->tdm_mask[stream]);
  733. active_serializers = (channels + active_slots - 1) /
  734. active_slots;
  735. if (active_serializers == 1) {
  736. active_slots = channels;
  737. for (i = 0; i < total_slots; i++) {
  738. if ((1 << i) & mcasp->tdm_mask[stream]) {
  739. mask |= (1 << i);
  740. if (--active_slots <= 0)
  741. break;
  742. }
  743. }
  744. }
  745. } else {
  746. active_serializers = (channels + total_slots - 1) / total_slots;
  747. if (active_serializers == 1)
  748. active_slots = channels;
  749. else
  750. active_slots = total_slots;
  751. for (i = 0; i < active_slots; i++)
  752. mask |= (1 << i);
  753. }
  754. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  755. if (!mcasp->dat_port)
  756. busel = TXSEL;
  757. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  758. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
  759. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
  760. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  761. FSXMOD(total_slots), FSXMOD(0x1FF));
  762. } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
  763. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
  764. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
  765. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
  766. FSRMOD(total_slots), FSRMOD(0x1FF));
  767. /*
  768. * If McASP is set to be TX/RX synchronous and the playback is
  769. * not running already we need to configure the TX slots in
  770. * order to have correct FSX on the bus
  771. */
  772. if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
  773. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  774. FSXMOD(total_slots), FSXMOD(0x1FF));
  775. }
  776. return 0;
  777. }
  778. /* S/PDIF */
  779. static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
  780. unsigned int rate)
  781. {
  782. u32 cs_value = 0;
  783. u8 *cs_bytes = (u8*) &cs_value;
  784. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  785. and LSB first */
  786. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
  787. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  788. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
  789. /* Set the TX tdm : for all the slots */
  790. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  791. /* Set the TX clock controls : div = 1 and internal */
  792. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
  793. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  794. /* Only 44100 and 48000 are valid, both have the same setting */
  795. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  796. /* Enable the DIT */
  797. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  798. /* Set S/PDIF channel status bits */
  799. cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  800. cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
  801. switch (rate) {
  802. case 22050:
  803. cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
  804. break;
  805. case 24000:
  806. cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
  807. break;
  808. case 32000:
  809. cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
  810. break;
  811. case 44100:
  812. cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
  813. break;
  814. case 48000:
  815. cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
  816. break;
  817. case 88200:
  818. cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
  819. break;
  820. case 96000:
  821. cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
  822. break;
  823. case 176400:
  824. cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
  825. break;
  826. case 192000:
  827. cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
  828. break;
  829. default:
  830. printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
  831. return -EINVAL;
  832. }
  833. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
  834. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
  835. return 0;
  836. }
  837. static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
  838. unsigned int bclk_freq, bool set)
  839. {
  840. int error_ppm;
  841. unsigned int sysclk_freq = mcasp->sysclk_freq;
  842. u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
  843. int div = sysclk_freq / bclk_freq;
  844. int rem = sysclk_freq % bclk_freq;
  845. int aux_div = 1;
  846. if (div > (ACLKXDIV_MASK + 1)) {
  847. if (reg & AHCLKXE) {
  848. aux_div = div / (ACLKXDIV_MASK + 1);
  849. if (div % (ACLKXDIV_MASK + 1))
  850. aux_div++;
  851. sysclk_freq /= aux_div;
  852. div = sysclk_freq / bclk_freq;
  853. rem = sysclk_freq % bclk_freq;
  854. } else if (set) {
  855. dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
  856. sysclk_freq);
  857. }
  858. }
  859. if (rem != 0) {
  860. if (div == 0 ||
  861. ((sysclk_freq / div) - bclk_freq) >
  862. (bclk_freq - (sysclk_freq / (div+1)))) {
  863. div++;
  864. rem = rem - bclk_freq;
  865. }
  866. }
  867. error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
  868. (int)bclk_freq)) / div - 1000000;
  869. if (set) {
  870. if (error_ppm)
  871. dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
  872. error_ppm);
  873. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
  874. if (reg & AHCLKXE)
  875. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
  876. aux_div, 0);
  877. }
  878. return error_ppm;
  879. }
  880. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  881. struct snd_pcm_hw_params *params,
  882. struct snd_soc_dai *cpu_dai)
  883. {
  884. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  885. int word_length;
  886. int channels = params_channels(params);
  887. int period_size = params_period_size(params);
  888. int ret;
  889. ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
  890. if (ret)
  891. return ret;
  892. /*
  893. * If mcasp is BCLK master, and a BCLK divider was not provided by
  894. * the machine driver, we need to calculate the ratio.
  895. */
  896. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  897. int slots = mcasp->tdm_slots;
  898. int rate = params_rate(params);
  899. int sbits = params_width(params);
  900. if (mcasp->slot_width)
  901. sbits = mcasp->slot_width;
  902. davinci_mcasp_calc_clk_div(mcasp, rate * sbits * slots, true);
  903. }
  904. ret = mcasp_common_hw_param(mcasp, substream->stream,
  905. period_size * channels, channels);
  906. if (ret)
  907. return ret;
  908. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  909. ret = mcasp_dit_hw_param(mcasp, params_rate(params));
  910. else
  911. ret = mcasp_i2s_hw_param(mcasp, substream->stream,
  912. channels);
  913. if (ret)
  914. return ret;
  915. switch (params_format(params)) {
  916. case SNDRV_PCM_FORMAT_U8:
  917. case SNDRV_PCM_FORMAT_S8:
  918. word_length = 8;
  919. break;
  920. case SNDRV_PCM_FORMAT_U16_LE:
  921. case SNDRV_PCM_FORMAT_S16_LE:
  922. word_length = 16;
  923. break;
  924. case SNDRV_PCM_FORMAT_U24_3LE:
  925. case SNDRV_PCM_FORMAT_S24_3LE:
  926. word_length = 24;
  927. break;
  928. case SNDRV_PCM_FORMAT_U24_LE:
  929. case SNDRV_PCM_FORMAT_S24_LE:
  930. word_length = 24;
  931. break;
  932. case SNDRV_PCM_FORMAT_U32_LE:
  933. case SNDRV_PCM_FORMAT_S32_LE:
  934. word_length = 32;
  935. break;
  936. default:
  937. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  938. return -EINVAL;
  939. }
  940. davinci_config_channel_size(mcasp, word_length);
  941. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
  942. mcasp->channels = channels;
  943. return 0;
  944. }
  945. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  946. int cmd, struct snd_soc_dai *cpu_dai)
  947. {
  948. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  949. int ret = 0;
  950. switch (cmd) {
  951. case SNDRV_PCM_TRIGGER_RESUME:
  952. case SNDRV_PCM_TRIGGER_START:
  953. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  954. davinci_mcasp_start(mcasp, substream->stream);
  955. break;
  956. case SNDRV_PCM_TRIGGER_SUSPEND:
  957. case SNDRV_PCM_TRIGGER_STOP:
  958. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  959. davinci_mcasp_stop(mcasp, substream->stream);
  960. break;
  961. default:
  962. ret = -EINVAL;
  963. }
  964. return ret;
  965. }
  966. static const unsigned int davinci_mcasp_dai_rates[] = {
  967. 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
  968. 88200, 96000, 176400, 192000,
  969. };
  970. #define DAVINCI_MAX_RATE_ERROR_PPM 1000
  971. static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
  972. struct snd_pcm_hw_rule *rule)
  973. {
  974. struct davinci_mcasp_ruledata *rd = rule->private;
  975. struct snd_interval *ri =
  976. hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
  977. int sbits = params_width(params);
  978. int slots = rd->mcasp->tdm_slots;
  979. struct snd_interval range;
  980. int i;
  981. if (rd->mcasp->slot_width)
  982. sbits = rd->mcasp->slot_width;
  983. snd_interval_any(&range);
  984. range.empty = 1;
  985. for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
  986. if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
  987. uint bclk_freq = sbits*slots*
  988. davinci_mcasp_dai_rates[i];
  989. int ppm;
  990. ppm = davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq,
  991. false);
  992. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  993. if (range.empty) {
  994. range.min = davinci_mcasp_dai_rates[i];
  995. range.empty = 0;
  996. }
  997. range.max = davinci_mcasp_dai_rates[i];
  998. }
  999. }
  1000. }
  1001. dev_dbg(rd->mcasp->dev,
  1002. "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
  1003. ri->min, ri->max, range.min, range.max, sbits, slots);
  1004. return snd_interval_refine(hw_param_interval(params, rule->var),
  1005. &range);
  1006. }
  1007. static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
  1008. struct snd_pcm_hw_rule *rule)
  1009. {
  1010. struct davinci_mcasp_ruledata *rd = rule->private;
  1011. struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
  1012. struct snd_mask nfmt;
  1013. int rate = params_rate(params);
  1014. int slots = rd->mcasp->tdm_slots;
  1015. int i, count = 0;
  1016. snd_mask_none(&nfmt);
  1017. for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
  1018. if (snd_mask_test(fmt, i)) {
  1019. uint sbits = snd_pcm_format_width(i);
  1020. int ppm;
  1021. if (rd->mcasp->slot_width)
  1022. sbits = rd->mcasp->slot_width;
  1023. ppm = davinci_mcasp_calc_clk_div(rd->mcasp,
  1024. sbits * slots * rate,
  1025. false);
  1026. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1027. snd_mask_set(&nfmt, i);
  1028. count++;
  1029. }
  1030. }
  1031. }
  1032. dev_dbg(rd->mcasp->dev,
  1033. "%d possible sample format for %d Hz and %d tdm slots\n",
  1034. count, rate, slots);
  1035. return snd_mask_refine(fmt, &nfmt);
  1036. }
  1037. static int davinci_mcasp_hw_rule_min_periodsize(
  1038. struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
  1039. {
  1040. struct snd_interval *period_size = hw_param_interval(params,
  1041. SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
  1042. struct snd_interval frames;
  1043. snd_interval_any(&frames);
  1044. frames.min = 64;
  1045. frames.integer = 1;
  1046. return snd_interval_refine(period_size, &frames);
  1047. }
  1048. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  1049. struct snd_soc_dai *cpu_dai)
  1050. {
  1051. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1052. struct davinci_mcasp_ruledata *ruledata =
  1053. &mcasp->ruledata[substream->stream];
  1054. u32 max_channels = 0;
  1055. int i, dir;
  1056. int tdm_slots = mcasp->tdm_slots;
  1057. /* Do not allow more then one stream per direction */
  1058. if (mcasp->substreams[substream->stream])
  1059. return -EBUSY;
  1060. mcasp->substreams[substream->stream] = substream;
  1061. if (mcasp->tdm_mask[substream->stream])
  1062. tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
  1063. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1064. return 0;
  1065. /*
  1066. * Limit the maximum allowed channels for the first stream:
  1067. * number of serializers for the direction * tdm slots per serializer
  1068. */
  1069. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1070. dir = TX_MODE;
  1071. else
  1072. dir = RX_MODE;
  1073. for (i = 0; i < mcasp->num_serializer; i++) {
  1074. if (mcasp->serial_dir[i] == dir)
  1075. max_channels++;
  1076. }
  1077. ruledata->serializers = max_channels;
  1078. max_channels *= tdm_slots;
  1079. /*
  1080. * If the already active stream has less channels than the calculated
  1081. * limnit based on the seirializers * tdm_slots, we need to use that as
  1082. * a constraint for the second stream.
  1083. * Otherwise (first stream or less allowed channels) we use the
  1084. * calculated constraint.
  1085. */
  1086. if (mcasp->channels && mcasp->channels < max_channels)
  1087. max_channels = mcasp->channels;
  1088. /*
  1089. * But we can always allow channels upto the amount of
  1090. * the available tdm_slots.
  1091. */
  1092. if (max_channels < tdm_slots)
  1093. max_channels = tdm_slots;
  1094. snd_pcm_hw_constraint_minmax(substream->runtime,
  1095. SNDRV_PCM_HW_PARAM_CHANNELS,
  1096. 0, max_channels);
  1097. snd_pcm_hw_constraint_list(substream->runtime,
  1098. 0, SNDRV_PCM_HW_PARAM_CHANNELS,
  1099. &mcasp->chconstr[substream->stream]);
  1100. if (mcasp->slot_width)
  1101. snd_pcm_hw_constraint_minmax(substream->runtime,
  1102. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1103. 8, mcasp->slot_width);
  1104. /*
  1105. * If we rely on implicit BCLK divider setting we should
  1106. * set constraints based on what we can provide.
  1107. */
  1108. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  1109. int ret;
  1110. ruledata->mcasp = mcasp;
  1111. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1112. SNDRV_PCM_HW_PARAM_RATE,
  1113. davinci_mcasp_hw_rule_rate,
  1114. ruledata,
  1115. SNDRV_PCM_HW_PARAM_FORMAT, -1);
  1116. if (ret)
  1117. return ret;
  1118. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1119. SNDRV_PCM_HW_PARAM_FORMAT,
  1120. davinci_mcasp_hw_rule_format,
  1121. ruledata,
  1122. SNDRV_PCM_HW_PARAM_RATE, -1);
  1123. if (ret)
  1124. return ret;
  1125. }
  1126. snd_pcm_hw_rule_add(substream->runtime, 0,
  1127. SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
  1128. davinci_mcasp_hw_rule_min_periodsize, NULL,
  1129. SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);
  1130. return 0;
  1131. }
  1132. static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
  1133. struct snd_soc_dai *cpu_dai)
  1134. {
  1135. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1136. mcasp->substreams[substream->stream] = NULL;
  1137. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1138. return;
  1139. if (!cpu_dai->active)
  1140. mcasp->channels = 0;
  1141. }
  1142. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  1143. .startup = davinci_mcasp_startup,
  1144. .shutdown = davinci_mcasp_shutdown,
  1145. .trigger = davinci_mcasp_trigger,
  1146. .hw_params = davinci_mcasp_hw_params,
  1147. .set_fmt = davinci_mcasp_set_dai_fmt,
  1148. .set_clkdiv = davinci_mcasp_set_clkdiv,
  1149. .set_sysclk = davinci_mcasp_set_sysclk,
  1150. .set_tdm_slot = davinci_mcasp_set_tdm_slot,
  1151. };
  1152. static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
  1153. {
  1154. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1155. dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1156. dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1157. return 0;
  1158. }
  1159. #ifdef CONFIG_PM_SLEEP
  1160. static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
  1161. {
  1162. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1163. struct davinci_mcasp_context *context = &mcasp->context;
  1164. u32 reg;
  1165. int i;
  1166. context->pm_state = pm_runtime_active(mcasp->dev);
  1167. if (!context->pm_state)
  1168. pm_runtime_get_sync(mcasp->dev);
  1169. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  1170. context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
  1171. if (mcasp->txnumevt) {
  1172. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  1173. context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
  1174. }
  1175. if (mcasp->rxnumevt) {
  1176. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  1177. context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
  1178. }
  1179. for (i = 0; i < mcasp->num_serializer; i++)
  1180. context->xrsr_regs[i] = mcasp_get_reg(mcasp,
  1181. DAVINCI_MCASP_XRSRCTL_REG(i));
  1182. pm_runtime_put_sync(mcasp->dev);
  1183. return 0;
  1184. }
  1185. static int davinci_mcasp_resume(struct snd_soc_dai *dai)
  1186. {
  1187. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1188. struct davinci_mcasp_context *context = &mcasp->context;
  1189. u32 reg;
  1190. int i;
  1191. pm_runtime_get_sync(mcasp->dev);
  1192. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  1193. mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
  1194. if (mcasp->txnumevt) {
  1195. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  1196. mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
  1197. }
  1198. if (mcasp->rxnumevt) {
  1199. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  1200. mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
  1201. }
  1202. for (i = 0; i < mcasp->num_serializer; i++)
  1203. mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  1204. context->xrsr_regs[i]);
  1205. if (!context->pm_state)
  1206. pm_runtime_put_sync(mcasp->dev);
  1207. return 0;
  1208. }
  1209. #else
  1210. #define davinci_mcasp_suspend NULL
  1211. #define davinci_mcasp_resume NULL
  1212. #endif
  1213. #define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
  1214. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  1215. SNDRV_PCM_FMTBIT_U8 | \
  1216. SNDRV_PCM_FMTBIT_S16_LE | \
  1217. SNDRV_PCM_FMTBIT_U16_LE | \
  1218. SNDRV_PCM_FMTBIT_S24_LE | \
  1219. SNDRV_PCM_FMTBIT_U24_LE | \
  1220. SNDRV_PCM_FMTBIT_S24_3LE | \
  1221. SNDRV_PCM_FMTBIT_U24_3LE | \
  1222. SNDRV_PCM_FMTBIT_S32_LE | \
  1223. SNDRV_PCM_FMTBIT_U32_LE)
  1224. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  1225. {
  1226. .name = "davinci-mcasp.0",
  1227. .probe = davinci_mcasp_dai_probe,
  1228. .suspend = davinci_mcasp_suspend,
  1229. .resume = davinci_mcasp_resume,
  1230. .playback = {
  1231. .channels_min = 1,
  1232. .channels_max = 32 * 16,
  1233. .rates = DAVINCI_MCASP_RATES,
  1234. .formats = DAVINCI_MCASP_PCM_FMTS,
  1235. },
  1236. .capture = {
  1237. .channels_min = 1,
  1238. .channels_max = 32 * 16,
  1239. .rates = DAVINCI_MCASP_RATES,
  1240. .formats = DAVINCI_MCASP_PCM_FMTS,
  1241. },
  1242. .ops = &davinci_mcasp_dai_ops,
  1243. .symmetric_samplebits = 1,
  1244. .symmetric_rates = 1,
  1245. },
  1246. {
  1247. .name = "davinci-mcasp.1",
  1248. .probe = davinci_mcasp_dai_probe,
  1249. .playback = {
  1250. .channels_min = 1,
  1251. .channels_max = 384,
  1252. .rates = DAVINCI_MCASP_RATES,
  1253. .formats = DAVINCI_MCASP_PCM_FMTS,
  1254. },
  1255. .ops = &davinci_mcasp_dai_ops,
  1256. },
  1257. };
  1258. static const struct snd_soc_component_driver davinci_mcasp_component = {
  1259. .name = "davinci-mcasp",
  1260. };
  1261. /* Some HW specific values and defaults. The rest is filled in from DT. */
  1262. static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
  1263. .tx_dma_offset = 0x400,
  1264. .rx_dma_offset = 0x400,
  1265. .version = MCASP_VERSION_1,
  1266. };
  1267. static struct davinci_mcasp_pdata da830_mcasp_pdata = {
  1268. .tx_dma_offset = 0x2000,
  1269. .rx_dma_offset = 0x2000,
  1270. .version = MCASP_VERSION_2,
  1271. };
  1272. static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
  1273. .tx_dma_offset = 0,
  1274. .rx_dma_offset = 0,
  1275. .version = MCASP_VERSION_3,
  1276. };
  1277. static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
  1278. /* The CFG port offset will be calculated if it is needed */
  1279. .tx_dma_offset = 0,
  1280. .rx_dma_offset = 0,
  1281. .version = MCASP_VERSION_4,
  1282. };
  1283. static const struct of_device_id mcasp_dt_ids[] = {
  1284. {
  1285. .compatible = "ti,dm646x-mcasp-audio",
  1286. .data = &dm646x_mcasp_pdata,
  1287. },
  1288. {
  1289. .compatible = "ti,da830-mcasp-audio",
  1290. .data = &da830_mcasp_pdata,
  1291. },
  1292. {
  1293. .compatible = "ti,am33xx-mcasp-audio",
  1294. .data = &am33xx_mcasp_pdata,
  1295. },
  1296. {
  1297. .compatible = "ti,dra7-mcasp-audio",
  1298. .data = &dra7_mcasp_pdata,
  1299. },
  1300. { /* sentinel */ }
  1301. };
  1302. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  1303. static int mcasp_reparent_fck(struct platform_device *pdev)
  1304. {
  1305. struct device_node *node = pdev->dev.of_node;
  1306. struct clk *gfclk, *parent_clk;
  1307. const char *parent_name;
  1308. int ret;
  1309. if (!node)
  1310. return 0;
  1311. parent_name = of_get_property(node, "fck_parent", NULL);
  1312. if (!parent_name)
  1313. return 0;
  1314. dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
  1315. gfclk = clk_get(&pdev->dev, "fck");
  1316. if (IS_ERR(gfclk)) {
  1317. dev_err(&pdev->dev, "failed to get fck\n");
  1318. return PTR_ERR(gfclk);
  1319. }
  1320. parent_clk = clk_get(NULL, parent_name);
  1321. if (IS_ERR(parent_clk)) {
  1322. dev_err(&pdev->dev, "failed to get parent clock\n");
  1323. ret = PTR_ERR(parent_clk);
  1324. goto err1;
  1325. }
  1326. ret = clk_set_parent(gfclk, parent_clk);
  1327. if (ret) {
  1328. dev_err(&pdev->dev, "failed to reparent fck\n");
  1329. goto err2;
  1330. }
  1331. err2:
  1332. clk_put(parent_clk);
  1333. err1:
  1334. clk_put(gfclk);
  1335. return ret;
  1336. }
  1337. static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
  1338. struct platform_device *pdev)
  1339. {
  1340. struct device_node *np = pdev->dev.of_node;
  1341. struct davinci_mcasp_pdata *pdata = NULL;
  1342. const struct of_device_id *match =
  1343. of_match_device(mcasp_dt_ids, &pdev->dev);
  1344. struct of_phandle_args dma_spec;
  1345. const u32 *of_serial_dir32;
  1346. u32 val;
  1347. int i, ret = 0;
  1348. if (pdev->dev.platform_data) {
  1349. pdata = pdev->dev.platform_data;
  1350. return pdata;
  1351. } else if (match) {
  1352. pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
  1353. GFP_KERNEL);
  1354. if (!pdata) {
  1355. ret = -ENOMEM;
  1356. return pdata;
  1357. }
  1358. } else {
  1359. /* control shouldn't reach here. something is wrong */
  1360. ret = -EINVAL;
  1361. goto nodata;
  1362. }
  1363. ret = of_property_read_u32(np, "op-mode", &val);
  1364. if (ret >= 0)
  1365. pdata->op_mode = val;
  1366. ret = of_property_read_u32(np, "tdm-slots", &val);
  1367. if (ret >= 0) {
  1368. if (val < 2 || val > 32) {
  1369. dev_err(&pdev->dev,
  1370. "tdm-slots must be in rage [2-32]\n");
  1371. ret = -EINVAL;
  1372. goto nodata;
  1373. }
  1374. pdata->tdm_slots = val;
  1375. }
  1376. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  1377. val /= sizeof(u32);
  1378. if (of_serial_dir32) {
  1379. u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
  1380. (sizeof(*of_serial_dir) * val),
  1381. GFP_KERNEL);
  1382. if (!of_serial_dir) {
  1383. ret = -ENOMEM;
  1384. goto nodata;
  1385. }
  1386. for (i = 0; i < val; i++)
  1387. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  1388. pdata->num_serializer = val;
  1389. pdata->serial_dir = of_serial_dir;
  1390. }
  1391. ret = of_property_match_string(np, "dma-names", "tx");
  1392. if (ret < 0)
  1393. goto nodata;
  1394. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  1395. &dma_spec);
  1396. if (ret < 0)
  1397. goto nodata;
  1398. pdata->tx_dma_channel = dma_spec.args[0];
  1399. /* RX is not valid in DIT mode */
  1400. if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1401. ret = of_property_match_string(np, "dma-names", "rx");
  1402. if (ret < 0)
  1403. goto nodata;
  1404. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  1405. &dma_spec);
  1406. if (ret < 0)
  1407. goto nodata;
  1408. pdata->rx_dma_channel = dma_spec.args[0];
  1409. }
  1410. ret = of_property_read_u32(np, "tx-num-evt", &val);
  1411. if (ret >= 0)
  1412. pdata->txnumevt = val;
  1413. ret = of_property_read_u32(np, "rx-num-evt", &val);
  1414. if (ret >= 0)
  1415. pdata->rxnumevt = val;
  1416. ret = of_property_read_u32(np, "sram-size-playback", &val);
  1417. if (ret >= 0)
  1418. pdata->sram_size_playback = val;
  1419. ret = of_property_read_u32(np, "sram-size-capture", &val);
  1420. if (ret >= 0)
  1421. pdata->sram_size_capture = val;
  1422. return pdata;
  1423. nodata:
  1424. if (ret < 0) {
  1425. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  1426. ret);
  1427. pdata = NULL;
  1428. }
  1429. return pdata;
  1430. }
  1431. enum {
  1432. PCM_EDMA,
  1433. PCM_SDMA,
  1434. };
  1435. static const char *sdma_prefix = "ti,omap";
  1436. static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
  1437. {
  1438. struct dma_chan *chan;
  1439. const char *tmp;
  1440. int ret = PCM_EDMA;
  1441. if (!mcasp->dev->of_node)
  1442. return PCM_EDMA;
  1443. tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
  1444. chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
  1445. if (IS_ERR(chan)) {
  1446. if (PTR_ERR(chan) != -EPROBE_DEFER)
  1447. dev_err(mcasp->dev,
  1448. "Can't verify DMA configuration (%ld)\n",
  1449. PTR_ERR(chan));
  1450. return PTR_ERR(chan);
  1451. }
  1452. if (WARN_ON(!chan->device || !chan->device->dev))
  1453. return -EINVAL;
  1454. if (chan->device->dev->of_node)
  1455. ret = of_property_read_string(chan->device->dev->of_node,
  1456. "compatible", &tmp);
  1457. else
  1458. dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
  1459. dma_release_channel(chan);
  1460. if (ret)
  1461. return ret;
  1462. dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
  1463. if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
  1464. return PCM_SDMA;
  1465. return PCM_EDMA;
  1466. }
  1467. static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
  1468. {
  1469. int i;
  1470. u32 offset = 0;
  1471. if (pdata->version != MCASP_VERSION_4)
  1472. return pdata->tx_dma_offset;
  1473. for (i = 0; i < pdata->num_serializer; i++) {
  1474. if (pdata->serial_dir[i] == TX_MODE) {
  1475. if (!offset) {
  1476. offset = DAVINCI_MCASP_TXBUF_REG(i);
  1477. } else {
  1478. pr_err("%s: Only one serializer allowed!\n",
  1479. __func__);
  1480. break;
  1481. }
  1482. }
  1483. }
  1484. return offset;
  1485. }
  1486. static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
  1487. {
  1488. int i;
  1489. u32 offset = 0;
  1490. if (pdata->version != MCASP_VERSION_4)
  1491. return pdata->rx_dma_offset;
  1492. for (i = 0; i < pdata->num_serializer; i++) {
  1493. if (pdata->serial_dir[i] == RX_MODE) {
  1494. if (!offset) {
  1495. offset = DAVINCI_MCASP_RXBUF_REG(i);
  1496. } else {
  1497. pr_err("%s: Only one serializer allowed!\n",
  1498. __func__);
  1499. break;
  1500. }
  1501. }
  1502. }
  1503. return offset;
  1504. }
  1505. static int davinci_mcasp_probe(struct platform_device *pdev)
  1506. {
  1507. struct snd_dmaengine_dai_dma_data *dma_data;
  1508. struct resource *mem, *res, *dat;
  1509. struct davinci_mcasp_pdata *pdata;
  1510. struct davinci_mcasp *mcasp;
  1511. char *irq_name;
  1512. int *dma;
  1513. int irq;
  1514. int ret;
  1515. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  1516. dev_err(&pdev->dev, "No platform data supplied\n");
  1517. return -EINVAL;
  1518. }
  1519. mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
  1520. GFP_KERNEL);
  1521. if (!mcasp)
  1522. return -ENOMEM;
  1523. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  1524. if (!pdata) {
  1525. dev_err(&pdev->dev, "no platform data\n");
  1526. return -EINVAL;
  1527. }
  1528. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  1529. if (!mem) {
  1530. dev_warn(mcasp->dev,
  1531. "\"mpu\" mem resource not found, using index 0\n");
  1532. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1533. if (!mem) {
  1534. dev_err(&pdev->dev, "no mem resource?\n");
  1535. return -ENODEV;
  1536. }
  1537. }
  1538. mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
  1539. if (IS_ERR(mcasp->base))
  1540. return PTR_ERR(mcasp->base);
  1541. pm_runtime_enable(&pdev->dev);
  1542. mcasp->op_mode = pdata->op_mode;
  1543. /* sanity check for tdm slots parameter */
  1544. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
  1545. if (pdata->tdm_slots < 2) {
  1546. dev_err(&pdev->dev, "invalid tdm slots: %d\n",
  1547. pdata->tdm_slots);
  1548. mcasp->tdm_slots = 2;
  1549. } else if (pdata->tdm_slots > 32) {
  1550. dev_err(&pdev->dev, "invalid tdm slots: %d\n",
  1551. pdata->tdm_slots);
  1552. mcasp->tdm_slots = 32;
  1553. } else {
  1554. mcasp->tdm_slots = pdata->tdm_slots;
  1555. }
  1556. }
  1557. mcasp->num_serializer = pdata->num_serializer;
  1558. #ifdef CONFIG_PM_SLEEP
  1559. mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
  1560. mcasp->num_serializer, sizeof(u32),
  1561. GFP_KERNEL);
  1562. if (!mcasp->context.xrsr_regs) {
  1563. ret = -ENOMEM;
  1564. goto err;
  1565. }
  1566. #endif
  1567. mcasp->serial_dir = pdata->serial_dir;
  1568. mcasp->version = pdata->version;
  1569. mcasp->txnumevt = pdata->txnumevt;
  1570. mcasp->rxnumevt = pdata->rxnumevt;
  1571. mcasp->dev = &pdev->dev;
  1572. irq = platform_get_irq_byname(pdev, "common");
  1573. if (irq >= 0) {
  1574. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
  1575. dev_name(&pdev->dev));
  1576. if (!irq_name) {
  1577. ret = -ENOMEM;
  1578. goto err;
  1579. }
  1580. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1581. davinci_mcasp_common_irq_handler,
  1582. IRQF_ONESHOT | IRQF_SHARED,
  1583. irq_name, mcasp);
  1584. if (ret) {
  1585. dev_err(&pdev->dev, "common IRQ request failed\n");
  1586. goto err;
  1587. }
  1588. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1589. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1590. }
  1591. irq = platform_get_irq_byname(pdev, "rx");
  1592. if (irq >= 0) {
  1593. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
  1594. dev_name(&pdev->dev));
  1595. if (!irq_name) {
  1596. ret = -ENOMEM;
  1597. goto err;
  1598. }
  1599. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1600. davinci_mcasp_rx_irq_handler,
  1601. IRQF_ONESHOT, irq_name, mcasp);
  1602. if (ret) {
  1603. dev_err(&pdev->dev, "RX IRQ request failed\n");
  1604. goto err;
  1605. }
  1606. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1607. }
  1608. irq = platform_get_irq_byname(pdev, "tx");
  1609. if (irq >= 0) {
  1610. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
  1611. dev_name(&pdev->dev));
  1612. if (!irq_name) {
  1613. ret = -ENOMEM;
  1614. goto err;
  1615. }
  1616. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1617. davinci_mcasp_tx_irq_handler,
  1618. IRQF_ONESHOT, irq_name, mcasp);
  1619. if (ret) {
  1620. dev_err(&pdev->dev, "TX IRQ request failed\n");
  1621. goto err;
  1622. }
  1623. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1624. }
  1625. dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
  1626. if (dat)
  1627. mcasp->dat_port = true;
  1628. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1629. if (dat)
  1630. dma_data->addr = dat->start;
  1631. else
  1632. dma_data->addr = mem->start + davinci_mcasp_txdma_offset(pdata);
  1633. dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
  1634. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1635. if (res)
  1636. *dma = res->start;
  1637. else
  1638. *dma = pdata->tx_dma_channel;
  1639. /* dmaengine filter data for DT and non-DT boot */
  1640. if (pdev->dev.of_node)
  1641. dma_data->filter_data = "tx";
  1642. else
  1643. dma_data->filter_data = dma;
  1644. /* RX is not valid in DIT mode */
  1645. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1646. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1647. if (dat)
  1648. dma_data->addr = dat->start;
  1649. else
  1650. dma_data->addr =
  1651. mem->start + davinci_mcasp_rxdma_offset(pdata);
  1652. dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
  1653. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1654. if (res)
  1655. *dma = res->start;
  1656. else
  1657. *dma = pdata->rx_dma_channel;
  1658. /* dmaengine filter data for DT and non-DT boot */
  1659. if (pdev->dev.of_node)
  1660. dma_data->filter_data = "rx";
  1661. else
  1662. dma_data->filter_data = dma;
  1663. }
  1664. if (mcasp->version < MCASP_VERSION_3) {
  1665. mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
  1666. /* dma_params->dma_addr is pointing to the data port address */
  1667. mcasp->dat_port = true;
  1668. } else {
  1669. mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
  1670. }
  1671. /* Allocate memory for long enough list for all possible
  1672. * scenarios. Maximum number tdm slots is 32 and there cannot
  1673. * be more serializers than given in the configuration. The
  1674. * serializer directions could be taken into account, but it
  1675. * would make code much more complex and save only couple of
  1676. * bytes.
  1677. */
  1678. mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
  1679. devm_kcalloc(mcasp->dev,
  1680. 32 + mcasp->num_serializer - 1,
  1681. sizeof(unsigned int),
  1682. GFP_KERNEL);
  1683. mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
  1684. devm_kcalloc(mcasp->dev,
  1685. 32 + mcasp->num_serializer - 1,
  1686. sizeof(unsigned int),
  1687. GFP_KERNEL);
  1688. if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
  1689. !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
  1690. ret = -ENOMEM;
  1691. goto err;
  1692. }
  1693. ret = davinci_mcasp_set_ch_constraints(mcasp);
  1694. if (ret)
  1695. goto err;
  1696. dev_set_drvdata(&pdev->dev, mcasp);
  1697. mcasp_reparent_fck(pdev);
  1698. ret = devm_snd_soc_register_component(&pdev->dev,
  1699. &davinci_mcasp_component,
  1700. &davinci_mcasp_dai[pdata->op_mode], 1);
  1701. if (ret != 0)
  1702. goto err;
  1703. ret = davinci_mcasp_get_dma_type(mcasp);
  1704. switch (ret) {
  1705. case PCM_EDMA:
  1706. #if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
  1707. (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
  1708. IS_MODULE(CONFIG_SND_EDMA_SOC))
  1709. ret = edma_pcm_platform_register(&pdev->dev);
  1710. #else
  1711. dev_err(&pdev->dev, "Missing SND_EDMA_SOC\n");
  1712. ret = -EINVAL;
  1713. goto err;
  1714. #endif
  1715. break;
  1716. case PCM_SDMA:
  1717. #if IS_BUILTIN(CONFIG_SND_SDMA_SOC) || \
  1718. (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
  1719. IS_MODULE(CONFIG_SND_SDMA_SOC))
  1720. ret = sdma_pcm_platform_register(&pdev->dev, NULL, NULL);
  1721. #else
  1722. dev_err(&pdev->dev, "Missing SND_SDMA_SOC\n");
  1723. ret = -EINVAL;
  1724. goto err;
  1725. #endif
  1726. break;
  1727. default:
  1728. dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
  1729. case -EPROBE_DEFER:
  1730. goto err;
  1731. break;
  1732. }
  1733. if (ret) {
  1734. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  1735. goto err;
  1736. }
  1737. return 0;
  1738. err:
  1739. pm_runtime_disable(&pdev->dev);
  1740. return ret;
  1741. }
  1742. static int davinci_mcasp_remove(struct platform_device *pdev)
  1743. {
  1744. pm_runtime_disable(&pdev->dev);
  1745. return 0;
  1746. }
  1747. static struct platform_driver davinci_mcasp_driver = {
  1748. .probe = davinci_mcasp_probe,
  1749. .remove = davinci_mcasp_remove,
  1750. .driver = {
  1751. .name = "davinci-mcasp",
  1752. .of_match_table = mcasp_dt_ids,
  1753. },
  1754. };
  1755. module_platform_driver(davinci_mcasp_driver);
  1756. MODULE_AUTHOR("Steve Chen");
  1757. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1758. MODULE_LICENSE("GPL");