amdgpu_ttm.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. /*
  51. * Global memory.
  52. */
  53. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  54. {
  55. return ttm_mem_global_init(ref->object);
  56. }
  57. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  58. {
  59. ttm_mem_global_release(ref->object);
  60. }
  61. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  62. {
  63. struct drm_global_reference *global_ref;
  64. struct amdgpu_ring *ring;
  65. struct amd_sched_rq *rq;
  66. int r;
  67. adev->mman.mem_global_referenced = false;
  68. global_ref = &adev->mman.mem_global_ref;
  69. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  70. global_ref->size = sizeof(struct ttm_mem_global);
  71. global_ref->init = &amdgpu_ttm_mem_global_init;
  72. global_ref->release = &amdgpu_ttm_mem_global_release;
  73. r = drm_global_item_ref(global_ref);
  74. if (r) {
  75. DRM_ERROR("Failed setting up TTM memory accounting "
  76. "subsystem.\n");
  77. goto error_mem;
  78. }
  79. adev->mman.bo_global_ref.mem_glob =
  80. adev->mman.mem_global_ref.object;
  81. global_ref = &adev->mman.bo_global_ref.ref;
  82. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  83. global_ref->size = sizeof(struct ttm_bo_global);
  84. global_ref->init = &ttm_bo_global_init;
  85. global_ref->release = &ttm_bo_global_release;
  86. r = drm_global_item_ref(global_ref);
  87. if (r) {
  88. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  89. goto error_bo;
  90. }
  91. ring = adev->mman.buffer_funcs_ring;
  92. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  93. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  94. rq, amdgpu_sched_jobs);
  95. if (r) {
  96. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  97. goto error_entity;
  98. }
  99. adev->mman.mem_global_referenced = true;
  100. return 0;
  101. error_entity:
  102. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  103. error_bo:
  104. drm_global_item_unref(&adev->mman.mem_global_ref);
  105. error_mem:
  106. return r;
  107. }
  108. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  109. {
  110. if (adev->mman.mem_global_referenced) {
  111. amd_sched_entity_fini(adev->mman.entity.sched,
  112. &adev->mman.entity);
  113. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  114. drm_global_item_unref(&adev->mman.mem_global_ref);
  115. adev->mman.mem_global_referenced = false;
  116. }
  117. }
  118. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  119. {
  120. return 0;
  121. }
  122. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  123. struct ttm_mem_type_manager *man)
  124. {
  125. struct amdgpu_device *adev;
  126. adev = amdgpu_ttm_adev(bdev);
  127. switch (type) {
  128. case TTM_PL_SYSTEM:
  129. /* System memory */
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  131. man->available_caching = TTM_PL_MASK_CACHING;
  132. man->default_caching = TTM_PL_FLAG_CACHED;
  133. break;
  134. case TTM_PL_TT:
  135. man->func = &amdgpu_gtt_mgr_func;
  136. man->gpu_offset = adev->mc.gtt_start;
  137. man->available_caching = TTM_PL_MASK_CACHING;
  138. man->default_caching = TTM_PL_FLAG_CACHED;
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  140. break;
  141. case TTM_PL_VRAM:
  142. /* "On-card" video ram */
  143. man->func = &amdgpu_vram_mgr_func;
  144. man->gpu_offset = adev->mc.vram_start;
  145. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  146. TTM_MEMTYPE_FLAG_MAPPABLE;
  147. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  148. man->default_caching = TTM_PL_FLAG_WC;
  149. break;
  150. case AMDGPU_PL_GDS:
  151. case AMDGPU_PL_GWS:
  152. case AMDGPU_PL_OA:
  153. /* On-chip GDS memory*/
  154. man->func = &ttm_bo_manager_func;
  155. man->gpu_offset = 0;
  156. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  157. man->available_caching = TTM_PL_FLAG_UNCACHED;
  158. man->default_caching = TTM_PL_FLAG_UNCACHED;
  159. break;
  160. default:
  161. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  162. return -EINVAL;
  163. }
  164. return 0;
  165. }
  166. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  167. struct ttm_placement *placement)
  168. {
  169. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  170. struct amdgpu_bo *abo;
  171. static const struct ttm_place placements = {
  172. .fpfn = 0,
  173. .lpfn = 0,
  174. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  175. };
  176. unsigned i;
  177. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  178. placement->placement = &placements;
  179. placement->busy_placement = &placements;
  180. placement->num_placement = 1;
  181. placement->num_busy_placement = 1;
  182. return;
  183. }
  184. abo = container_of(bo, struct amdgpu_bo, tbo);
  185. switch (bo->mem.mem_type) {
  186. case TTM_PL_VRAM:
  187. if (adev->mman.buffer_funcs &&
  188. adev->mman.buffer_funcs_ring &&
  189. adev->mman.buffer_funcs_ring->ready == false) {
  190. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  191. } else {
  192. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  193. for (i = 0; i < abo->placement.num_placement; ++i) {
  194. if (!(abo->placements[i].flags &
  195. TTM_PL_FLAG_TT))
  196. continue;
  197. if (abo->placements[i].lpfn)
  198. continue;
  199. /* set an upper limit to force directly
  200. * allocating address space for the BO.
  201. */
  202. abo->placements[i].lpfn =
  203. adev->mc.gtt_size >> PAGE_SHIFT;
  204. }
  205. }
  206. break;
  207. case TTM_PL_TT:
  208. default:
  209. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  210. }
  211. *placement = abo->placement;
  212. }
  213. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  214. {
  215. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  216. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  217. return -EPERM;
  218. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  219. filp->private_data);
  220. }
  221. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  222. struct ttm_mem_reg *new_mem)
  223. {
  224. struct ttm_mem_reg *old_mem = &bo->mem;
  225. BUG_ON(old_mem->mm_node != NULL);
  226. *old_mem = *new_mem;
  227. new_mem->mm_node = NULL;
  228. }
  229. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  230. struct drm_mm_node *mm_node,
  231. struct ttm_mem_reg *mem)
  232. {
  233. uint64_t addr;
  234. addr = mm_node->start << PAGE_SHIFT;
  235. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  236. return addr;
  237. }
  238. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  239. bool evict, bool no_wait_gpu,
  240. struct ttm_mem_reg *new_mem,
  241. struct ttm_mem_reg *old_mem)
  242. {
  243. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  244. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  245. struct drm_mm_node *old_mm, *new_mm;
  246. uint64_t old_start, old_size, new_start, new_size;
  247. unsigned long num_pages;
  248. struct dma_fence *fence = NULL;
  249. int r;
  250. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  251. if (!ring->ready) {
  252. DRM_ERROR("Trying to move memory with ring turned off.\n");
  253. return -EINVAL;
  254. }
  255. if (old_mem->mem_type == TTM_PL_TT) {
  256. r = amdgpu_ttm_bind(bo, old_mem);
  257. if (r)
  258. return r;
  259. }
  260. old_mm = old_mem->mm_node;
  261. old_size = old_mm->size;
  262. old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
  263. if (new_mem->mem_type == TTM_PL_TT) {
  264. r = amdgpu_ttm_bind(bo, new_mem);
  265. if (r)
  266. return r;
  267. }
  268. new_mm = new_mem->mm_node;
  269. new_size = new_mm->size;
  270. new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
  271. num_pages = new_mem->num_pages;
  272. while (num_pages) {
  273. unsigned long cur_pages = min(old_size, new_size);
  274. struct dma_fence *next;
  275. r = amdgpu_copy_buffer(ring, old_start, new_start,
  276. cur_pages * PAGE_SIZE,
  277. bo->resv, &next, false, false);
  278. if (r)
  279. goto error;
  280. dma_fence_put(fence);
  281. fence = next;
  282. num_pages -= cur_pages;
  283. if (!num_pages)
  284. break;
  285. old_size -= cur_pages;
  286. if (!old_size) {
  287. old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
  288. old_size = old_mm->size;
  289. } else {
  290. old_start += cur_pages * PAGE_SIZE;
  291. }
  292. new_size -= cur_pages;
  293. if (!new_size) {
  294. new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
  295. new_size = new_mm->size;
  296. } else {
  297. new_start += cur_pages * PAGE_SIZE;
  298. }
  299. }
  300. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  301. dma_fence_put(fence);
  302. return r;
  303. error:
  304. if (fence)
  305. dma_fence_wait(fence, false);
  306. dma_fence_put(fence);
  307. return r;
  308. }
  309. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  310. bool evict, bool interruptible,
  311. bool no_wait_gpu,
  312. struct ttm_mem_reg *new_mem)
  313. {
  314. struct amdgpu_device *adev;
  315. struct ttm_mem_reg *old_mem = &bo->mem;
  316. struct ttm_mem_reg tmp_mem;
  317. struct ttm_place placements;
  318. struct ttm_placement placement;
  319. int r;
  320. adev = amdgpu_ttm_adev(bo->bdev);
  321. tmp_mem = *new_mem;
  322. tmp_mem.mm_node = NULL;
  323. placement.num_placement = 1;
  324. placement.placement = &placements;
  325. placement.num_busy_placement = 1;
  326. placement.busy_placement = &placements;
  327. placements.fpfn = 0;
  328. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  329. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  330. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  331. interruptible, no_wait_gpu);
  332. if (unlikely(r)) {
  333. return r;
  334. }
  335. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  336. if (unlikely(r)) {
  337. goto out_cleanup;
  338. }
  339. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  340. if (unlikely(r)) {
  341. goto out_cleanup;
  342. }
  343. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  344. if (unlikely(r)) {
  345. goto out_cleanup;
  346. }
  347. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  348. out_cleanup:
  349. ttm_bo_mem_put(bo, &tmp_mem);
  350. return r;
  351. }
  352. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  353. bool evict, bool interruptible,
  354. bool no_wait_gpu,
  355. struct ttm_mem_reg *new_mem)
  356. {
  357. struct amdgpu_device *adev;
  358. struct ttm_mem_reg *old_mem = &bo->mem;
  359. struct ttm_mem_reg tmp_mem;
  360. struct ttm_placement placement;
  361. struct ttm_place placements;
  362. int r;
  363. adev = amdgpu_ttm_adev(bo->bdev);
  364. tmp_mem = *new_mem;
  365. tmp_mem.mm_node = NULL;
  366. placement.num_placement = 1;
  367. placement.placement = &placements;
  368. placement.num_busy_placement = 1;
  369. placement.busy_placement = &placements;
  370. placements.fpfn = 0;
  371. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  372. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  373. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  374. interruptible, no_wait_gpu);
  375. if (unlikely(r)) {
  376. return r;
  377. }
  378. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  379. if (unlikely(r)) {
  380. goto out_cleanup;
  381. }
  382. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  383. if (unlikely(r)) {
  384. goto out_cleanup;
  385. }
  386. out_cleanup:
  387. ttm_bo_mem_put(bo, &tmp_mem);
  388. return r;
  389. }
  390. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  391. bool evict, bool interruptible,
  392. bool no_wait_gpu,
  393. struct ttm_mem_reg *new_mem)
  394. {
  395. struct amdgpu_device *adev;
  396. struct amdgpu_bo *abo;
  397. struct ttm_mem_reg *old_mem = &bo->mem;
  398. int r;
  399. /* Can't move a pinned BO */
  400. abo = container_of(bo, struct amdgpu_bo, tbo);
  401. if (WARN_ON_ONCE(abo->pin_count > 0))
  402. return -EINVAL;
  403. adev = amdgpu_ttm_adev(bo->bdev);
  404. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  405. amdgpu_move_null(bo, new_mem);
  406. return 0;
  407. }
  408. if ((old_mem->mem_type == TTM_PL_TT &&
  409. new_mem->mem_type == TTM_PL_SYSTEM) ||
  410. (old_mem->mem_type == TTM_PL_SYSTEM &&
  411. new_mem->mem_type == TTM_PL_TT)) {
  412. /* bind is enough */
  413. amdgpu_move_null(bo, new_mem);
  414. return 0;
  415. }
  416. if (adev->mman.buffer_funcs == NULL ||
  417. adev->mman.buffer_funcs_ring == NULL ||
  418. !adev->mman.buffer_funcs_ring->ready) {
  419. /* use memcpy */
  420. goto memcpy;
  421. }
  422. if (old_mem->mem_type == TTM_PL_VRAM &&
  423. new_mem->mem_type == TTM_PL_SYSTEM) {
  424. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  425. no_wait_gpu, new_mem);
  426. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  427. new_mem->mem_type == TTM_PL_VRAM) {
  428. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  429. no_wait_gpu, new_mem);
  430. } else {
  431. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  432. }
  433. if (r) {
  434. memcpy:
  435. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  436. if (r) {
  437. return r;
  438. }
  439. }
  440. /* update statistics */
  441. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  442. return 0;
  443. }
  444. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  445. {
  446. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  447. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  448. mem->bus.addr = NULL;
  449. mem->bus.offset = 0;
  450. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  451. mem->bus.base = 0;
  452. mem->bus.is_iomem = false;
  453. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  454. return -EINVAL;
  455. switch (mem->mem_type) {
  456. case TTM_PL_SYSTEM:
  457. /* system memory */
  458. return 0;
  459. case TTM_PL_TT:
  460. break;
  461. case TTM_PL_VRAM:
  462. mem->bus.offset = mem->start << PAGE_SHIFT;
  463. /* check if it's visible */
  464. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  465. return -EINVAL;
  466. mem->bus.base = adev->mc.aper_base;
  467. mem->bus.is_iomem = true;
  468. break;
  469. default:
  470. return -EINVAL;
  471. }
  472. return 0;
  473. }
  474. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  475. {
  476. }
  477. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  478. unsigned long page_offset)
  479. {
  480. struct drm_mm_node *mm = bo->mem.mm_node;
  481. uint64_t size = mm->size;
  482. uint64_t offset = page_offset;
  483. page_offset = do_div(offset, size);
  484. mm += offset;
  485. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
  486. }
  487. /*
  488. * TTM backend functions.
  489. */
  490. struct amdgpu_ttm_gup_task_list {
  491. struct list_head list;
  492. struct task_struct *task;
  493. };
  494. struct amdgpu_ttm_tt {
  495. struct ttm_dma_tt ttm;
  496. struct amdgpu_device *adev;
  497. u64 offset;
  498. uint64_t userptr;
  499. struct mm_struct *usermm;
  500. uint32_t userflags;
  501. spinlock_t guptasklock;
  502. struct list_head guptasks;
  503. atomic_t mmu_invalidations;
  504. struct list_head list;
  505. };
  506. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  507. {
  508. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  509. unsigned int flags = 0;
  510. unsigned pinned = 0;
  511. int r;
  512. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  513. flags |= FOLL_WRITE;
  514. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  515. /* check that we only use anonymous memory
  516. to prevent problems with writeback */
  517. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  518. struct vm_area_struct *vma;
  519. vma = find_vma(gtt->usermm, gtt->userptr);
  520. if (!vma || vma->vm_file || vma->vm_end < end)
  521. return -EPERM;
  522. }
  523. do {
  524. unsigned num_pages = ttm->num_pages - pinned;
  525. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  526. struct page **p = pages + pinned;
  527. struct amdgpu_ttm_gup_task_list guptask;
  528. guptask.task = current;
  529. spin_lock(&gtt->guptasklock);
  530. list_add(&guptask.list, &gtt->guptasks);
  531. spin_unlock(&gtt->guptasklock);
  532. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  533. spin_lock(&gtt->guptasklock);
  534. list_del(&guptask.list);
  535. spin_unlock(&gtt->guptasklock);
  536. if (r < 0)
  537. goto release_pages;
  538. pinned += r;
  539. } while (pinned < ttm->num_pages);
  540. return 0;
  541. release_pages:
  542. release_pages(pages, pinned, 0);
  543. return r;
  544. }
  545. /* prepare the sg table with the user pages */
  546. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  547. {
  548. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  549. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  550. unsigned nents;
  551. int r;
  552. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  553. enum dma_data_direction direction = write ?
  554. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  555. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  556. ttm->num_pages << PAGE_SHIFT,
  557. GFP_KERNEL);
  558. if (r)
  559. goto release_sg;
  560. r = -ENOMEM;
  561. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  562. if (nents != ttm->sg->nents)
  563. goto release_sg;
  564. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  565. gtt->ttm.dma_address, ttm->num_pages);
  566. return 0;
  567. release_sg:
  568. kfree(ttm->sg);
  569. return r;
  570. }
  571. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  572. {
  573. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  574. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  575. struct sg_page_iter sg_iter;
  576. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  577. enum dma_data_direction direction = write ?
  578. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  579. /* double check that we don't free the table twice */
  580. if (!ttm->sg->sgl)
  581. return;
  582. /* free the sg table and pages again */
  583. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  584. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  585. struct page *page = sg_page_iter_page(&sg_iter);
  586. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  587. set_page_dirty(page);
  588. mark_page_accessed(page);
  589. put_page(page);
  590. }
  591. sg_free_table(ttm->sg);
  592. }
  593. static int amdgpu_ttm_do_bind(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
  594. {
  595. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  596. uint64_t flags;
  597. int r;
  598. spin_lock(&gtt->adev->gtt_list_lock);
  599. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, mem);
  600. gtt->offset = (u64)mem->start << PAGE_SHIFT;
  601. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  602. ttm->pages, gtt->ttm.dma_address, flags);
  603. if (r) {
  604. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  605. ttm->num_pages, gtt->offset);
  606. goto error_gart_bind;
  607. }
  608. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  609. error_gart_bind:
  610. spin_unlock(&gtt->adev->gtt_list_lock);
  611. return r;
  612. }
  613. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  614. struct ttm_mem_reg *bo_mem)
  615. {
  616. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  617. int r;
  618. if (gtt->userptr) {
  619. r = amdgpu_ttm_tt_pin_userptr(ttm);
  620. if (r) {
  621. DRM_ERROR("failed to pin userptr\n");
  622. return r;
  623. }
  624. }
  625. if (!ttm->num_pages) {
  626. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  627. ttm->num_pages, bo_mem, ttm);
  628. }
  629. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  630. bo_mem->mem_type == AMDGPU_PL_GWS ||
  631. bo_mem->mem_type == AMDGPU_PL_OA)
  632. return -EINVAL;
  633. if (amdgpu_gtt_mgr_is_allocated(bo_mem))
  634. r = amdgpu_ttm_do_bind(ttm, bo_mem);
  635. return r;
  636. }
  637. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  638. {
  639. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  640. return gtt && !list_empty(&gtt->list);
  641. }
  642. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  643. {
  644. struct ttm_tt *ttm = bo->ttm;
  645. int r;
  646. if (!ttm || amdgpu_ttm_is_bound(ttm))
  647. return 0;
  648. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  649. NULL, bo_mem);
  650. if (r) {
  651. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  652. return r;
  653. }
  654. return amdgpu_ttm_do_bind(ttm, bo_mem);
  655. }
  656. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  657. {
  658. struct amdgpu_ttm_tt *gtt, *tmp;
  659. struct ttm_mem_reg bo_mem;
  660. uint64_t flags;
  661. int r;
  662. bo_mem.mem_type = TTM_PL_TT;
  663. spin_lock(&adev->gtt_list_lock);
  664. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  665. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  666. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  667. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  668. flags);
  669. if (r) {
  670. spin_unlock(&adev->gtt_list_lock);
  671. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  672. gtt->ttm.ttm.num_pages, gtt->offset);
  673. return r;
  674. }
  675. }
  676. spin_unlock(&adev->gtt_list_lock);
  677. return 0;
  678. }
  679. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  680. {
  681. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  682. int r;
  683. if (gtt->userptr)
  684. amdgpu_ttm_tt_unpin_userptr(ttm);
  685. if (!amdgpu_ttm_is_bound(ttm))
  686. return 0;
  687. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  688. spin_lock(&gtt->adev->gtt_list_lock);
  689. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  690. if (r) {
  691. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  692. gtt->ttm.ttm.num_pages, gtt->offset);
  693. goto error_unbind;
  694. }
  695. list_del_init(&gtt->list);
  696. error_unbind:
  697. spin_unlock(&gtt->adev->gtt_list_lock);
  698. return r;
  699. }
  700. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  701. {
  702. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  703. ttm_dma_tt_fini(&gtt->ttm);
  704. kfree(gtt);
  705. }
  706. static struct ttm_backend_func amdgpu_backend_func = {
  707. .bind = &amdgpu_ttm_backend_bind,
  708. .unbind = &amdgpu_ttm_backend_unbind,
  709. .destroy = &amdgpu_ttm_backend_destroy,
  710. };
  711. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  712. unsigned long size, uint32_t page_flags,
  713. struct page *dummy_read_page)
  714. {
  715. struct amdgpu_device *adev;
  716. struct amdgpu_ttm_tt *gtt;
  717. adev = amdgpu_ttm_adev(bdev);
  718. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  719. if (gtt == NULL) {
  720. return NULL;
  721. }
  722. gtt->ttm.ttm.func = &amdgpu_backend_func;
  723. gtt->adev = adev;
  724. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  725. kfree(gtt);
  726. return NULL;
  727. }
  728. INIT_LIST_HEAD(&gtt->list);
  729. return &gtt->ttm.ttm;
  730. }
  731. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  732. {
  733. struct amdgpu_device *adev;
  734. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  735. unsigned i;
  736. int r;
  737. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  738. if (ttm->state != tt_unpopulated)
  739. return 0;
  740. if (gtt && gtt->userptr) {
  741. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  742. if (!ttm->sg)
  743. return -ENOMEM;
  744. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  745. ttm->state = tt_unbound;
  746. return 0;
  747. }
  748. if (slave && ttm->sg) {
  749. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  750. gtt->ttm.dma_address, ttm->num_pages);
  751. ttm->state = tt_unbound;
  752. return 0;
  753. }
  754. adev = amdgpu_ttm_adev(ttm->bdev);
  755. #ifdef CONFIG_SWIOTLB
  756. if (swiotlb_nr_tbl()) {
  757. return ttm_dma_populate(&gtt->ttm, adev->dev);
  758. }
  759. #endif
  760. r = ttm_pool_populate(ttm);
  761. if (r) {
  762. return r;
  763. }
  764. for (i = 0; i < ttm->num_pages; i++) {
  765. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  766. 0, PAGE_SIZE,
  767. PCI_DMA_BIDIRECTIONAL);
  768. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  769. while (i--) {
  770. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  771. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  772. gtt->ttm.dma_address[i] = 0;
  773. }
  774. ttm_pool_unpopulate(ttm);
  775. return -EFAULT;
  776. }
  777. }
  778. return 0;
  779. }
  780. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  781. {
  782. struct amdgpu_device *adev;
  783. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  784. unsigned i;
  785. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  786. if (gtt && gtt->userptr) {
  787. kfree(ttm->sg);
  788. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  789. return;
  790. }
  791. if (slave)
  792. return;
  793. adev = amdgpu_ttm_adev(ttm->bdev);
  794. #ifdef CONFIG_SWIOTLB
  795. if (swiotlb_nr_tbl()) {
  796. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  797. return;
  798. }
  799. #endif
  800. for (i = 0; i < ttm->num_pages; i++) {
  801. if (gtt->ttm.dma_address[i]) {
  802. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  803. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  804. }
  805. }
  806. ttm_pool_unpopulate(ttm);
  807. }
  808. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  809. uint32_t flags)
  810. {
  811. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  812. if (gtt == NULL)
  813. return -EINVAL;
  814. gtt->userptr = addr;
  815. gtt->usermm = current->mm;
  816. gtt->userflags = flags;
  817. spin_lock_init(&gtt->guptasklock);
  818. INIT_LIST_HEAD(&gtt->guptasks);
  819. atomic_set(&gtt->mmu_invalidations, 0);
  820. return 0;
  821. }
  822. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  823. {
  824. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  825. if (gtt == NULL)
  826. return NULL;
  827. return gtt->usermm;
  828. }
  829. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  830. unsigned long end)
  831. {
  832. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  833. struct amdgpu_ttm_gup_task_list *entry;
  834. unsigned long size;
  835. if (gtt == NULL || !gtt->userptr)
  836. return false;
  837. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  838. if (gtt->userptr > end || gtt->userptr + size <= start)
  839. return false;
  840. spin_lock(&gtt->guptasklock);
  841. list_for_each_entry(entry, &gtt->guptasks, list) {
  842. if (entry->task == current) {
  843. spin_unlock(&gtt->guptasklock);
  844. return false;
  845. }
  846. }
  847. spin_unlock(&gtt->guptasklock);
  848. atomic_inc(&gtt->mmu_invalidations);
  849. return true;
  850. }
  851. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  852. int *last_invalidated)
  853. {
  854. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  855. int prev_invalidated = *last_invalidated;
  856. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  857. return prev_invalidated != *last_invalidated;
  858. }
  859. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  860. {
  861. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  862. if (gtt == NULL)
  863. return false;
  864. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  865. }
  866. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  867. struct ttm_mem_reg *mem)
  868. {
  869. uint64_t flags = 0;
  870. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  871. flags |= AMDGPU_PTE_VALID;
  872. if (mem && mem->mem_type == TTM_PL_TT) {
  873. flags |= AMDGPU_PTE_SYSTEM;
  874. if (ttm->caching_state == tt_cached)
  875. flags |= AMDGPU_PTE_SNOOPED;
  876. }
  877. flags |= adev->gart.gart_pte_flags;
  878. flags |= AMDGPU_PTE_READABLE;
  879. if (!amdgpu_ttm_tt_is_readonly(ttm))
  880. flags |= AMDGPU_PTE_WRITEABLE;
  881. return flags;
  882. }
  883. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  884. const struct ttm_place *place)
  885. {
  886. unsigned long num_pages = bo->mem.num_pages;
  887. struct drm_mm_node *node = bo->mem.mm_node;
  888. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  889. return ttm_bo_eviction_valuable(bo, place);
  890. switch (bo->mem.mem_type) {
  891. case TTM_PL_TT:
  892. return true;
  893. case TTM_PL_VRAM:
  894. /* Check each drm MM node individually */
  895. while (num_pages) {
  896. if (place->fpfn < (node->start + node->size) &&
  897. !(place->lpfn && place->lpfn <= node->start))
  898. return true;
  899. num_pages -= node->size;
  900. ++node;
  901. }
  902. break;
  903. default:
  904. break;
  905. }
  906. return ttm_bo_eviction_valuable(bo, place);
  907. }
  908. static struct ttm_bo_driver amdgpu_bo_driver = {
  909. .ttm_tt_create = &amdgpu_ttm_tt_create,
  910. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  911. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  912. .invalidate_caches = &amdgpu_invalidate_caches,
  913. .init_mem_type = &amdgpu_init_mem_type,
  914. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  915. .evict_flags = &amdgpu_evict_flags,
  916. .move = &amdgpu_bo_move,
  917. .verify_access = &amdgpu_verify_access,
  918. .move_notify = &amdgpu_bo_move_notify,
  919. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  920. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  921. .io_mem_free = &amdgpu_ttm_io_mem_free,
  922. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  923. };
  924. int amdgpu_ttm_init(struct amdgpu_device *adev)
  925. {
  926. int r;
  927. r = amdgpu_ttm_global_init(adev);
  928. if (r) {
  929. return r;
  930. }
  931. /* No others user of address space so set it to 0 */
  932. r = ttm_bo_device_init(&adev->mman.bdev,
  933. adev->mman.bo_global_ref.ref.object,
  934. &amdgpu_bo_driver,
  935. adev->ddev->anon_inode->i_mapping,
  936. DRM_FILE_PAGE_OFFSET,
  937. adev->need_dma32);
  938. if (r) {
  939. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  940. return r;
  941. }
  942. adev->mman.initialized = true;
  943. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  944. adev->mc.real_vram_size >> PAGE_SHIFT);
  945. if (r) {
  946. DRM_ERROR("Failed initializing VRAM heap.\n");
  947. return r;
  948. }
  949. /* Change the size here instead of the init above so only lpfn is affected */
  950. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  951. r = amdgpu_bo_create(adev, adev->mc.stolen_size, PAGE_SIZE, true,
  952. AMDGPU_GEM_DOMAIN_VRAM,
  953. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  954. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  955. NULL, NULL, &adev->stollen_vga_memory);
  956. if (r) {
  957. return r;
  958. }
  959. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  960. if (r)
  961. return r;
  962. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  963. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  964. if (r) {
  965. amdgpu_bo_unref(&adev->stollen_vga_memory);
  966. return r;
  967. }
  968. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  969. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  970. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  971. adev->mc.gtt_size >> PAGE_SHIFT);
  972. if (r) {
  973. DRM_ERROR("Failed initializing GTT heap.\n");
  974. return r;
  975. }
  976. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  977. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  978. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  979. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  980. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  981. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  982. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  983. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  984. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  985. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  986. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  987. /* GDS Memory */
  988. if (adev->gds.mem.total_size) {
  989. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  990. adev->gds.mem.total_size >> PAGE_SHIFT);
  991. if (r) {
  992. DRM_ERROR("Failed initializing GDS heap.\n");
  993. return r;
  994. }
  995. }
  996. /* GWS */
  997. if (adev->gds.gws.total_size) {
  998. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  999. adev->gds.gws.total_size >> PAGE_SHIFT);
  1000. if (r) {
  1001. DRM_ERROR("Failed initializing gws heap.\n");
  1002. return r;
  1003. }
  1004. }
  1005. /* OA */
  1006. if (adev->gds.oa.total_size) {
  1007. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1008. adev->gds.oa.total_size >> PAGE_SHIFT);
  1009. if (r) {
  1010. DRM_ERROR("Failed initializing oa heap.\n");
  1011. return r;
  1012. }
  1013. }
  1014. r = amdgpu_ttm_debugfs_init(adev);
  1015. if (r) {
  1016. DRM_ERROR("Failed to init debugfs\n");
  1017. return r;
  1018. }
  1019. return 0;
  1020. }
  1021. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1022. {
  1023. int r;
  1024. if (!adev->mman.initialized)
  1025. return;
  1026. amdgpu_ttm_debugfs_fini(adev);
  1027. if (adev->stollen_vga_memory) {
  1028. r = amdgpu_bo_reserve(adev->stollen_vga_memory, true);
  1029. if (r == 0) {
  1030. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1031. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1032. }
  1033. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1034. }
  1035. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1036. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1037. if (adev->gds.mem.total_size)
  1038. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1039. if (adev->gds.gws.total_size)
  1040. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1041. if (adev->gds.oa.total_size)
  1042. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1043. ttm_bo_device_release(&adev->mman.bdev);
  1044. amdgpu_gart_fini(adev);
  1045. amdgpu_ttm_global_fini(adev);
  1046. adev->mman.initialized = false;
  1047. DRM_INFO("amdgpu: ttm finalized\n");
  1048. }
  1049. /* this should only be called at bootup or when userspace
  1050. * isn't running */
  1051. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1052. {
  1053. struct ttm_mem_type_manager *man;
  1054. if (!adev->mman.initialized)
  1055. return;
  1056. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1057. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1058. man->size = size >> PAGE_SHIFT;
  1059. }
  1060. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1061. {
  1062. struct drm_file *file_priv;
  1063. struct amdgpu_device *adev;
  1064. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1065. return -EINVAL;
  1066. file_priv = filp->private_data;
  1067. adev = file_priv->minor->dev->dev_private;
  1068. if (adev == NULL)
  1069. return -EINVAL;
  1070. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1071. }
  1072. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1073. uint64_t dst_offset, uint32_t byte_count,
  1074. struct reservation_object *resv,
  1075. struct dma_fence **fence, bool direct_submit,
  1076. bool vm_needs_flush)
  1077. {
  1078. struct amdgpu_device *adev = ring->adev;
  1079. struct amdgpu_job *job;
  1080. uint32_t max_bytes;
  1081. unsigned num_loops, num_dw;
  1082. unsigned i;
  1083. int r;
  1084. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1085. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1086. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1087. /* for IB padding */
  1088. while (num_dw & 0x7)
  1089. num_dw++;
  1090. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1091. if (r)
  1092. return r;
  1093. job->vm_needs_flush = vm_needs_flush;
  1094. if (resv) {
  1095. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1096. AMDGPU_FENCE_OWNER_UNDEFINED);
  1097. if (r) {
  1098. DRM_ERROR("sync failed (%d).\n", r);
  1099. goto error_free;
  1100. }
  1101. }
  1102. for (i = 0; i < num_loops; i++) {
  1103. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1104. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1105. dst_offset, cur_size_in_bytes);
  1106. src_offset += cur_size_in_bytes;
  1107. dst_offset += cur_size_in_bytes;
  1108. byte_count -= cur_size_in_bytes;
  1109. }
  1110. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1111. WARN_ON(job->ibs[0].length_dw > num_dw);
  1112. if (direct_submit) {
  1113. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1114. NULL, fence);
  1115. job->fence = dma_fence_get(*fence);
  1116. if (r)
  1117. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1118. amdgpu_job_free(job);
  1119. } else {
  1120. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1121. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1122. if (r)
  1123. goto error_free;
  1124. }
  1125. return r;
  1126. error_free:
  1127. amdgpu_job_free(job);
  1128. return r;
  1129. }
  1130. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1131. uint32_t src_data,
  1132. struct reservation_object *resv,
  1133. struct dma_fence **fence)
  1134. {
  1135. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1136. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1137. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1138. struct drm_mm_node *mm_node;
  1139. unsigned long num_pages;
  1140. unsigned int num_loops, num_dw;
  1141. struct amdgpu_job *job;
  1142. int r;
  1143. if (!ring->ready) {
  1144. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1145. return -EINVAL;
  1146. }
  1147. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1148. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1149. if (r)
  1150. return r;
  1151. }
  1152. num_pages = bo->tbo.num_pages;
  1153. mm_node = bo->tbo.mem.mm_node;
  1154. num_loops = 0;
  1155. while (num_pages) {
  1156. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1157. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1158. num_pages -= mm_node->size;
  1159. ++mm_node;
  1160. }
  1161. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1162. /* for IB padding */
  1163. num_dw += 64;
  1164. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1165. if (r)
  1166. return r;
  1167. if (resv) {
  1168. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1169. AMDGPU_FENCE_OWNER_UNDEFINED);
  1170. if (r) {
  1171. DRM_ERROR("sync failed (%d).\n", r);
  1172. goto error_free;
  1173. }
  1174. }
  1175. num_pages = bo->tbo.num_pages;
  1176. mm_node = bo->tbo.mem.mm_node;
  1177. while (num_pages) {
  1178. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1179. uint64_t dst_addr;
  1180. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1181. while (byte_count) {
  1182. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1183. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1184. dst_addr, cur_size_in_bytes);
  1185. dst_addr += cur_size_in_bytes;
  1186. byte_count -= cur_size_in_bytes;
  1187. }
  1188. num_pages -= mm_node->size;
  1189. ++mm_node;
  1190. }
  1191. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1192. WARN_ON(job->ibs[0].length_dw > num_dw);
  1193. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1194. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1195. if (r)
  1196. goto error_free;
  1197. return 0;
  1198. error_free:
  1199. amdgpu_job_free(job);
  1200. return r;
  1201. }
  1202. #if defined(CONFIG_DEBUG_FS)
  1203. extern void amdgpu_gtt_mgr_print(struct seq_file *m, struct ttm_mem_type_manager
  1204. *man);
  1205. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1206. {
  1207. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1208. unsigned ttm_pl = *(int *)node->info_ent->data;
  1209. struct drm_device *dev = node->minor->dev;
  1210. struct amdgpu_device *adev = dev->dev_private;
  1211. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1212. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1213. struct drm_printer p = drm_seq_file_printer(m);
  1214. spin_lock(&glob->lru_lock);
  1215. drm_mm_print(mm, &p);
  1216. spin_unlock(&glob->lru_lock);
  1217. switch (ttm_pl) {
  1218. case TTM_PL_VRAM:
  1219. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1220. adev->mman.bdev.man[ttm_pl].size,
  1221. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1222. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1223. break;
  1224. case TTM_PL_TT:
  1225. amdgpu_gtt_mgr_print(m, &adev->mman.bdev.man[TTM_PL_TT]);
  1226. break;
  1227. }
  1228. return 0;
  1229. }
  1230. static int ttm_pl_vram = TTM_PL_VRAM;
  1231. static int ttm_pl_tt = TTM_PL_TT;
  1232. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1233. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1234. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1235. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1236. #ifdef CONFIG_SWIOTLB
  1237. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1238. #endif
  1239. };
  1240. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1241. size_t size, loff_t *pos)
  1242. {
  1243. struct amdgpu_device *adev = file_inode(f)->i_private;
  1244. ssize_t result = 0;
  1245. int r;
  1246. if (size & 0x3 || *pos & 0x3)
  1247. return -EINVAL;
  1248. if (*pos >= adev->mc.mc_vram_size)
  1249. return -ENXIO;
  1250. while (size) {
  1251. unsigned long flags;
  1252. uint32_t value;
  1253. if (*pos >= adev->mc.mc_vram_size)
  1254. return result;
  1255. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1256. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1257. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1258. value = RREG32(mmMM_DATA);
  1259. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1260. r = put_user(value, (uint32_t *)buf);
  1261. if (r)
  1262. return r;
  1263. result += 4;
  1264. buf += 4;
  1265. *pos += 4;
  1266. size -= 4;
  1267. }
  1268. return result;
  1269. }
  1270. static const struct file_operations amdgpu_ttm_vram_fops = {
  1271. .owner = THIS_MODULE,
  1272. .read = amdgpu_ttm_vram_read,
  1273. .llseek = default_llseek
  1274. };
  1275. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1276. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1277. size_t size, loff_t *pos)
  1278. {
  1279. struct amdgpu_device *adev = file_inode(f)->i_private;
  1280. ssize_t result = 0;
  1281. int r;
  1282. while (size) {
  1283. loff_t p = *pos / PAGE_SIZE;
  1284. unsigned off = *pos & ~PAGE_MASK;
  1285. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1286. struct page *page;
  1287. void *ptr;
  1288. if (p >= adev->gart.num_cpu_pages)
  1289. return result;
  1290. page = adev->gart.pages[p];
  1291. if (page) {
  1292. ptr = kmap(page);
  1293. ptr += off;
  1294. r = copy_to_user(buf, ptr, cur_size);
  1295. kunmap(adev->gart.pages[p]);
  1296. } else
  1297. r = clear_user(buf, cur_size);
  1298. if (r)
  1299. return -EFAULT;
  1300. result += cur_size;
  1301. buf += cur_size;
  1302. *pos += cur_size;
  1303. size -= cur_size;
  1304. }
  1305. return result;
  1306. }
  1307. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1308. .owner = THIS_MODULE,
  1309. .read = amdgpu_ttm_gtt_read,
  1310. .llseek = default_llseek
  1311. };
  1312. #endif
  1313. #endif
  1314. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1315. {
  1316. #if defined(CONFIG_DEBUG_FS)
  1317. unsigned count;
  1318. struct drm_minor *minor = adev->ddev->primary;
  1319. struct dentry *ent, *root = minor->debugfs_root;
  1320. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1321. adev, &amdgpu_ttm_vram_fops);
  1322. if (IS_ERR(ent))
  1323. return PTR_ERR(ent);
  1324. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1325. adev->mman.vram = ent;
  1326. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1327. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1328. adev, &amdgpu_ttm_gtt_fops);
  1329. if (IS_ERR(ent))
  1330. return PTR_ERR(ent);
  1331. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1332. adev->mman.gtt = ent;
  1333. #endif
  1334. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1335. #ifdef CONFIG_SWIOTLB
  1336. if (!swiotlb_nr_tbl())
  1337. --count;
  1338. #endif
  1339. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1340. #else
  1341. return 0;
  1342. #endif
  1343. }
  1344. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1345. {
  1346. #if defined(CONFIG_DEBUG_FS)
  1347. debugfs_remove(adev->mman.vram);
  1348. adev->mman.vram = NULL;
  1349. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1350. debugfs_remove(adev->mman.gtt);
  1351. adev->mman.gtt = NULL;
  1352. #endif
  1353. #endif
  1354. }