perf_event.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * Performance events x86 architecture header
  3. *
  4. * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2009 Jaswinder Singh Rajput
  7. * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
  8. * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
  9. * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
  10. * Copyright (C) 2009 Google, Inc., Stephane Eranian
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #include <linux/perf_event.h>
  15. /* To enable MSR tracing please use the generic trace points. */
  16. /*
  17. * | NHM/WSM | SNB |
  18. * register -------------------------------
  19. * | HT | no HT | HT | no HT |
  20. *-----------------------------------------
  21. * offcore | core | core | cpu | core |
  22. * lbr_sel | core | core | cpu | core |
  23. * ld_lat | cpu | core | cpu | core |
  24. *-----------------------------------------
  25. *
  26. * Given that there is a small number of shared regs,
  27. * we can pre-allocate their slot in the per-cpu
  28. * per-core reg tables.
  29. */
  30. enum extra_reg_type {
  31. EXTRA_REG_NONE = -1, /* not used */
  32. EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
  33. EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
  34. EXTRA_REG_LBR = 2, /* lbr_select */
  35. EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
  36. EXTRA_REG_FE = 4, /* fe_* */
  37. EXTRA_REG_MAX /* number of entries needed */
  38. };
  39. struct event_constraint {
  40. union {
  41. unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  42. u64 idxmsk64;
  43. };
  44. u64 code;
  45. u64 cmask;
  46. int weight;
  47. int overlap;
  48. int flags;
  49. };
  50. /*
  51. * struct hw_perf_event.flags flags
  52. */
  53. #define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
  54. #define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
  55. #define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
  56. #define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */
  57. #define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */
  58. #define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */
  59. #define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */
  60. #define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */
  61. #define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */
  62. #define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */
  63. #define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */
  64. #define PERF_X86_EVENT_FREERUNNING 0x0800 /* use freerunning PEBS */
  65. struct amd_nb {
  66. int nb_id; /* NorthBridge id */
  67. int refcnt; /* reference count */
  68. struct perf_event *owners[X86_PMC_IDX_MAX];
  69. struct event_constraint event_constraints[X86_PMC_IDX_MAX];
  70. };
  71. /* The maximal number of PEBS events: */
  72. #define MAX_PEBS_EVENTS 8
  73. /*
  74. * Flags PEBS can handle without an PMI.
  75. *
  76. * TID can only be handled by flushing at context switch.
  77. *
  78. */
  79. #define PEBS_FREERUNNING_FLAGS \
  80. (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
  81. PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
  82. PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
  83. PERF_SAMPLE_TRANSACTION)
  84. /*
  85. * A debug store configuration.
  86. *
  87. * We only support architectures that use 64bit fields.
  88. */
  89. struct debug_store {
  90. u64 bts_buffer_base;
  91. u64 bts_index;
  92. u64 bts_absolute_maximum;
  93. u64 bts_interrupt_threshold;
  94. u64 pebs_buffer_base;
  95. u64 pebs_index;
  96. u64 pebs_absolute_maximum;
  97. u64 pebs_interrupt_threshold;
  98. u64 pebs_event_reset[MAX_PEBS_EVENTS];
  99. };
  100. /*
  101. * Per register state.
  102. */
  103. struct er_account {
  104. raw_spinlock_t lock; /* per-core: protect structure */
  105. u64 config; /* extra MSR config */
  106. u64 reg; /* extra MSR number */
  107. atomic_t ref; /* reference count */
  108. };
  109. /*
  110. * Per core/cpu state
  111. *
  112. * Used to coordinate shared registers between HT threads or
  113. * among events on a single PMU.
  114. */
  115. struct intel_shared_regs {
  116. struct er_account regs[EXTRA_REG_MAX];
  117. int refcnt; /* per-core: #HT threads */
  118. unsigned core_id; /* per-core: core id */
  119. };
  120. enum intel_excl_state_type {
  121. INTEL_EXCL_UNUSED = 0, /* counter is unused */
  122. INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
  123. INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
  124. };
  125. struct intel_excl_states {
  126. enum intel_excl_state_type state[X86_PMC_IDX_MAX];
  127. bool sched_started; /* true if scheduling has started */
  128. };
  129. struct intel_excl_cntrs {
  130. raw_spinlock_t lock;
  131. struct intel_excl_states states[2];
  132. union {
  133. u16 has_exclusive[2];
  134. u32 exclusive_present;
  135. };
  136. int refcnt; /* per-core: #HT threads */
  137. unsigned core_id; /* per-core: core id */
  138. };
  139. #define MAX_LBR_ENTRIES 32
  140. enum {
  141. X86_PERF_KFREE_SHARED = 0,
  142. X86_PERF_KFREE_EXCL = 1,
  143. X86_PERF_KFREE_MAX
  144. };
  145. struct cpu_hw_events {
  146. /*
  147. * Generic x86 PMC bits
  148. */
  149. struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
  150. unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  151. unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  152. int enabled;
  153. int n_events; /* the # of events in the below arrays */
  154. int n_added; /* the # last events in the below arrays;
  155. they've never been enabled yet */
  156. int n_txn; /* the # last events in the below arrays;
  157. added in the current transaction */
  158. int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
  159. u64 tags[X86_PMC_IDX_MAX];
  160. struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
  161. struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
  162. int n_excl; /* the number of exclusive events */
  163. unsigned int txn_flags;
  164. int is_fake;
  165. /*
  166. * Intel DebugStore bits
  167. */
  168. struct debug_store *ds;
  169. u64 pebs_enabled;
  170. /*
  171. * Intel LBR bits
  172. */
  173. int lbr_users;
  174. void *lbr_context;
  175. struct perf_branch_stack lbr_stack;
  176. struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
  177. struct er_account *lbr_sel;
  178. u64 br_sel;
  179. /*
  180. * Intel host/guest exclude bits
  181. */
  182. u64 intel_ctrl_guest_mask;
  183. u64 intel_ctrl_host_mask;
  184. struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
  185. /*
  186. * Intel checkpoint mask
  187. */
  188. u64 intel_cp_status;
  189. /*
  190. * manage shared (per-core, per-cpu) registers
  191. * used on Intel NHM/WSM/SNB
  192. */
  193. struct intel_shared_regs *shared_regs;
  194. /*
  195. * manage exclusive counter access between hyperthread
  196. */
  197. struct event_constraint *constraint_list; /* in enable order */
  198. struct intel_excl_cntrs *excl_cntrs;
  199. int excl_thread_id; /* 0 or 1 */
  200. /*
  201. * AMD specific bits
  202. */
  203. struct amd_nb *amd_nb;
  204. /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
  205. u64 perf_ctr_virt_mask;
  206. void *kfree_on_online[X86_PERF_KFREE_MAX];
  207. };
  208. #define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
  209. { .idxmsk64 = (n) }, \
  210. .code = (c), \
  211. .cmask = (m), \
  212. .weight = (w), \
  213. .overlap = (o), \
  214. .flags = f, \
  215. }
  216. #define EVENT_CONSTRAINT(c, n, m) \
  217. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
  218. #define INTEL_EXCLEVT_CONSTRAINT(c, n) \
  219. __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
  220. 0, PERF_X86_EVENT_EXCL)
  221. /*
  222. * The overlap flag marks event constraints with overlapping counter
  223. * masks. This is the case if the counter mask of such an event is not
  224. * a subset of any other counter mask of a constraint with an equal or
  225. * higher weight, e.g.:
  226. *
  227. * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
  228. * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
  229. * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
  230. *
  231. * The event scheduler may not select the correct counter in the first
  232. * cycle because it needs to know which subsequent events will be
  233. * scheduled. It may fail to schedule the events then. So we set the
  234. * overlap flag for such constraints to give the scheduler a hint which
  235. * events to select for counter rescheduling.
  236. *
  237. * Care must be taken as the rescheduling algorithm is O(n!) which
  238. * will increase scheduling cycles for an over-commited system
  239. * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
  240. * and its counter masks must be kept at a minimum.
  241. */
  242. #define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
  243. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
  244. /*
  245. * Constraint on the Event code.
  246. */
  247. #define INTEL_EVENT_CONSTRAINT(c, n) \
  248. EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
  249. /*
  250. * Constraint on the Event code + UMask + fixed-mask
  251. *
  252. * filter mask to validate fixed counter events.
  253. * the following filters disqualify for fixed counters:
  254. * - inv
  255. * - edge
  256. * - cnt-mask
  257. * - in_tx
  258. * - in_tx_checkpointed
  259. * The other filters are supported by fixed counters.
  260. * The any-thread option is supported starting with v3.
  261. */
  262. #define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
  263. #define FIXED_EVENT_CONSTRAINT(c, n) \
  264. EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
  265. /*
  266. * Constraint on the Event code + UMask
  267. */
  268. #define INTEL_UEVENT_CONSTRAINT(c, n) \
  269. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
  270. /* Constraint on specific umask bit only + event */
  271. #define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
  272. EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
  273. /* Like UEVENT_CONSTRAINT, but match flags too */
  274. #define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
  275. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
  276. #define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
  277. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
  278. HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
  279. #define INTEL_PLD_CONSTRAINT(c, n) \
  280. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  281. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
  282. #define INTEL_PST_CONSTRAINT(c, n) \
  283. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  284. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
  285. /* Event constraint, but match on all event flags too. */
  286. #define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
  287. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
  288. /* Check only flags, but allow all event/umask */
  289. #define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
  290. EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
  291. /* Check flags and event code, and set the HSW store flag */
  292. #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
  293. __EVENT_CONSTRAINT(code, n, \
  294. ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
  295. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
  296. /* Check flags and event code, and set the HSW load flag */
  297. #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
  298. __EVENT_CONSTRAINT(code, n, \
  299. ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
  300. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
  301. #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
  302. __EVENT_CONSTRAINT(code, n, \
  303. ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
  304. HWEIGHT(n), 0, \
  305. PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
  306. /* Check flags and event code/umask, and set the HSW store flag */
  307. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
  308. __EVENT_CONSTRAINT(code, n, \
  309. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  310. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
  311. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
  312. __EVENT_CONSTRAINT(code, n, \
  313. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  314. HWEIGHT(n), 0, \
  315. PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
  316. /* Check flags and event code/umask, and set the HSW load flag */
  317. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
  318. __EVENT_CONSTRAINT(code, n, \
  319. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  320. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
  321. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
  322. __EVENT_CONSTRAINT(code, n, \
  323. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  324. HWEIGHT(n), 0, \
  325. PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
  326. /* Check flags and event code/umask, and set the HSW N/A flag */
  327. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
  328. __EVENT_CONSTRAINT(code, n, \
  329. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  330. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
  331. /*
  332. * We define the end marker as having a weight of -1
  333. * to enable blacklisting of events using a counter bitmask
  334. * of zero and thus a weight of zero.
  335. * The end marker has a weight that cannot possibly be
  336. * obtained from counting the bits in the bitmask.
  337. */
  338. #define EVENT_CONSTRAINT_END { .weight = -1 }
  339. /*
  340. * Check for end marker with weight == -1
  341. */
  342. #define for_each_event_constraint(e, c) \
  343. for ((e) = (c); (e)->weight != -1; (e)++)
  344. /*
  345. * Extra registers for specific events.
  346. *
  347. * Some events need large masks and require external MSRs.
  348. * Those extra MSRs end up being shared for all events on
  349. * a PMU and sometimes between PMU of sibling HT threads.
  350. * In either case, the kernel needs to handle conflicting
  351. * accesses to those extra, shared, regs. The data structure
  352. * to manage those registers is stored in cpu_hw_event.
  353. */
  354. struct extra_reg {
  355. unsigned int event;
  356. unsigned int msr;
  357. u64 config_mask;
  358. u64 valid_mask;
  359. int idx; /* per_xxx->regs[] reg index */
  360. bool extra_msr_access;
  361. };
  362. #define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
  363. .event = (e), \
  364. .msr = (ms), \
  365. .config_mask = (m), \
  366. .valid_mask = (vm), \
  367. .idx = EXTRA_REG_##i, \
  368. .extra_msr_access = true, \
  369. }
  370. #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
  371. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
  372. #define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
  373. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
  374. ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
  375. #define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
  376. INTEL_UEVENT_EXTRA_REG(c, \
  377. MSR_PEBS_LD_LAT_THRESHOLD, \
  378. 0xffff, \
  379. LDLAT)
  380. #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
  381. union perf_capabilities {
  382. struct {
  383. u64 lbr_format:6;
  384. u64 pebs_trap:1;
  385. u64 pebs_arch_reg:1;
  386. u64 pebs_format:4;
  387. u64 smm_freeze:1;
  388. /*
  389. * PMU supports separate counter range for writing
  390. * values > 32bit.
  391. */
  392. u64 full_width_write:1;
  393. };
  394. u64 capabilities;
  395. };
  396. struct x86_pmu_quirk {
  397. struct x86_pmu_quirk *next;
  398. void (*func)(void);
  399. };
  400. union x86_pmu_config {
  401. struct {
  402. u64 event:8,
  403. umask:8,
  404. usr:1,
  405. os:1,
  406. edge:1,
  407. pc:1,
  408. interrupt:1,
  409. __reserved1:1,
  410. en:1,
  411. inv:1,
  412. cmask:8,
  413. event2:4,
  414. __reserved2:4,
  415. go:1,
  416. ho:1;
  417. } bits;
  418. u64 value;
  419. };
  420. #define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
  421. enum {
  422. x86_lbr_exclusive_lbr,
  423. x86_lbr_exclusive_bts,
  424. x86_lbr_exclusive_pt,
  425. x86_lbr_exclusive_max,
  426. };
  427. /*
  428. * struct x86_pmu - generic x86 pmu
  429. */
  430. struct x86_pmu {
  431. /*
  432. * Generic x86 PMC bits
  433. */
  434. const char *name;
  435. int version;
  436. int (*handle_irq)(struct pt_regs *);
  437. void (*disable_all)(void);
  438. void (*enable_all)(int added);
  439. void (*enable)(struct perf_event *);
  440. void (*disable)(struct perf_event *);
  441. int (*hw_config)(struct perf_event *event);
  442. int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
  443. unsigned eventsel;
  444. unsigned perfctr;
  445. int (*addr_offset)(int index, bool eventsel);
  446. int (*rdpmc_index)(int index);
  447. u64 (*event_map)(int);
  448. int max_events;
  449. int num_counters;
  450. int num_counters_fixed;
  451. int cntval_bits;
  452. u64 cntval_mask;
  453. union {
  454. unsigned long events_maskl;
  455. unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
  456. };
  457. int events_mask_len;
  458. int apic;
  459. u64 max_period;
  460. struct event_constraint *
  461. (*get_event_constraints)(struct cpu_hw_events *cpuc,
  462. int idx,
  463. struct perf_event *event);
  464. void (*put_event_constraints)(struct cpu_hw_events *cpuc,
  465. struct perf_event *event);
  466. void (*start_scheduling)(struct cpu_hw_events *cpuc);
  467. void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
  468. void (*stop_scheduling)(struct cpu_hw_events *cpuc);
  469. struct event_constraint *event_constraints;
  470. struct x86_pmu_quirk *quirks;
  471. int perfctr_second_write;
  472. bool late_ack;
  473. unsigned (*limit_period)(struct perf_event *event, unsigned l);
  474. /*
  475. * sysfs attrs
  476. */
  477. int attr_rdpmc_broken;
  478. int attr_rdpmc;
  479. struct attribute **format_attrs;
  480. struct attribute **event_attrs;
  481. ssize_t (*events_sysfs_show)(char *page, u64 config);
  482. struct attribute **cpu_events;
  483. /*
  484. * CPU Hotplug hooks
  485. */
  486. int (*cpu_prepare)(int cpu);
  487. void (*cpu_starting)(int cpu);
  488. void (*cpu_dying)(int cpu);
  489. void (*cpu_dead)(int cpu);
  490. void (*check_microcode)(void);
  491. void (*sched_task)(struct perf_event_context *ctx,
  492. bool sched_in);
  493. /*
  494. * Intel Arch Perfmon v2+
  495. */
  496. u64 intel_ctrl;
  497. union perf_capabilities intel_cap;
  498. /*
  499. * Intel DebugStore bits
  500. */
  501. unsigned int bts :1,
  502. bts_active :1,
  503. pebs :1,
  504. pebs_active :1,
  505. pebs_broken :1,
  506. pebs_prec_dist :1;
  507. int pebs_record_size;
  508. void (*drain_pebs)(struct pt_regs *regs);
  509. struct event_constraint *pebs_constraints;
  510. void (*pebs_aliases)(struct perf_event *event);
  511. int max_pebs_events;
  512. unsigned long free_running_flags;
  513. /*
  514. * Intel LBR
  515. */
  516. unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
  517. int lbr_nr; /* hardware stack size */
  518. u64 lbr_sel_mask; /* LBR_SELECT valid bits */
  519. const int *lbr_sel_map; /* lbr_select mappings */
  520. bool lbr_double_abort; /* duplicated lbr aborts */
  521. /*
  522. * Intel PT/LBR/BTS are exclusive
  523. */
  524. atomic_t lbr_exclusive[x86_lbr_exclusive_max];
  525. /*
  526. * Extra registers for events
  527. */
  528. struct extra_reg *extra_regs;
  529. unsigned int flags;
  530. /*
  531. * Intel host/guest support (KVM)
  532. */
  533. struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
  534. };
  535. struct x86_perf_task_context {
  536. u64 lbr_from[MAX_LBR_ENTRIES];
  537. u64 lbr_to[MAX_LBR_ENTRIES];
  538. u64 lbr_info[MAX_LBR_ENTRIES];
  539. int tos;
  540. int lbr_callstack_users;
  541. int lbr_stack_state;
  542. };
  543. #define x86_add_quirk(func_) \
  544. do { \
  545. static struct x86_pmu_quirk __quirk __initdata = { \
  546. .func = func_, \
  547. }; \
  548. __quirk.next = x86_pmu.quirks; \
  549. x86_pmu.quirks = &__quirk; \
  550. } while (0)
  551. /*
  552. * x86_pmu flags
  553. */
  554. #define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
  555. #define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
  556. #define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
  557. #define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
  558. #define EVENT_VAR(_id) event_attr_##_id
  559. #define EVENT_PTR(_id) &event_attr_##_id.attr.attr
  560. #define EVENT_ATTR(_name, _id) \
  561. static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
  562. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  563. .id = PERF_COUNT_HW_##_id, \
  564. .event_str = NULL, \
  565. };
  566. #define EVENT_ATTR_STR(_name, v, str) \
  567. static struct perf_pmu_events_attr event_attr_##v = { \
  568. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  569. .id = 0, \
  570. .event_str = str, \
  571. };
  572. extern struct x86_pmu x86_pmu __read_mostly;
  573. static inline bool x86_pmu_has_lbr_callstack(void)
  574. {
  575. return x86_pmu.lbr_sel_map &&
  576. x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
  577. }
  578. DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
  579. int x86_perf_event_set_period(struct perf_event *event);
  580. /*
  581. * Generalized hw caching related hw_event table, filled
  582. * in on a per model basis. A value of 0 means
  583. * 'not supported', -1 means 'hw_event makes no sense on
  584. * this CPU', any other value means the raw hw_event
  585. * ID.
  586. */
  587. #define C(x) PERF_COUNT_HW_CACHE_##x
  588. extern u64 __read_mostly hw_cache_event_ids
  589. [PERF_COUNT_HW_CACHE_MAX]
  590. [PERF_COUNT_HW_CACHE_OP_MAX]
  591. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  592. extern u64 __read_mostly hw_cache_extra_regs
  593. [PERF_COUNT_HW_CACHE_MAX]
  594. [PERF_COUNT_HW_CACHE_OP_MAX]
  595. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  596. u64 x86_perf_event_update(struct perf_event *event);
  597. static inline unsigned int x86_pmu_config_addr(int index)
  598. {
  599. return x86_pmu.eventsel + (x86_pmu.addr_offset ?
  600. x86_pmu.addr_offset(index, true) : index);
  601. }
  602. static inline unsigned int x86_pmu_event_addr(int index)
  603. {
  604. return x86_pmu.perfctr + (x86_pmu.addr_offset ?
  605. x86_pmu.addr_offset(index, false) : index);
  606. }
  607. static inline int x86_pmu_rdpmc_index(int index)
  608. {
  609. return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
  610. }
  611. int x86_add_exclusive(unsigned int what);
  612. void x86_del_exclusive(unsigned int what);
  613. int x86_reserve_hardware(void);
  614. void x86_release_hardware(void);
  615. void hw_perf_lbr_event_destroy(struct perf_event *event);
  616. int x86_setup_perfctr(struct perf_event *event);
  617. int x86_pmu_hw_config(struct perf_event *event);
  618. void x86_pmu_disable_all(void);
  619. static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
  620. u64 enable_mask)
  621. {
  622. u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
  623. if (hwc->extra_reg.reg)
  624. wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
  625. wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
  626. }
  627. void x86_pmu_enable_all(int added);
  628. int perf_assign_events(struct event_constraint **constraints, int n,
  629. int wmin, int wmax, int gpmax, int *assign);
  630. int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
  631. void x86_pmu_stop(struct perf_event *event, int flags);
  632. static inline void x86_pmu_disable_event(struct perf_event *event)
  633. {
  634. struct hw_perf_event *hwc = &event->hw;
  635. wrmsrl(hwc->config_base, hwc->config);
  636. }
  637. void x86_pmu_enable_event(struct perf_event *event);
  638. int x86_pmu_handle_irq(struct pt_regs *regs);
  639. extern struct event_constraint emptyconstraint;
  640. extern struct event_constraint unconstrained;
  641. static inline bool kernel_ip(unsigned long ip)
  642. {
  643. #ifdef CONFIG_X86_32
  644. return ip > PAGE_OFFSET;
  645. #else
  646. return (long)ip < 0;
  647. #endif
  648. }
  649. /*
  650. * Not all PMUs provide the right context information to place the reported IP
  651. * into full context. Specifically segment registers are typically not
  652. * supplied.
  653. *
  654. * Assuming the address is a linear address (it is for IBS), we fake the CS and
  655. * vm86 mode using the known zero-based code segment and 'fix up' the registers
  656. * to reflect this.
  657. *
  658. * Intel PEBS/LBR appear to typically provide the effective address, nothing
  659. * much we can do about that but pray and treat it like a linear address.
  660. */
  661. static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
  662. {
  663. regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
  664. if (regs->flags & X86_VM_MASK)
  665. regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
  666. regs->ip = ip;
  667. }
  668. ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
  669. ssize_t intel_event_sysfs_show(char *page, u64 config);
  670. struct attribute **merge_attr(struct attribute **a, struct attribute **b);
  671. #ifdef CONFIG_CPU_SUP_AMD
  672. int amd_pmu_init(void);
  673. #else /* CONFIG_CPU_SUP_AMD */
  674. static inline int amd_pmu_init(void)
  675. {
  676. return 0;
  677. }
  678. #endif /* CONFIG_CPU_SUP_AMD */
  679. #ifdef CONFIG_CPU_SUP_INTEL
  680. static inline bool intel_pmu_has_bts(struct perf_event *event)
  681. {
  682. if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
  683. !event->attr.freq && event->hw.sample_period == 1)
  684. return true;
  685. return false;
  686. }
  687. int intel_pmu_save_and_restart(struct perf_event *event);
  688. struct event_constraint *
  689. x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
  690. struct perf_event *event);
  691. struct intel_shared_regs *allocate_shared_regs(int cpu);
  692. int intel_pmu_init(void);
  693. void init_debug_store_on_cpu(int cpu);
  694. void fini_debug_store_on_cpu(int cpu);
  695. void release_ds_buffers(void);
  696. void reserve_ds_buffers(void);
  697. extern struct event_constraint bts_constraint;
  698. void intel_pmu_enable_bts(u64 config);
  699. void intel_pmu_disable_bts(void);
  700. int intel_pmu_drain_bts_buffer(void);
  701. extern struct event_constraint intel_core2_pebs_event_constraints[];
  702. extern struct event_constraint intel_atom_pebs_event_constraints[];
  703. extern struct event_constraint intel_slm_pebs_event_constraints[];
  704. extern struct event_constraint intel_nehalem_pebs_event_constraints[];
  705. extern struct event_constraint intel_westmere_pebs_event_constraints[];
  706. extern struct event_constraint intel_snb_pebs_event_constraints[];
  707. extern struct event_constraint intel_ivb_pebs_event_constraints[];
  708. extern struct event_constraint intel_hsw_pebs_event_constraints[];
  709. extern struct event_constraint intel_skl_pebs_event_constraints[];
  710. struct event_constraint *intel_pebs_constraints(struct perf_event *event);
  711. void intel_pmu_pebs_enable(struct perf_event *event);
  712. void intel_pmu_pebs_disable(struct perf_event *event);
  713. void intel_pmu_pebs_enable_all(void);
  714. void intel_pmu_pebs_disable_all(void);
  715. void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
  716. void intel_ds_init(void);
  717. void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
  718. void intel_pmu_lbr_reset(void);
  719. void intel_pmu_lbr_enable(struct perf_event *event);
  720. void intel_pmu_lbr_disable(struct perf_event *event);
  721. void intel_pmu_lbr_enable_all(bool pmi);
  722. void intel_pmu_lbr_disable_all(void);
  723. void intel_pmu_lbr_read(void);
  724. void intel_pmu_lbr_init_core(void);
  725. void intel_pmu_lbr_init_nhm(void);
  726. void intel_pmu_lbr_init_atom(void);
  727. void intel_pmu_lbr_init_snb(void);
  728. void intel_pmu_lbr_init_hsw(void);
  729. void intel_pmu_lbr_init_skl(void);
  730. void intel_pmu_lbr_init_knl(void);
  731. int intel_pmu_setup_lbr_filter(struct perf_event *event);
  732. void intel_pt_interrupt(void);
  733. int intel_bts_interrupt(void);
  734. void intel_bts_enable_local(void);
  735. void intel_bts_disable_local(void);
  736. int p4_pmu_init(void);
  737. int p6_pmu_init(void);
  738. int knc_pmu_init(void);
  739. ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
  740. char *page);
  741. static inline int is_ht_workaround_enabled(void)
  742. {
  743. return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
  744. }
  745. #else /* CONFIG_CPU_SUP_INTEL */
  746. static inline void reserve_ds_buffers(void)
  747. {
  748. }
  749. static inline void release_ds_buffers(void)
  750. {
  751. }
  752. static inline int intel_pmu_init(void)
  753. {
  754. return 0;
  755. }
  756. static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
  757. {
  758. return NULL;
  759. }
  760. static inline int is_ht_workaround_enabled(void)
  761. {
  762. return 0;
  763. }
  764. #endif /* CONFIG_CPU_SUP_INTEL */