qp.c 152 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/mlx5/fs.h>
  37. #include "mlx5_ib.h"
  38. #include "ib_rep.h"
  39. /* not supported currently */
  40. static int wq_signature;
  41. enum {
  42. MLX5_IB_ACK_REQ_FREQ = 8,
  43. };
  44. enum {
  45. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  46. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  47. MLX5_IB_LINK_TYPE_IB = 0,
  48. MLX5_IB_LINK_TYPE_ETH = 1
  49. };
  50. enum {
  51. MLX5_IB_SQ_STRIDE = 6,
  52. };
  53. static const u32 mlx5_ib_opcode[] = {
  54. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  55. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  56. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  57. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  58. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  59. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  60. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  61. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  62. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  63. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  64. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  65. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  66. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  67. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  68. };
  69. struct mlx5_wqe_eth_pad {
  70. u8 rsvd0[16];
  71. };
  72. enum raw_qp_set_mask_map {
  73. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  74. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  75. };
  76. struct mlx5_modify_raw_qp_param {
  77. u16 operation;
  78. u32 set_mask; /* raw_qp_set_mask_map */
  79. struct mlx5_rate_limit rl;
  80. u8 rq_q_ctr_id;
  81. };
  82. static void get_cqs(enum ib_qp_type qp_type,
  83. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  84. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  85. static int is_qp0(enum ib_qp_type qp_type)
  86. {
  87. return qp_type == IB_QPT_SMI;
  88. }
  89. static int is_sqp(enum ib_qp_type qp_type)
  90. {
  91. return is_qp0(qp_type) || is_qp1(qp_type);
  92. }
  93. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  94. {
  95. return mlx5_buf_offset(&qp->buf, offset);
  96. }
  97. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  98. {
  99. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  100. }
  101. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  102. {
  103. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  104. }
  105. /**
  106. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  107. *
  108. * @qp: QP to copy from.
  109. * @send: copy from the send queue when non-zero, use the receive queue
  110. * otherwise.
  111. * @wqe_index: index to start copying from. For send work queues, the
  112. * wqe_index is in units of MLX5_SEND_WQE_BB.
  113. * For receive work queue, it is the number of work queue
  114. * element in the queue.
  115. * @buffer: destination buffer.
  116. * @length: maximum number of bytes to copy.
  117. *
  118. * Copies at least a single WQE, but may copy more data.
  119. *
  120. * Return: the number of bytes copied, or an error code.
  121. */
  122. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  123. void *buffer, u32 length,
  124. struct mlx5_ib_qp_base *base)
  125. {
  126. struct ib_device *ibdev = qp->ibqp.device;
  127. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  128. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  129. size_t offset;
  130. size_t wq_end;
  131. struct ib_umem *umem = base->ubuffer.umem;
  132. u32 first_copy_length;
  133. int wqe_length;
  134. int ret;
  135. if (wq->wqe_cnt == 0) {
  136. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  137. qp->ibqp.qp_type);
  138. return -EINVAL;
  139. }
  140. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  141. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  142. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  143. return -EINVAL;
  144. if (offset > umem->length ||
  145. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  146. return -EINVAL;
  147. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  148. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  149. if (ret)
  150. return ret;
  151. if (send) {
  152. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  153. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  154. wqe_length = ds * MLX5_WQE_DS_UNITS;
  155. } else {
  156. wqe_length = 1 << wq->wqe_shift;
  157. }
  158. if (wqe_length <= first_copy_length)
  159. return first_copy_length;
  160. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  161. wqe_length - first_copy_length);
  162. if (ret)
  163. return ret;
  164. return wqe_length;
  165. }
  166. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  167. {
  168. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  169. struct ib_event event;
  170. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  171. /* This event is only valid for trans_qps */
  172. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  173. }
  174. if (ibqp->event_handler) {
  175. event.device = ibqp->device;
  176. event.element.qp = ibqp;
  177. switch (type) {
  178. case MLX5_EVENT_TYPE_PATH_MIG:
  179. event.event = IB_EVENT_PATH_MIG;
  180. break;
  181. case MLX5_EVENT_TYPE_COMM_EST:
  182. event.event = IB_EVENT_COMM_EST;
  183. break;
  184. case MLX5_EVENT_TYPE_SQ_DRAINED:
  185. event.event = IB_EVENT_SQ_DRAINED;
  186. break;
  187. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  188. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  189. break;
  190. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  191. event.event = IB_EVENT_QP_FATAL;
  192. break;
  193. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  194. event.event = IB_EVENT_PATH_MIG_ERR;
  195. break;
  196. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  197. event.event = IB_EVENT_QP_REQ_ERR;
  198. break;
  199. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  200. event.event = IB_EVENT_QP_ACCESS_ERR;
  201. break;
  202. default:
  203. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  204. return;
  205. }
  206. ibqp->event_handler(&event, ibqp->qp_context);
  207. }
  208. }
  209. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  210. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  211. {
  212. int wqe_size;
  213. int wq_size;
  214. /* Sanity check RQ size before proceeding */
  215. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  216. return -EINVAL;
  217. if (!has_rq) {
  218. qp->rq.max_gs = 0;
  219. qp->rq.wqe_cnt = 0;
  220. qp->rq.wqe_shift = 0;
  221. cap->max_recv_wr = 0;
  222. cap->max_recv_sge = 0;
  223. } else {
  224. if (ucmd) {
  225. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  226. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  227. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  228. qp->rq.max_post = qp->rq.wqe_cnt;
  229. } else {
  230. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  231. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  232. wqe_size = roundup_pow_of_two(wqe_size);
  233. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  234. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  235. qp->rq.wqe_cnt = wq_size / wqe_size;
  236. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  237. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  238. wqe_size,
  239. MLX5_CAP_GEN(dev->mdev,
  240. max_wqe_sz_rq));
  241. return -EINVAL;
  242. }
  243. qp->rq.wqe_shift = ilog2(wqe_size);
  244. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  245. qp->rq.max_post = qp->rq.wqe_cnt;
  246. }
  247. }
  248. return 0;
  249. }
  250. static int sq_overhead(struct ib_qp_init_attr *attr)
  251. {
  252. int size = 0;
  253. switch (attr->qp_type) {
  254. case IB_QPT_XRC_INI:
  255. size += sizeof(struct mlx5_wqe_xrc_seg);
  256. /* fall through */
  257. case IB_QPT_RC:
  258. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  259. max(sizeof(struct mlx5_wqe_atomic_seg) +
  260. sizeof(struct mlx5_wqe_raddr_seg),
  261. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  262. sizeof(struct mlx5_mkey_seg));
  263. break;
  264. case IB_QPT_XRC_TGT:
  265. return 0;
  266. case IB_QPT_UC:
  267. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  268. max(sizeof(struct mlx5_wqe_raddr_seg),
  269. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  270. sizeof(struct mlx5_mkey_seg));
  271. break;
  272. case IB_QPT_UD:
  273. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  274. size += sizeof(struct mlx5_wqe_eth_pad) +
  275. sizeof(struct mlx5_wqe_eth_seg);
  276. /* fall through */
  277. case IB_QPT_SMI:
  278. case MLX5_IB_QPT_HW_GSI:
  279. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  280. sizeof(struct mlx5_wqe_datagram_seg);
  281. break;
  282. case MLX5_IB_QPT_REG_UMR:
  283. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  284. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  285. sizeof(struct mlx5_mkey_seg);
  286. break;
  287. default:
  288. return -EINVAL;
  289. }
  290. return size;
  291. }
  292. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  293. {
  294. int inl_size = 0;
  295. int size;
  296. size = sq_overhead(attr);
  297. if (size < 0)
  298. return size;
  299. if (attr->cap.max_inline_data) {
  300. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  301. attr->cap.max_inline_data;
  302. }
  303. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  304. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  305. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  306. return MLX5_SIG_WQE_SIZE;
  307. else
  308. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  309. }
  310. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  311. {
  312. int max_sge;
  313. if (attr->qp_type == IB_QPT_RC)
  314. max_sge = (min_t(int, wqe_size, 512) -
  315. sizeof(struct mlx5_wqe_ctrl_seg) -
  316. sizeof(struct mlx5_wqe_raddr_seg)) /
  317. sizeof(struct mlx5_wqe_data_seg);
  318. else if (attr->qp_type == IB_QPT_XRC_INI)
  319. max_sge = (min_t(int, wqe_size, 512) -
  320. sizeof(struct mlx5_wqe_ctrl_seg) -
  321. sizeof(struct mlx5_wqe_xrc_seg) -
  322. sizeof(struct mlx5_wqe_raddr_seg)) /
  323. sizeof(struct mlx5_wqe_data_seg);
  324. else
  325. max_sge = (wqe_size - sq_overhead(attr)) /
  326. sizeof(struct mlx5_wqe_data_seg);
  327. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  328. sizeof(struct mlx5_wqe_data_seg));
  329. }
  330. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  331. struct mlx5_ib_qp *qp)
  332. {
  333. int wqe_size;
  334. int wq_size;
  335. if (!attr->cap.max_send_wr)
  336. return 0;
  337. wqe_size = calc_send_wqe(attr);
  338. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  339. if (wqe_size < 0)
  340. return wqe_size;
  341. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  342. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  343. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  344. return -EINVAL;
  345. }
  346. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  347. sizeof(struct mlx5_wqe_inline_seg);
  348. attr->cap.max_inline_data = qp->max_inline_data;
  349. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  350. qp->signature_en = true;
  351. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  352. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  353. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  354. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  355. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  356. qp->sq.wqe_cnt,
  357. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  358. return -ENOMEM;
  359. }
  360. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  361. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  362. if (qp->sq.max_gs < attr->cap.max_send_sge)
  363. return -ENOMEM;
  364. attr->cap.max_send_sge = qp->sq.max_gs;
  365. qp->sq.max_post = wq_size / wqe_size;
  366. attr->cap.max_send_wr = qp->sq.max_post;
  367. return wq_size;
  368. }
  369. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  370. struct mlx5_ib_qp *qp,
  371. struct mlx5_ib_create_qp *ucmd,
  372. struct mlx5_ib_qp_base *base,
  373. struct ib_qp_init_attr *attr)
  374. {
  375. int desc_sz = 1 << qp->sq.wqe_shift;
  376. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  377. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  378. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  379. return -EINVAL;
  380. }
  381. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  382. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  383. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  384. return -EINVAL;
  385. }
  386. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  387. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  388. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  389. qp->sq.wqe_cnt,
  390. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  391. return -EINVAL;
  392. }
  393. if (attr->qp_type == IB_QPT_RAW_PACKET ||
  394. qp->flags & MLX5_IB_QP_UNDERLAY) {
  395. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  396. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  397. } else {
  398. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  399. (qp->sq.wqe_cnt << 6);
  400. }
  401. return 0;
  402. }
  403. static int qp_has_rq(struct ib_qp_init_attr *attr)
  404. {
  405. if (attr->qp_type == IB_QPT_XRC_INI ||
  406. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  407. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  408. !attr->cap.max_recv_wr)
  409. return 0;
  410. return 1;
  411. }
  412. static int first_med_bfreg(void)
  413. {
  414. return 1;
  415. }
  416. enum {
  417. /* this is the first blue flame register in the array of bfregs assigned
  418. * to a processes. Since we do not use it for blue flame but rather
  419. * regular 64 bit doorbells, we do not need a lock for maintaiing
  420. * "odd/even" order
  421. */
  422. NUM_NON_BLUE_FLAME_BFREGS = 1,
  423. };
  424. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  425. {
  426. return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  427. }
  428. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  429. struct mlx5_bfreg_info *bfregi)
  430. {
  431. int n;
  432. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  433. NUM_NON_BLUE_FLAME_BFREGS;
  434. return n >= 0 ? n : 0;
  435. }
  436. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  437. struct mlx5_bfreg_info *bfregi)
  438. {
  439. int med;
  440. med = num_med_bfreg(dev, bfregi);
  441. return ++med;
  442. }
  443. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  444. struct mlx5_bfreg_info *bfregi)
  445. {
  446. int i;
  447. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  448. if (!bfregi->count[i]) {
  449. bfregi->count[i]++;
  450. return i;
  451. }
  452. }
  453. return -ENOMEM;
  454. }
  455. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  456. struct mlx5_bfreg_info *bfregi)
  457. {
  458. int minidx = first_med_bfreg();
  459. int i;
  460. for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
  461. if (bfregi->count[i] < bfregi->count[minidx])
  462. minidx = i;
  463. if (!bfregi->count[minidx])
  464. break;
  465. }
  466. bfregi->count[minidx]++;
  467. return minidx;
  468. }
  469. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  470. struct mlx5_bfreg_info *bfregi,
  471. enum mlx5_ib_latency_class lat)
  472. {
  473. int bfregn = -EINVAL;
  474. mutex_lock(&bfregi->lock);
  475. switch (lat) {
  476. case MLX5_IB_LATENCY_CLASS_LOW:
  477. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  478. bfregn = 0;
  479. bfregi->count[bfregn]++;
  480. break;
  481. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  482. if (bfregi->ver < 2)
  483. bfregn = -ENOMEM;
  484. else
  485. bfregn = alloc_med_class_bfreg(dev, bfregi);
  486. break;
  487. case MLX5_IB_LATENCY_CLASS_HIGH:
  488. if (bfregi->ver < 2)
  489. bfregn = -ENOMEM;
  490. else
  491. bfregn = alloc_high_class_bfreg(dev, bfregi);
  492. break;
  493. }
  494. mutex_unlock(&bfregi->lock);
  495. return bfregn;
  496. }
  497. void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  498. {
  499. mutex_lock(&bfregi->lock);
  500. bfregi->count[bfregn]--;
  501. mutex_unlock(&bfregi->lock);
  502. }
  503. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  504. {
  505. switch (state) {
  506. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  507. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  508. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  509. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  510. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  511. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  512. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  513. default: return -1;
  514. }
  515. }
  516. static int to_mlx5_st(enum ib_qp_type type)
  517. {
  518. switch (type) {
  519. case IB_QPT_RC: return MLX5_QP_ST_RC;
  520. case IB_QPT_UC: return MLX5_QP_ST_UC;
  521. case IB_QPT_UD: return MLX5_QP_ST_UD;
  522. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  523. case IB_QPT_XRC_INI:
  524. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  525. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  526. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  527. case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
  528. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  529. case IB_QPT_RAW_PACKET:
  530. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  531. case IB_QPT_MAX:
  532. default: return -EINVAL;
  533. }
  534. }
  535. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  536. struct mlx5_ib_cq *recv_cq);
  537. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  538. struct mlx5_ib_cq *recv_cq);
  539. static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  540. struct mlx5_bfreg_info *bfregi, int bfregn,
  541. bool dyn_bfreg)
  542. {
  543. int bfregs_per_sys_page;
  544. int index_of_sys_page;
  545. int offset;
  546. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  547. MLX5_NON_FP_BFREGS_PER_UAR;
  548. index_of_sys_page = bfregn / bfregs_per_sys_page;
  549. if (dyn_bfreg) {
  550. index_of_sys_page += bfregi->num_static_sys_pages;
  551. if (bfregn > bfregi->num_dyn_bfregs ||
  552. bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
  553. mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
  554. return -EINVAL;
  555. }
  556. }
  557. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  558. return bfregi->sys_pages[index_of_sys_page] + offset;
  559. }
  560. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  561. struct ib_pd *pd,
  562. unsigned long addr, size_t size,
  563. struct ib_umem **umem,
  564. int *npages, int *page_shift, int *ncont,
  565. u32 *offset)
  566. {
  567. int err;
  568. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  569. if (IS_ERR(*umem)) {
  570. mlx5_ib_dbg(dev, "umem_get failed\n");
  571. return PTR_ERR(*umem);
  572. }
  573. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  574. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  575. if (err) {
  576. mlx5_ib_warn(dev, "bad offset\n");
  577. goto err_umem;
  578. }
  579. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  580. addr, size, *npages, *page_shift, *ncont, *offset);
  581. return 0;
  582. err_umem:
  583. ib_umem_release(*umem);
  584. *umem = NULL;
  585. return err;
  586. }
  587. static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  588. struct mlx5_ib_rwq *rwq)
  589. {
  590. struct mlx5_ib_ucontext *context;
  591. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
  592. atomic_dec(&dev->delay_drop.rqs_cnt);
  593. context = to_mucontext(pd->uobject->context);
  594. mlx5_ib_db_unmap_user(context, &rwq->db);
  595. if (rwq->umem)
  596. ib_umem_release(rwq->umem);
  597. }
  598. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  599. struct mlx5_ib_rwq *rwq,
  600. struct mlx5_ib_create_wq *ucmd)
  601. {
  602. struct mlx5_ib_ucontext *context;
  603. int page_shift = 0;
  604. int npages;
  605. u32 offset = 0;
  606. int ncont = 0;
  607. int err;
  608. if (!ucmd->buf_addr)
  609. return -EINVAL;
  610. context = to_mucontext(pd->uobject->context);
  611. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  612. rwq->buf_size, 0, 0);
  613. if (IS_ERR(rwq->umem)) {
  614. mlx5_ib_dbg(dev, "umem_get failed\n");
  615. err = PTR_ERR(rwq->umem);
  616. return err;
  617. }
  618. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  619. &ncont, NULL);
  620. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  621. &rwq->rq_page_offset);
  622. if (err) {
  623. mlx5_ib_warn(dev, "bad offset\n");
  624. goto err_umem;
  625. }
  626. rwq->rq_num_pas = ncont;
  627. rwq->page_shift = page_shift;
  628. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  629. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  630. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  631. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  632. npages, page_shift, ncont, offset);
  633. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  634. if (err) {
  635. mlx5_ib_dbg(dev, "map failed\n");
  636. goto err_umem;
  637. }
  638. rwq->create_type = MLX5_WQ_USER;
  639. return 0;
  640. err_umem:
  641. ib_umem_release(rwq->umem);
  642. return err;
  643. }
  644. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  645. struct mlx5_bfreg_info *bfregi, int bfregn)
  646. {
  647. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  648. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  649. }
  650. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  651. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  652. struct ib_qp_init_attr *attr,
  653. u32 **in,
  654. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  655. struct mlx5_ib_qp_base *base)
  656. {
  657. struct mlx5_ib_ucontext *context;
  658. struct mlx5_ib_create_qp ucmd;
  659. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  660. int page_shift = 0;
  661. int uar_index = 0;
  662. int npages;
  663. u32 offset = 0;
  664. int bfregn;
  665. int ncont = 0;
  666. __be64 *pas;
  667. void *qpc;
  668. int err;
  669. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  670. if (err) {
  671. mlx5_ib_dbg(dev, "copy failed\n");
  672. return err;
  673. }
  674. context = to_mucontext(pd->uobject->context);
  675. if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
  676. uar_index = bfregn_to_uar_index(dev, &context->bfregi,
  677. ucmd.bfreg_index, true);
  678. if (uar_index < 0)
  679. return uar_index;
  680. bfregn = MLX5_IB_INVALID_BFREG;
  681. } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
  682. /*
  683. * TBD: should come from the verbs when we have the API
  684. */
  685. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  686. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  687. }
  688. else {
  689. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
  690. if (bfregn < 0) {
  691. mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
  692. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  693. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
  694. if (bfregn < 0) {
  695. mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
  696. mlx5_ib_dbg(dev, "reverting to high latency\n");
  697. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
  698. if (bfregn < 0) {
  699. mlx5_ib_warn(dev, "bfreg allocation failed\n");
  700. return bfregn;
  701. }
  702. }
  703. }
  704. }
  705. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  706. if (bfregn != MLX5_IB_INVALID_BFREG)
  707. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
  708. false);
  709. qp->rq.offset = 0;
  710. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  711. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  712. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  713. if (err)
  714. goto err_bfreg;
  715. if (ucmd.buf_addr && ubuffer->buf_size) {
  716. ubuffer->buf_addr = ucmd.buf_addr;
  717. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  718. ubuffer->buf_size,
  719. &ubuffer->umem, &npages, &page_shift,
  720. &ncont, &offset);
  721. if (err)
  722. goto err_bfreg;
  723. } else {
  724. ubuffer->umem = NULL;
  725. }
  726. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  727. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  728. *in = kvzalloc(*inlen, GFP_KERNEL);
  729. if (!*in) {
  730. err = -ENOMEM;
  731. goto err_umem;
  732. }
  733. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  734. if (ubuffer->umem)
  735. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  736. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  737. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  738. MLX5_SET(qpc, qpc, page_offset, offset);
  739. MLX5_SET(qpc, qpc, uar_page, uar_index);
  740. if (bfregn != MLX5_IB_INVALID_BFREG)
  741. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  742. else
  743. resp->bfreg_index = MLX5_IB_INVALID_BFREG;
  744. qp->bfregn = bfregn;
  745. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  746. if (err) {
  747. mlx5_ib_dbg(dev, "map failed\n");
  748. goto err_free;
  749. }
  750. err = ib_copy_to_udata(udata, resp, min(udata->outlen, sizeof(*resp)));
  751. if (err) {
  752. mlx5_ib_dbg(dev, "copy failed\n");
  753. goto err_unmap;
  754. }
  755. qp->create_type = MLX5_QP_USER;
  756. return 0;
  757. err_unmap:
  758. mlx5_ib_db_unmap_user(context, &qp->db);
  759. err_free:
  760. kvfree(*in);
  761. err_umem:
  762. if (ubuffer->umem)
  763. ib_umem_release(ubuffer->umem);
  764. err_bfreg:
  765. if (bfregn != MLX5_IB_INVALID_BFREG)
  766. mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
  767. return err;
  768. }
  769. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  770. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  771. {
  772. struct mlx5_ib_ucontext *context;
  773. context = to_mucontext(pd->uobject->context);
  774. mlx5_ib_db_unmap_user(context, &qp->db);
  775. if (base->ubuffer.umem)
  776. ib_umem_release(base->ubuffer.umem);
  777. /*
  778. * Free only the BFREGs which are handled by the kernel.
  779. * BFREGs of UARs allocated dynamically are handled by user.
  780. */
  781. if (qp->bfregn != MLX5_IB_INVALID_BFREG)
  782. mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
  783. }
  784. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  785. struct ib_qp_init_attr *init_attr,
  786. struct mlx5_ib_qp *qp,
  787. u32 **in, int *inlen,
  788. struct mlx5_ib_qp_base *base)
  789. {
  790. int uar_index;
  791. void *qpc;
  792. int err;
  793. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  794. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  795. IB_QP_CREATE_IPOIB_UD_LSO |
  796. IB_QP_CREATE_NETIF_QP |
  797. mlx5_ib_create_qp_sqpn_qp1()))
  798. return -EINVAL;
  799. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  800. qp->bf.bfreg = &dev->fp_bfreg;
  801. else
  802. qp->bf.bfreg = &dev->bfreg;
  803. /* We need to divide by two since each register is comprised of
  804. * two buffers of identical size, namely odd and even
  805. */
  806. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  807. uar_index = qp->bf.bfreg->index;
  808. err = calc_sq_size(dev, init_attr, qp);
  809. if (err < 0) {
  810. mlx5_ib_dbg(dev, "err %d\n", err);
  811. return err;
  812. }
  813. qp->rq.offset = 0;
  814. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  815. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  816. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  817. if (err) {
  818. mlx5_ib_dbg(dev, "err %d\n", err);
  819. return err;
  820. }
  821. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  822. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  823. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  824. *in = kvzalloc(*inlen, GFP_KERNEL);
  825. if (!*in) {
  826. err = -ENOMEM;
  827. goto err_buf;
  828. }
  829. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  830. MLX5_SET(qpc, qpc, uar_page, uar_index);
  831. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  832. /* Set "fast registration enabled" for all kernel QPs */
  833. MLX5_SET(qpc, qpc, fre, 1);
  834. MLX5_SET(qpc, qpc, rlky, 1);
  835. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  836. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  837. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  838. }
  839. mlx5_fill_page_array(&qp->buf,
  840. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  841. err = mlx5_db_alloc(dev->mdev, &qp->db);
  842. if (err) {
  843. mlx5_ib_dbg(dev, "err %d\n", err);
  844. goto err_free;
  845. }
  846. qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
  847. sizeof(*qp->sq.wrid), GFP_KERNEL);
  848. qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
  849. sizeof(*qp->sq.wr_data), GFP_KERNEL);
  850. qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
  851. sizeof(*qp->rq.wrid), GFP_KERNEL);
  852. qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
  853. sizeof(*qp->sq.w_list), GFP_KERNEL);
  854. qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
  855. sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  856. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  857. !qp->sq.w_list || !qp->sq.wqe_head) {
  858. err = -ENOMEM;
  859. goto err_wrid;
  860. }
  861. qp->create_type = MLX5_QP_KERNEL;
  862. return 0;
  863. err_wrid:
  864. kvfree(qp->sq.wqe_head);
  865. kvfree(qp->sq.w_list);
  866. kvfree(qp->sq.wrid);
  867. kvfree(qp->sq.wr_data);
  868. kvfree(qp->rq.wrid);
  869. mlx5_db_free(dev->mdev, &qp->db);
  870. err_free:
  871. kvfree(*in);
  872. err_buf:
  873. mlx5_buf_free(dev->mdev, &qp->buf);
  874. return err;
  875. }
  876. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  877. {
  878. kvfree(qp->sq.wqe_head);
  879. kvfree(qp->sq.w_list);
  880. kvfree(qp->sq.wrid);
  881. kvfree(qp->sq.wr_data);
  882. kvfree(qp->rq.wrid);
  883. mlx5_db_free(dev->mdev, &qp->db);
  884. mlx5_buf_free(dev->mdev, &qp->buf);
  885. }
  886. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  887. {
  888. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  889. (attr->qp_type == MLX5_IB_QPT_DCI) ||
  890. (attr->qp_type == IB_QPT_XRC_INI))
  891. return MLX5_SRQ_RQ;
  892. else if (!qp->has_rq)
  893. return MLX5_ZERO_LEN_RQ;
  894. else
  895. return MLX5_NON_ZERO_RQ;
  896. }
  897. static int is_connected(enum ib_qp_type qp_type)
  898. {
  899. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  900. return 1;
  901. return 0;
  902. }
  903. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  904. struct mlx5_ib_qp *qp,
  905. struct mlx5_ib_sq *sq, u32 tdn)
  906. {
  907. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  908. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  909. MLX5_SET(tisc, tisc, transport_domain, tdn);
  910. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  911. MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
  912. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  913. }
  914. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  915. struct mlx5_ib_sq *sq)
  916. {
  917. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  918. }
  919. static void destroy_flow_rule_vport_sq(struct mlx5_ib_dev *dev,
  920. struct mlx5_ib_sq *sq)
  921. {
  922. if (sq->flow_rule)
  923. mlx5_del_flow_rules(sq->flow_rule);
  924. }
  925. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  926. struct mlx5_ib_sq *sq, void *qpin,
  927. struct ib_pd *pd)
  928. {
  929. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  930. __be64 *pas;
  931. void *in;
  932. void *sqc;
  933. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  934. void *wq;
  935. int inlen;
  936. int err;
  937. int page_shift = 0;
  938. int npages;
  939. int ncont = 0;
  940. u32 offset = 0;
  941. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  942. &sq->ubuffer.umem, &npages, &page_shift,
  943. &ncont, &offset);
  944. if (err)
  945. return err;
  946. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  947. in = kvzalloc(inlen, GFP_KERNEL);
  948. if (!in) {
  949. err = -ENOMEM;
  950. goto err_umem;
  951. }
  952. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  953. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  954. if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
  955. MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
  956. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  957. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  958. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  959. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  960. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  961. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  962. MLX5_CAP_ETH(dev->mdev, swp))
  963. MLX5_SET(sqc, sqc, allow_swp, 1);
  964. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  965. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  966. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  967. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  968. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  969. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  970. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  971. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  972. MLX5_SET(wq, wq, page_offset, offset);
  973. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  974. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  975. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  976. kvfree(in);
  977. if (err)
  978. goto err_umem;
  979. err = create_flow_rule_vport_sq(dev, sq);
  980. if (err)
  981. goto err_flow;
  982. return 0;
  983. err_flow:
  984. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  985. err_umem:
  986. ib_umem_release(sq->ubuffer.umem);
  987. sq->ubuffer.umem = NULL;
  988. return err;
  989. }
  990. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  991. struct mlx5_ib_sq *sq)
  992. {
  993. destroy_flow_rule_vport_sq(dev, sq);
  994. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  995. ib_umem_release(sq->ubuffer.umem);
  996. }
  997. static size_t get_rq_pas_size(void *qpc)
  998. {
  999. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  1000. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  1001. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  1002. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  1003. u32 po_quanta = 1 << (log_page_size - 6);
  1004. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  1005. u32 page_size = 1 << log_page_size;
  1006. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  1007. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  1008. return rq_num_pas * sizeof(u64);
  1009. }
  1010. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1011. struct mlx5_ib_rq *rq, void *qpin,
  1012. size_t qpinlen)
  1013. {
  1014. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  1015. __be64 *pas;
  1016. __be64 *qp_pas;
  1017. void *in;
  1018. void *rqc;
  1019. void *wq;
  1020. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  1021. size_t rq_pas_size = get_rq_pas_size(qpc);
  1022. size_t inlen;
  1023. int err;
  1024. if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas))
  1025. return -EINVAL;
  1026. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  1027. in = kvzalloc(inlen, GFP_KERNEL);
  1028. if (!in)
  1029. return -ENOMEM;
  1030. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  1031. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  1032. MLX5_SET(rqc, rqc, vsd, 1);
  1033. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  1034. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  1035. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  1036. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  1037. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  1038. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  1039. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  1040. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  1041. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  1042. if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
  1043. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  1044. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  1045. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1046. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1047. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1048. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1049. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1050. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1051. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1052. memcpy(pas, qp_pas, rq_pas_size);
  1053. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1054. kvfree(in);
  1055. return err;
  1056. }
  1057. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1058. struct mlx5_ib_rq *rq)
  1059. {
  1060. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1061. }
  1062. static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
  1063. {
  1064. return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
  1065. MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
  1066. MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
  1067. }
  1068. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1069. struct mlx5_ib_rq *rq, u32 tdn,
  1070. bool tunnel_offload_en)
  1071. {
  1072. u32 *in;
  1073. void *tirc;
  1074. int inlen;
  1075. int err;
  1076. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1077. in = kvzalloc(inlen, GFP_KERNEL);
  1078. if (!in)
  1079. return -ENOMEM;
  1080. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1081. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1082. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1083. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1084. if (tunnel_offload_en)
  1085. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1086. if (dev->rep)
  1087. MLX5_SET(tirc, tirc, self_lb_block,
  1088. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
  1089. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1090. kvfree(in);
  1091. return err;
  1092. }
  1093. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1094. struct mlx5_ib_rq *rq)
  1095. {
  1096. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1097. }
  1098. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1099. u32 *in, size_t inlen,
  1100. struct ib_pd *pd)
  1101. {
  1102. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1103. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1104. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1105. struct ib_uobject *uobj = pd->uobject;
  1106. struct ib_ucontext *ucontext = uobj->context;
  1107. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1108. int err;
  1109. u32 tdn = mucontext->tdn;
  1110. if (qp->sq.wqe_cnt) {
  1111. err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
  1112. if (err)
  1113. return err;
  1114. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1115. if (err)
  1116. goto err_destroy_tis;
  1117. sq->base.container_mibqp = qp;
  1118. sq->base.mqp.event = mlx5_ib_qp_event;
  1119. }
  1120. if (qp->rq.wqe_cnt) {
  1121. rq->base.container_mibqp = qp;
  1122. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1123. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1124. if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
  1125. rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
  1126. err = create_raw_packet_qp_rq(dev, rq, in, inlen);
  1127. if (err)
  1128. goto err_destroy_sq;
  1129. err = create_raw_packet_qp_tir(dev, rq, tdn,
  1130. qp->tunnel_offload_en);
  1131. if (err)
  1132. goto err_destroy_rq;
  1133. }
  1134. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1135. rq->base.mqp.qpn;
  1136. return 0;
  1137. err_destroy_rq:
  1138. destroy_raw_packet_qp_rq(dev, rq);
  1139. err_destroy_sq:
  1140. if (!qp->sq.wqe_cnt)
  1141. return err;
  1142. destroy_raw_packet_qp_sq(dev, sq);
  1143. err_destroy_tis:
  1144. destroy_raw_packet_qp_tis(dev, sq);
  1145. return err;
  1146. }
  1147. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1148. struct mlx5_ib_qp *qp)
  1149. {
  1150. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1151. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1152. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1153. if (qp->rq.wqe_cnt) {
  1154. destroy_raw_packet_qp_tir(dev, rq);
  1155. destroy_raw_packet_qp_rq(dev, rq);
  1156. }
  1157. if (qp->sq.wqe_cnt) {
  1158. destroy_raw_packet_qp_sq(dev, sq);
  1159. destroy_raw_packet_qp_tis(dev, sq);
  1160. }
  1161. }
  1162. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1163. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1164. {
  1165. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1166. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1167. sq->sq = &qp->sq;
  1168. rq->rq = &qp->rq;
  1169. sq->doorbell = &qp->db;
  1170. rq->doorbell = &qp->db;
  1171. }
  1172. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1173. {
  1174. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1175. }
  1176. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1177. struct ib_pd *pd,
  1178. struct ib_qp_init_attr *init_attr,
  1179. struct ib_udata *udata)
  1180. {
  1181. struct ib_uobject *uobj = pd->uobject;
  1182. struct ib_ucontext *ucontext = uobj->context;
  1183. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1184. struct mlx5_ib_create_qp_resp resp = {};
  1185. int inlen;
  1186. int err;
  1187. u32 *in;
  1188. void *tirc;
  1189. void *hfso;
  1190. u32 selected_fields = 0;
  1191. u32 outer_l4;
  1192. size_t min_resp_len;
  1193. u32 tdn = mucontext->tdn;
  1194. struct mlx5_ib_create_qp_rss ucmd = {};
  1195. size_t required_cmd_sz;
  1196. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1197. return -EOPNOTSUPP;
  1198. if (init_attr->create_flags || init_attr->send_cq)
  1199. return -EINVAL;
  1200. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1201. if (udata->outlen < min_resp_len)
  1202. return -EINVAL;
  1203. required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
  1204. if (udata->inlen < required_cmd_sz) {
  1205. mlx5_ib_dbg(dev, "invalid inlen\n");
  1206. return -EINVAL;
  1207. }
  1208. if (udata->inlen > sizeof(ucmd) &&
  1209. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1210. udata->inlen - sizeof(ucmd))) {
  1211. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1212. return -EOPNOTSUPP;
  1213. }
  1214. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1215. mlx5_ib_dbg(dev, "copy failed\n");
  1216. return -EFAULT;
  1217. }
  1218. if (ucmd.comp_mask) {
  1219. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1220. return -EOPNOTSUPP;
  1221. }
  1222. if (ucmd.flags & ~MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1223. mlx5_ib_dbg(dev, "invalid flags\n");
  1224. return -EOPNOTSUPP;
  1225. }
  1226. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
  1227. !tunnel_offload_supported(dev->mdev)) {
  1228. mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
  1229. return -EOPNOTSUPP;
  1230. }
  1231. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
  1232. !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
  1233. mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
  1234. return -EOPNOTSUPP;
  1235. }
  1236. err = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
  1237. if (err) {
  1238. mlx5_ib_dbg(dev, "copy failed\n");
  1239. return -EINVAL;
  1240. }
  1241. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1242. in = kvzalloc(inlen, GFP_KERNEL);
  1243. if (!in)
  1244. return -ENOMEM;
  1245. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1246. MLX5_SET(tirc, tirc, disp_type,
  1247. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1248. MLX5_SET(tirc, tirc, indirect_table,
  1249. init_attr->rwq_ind_tbl->ind_tbl_num);
  1250. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1251. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1252. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1253. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1254. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
  1255. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
  1256. else
  1257. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1258. switch (ucmd.rx_hash_function) {
  1259. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1260. {
  1261. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1262. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1263. if (len != ucmd.rx_key_len) {
  1264. err = -EINVAL;
  1265. goto err;
  1266. }
  1267. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1268. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1269. memcpy(rss_key, ucmd.rx_hash_key, len);
  1270. break;
  1271. }
  1272. default:
  1273. err = -EOPNOTSUPP;
  1274. goto err;
  1275. }
  1276. if (!ucmd.rx_hash_fields_mask) {
  1277. /* special case when this TIR serves as steering entry without hashing */
  1278. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1279. goto create_tir;
  1280. err = -EINVAL;
  1281. goto err;
  1282. }
  1283. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1284. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1285. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1286. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1287. err = -EINVAL;
  1288. goto err;
  1289. }
  1290. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1291. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1292. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1293. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1294. MLX5_L3_PROT_TYPE_IPV4);
  1295. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1296. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1297. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1298. MLX5_L3_PROT_TYPE_IPV6);
  1299. outer_l4 = ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1300. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) << 0 |
  1301. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1302. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) << 1 |
  1303. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2;
  1304. /* Check that only one l4 protocol is set */
  1305. if (outer_l4 & (outer_l4 - 1)) {
  1306. err = -EINVAL;
  1307. goto err;
  1308. }
  1309. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1310. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1311. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1312. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1313. MLX5_L4_PROT_TYPE_TCP);
  1314. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1315. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1316. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1317. MLX5_L4_PROT_TYPE_UDP);
  1318. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1319. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1320. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1321. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1322. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1323. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1324. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1325. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1326. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1327. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1328. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1329. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1330. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI)
  1331. selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI;
  1332. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1333. create_tir:
  1334. if (dev->rep)
  1335. MLX5_SET(tirc, tirc, self_lb_block,
  1336. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
  1337. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1338. if (err)
  1339. goto err;
  1340. kvfree(in);
  1341. /* qpn is reserved for that QP */
  1342. qp->trans_qp.base.mqp.qpn = 0;
  1343. qp->flags |= MLX5_IB_QP_RSS;
  1344. return 0;
  1345. err:
  1346. kvfree(in);
  1347. return err;
  1348. }
  1349. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1350. struct ib_qp_init_attr *init_attr,
  1351. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1352. {
  1353. struct mlx5_ib_resources *devr = &dev->devr;
  1354. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1355. struct mlx5_core_dev *mdev = dev->mdev;
  1356. struct mlx5_ib_create_qp_resp resp;
  1357. struct mlx5_ib_cq *send_cq;
  1358. struct mlx5_ib_cq *recv_cq;
  1359. unsigned long flags;
  1360. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1361. struct mlx5_ib_create_qp ucmd;
  1362. struct mlx5_ib_qp_base *base;
  1363. int mlx5_st;
  1364. void *qpc;
  1365. u32 *in;
  1366. int err;
  1367. mutex_init(&qp->mutex);
  1368. spin_lock_init(&qp->sq.lock);
  1369. spin_lock_init(&qp->rq.lock);
  1370. mlx5_st = to_mlx5_st(init_attr->qp_type);
  1371. if (mlx5_st < 0)
  1372. return -EINVAL;
  1373. if (init_attr->rwq_ind_tbl) {
  1374. if (!udata)
  1375. return -ENOSYS;
  1376. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1377. return err;
  1378. }
  1379. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1380. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1381. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1382. return -EINVAL;
  1383. } else {
  1384. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1385. }
  1386. }
  1387. if (init_attr->create_flags &
  1388. (IB_QP_CREATE_CROSS_CHANNEL |
  1389. IB_QP_CREATE_MANAGED_SEND |
  1390. IB_QP_CREATE_MANAGED_RECV)) {
  1391. if (!MLX5_CAP_GEN(mdev, cd)) {
  1392. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1393. return -EINVAL;
  1394. }
  1395. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1396. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1397. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1398. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1399. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1400. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1401. }
  1402. if (init_attr->qp_type == IB_QPT_UD &&
  1403. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1404. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1405. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1406. return -EOPNOTSUPP;
  1407. }
  1408. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1409. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1410. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1411. return -EOPNOTSUPP;
  1412. }
  1413. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1414. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1415. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1416. return -EOPNOTSUPP;
  1417. }
  1418. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1419. }
  1420. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1421. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1422. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1423. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1424. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1425. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1426. return -EOPNOTSUPP;
  1427. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1428. }
  1429. if (pd && pd->uobject) {
  1430. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1431. mlx5_ib_dbg(dev, "copy failed\n");
  1432. return -EFAULT;
  1433. }
  1434. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1435. &ucmd, udata->inlen, &uidx);
  1436. if (err)
  1437. return err;
  1438. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1439. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1440. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1441. if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
  1442. !tunnel_offload_supported(mdev)) {
  1443. mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
  1444. return -EOPNOTSUPP;
  1445. }
  1446. qp->tunnel_offload_en = true;
  1447. }
  1448. if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
  1449. if (init_attr->qp_type != IB_QPT_UD ||
  1450. (MLX5_CAP_GEN(dev->mdev, port_type) !=
  1451. MLX5_CAP_PORT_TYPE_IB) ||
  1452. !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
  1453. mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
  1454. return -EOPNOTSUPP;
  1455. }
  1456. qp->flags |= MLX5_IB_QP_UNDERLAY;
  1457. qp->underlay_qpn = init_attr->source_qpn;
  1458. }
  1459. } else {
  1460. qp->wq_sig = !!wq_signature;
  1461. }
  1462. base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1463. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1464. &qp->raw_packet_qp.rq.base :
  1465. &qp->trans_qp.base;
  1466. qp->has_rq = qp_has_rq(init_attr);
  1467. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1468. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1469. if (err) {
  1470. mlx5_ib_dbg(dev, "err %d\n", err);
  1471. return err;
  1472. }
  1473. if (pd) {
  1474. if (pd->uobject) {
  1475. __u32 max_wqes =
  1476. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1477. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1478. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1479. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1480. mlx5_ib_dbg(dev, "invalid rq params\n");
  1481. return -EINVAL;
  1482. }
  1483. if (ucmd.sq_wqe_count > max_wqes) {
  1484. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1485. ucmd.sq_wqe_count, max_wqes);
  1486. return -EINVAL;
  1487. }
  1488. if (init_attr->create_flags &
  1489. mlx5_ib_create_qp_sqpn_qp1()) {
  1490. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1491. return -EINVAL;
  1492. }
  1493. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1494. &resp, &inlen, base);
  1495. if (err)
  1496. mlx5_ib_dbg(dev, "err %d\n", err);
  1497. } else {
  1498. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1499. base);
  1500. if (err)
  1501. mlx5_ib_dbg(dev, "err %d\n", err);
  1502. }
  1503. if (err)
  1504. return err;
  1505. } else {
  1506. in = kvzalloc(inlen, GFP_KERNEL);
  1507. if (!in)
  1508. return -ENOMEM;
  1509. qp->create_type = MLX5_QP_EMPTY;
  1510. }
  1511. if (is_sqp(init_attr->qp_type))
  1512. qp->port = init_attr->port_num;
  1513. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1514. MLX5_SET(qpc, qpc, st, mlx5_st);
  1515. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1516. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1517. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1518. else
  1519. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1520. if (qp->wq_sig)
  1521. MLX5_SET(qpc, qpc, wq_signature, 1);
  1522. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1523. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1524. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1525. MLX5_SET(qpc, qpc, cd_master, 1);
  1526. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1527. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1528. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1529. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1530. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1531. int rcqe_sz;
  1532. int scqe_sz;
  1533. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1534. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1535. if (rcqe_sz == 128)
  1536. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1537. else
  1538. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1539. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1540. if (scqe_sz == 128)
  1541. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1542. else
  1543. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1544. }
  1545. }
  1546. if (qp->rq.wqe_cnt) {
  1547. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1548. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1549. }
  1550. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1551. if (qp->sq.wqe_cnt) {
  1552. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1553. } else {
  1554. MLX5_SET(qpc, qpc, no_sq, 1);
  1555. if (init_attr->srq &&
  1556. init_attr->srq->srq_type == IB_SRQT_TM)
  1557. MLX5_SET(qpc, qpc, offload_type,
  1558. MLX5_QPC_OFFLOAD_TYPE_RNDV);
  1559. }
  1560. /* Set default resources */
  1561. switch (init_attr->qp_type) {
  1562. case IB_QPT_XRC_TGT:
  1563. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1564. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1565. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1566. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1567. break;
  1568. case IB_QPT_XRC_INI:
  1569. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1570. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1571. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1572. break;
  1573. default:
  1574. if (init_attr->srq) {
  1575. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1576. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1577. } else {
  1578. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1579. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1580. }
  1581. }
  1582. if (init_attr->send_cq)
  1583. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1584. if (init_attr->recv_cq)
  1585. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1586. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1587. /* 0xffffff means we ask to work with cqe version 0 */
  1588. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1589. MLX5_SET(qpc, qpc, user_index, uidx);
  1590. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1591. if (init_attr->qp_type == IB_QPT_UD &&
  1592. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1593. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1594. qp->flags |= MLX5_IB_QP_LSO;
  1595. }
  1596. if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
  1597. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  1598. mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
  1599. err = -EOPNOTSUPP;
  1600. goto err;
  1601. } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1602. MLX5_SET(qpc, qpc, end_padding_mode,
  1603. MLX5_WQ_END_PAD_MODE_ALIGN);
  1604. } else {
  1605. qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
  1606. }
  1607. }
  1608. if (inlen < 0) {
  1609. err = -EINVAL;
  1610. goto err;
  1611. }
  1612. if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1613. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1614. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1615. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1616. err = create_raw_packet_qp(dev, qp, in, inlen, pd);
  1617. } else {
  1618. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1619. }
  1620. if (err) {
  1621. mlx5_ib_dbg(dev, "create qp failed\n");
  1622. goto err_create;
  1623. }
  1624. kvfree(in);
  1625. base->container_mibqp = qp;
  1626. base->mqp.event = mlx5_ib_qp_event;
  1627. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1628. &send_cq, &recv_cq);
  1629. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1630. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1631. /* Maintain device to QPs access, needed for further handling via reset
  1632. * flow
  1633. */
  1634. list_add_tail(&qp->qps_list, &dev->qp_list);
  1635. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1636. */
  1637. if (send_cq)
  1638. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1639. if (recv_cq)
  1640. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1641. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1642. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1643. return 0;
  1644. err_create:
  1645. if (qp->create_type == MLX5_QP_USER)
  1646. destroy_qp_user(dev, pd, qp, base);
  1647. else if (qp->create_type == MLX5_QP_KERNEL)
  1648. destroy_qp_kernel(dev, qp);
  1649. err:
  1650. kvfree(in);
  1651. return err;
  1652. }
  1653. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1654. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1655. {
  1656. if (send_cq) {
  1657. if (recv_cq) {
  1658. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1659. spin_lock(&send_cq->lock);
  1660. spin_lock_nested(&recv_cq->lock,
  1661. SINGLE_DEPTH_NESTING);
  1662. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1663. spin_lock(&send_cq->lock);
  1664. __acquire(&recv_cq->lock);
  1665. } else {
  1666. spin_lock(&recv_cq->lock);
  1667. spin_lock_nested(&send_cq->lock,
  1668. SINGLE_DEPTH_NESTING);
  1669. }
  1670. } else {
  1671. spin_lock(&send_cq->lock);
  1672. __acquire(&recv_cq->lock);
  1673. }
  1674. } else if (recv_cq) {
  1675. spin_lock(&recv_cq->lock);
  1676. __acquire(&send_cq->lock);
  1677. } else {
  1678. __acquire(&send_cq->lock);
  1679. __acquire(&recv_cq->lock);
  1680. }
  1681. }
  1682. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1683. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1684. {
  1685. if (send_cq) {
  1686. if (recv_cq) {
  1687. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1688. spin_unlock(&recv_cq->lock);
  1689. spin_unlock(&send_cq->lock);
  1690. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1691. __release(&recv_cq->lock);
  1692. spin_unlock(&send_cq->lock);
  1693. } else {
  1694. spin_unlock(&send_cq->lock);
  1695. spin_unlock(&recv_cq->lock);
  1696. }
  1697. } else {
  1698. __release(&recv_cq->lock);
  1699. spin_unlock(&send_cq->lock);
  1700. }
  1701. } else if (recv_cq) {
  1702. __release(&send_cq->lock);
  1703. spin_unlock(&recv_cq->lock);
  1704. } else {
  1705. __release(&recv_cq->lock);
  1706. __release(&send_cq->lock);
  1707. }
  1708. }
  1709. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1710. {
  1711. return to_mpd(qp->ibqp.pd);
  1712. }
  1713. static void get_cqs(enum ib_qp_type qp_type,
  1714. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1715. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1716. {
  1717. switch (qp_type) {
  1718. case IB_QPT_XRC_TGT:
  1719. *send_cq = NULL;
  1720. *recv_cq = NULL;
  1721. break;
  1722. case MLX5_IB_QPT_REG_UMR:
  1723. case IB_QPT_XRC_INI:
  1724. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1725. *recv_cq = NULL;
  1726. break;
  1727. case IB_QPT_SMI:
  1728. case MLX5_IB_QPT_HW_GSI:
  1729. case IB_QPT_RC:
  1730. case IB_QPT_UC:
  1731. case IB_QPT_UD:
  1732. case IB_QPT_RAW_IPV6:
  1733. case IB_QPT_RAW_ETHERTYPE:
  1734. case IB_QPT_RAW_PACKET:
  1735. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1736. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1737. break;
  1738. case IB_QPT_MAX:
  1739. default:
  1740. *send_cq = NULL;
  1741. *recv_cq = NULL;
  1742. break;
  1743. }
  1744. }
  1745. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1746. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1747. u8 lag_tx_affinity);
  1748. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1749. {
  1750. struct mlx5_ib_cq *send_cq, *recv_cq;
  1751. struct mlx5_ib_qp_base *base;
  1752. unsigned long flags;
  1753. int err;
  1754. if (qp->ibqp.rwq_ind_tbl) {
  1755. destroy_rss_raw_qp_tir(dev, qp);
  1756. return;
  1757. }
  1758. base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1759. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1760. &qp->raw_packet_qp.rq.base :
  1761. &qp->trans_qp.base;
  1762. if (qp->state != IB_QPS_RESET) {
  1763. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
  1764. !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
  1765. err = mlx5_core_qp_modify(dev->mdev,
  1766. MLX5_CMD_OP_2RST_QP, 0,
  1767. NULL, &base->mqp);
  1768. } else {
  1769. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1770. .operation = MLX5_CMD_OP_2RST_QP
  1771. };
  1772. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1773. }
  1774. if (err)
  1775. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1776. base->mqp.qpn);
  1777. }
  1778. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1779. &send_cq, &recv_cq);
  1780. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1781. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1782. /* del from lists under both locks above to protect reset flow paths */
  1783. list_del(&qp->qps_list);
  1784. if (send_cq)
  1785. list_del(&qp->cq_send_list);
  1786. if (recv_cq)
  1787. list_del(&qp->cq_recv_list);
  1788. if (qp->create_type == MLX5_QP_KERNEL) {
  1789. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1790. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1791. if (send_cq != recv_cq)
  1792. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1793. NULL);
  1794. }
  1795. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1796. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1797. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1798. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1799. destroy_raw_packet_qp(dev, qp);
  1800. } else {
  1801. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1802. if (err)
  1803. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1804. base->mqp.qpn);
  1805. }
  1806. if (qp->create_type == MLX5_QP_KERNEL)
  1807. destroy_qp_kernel(dev, qp);
  1808. else if (qp->create_type == MLX5_QP_USER)
  1809. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1810. }
  1811. static const char *ib_qp_type_str(enum ib_qp_type type)
  1812. {
  1813. switch (type) {
  1814. case IB_QPT_SMI:
  1815. return "IB_QPT_SMI";
  1816. case IB_QPT_GSI:
  1817. return "IB_QPT_GSI";
  1818. case IB_QPT_RC:
  1819. return "IB_QPT_RC";
  1820. case IB_QPT_UC:
  1821. return "IB_QPT_UC";
  1822. case IB_QPT_UD:
  1823. return "IB_QPT_UD";
  1824. case IB_QPT_RAW_IPV6:
  1825. return "IB_QPT_RAW_IPV6";
  1826. case IB_QPT_RAW_ETHERTYPE:
  1827. return "IB_QPT_RAW_ETHERTYPE";
  1828. case IB_QPT_XRC_INI:
  1829. return "IB_QPT_XRC_INI";
  1830. case IB_QPT_XRC_TGT:
  1831. return "IB_QPT_XRC_TGT";
  1832. case IB_QPT_RAW_PACKET:
  1833. return "IB_QPT_RAW_PACKET";
  1834. case MLX5_IB_QPT_REG_UMR:
  1835. return "MLX5_IB_QPT_REG_UMR";
  1836. case IB_QPT_DRIVER:
  1837. return "IB_QPT_DRIVER";
  1838. case IB_QPT_MAX:
  1839. default:
  1840. return "Invalid QP type";
  1841. }
  1842. }
  1843. static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
  1844. struct ib_qp_init_attr *attr,
  1845. struct mlx5_ib_create_qp *ucmd)
  1846. {
  1847. struct mlx5_ib_qp *qp;
  1848. int err = 0;
  1849. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1850. void *dctc;
  1851. if (!attr->srq || !attr->recv_cq)
  1852. return ERR_PTR(-EINVAL);
  1853. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1854. ucmd, sizeof(*ucmd), &uidx);
  1855. if (err)
  1856. return ERR_PTR(err);
  1857. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1858. if (!qp)
  1859. return ERR_PTR(-ENOMEM);
  1860. qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
  1861. if (!qp->dct.in) {
  1862. err = -ENOMEM;
  1863. goto err_free;
  1864. }
  1865. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  1866. qp->qp_sub_type = MLX5_IB_QPT_DCT;
  1867. MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
  1868. MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
  1869. MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
  1870. MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
  1871. MLX5_SET(dctc, dctc, user_index, uidx);
  1872. qp->state = IB_QPS_RESET;
  1873. return &qp->ibqp;
  1874. err_free:
  1875. kfree(qp);
  1876. return ERR_PTR(err);
  1877. }
  1878. static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
  1879. struct ib_qp_init_attr *init_attr,
  1880. struct mlx5_ib_create_qp *ucmd,
  1881. struct ib_udata *udata)
  1882. {
  1883. enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
  1884. int err;
  1885. if (!udata)
  1886. return -EINVAL;
  1887. if (udata->inlen < sizeof(*ucmd)) {
  1888. mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
  1889. return -EINVAL;
  1890. }
  1891. err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
  1892. if (err)
  1893. return err;
  1894. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
  1895. init_attr->qp_type = MLX5_IB_QPT_DCI;
  1896. } else {
  1897. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
  1898. init_attr->qp_type = MLX5_IB_QPT_DCT;
  1899. } else {
  1900. mlx5_ib_dbg(dev, "Invalid QP flags\n");
  1901. return -EINVAL;
  1902. }
  1903. }
  1904. if (!MLX5_CAP_GEN(dev->mdev, dct)) {
  1905. mlx5_ib_dbg(dev, "DC transport is not supported\n");
  1906. return -EOPNOTSUPP;
  1907. }
  1908. return 0;
  1909. }
  1910. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1911. struct ib_qp_init_attr *verbs_init_attr,
  1912. struct ib_udata *udata)
  1913. {
  1914. struct mlx5_ib_dev *dev;
  1915. struct mlx5_ib_qp *qp;
  1916. u16 xrcdn = 0;
  1917. int err;
  1918. struct ib_qp_init_attr mlx_init_attr;
  1919. struct ib_qp_init_attr *init_attr = verbs_init_attr;
  1920. if (pd) {
  1921. dev = to_mdev(pd->device);
  1922. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1923. if (!pd->uobject) {
  1924. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1925. return ERR_PTR(-EINVAL);
  1926. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1927. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1928. return ERR_PTR(-EINVAL);
  1929. }
  1930. }
  1931. } else {
  1932. /* being cautious here */
  1933. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1934. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1935. pr_warn("%s: no PD for transport %s\n", __func__,
  1936. ib_qp_type_str(init_attr->qp_type));
  1937. return ERR_PTR(-EINVAL);
  1938. }
  1939. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1940. }
  1941. if (init_attr->qp_type == IB_QPT_DRIVER) {
  1942. struct mlx5_ib_create_qp ucmd;
  1943. init_attr = &mlx_init_attr;
  1944. memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
  1945. err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
  1946. if (err)
  1947. return ERR_PTR(err);
  1948. if (init_attr->qp_type == MLX5_IB_QPT_DCI) {
  1949. if (init_attr->cap.max_recv_wr ||
  1950. init_attr->cap.max_recv_sge) {
  1951. mlx5_ib_dbg(dev, "DCI QP requires zero size receive queue\n");
  1952. return ERR_PTR(-EINVAL);
  1953. }
  1954. } else {
  1955. return mlx5_ib_create_dct(pd, init_attr, &ucmd);
  1956. }
  1957. }
  1958. switch (init_attr->qp_type) {
  1959. case IB_QPT_XRC_TGT:
  1960. case IB_QPT_XRC_INI:
  1961. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1962. mlx5_ib_dbg(dev, "XRC not supported\n");
  1963. return ERR_PTR(-ENOSYS);
  1964. }
  1965. init_attr->recv_cq = NULL;
  1966. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1967. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1968. init_attr->send_cq = NULL;
  1969. }
  1970. /* fall through */
  1971. case IB_QPT_RAW_PACKET:
  1972. case IB_QPT_RC:
  1973. case IB_QPT_UC:
  1974. case IB_QPT_UD:
  1975. case IB_QPT_SMI:
  1976. case MLX5_IB_QPT_HW_GSI:
  1977. case MLX5_IB_QPT_REG_UMR:
  1978. case MLX5_IB_QPT_DCI:
  1979. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1980. if (!qp)
  1981. return ERR_PTR(-ENOMEM);
  1982. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1983. if (err) {
  1984. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1985. kfree(qp);
  1986. return ERR_PTR(err);
  1987. }
  1988. if (is_qp0(init_attr->qp_type))
  1989. qp->ibqp.qp_num = 0;
  1990. else if (is_qp1(init_attr->qp_type))
  1991. qp->ibqp.qp_num = 1;
  1992. else
  1993. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1994. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1995. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  1996. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  1997. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  1998. qp->trans_qp.xrcdn = xrcdn;
  1999. break;
  2000. case IB_QPT_GSI:
  2001. return mlx5_ib_gsi_create_qp(pd, init_attr);
  2002. case IB_QPT_RAW_IPV6:
  2003. case IB_QPT_RAW_ETHERTYPE:
  2004. case IB_QPT_MAX:
  2005. default:
  2006. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  2007. init_attr->qp_type);
  2008. /* Don't support raw QPs */
  2009. return ERR_PTR(-EINVAL);
  2010. }
  2011. if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
  2012. qp->qp_sub_type = init_attr->qp_type;
  2013. return &qp->ibqp;
  2014. }
  2015. static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
  2016. {
  2017. struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
  2018. if (mqp->state == IB_QPS_RTR) {
  2019. int err;
  2020. err = mlx5_core_destroy_dct(dev->mdev, &mqp->dct.mdct);
  2021. if (err) {
  2022. mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
  2023. return err;
  2024. }
  2025. }
  2026. kfree(mqp->dct.in);
  2027. kfree(mqp);
  2028. return 0;
  2029. }
  2030. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  2031. {
  2032. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2033. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2034. if (unlikely(qp->qp_type == IB_QPT_GSI))
  2035. return mlx5_ib_gsi_destroy_qp(qp);
  2036. if (mqp->qp_sub_type == MLX5_IB_QPT_DCT)
  2037. return mlx5_ib_destroy_dct(mqp);
  2038. destroy_qp_common(dev, mqp);
  2039. kfree(mqp);
  2040. return 0;
  2041. }
  2042. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  2043. int attr_mask)
  2044. {
  2045. u32 hw_access_flags = 0;
  2046. u8 dest_rd_atomic;
  2047. u32 access_flags;
  2048. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2049. dest_rd_atomic = attr->max_dest_rd_atomic;
  2050. else
  2051. dest_rd_atomic = qp->trans_qp.resp_depth;
  2052. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2053. access_flags = attr->qp_access_flags;
  2054. else
  2055. access_flags = qp->trans_qp.atomic_rd_en;
  2056. if (!dest_rd_atomic)
  2057. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2058. if (access_flags & IB_ACCESS_REMOTE_READ)
  2059. hw_access_flags |= MLX5_QP_BIT_RRE;
  2060. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  2061. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  2062. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  2063. hw_access_flags |= MLX5_QP_BIT_RWE;
  2064. return cpu_to_be32(hw_access_flags);
  2065. }
  2066. enum {
  2067. MLX5_PATH_FLAG_FL = 1 << 0,
  2068. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  2069. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  2070. };
  2071. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  2072. {
  2073. if (rate == IB_RATE_PORT_CURRENT) {
  2074. return 0;
  2075. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  2076. return -EINVAL;
  2077. } else {
  2078. while (rate != IB_RATE_2_5_GBPS &&
  2079. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  2080. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  2081. --rate;
  2082. }
  2083. return rate + MLX5_STAT_RATE_OFFSET;
  2084. }
  2085. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  2086. struct mlx5_ib_sq *sq, u8 sl)
  2087. {
  2088. void *in;
  2089. void *tisc;
  2090. int inlen;
  2091. int err;
  2092. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2093. in = kvzalloc(inlen, GFP_KERNEL);
  2094. if (!in)
  2095. return -ENOMEM;
  2096. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  2097. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2098. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  2099. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2100. kvfree(in);
  2101. return err;
  2102. }
  2103. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  2104. struct mlx5_ib_sq *sq, u8 tx_affinity)
  2105. {
  2106. void *in;
  2107. void *tisc;
  2108. int inlen;
  2109. int err;
  2110. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2111. in = kvzalloc(inlen, GFP_KERNEL);
  2112. if (!in)
  2113. return -ENOMEM;
  2114. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  2115. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2116. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  2117. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2118. kvfree(in);
  2119. return err;
  2120. }
  2121. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2122. const struct rdma_ah_attr *ah,
  2123. struct mlx5_qp_path *path, u8 port, int attr_mask,
  2124. u32 path_flags, const struct ib_qp_attr *attr,
  2125. bool alt)
  2126. {
  2127. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  2128. int err;
  2129. enum ib_gid_type gid_type;
  2130. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  2131. u8 sl = rdma_ah_get_sl(ah);
  2132. if (attr_mask & IB_QP_PKEY_INDEX)
  2133. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  2134. attr->pkey_index);
  2135. if (ah_flags & IB_AH_GRH) {
  2136. if (grh->sgid_index >=
  2137. dev->mdev->port_caps[port - 1].gid_table_len) {
  2138. pr_err("sgid_index (%u) too large. max is %d\n",
  2139. grh->sgid_index,
  2140. dev->mdev->port_caps[port - 1].gid_table_len);
  2141. return -EINVAL;
  2142. }
  2143. }
  2144. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  2145. if (!(ah_flags & IB_AH_GRH))
  2146. return -EINVAL;
  2147. err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
  2148. &gid_type);
  2149. if (err)
  2150. return err;
  2151. memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
  2152. if (qp->ibqp.qp_type == IB_QPT_RC ||
  2153. qp->ibqp.qp_type == IB_QPT_UC ||
  2154. qp->ibqp.qp_type == IB_QPT_XRC_INI ||
  2155. qp->ibqp.qp_type == IB_QPT_XRC_TGT)
  2156. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  2157. grh->sgid_index);
  2158. path->dci_cfi_prio_sl = (sl & 0x7) << 4;
  2159. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  2160. path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
  2161. } else {
  2162. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  2163. path->fl_free_ar |=
  2164. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  2165. path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
  2166. path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
  2167. if (ah_flags & IB_AH_GRH)
  2168. path->grh_mlid |= 1 << 7;
  2169. path->dci_cfi_prio_sl = sl & 0xf;
  2170. }
  2171. if (ah_flags & IB_AH_GRH) {
  2172. path->mgid_index = grh->sgid_index;
  2173. path->hop_limit = grh->hop_limit;
  2174. path->tclass_flowlabel =
  2175. cpu_to_be32((grh->traffic_class << 20) |
  2176. (grh->flow_label));
  2177. memcpy(path->rgid, grh->dgid.raw, 16);
  2178. }
  2179. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  2180. if (err < 0)
  2181. return err;
  2182. path->static_rate = err;
  2183. path->port = port;
  2184. if (attr_mask & IB_QP_TIMEOUT)
  2185. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  2186. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  2187. return modify_raw_packet_eth_prio(dev->mdev,
  2188. &qp->raw_packet_qp.sq,
  2189. sl & 0xf);
  2190. return 0;
  2191. }
  2192. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  2193. [MLX5_QP_STATE_INIT] = {
  2194. [MLX5_QP_STATE_INIT] = {
  2195. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2196. MLX5_QP_OPTPAR_RAE |
  2197. MLX5_QP_OPTPAR_RWE |
  2198. MLX5_QP_OPTPAR_PKEY_INDEX |
  2199. MLX5_QP_OPTPAR_PRI_PORT,
  2200. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2201. MLX5_QP_OPTPAR_PKEY_INDEX |
  2202. MLX5_QP_OPTPAR_PRI_PORT,
  2203. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2204. MLX5_QP_OPTPAR_Q_KEY |
  2205. MLX5_QP_OPTPAR_PRI_PORT,
  2206. },
  2207. [MLX5_QP_STATE_RTR] = {
  2208. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2209. MLX5_QP_OPTPAR_RRE |
  2210. MLX5_QP_OPTPAR_RAE |
  2211. MLX5_QP_OPTPAR_RWE |
  2212. MLX5_QP_OPTPAR_PKEY_INDEX,
  2213. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2214. MLX5_QP_OPTPAR_RWE |
  2215. MLX5_QP_OPTPAR_PKEY_INDEX,
  2216. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2217. MLX5_QP_OPTPAR_Q_KEY,
  2218. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2219. MLX5_QP_OPTPAR_Q_KEY,
  2220. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2221. MLX5_QP_OPTPAR_RRE |
  2222. MLX5_QP_OPTPAR_RAE |
  2223. MLX5_QP_OPTPAR_RWE |
  2224. MLX5_QP_OPTPAR_PKEY_INDEX,
  2225. },
  2226. },
  2227. [MLX5_QP_STATE_RTR] = {
  2228. [MLX5_QP_STATE_RTS] = {
  2229. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2230. MLX5_QP_OPTPAR_RRE |
  2231. MLX5_QP_OPTPAR_RAE |
  2232. MLX5_QP_OPTPAR_RWE |
  2233. MLX5_QP_OPTPAR_PM_STATE |
  2234. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  2235. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2236. MLX5_QP_OPTPAR_RWE |
  2237. MLX5_QP_OPTPAR_PM_STATE,
  2238. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2239. },
  2240. },
  2241. [MLX5_QP_STATE_RTS] = {
  2242. [MLX5_QP_STATE_RTS] = {
  2243. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2244. MLX5_QP_OPTPAR_RAE |
  2245. MLX5_QP_OPTPAR_RWE |
  2246. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2247. MLX5_QP_OPTPAR_PM_STATE |
  2248. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2249. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2250. MLX5_QP_OPTPAR_PM_STATE |
  2251. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2252. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  2253. MLX5_QP_OPTPAR_SRQN |
  2254. MLX5_QP_OPTPAR_CQN_RCV,
  2255. },
  2256. },
  2257. [MLX5_QP_STATE_SQER] = {
  2258. [MLX5_QP_STATE_RTS] = {
  2259. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2260. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  2261. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  2262. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2263. MLX5_QP_OPTPAR_RWE |
  2264. MLX5_QP_OPTPAR_RAE |
  2265. MLX5_QP_OPTPAR_RRE,
  2266. },
  2267. },
  2268. };
  2269. static int ib_nr_to_mlx5_nr(int ib_mask)
  2270. {
  2271. switch (ib_mask) {
  2272. case IB_QP_STATE:
  2273. return 0;
  2274. case IB_QP_CUR_STATE:
  2275. return 0;
  2276. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2277. return 0;
  2278. case IB_QP_ACCESS_FLAGS:
  2279. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2280. MLX5_QP_OPTPAR_RAE;
  2281. case IB_QP_PKEY_INDEX:
  2282. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2283. case IB_QP_PORT:
  2284. return MLX5_QP_OPTPAR_PRI_PORT;
  2285. case IB_QP_QKEY:
  2286. return MLX5_QP_OPTPAR_Q_KEY;
  2287. case IB_QP_AV:
  2288. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2289. MLX5_QP_OPTPAR_PRI_PORT;
  2290. case IB_QP_PATH_MTU:
  2291. return 0;
  2292. case IB_QP_TIMEOUT:
  2293. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2294. case IB_QP_RETRY_CNT:
  2295. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2296. case IB_QP_RNR_RETRY:
  2297. return MLX5_QP_OPTPAR_RNR_RETRY;
  2298. case IB_QP_RQ_PSN:
  2299. return 0;
  2300. case IB_QP_MAX_QP_RD_ATOMIC:
  2301. return MLX5_QP_OPTPAR_SRA_MAX;
  2302. case IB_QP_ALT_PATH:
  2303. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2304. case IB_QP_MIN_RNR_TIMER:
  2305. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2306. case IB_QP_SQ_PSN:
  2307. return 0;
  2308. case IB_QP_MAX_DEST_RD_ATOMIC:
  2309. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2310. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2311. case IB_QP_PATH_MIG_STATE:
  2312. return MLX5_QP_OPTPAR_PM_STATE;
  2313. case IB_QP_CAP:
  2314. return 0;
  2315. case IB_QP_DEST_QPN:
  2316. return 0;
  2317. }
  2318. return 0;
  2319. }
  2320. static int ib_mask_to_mlx5_opt(int ib_mask)
  2321. {
  2322. int result = 0;
  2323. int i;
  2324. for (i = 0; i < 8 * sizeof(int); i++) {
  2325. if ((1 << i) & ib_mask)
  2326. result |= ib_nr_to_mlx5_nr(1 << i);
  2327. }
  2328. return result;
  2329. }
  2330. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2331. struct mlx5_ib_rq *rq, int new_state,
  2332. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2333. {
  2334. void *in;
  2335. void *rqc;
  2336. int inlen;
  2337. int err;
  2338. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2339. in = kvzalloc(inlen, GFP_KERNEL);
  2340. if (!in)
  2341. return -ENOMEM;
  2342. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2343. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2344. MLX5_SET(rqc, rqc, state, new_state);
  2345. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2346. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2347. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2348. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2349. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2350. } else
  2351. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2352. dev->ib_dev.name);
  2353. }
  2354. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2355. if (err)
  2356. goto out;
  2357. rq->state = new_state;
  2358. out:
  2359. kvfree(in);
  2360. return err;
  2361. }
  2362. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2363. struct mlx5_ib_sq *sq,
  2364. int new_state,
  2365. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2366. {
  2367. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2368. struct mlx5_rate_limit old_rl = ibqp->rl;
  2369. struct mlx5_rate_limit new_rl = old_rl;
  2370. bool new_rate_added = false;
  2371. u16 rl_index = 0;
  2372. void *in;
  2373. void *sqc;
  2374. int inlen;
  2375. int err;
  2376. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2377. in = kvzalloc(inlen, GFP_KERNEL);
  2378. if (!in)
  2379. return -ENOMEM;
  2380. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2381. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2382. MLX5_SET(sqc, sqc, state, new_state);
  2383. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2384. if (new_state != MLX5_SQC_STATE_RDY)
  2385. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2386. __func__);
  2387. else
  2388. new_rl = raw_qp_param->rl;
  2389. }
  2390. if (!mlx5_rl_are_equal(&old_rl, &new_rl)) {
  2391. if (new_rl.rate) {
  2392. err = mlx5_rl_add_rate(dev, &rl_index, &new_rl);
  2393. if (err) {
  2394. pr_err("Failed configuring rate limit(err %d): \
  2395. rate %u, max_burst_sz %u, typical_pkt_sz %u\n",
  2396. err, new_rl.rate, new_rl.max_burst_sz,
  2397. new_rl.typical_pkt_sz);
  2398. goto out;
  2399. }
  2400. new_rate_added = true;
  2401. }
  2402. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2403. /* index 0 means no limit */
  2404. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2405. }
  2406. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2407. if (err) {
  2408. /* Remove new rate from table if failed */
  2409. if (new_rate_added)
  2410. mlx5_rl_remove_rate(dev, &new_rl);
  2411. goto out;
  2412. }
  2413. /* Only remove the old rate after new rate was set */
  2414. if ((old_rl.rate &&
  2415. !mlx5_rl_are_equal(&old_rl, &new_rl)) ||
  2416. (new_state != MLX5_SQC_STATE_RDY))
  2417. mlx5_rl_remove_rate(dev, &old_rl);
  2418. ibqp->rl = new_rl;
  2419. sq->state = new_state;
  2420. out:
  2421. kvfree(in);
  2422. return err;
  2423. }
  2424. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2425. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2426. u8 tx_affinity)
  2427. {
  2428. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2429. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2430. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2431. int modify_rq = !!qp->rq.wqe_cnt;
  2432. int modify_sq = !!qp->sq.wqe_cnt;
  2433. int rq_state;
  2434. int sq_state;
  2435. int err;
  2436. switch (raw_qp_param->operation) {
  2437. case MLX5_CMD_OP_RST2INIT_QP:
  2438. rq_state = MLX5_RQC_STATE_RDY;
  2439. sq_state = MLX5_SQC_STATE_RDY;
  2440. break;
  2441. case MLX5_CMD_OP_2ERR_QP:
  2442. rq_state = MLX5_RQC_STATE_ERR;
  2443. sq_state = MLX5_SQC_STATE_ERR;
  2444. break;
  2445. case MLX5_CMD_OP_2RST_QP:
  2446. rq_state = MLX5_RQC_STATE_RST;
  2447. sq_state = MLX5_SQC_STATE_RST;
  2448. break;
  2449. case MLX5_CMD_OP_RTR2RTS_QP:
  2450. case MLX5_CMD_OP_RTS2RTS_QP:
  2451. if (raw_qp_param->set_mask ==
  2452. MLX5_RAW_QP_RATE_LIMIT) {
  2453. modify_rq = 0;
  2454. sq_state = sq->state;
  2455. } else {
  2456. return raw_qp_param->set_mask ? -EINVAL : 0;
  2457. }
  2458. break;
  2459. case MLX5_CMD_OP_INIT2INIT_QP:
  2460. case MLX5_CMD_OP_INIT2RTR_QP:
  2461. if (raw_qp_param->set_mask)
  2462. return -EINVAL;
  2463. else
  2464. return 0;
  2465. default:
  2466. WARN_ON(1);
  2467. return -EINVAL;
  2468. }
  2469. if (modify_rq) {
  2470. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2471. if (err)
  2472. return err;
  2473. }
  2474. if (modify_sq) {
  2475. if (tx_affinity) {
  2476. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2477. tx_affinity);
  2478. if (err)
  2479. return err;
  2480. }
  2481. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
  2482. }
  2483. return 0;
  2484. }
  2485. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2486. const struct ib_qp_attr *attr, int attr_mask,
  2487. enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2488. const struct mlx5_ib_modify_qp *ucmd)
  2489. {
  2490. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2491. [MLX5_QP_STATE_RST] = {
  2492. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2493. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2494. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2495. },
  2496. [MLX5_QP_STATE_INIT] = {
  2497. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2498. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2499. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2500. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2501. },
  2502. [MLX5_QP_STATE_RTR] = {
  2503. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2504. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2505. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2506. },
  2507. [MLX5_QP_STATE_RTS] = {
  2508. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2509. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2510. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2511. },
  2512. [MLX5_QP_STATE_SQD] = {
  2513. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2514. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2515. },
  2516. [MLX5_QP_STATE_SQER] = {
  2517. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2518. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2519. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2520. },
  2521. [MLX5_QP_STATE_ERR] = {
  2522. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2523. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2524. }
  2525. };
  2526. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2527. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2528. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2529. struct mlx5_ib_cq *send_cq, *recv_cq;
  2530. struct mlx5_qp_context *context;
  2531. struct mlx5_ib_pd *pd;
  2532. struct mlx5_ib_port *mibport = NULL;
  2533. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2534. enum mlx5_qp_optpar optpar;
  2535. int mlx5_st;
  2536. int err;
  2537. u16 op;
  2538. u8 tx_affinity = 0;
  2539. mlx5_st = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
  2540. qp->qp_sub_type : ibqp->qp_type);
  2541. if (mlx5_st < 0)
  2542. return -EINVAL;
  2543. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2544. if (!context)
  2545. return -ENOMEM;
  2546. context->flags = cpu_to_be32(mlx5_st << 16);
  2547. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2548. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2549. } else {
  2550. switch (attr->path_mig_state) {
  2551. case IB_MIG_MIGRATED:
  2552. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2553. break;
  2554. case IB_MIG_REARM:
  2555. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2556. break;
  2557. case IB_MIG_ARMED:
  2558. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2559. break;
  2560. }
  2561. }
  2562. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2563. if ((ibqp->qp_type == IB_QPT_RC) ||
  2564. (ibqp->qp_type == IB_QPT_UD &&
  2565. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2566. (ibqp->qp_type == IB_QPT_UC) ||
  2567. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2568. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2569. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2570. if (mlx5_lag_is_active(dev->mdev)) {
  2571. u8 p = mlx5_core_native_port_num(dev->mdev);
  2572. tx_affinity = (unsigned int)atomic_add_return(1,
  2573. &dev->roce[p].next_port) %
  2574. MLX5_MAX_PORTS + 1;
  2575. context->flags |= cpu_to_be32(tx_affinity << 24);
  2576. }
  2577. }
  2578. }
  2579. if (is_sqp(ibqp->qp_type)) {
  2580. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2581. } else if ((ibqp->qp_type == IB_QPT_UD &&
  2582. !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
  2583. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2584. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2585. } else if (attr_mask & IB_QP_PATH_MTU) {
  2586. if (attr->path_mtu < IB_MTU_256 ||
  2587. attr->path_mtu > IB_MTU_4096) {
  2588. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2589. err = -EINVAL;
  2590. goto out;
  2591. }
  2592. context->mtu_msgmax = (attr->path_mtu << 5) |
  2593. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2594. }
  2595. if (attr_mask & IB_QP_DEST_QPN)
  2596. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2597. if (attr_mask & IB_QP_PKEY_INDEX)
  2598. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2599. /* todo implement counter_index functionality */
  2600. if (is_sqp(ibqp->qp_type))
  2601. context->pri_path.port = qp->port;
  2602. if (attr_mask & IB_QP_PORT)
  2603. context->pri_path.port = attr->port_num;
  2604. if (attr_mask & IB_QP_AV) {
  2605. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2606. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2607. attr_mask, 0, attr, false);
  2608. if (err)
  2609. goto out;
  2610. }
  2611. if (attr_mask & IB_QP_TIMEOUT)
  2612. context->pri_path.ackto_lt |= attr->timeout << 3;
  2613. if (attr_mask & IB_QP_ALT_PATH) {
  2614. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2615. &context->alt_path,
  2616. attr->alt_port_num,
  2617. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2618. 0, attr, true);
  2619. if (err)
  2620. goto out;
  2621. }
  2622. pd = get_pd(qp);
  2623. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2624. &send_cq, &recv_cq);
  2625. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2626. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2627. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2628. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2629. if (attr_mask & IB_QP_RNR_RETRY)
  2630. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2631. if (attr_mask & IB_QP_RETRY_CNT)
  2632. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2633. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2634. if (attr->max_rd_atomic)
  2635. context->params1 |=
  2636. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2637. }
  2638. if (attr_mask & IB_QP_SQ_PSN)
  2639. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2640. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2641. if (attr->max_dest_rd_atomic)
  2642. context->params2 |=
  2643. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2644. }
  2645. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2646. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2647. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2648. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2649. if (attr_mask & IB_QP_RQ_PSN)
  2650. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2651. if (attr_mask & IB_QP_QKEY)
  2652. context->qkey = cpu_to_be32(attr->qkey);
  2653. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2654. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2655. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2656. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2657. qp->port) - 1;
  2658. /* Underlay port should be used - index 0 function per port */
  2659. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  2660. port_num = 0;
  2661. mibport = &dev->port[port_num];
  2662. context->qp_counter_set_usr_page |=
  2663. cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
  2664. }
  2665. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2666. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2667. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2668. context->deth_sqpn = cpu_to_be32(1);
  2669. mlx5_cur = to_mlx5_state(cur_state);
  2670. mlx5_new = to_mlx5_state(new_state);
  2671. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2672. !optab[mlx5_cur][mlx5_new]) {
  2673. err = -EINVAL;
  2674. goto out;
  2675. }
  2676. op = optab[mlx5_cur][mlx5_new];
  2677. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2678. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2679. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  2680. qp->flags & MLX5_IB_QP_UNDERLAY) {
  2681. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2682. raw_qp_param.operation = op;
  2683. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2684. raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
  2685. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2686. }
  2687. if (attr_mask & IB_QP_RATE_LIMIT) {
  2688. raw_qp_param.rl.rate = attr->rate_limit;
  2689. if (ucmd->burst_info.max_burst_sz) {
  2690. if (attr->rate_limit &&
  2691. MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) {
  2692. raw_qp_param.rl.max_burst_sz =
  2693. ucmd->burst_info.max_burst_sz;
  2694. } else {
  2695. err = -EINVAL;
  2696. goto out;
  2697. }
  2698. }
  2699. if (ucmd->burst_info.typical_pkt_sz) {
  2700. if (attr->rate_limit &&
  2701. MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) {
  2702. raw_qp_param.rl.typical_pkt_sz =
  2703. ucmd->burst_info.typical_pkt_sz;
  2704. } else {
  2705. err = -EINVAL;
  2706. goto out;
  2707. }
  2708. }
  2709. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2710. }
  2711. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2712. } else {
  2713. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2714. &base->mqp);
  2715. }
  2716. if (err)
  2717. goto out;
  2718. qp->state = new_state;
  2719. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2720. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2721. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2722. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2723. if (attr_mask & IB_QP_PORT)
  2724. qp->port = attr->port_num;
  2725. if (attr_mask & IB_QP_ALT_PATH)
  2726. qp->trans_qp.alt_port = attr->alt_port_num;
  2727. /*
  2728. * If we moved a kernel QP to RESET, clean up all old CQ
  2729. * entries and reinitialize the QP.
  2730. */
  2731. if (new_state == IB_QPS_RESET &&
  2732. !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) {
  2733. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2734. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2735. if (send_cq != recv_cq)
  2736. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2737. qp->rq.head = 0;
  2738. qp->rq.tail = 0;
  2739. qp->sq.head = 0;
  2740. qp->sq.tail = 0;
  2741. qp->sq.cur_post = 0;
  2742. qp->sq.last_poll = 0;
  2743. qp->db.db[MLX5_RCV_DBR] = 0;
  2744. qp->db.db[MLX5_SND_DBR] = 0;
  2745. }
  2746. out:
  2747. kfree(context);
  2748. return err;
  2749. }
  2750. static inline bool is_valid_mask(int mask, int req, int opt)
  2751. {
  2752. if ((mask & req) != req)
  2753. return false;
  2754. if (mask & ~(req | opt))
  2755. return false;
  2756. return true;
  2757. }
  2758. /* check valid transition for driver QP types
  2759. * for now the only QP type that this function supports is DCI
  2760. */
  2761. static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2762. enum ib_qp_attr_mask attr_mask)
  2763. {
  2764. int req = IB_QP_STATE;
  2765. int opt = 0;
  2766. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2767. req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
  2768. return is_valid_mask(attr_mask, req, opt);
  2769. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2770. opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
  2771. return is_valid_mask(attr_mask, req, opt);
  2772. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2773. req |= IB_QP_PATH_MTU;
  2774. opt = IB_QP_PKEY_INDEX;
  2775. return is_valid_mask(attr_mask, req, opt);
  2776. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2777. req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
  2778. IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
  2779. opt = IB_QP_MIN_RNR_TIMER;
  2780. return is_valid_mask(attr_mask, req, opt);
  2781. } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
  2782. opt = IB_QP_MIN_RNR_TIMER;
  2783. return is_valid_mask(attr_mask, req, opt);
  2784. } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
  2785. return is_valid_mask(attr_mask, req, opt);
  2786. }
  2787. return false;
  2788. }
  2789. /* mlx5_ib_modify_dct: modify a DCT QP
  2790. * valid transitions are:
  2791. * RESET to INIT: must set access_flags, pkey_index and port
  2792. * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
  2793. * mtu, gid_index and hop_limit
  2794. * Other transitions and attributes are illegal
  2795. */
  2796. static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2797. int attr_mask, struct ib_udata *udata)
  2798. {
  2799. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2800. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2801. enum ib_qp_state cur_state, new_state;
  2802. int err = 0;
  2803. int required = IB_QP_STATE;
  2804. void *dctc;
  2805. if (!(attr_mask & IB_QP_STATE))
  2806. return -EINVAL;
  2807. cur_state = qp->state;
  2808. new_state = attr->qp_state;
  2809. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  2810. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2811. required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
  2812. if (!is_valid_mask(attr_mask, required, 0))
  2813. return -EINVAL;
  2814. if (attr->port_num == 0 ||
  2815. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
  2816. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2817. attr->port_num, dev->num_ports);
  2818. return -EINVAL;
  2819. }
  2820. if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
  2821. MLX5_SET(dctc, dctc, rre, 1);
  2822. if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  2823. MLX5_SET(dctc, dctc, rwe, 1);
  2824. if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  2825. if (!mlx5_ib_dc_atomic_is_supported(dev))
  2826. return -EOPNOTSUPP;
  2827. MLX5_SET(dctc, dctc, rae, 1);
  2828. MLX5_SET(dctc, dctc, atomic_mode, MLX5_ATOMIC_MODE_DCT_CX);
  2829. }
  2830. MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
  2831. MLX5_SET(dctc, dctc, port, attr->port_num);
  2832. MLX5_SET(dctc, dctc, counter_set_id, dev->port[attr->port_num - 1].cnts.set_id);
  2833. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2834. struct mlx5_ib_modify_qp_resp resp = {};
  2835. u32 min_resp_len = offsetof(typeof(resp), dctn) +
  2836. sizeof(resp.dctn);
  2837. if (udata->outlen < min_resp_len)
  2838. return -EINVAL;
  2839. resp.response_length = min_resp_len;
  2840. required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
  2841. if (!is_valid_mask(attr_mask, required, 0))
  2842. return -EINVAL;
  2843. MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
  2844. MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
  2845. MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
  2846. MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
  2847. MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
  2848. MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
  2849. err = mlx5_core_create_dct(dev->mdev, &qp->dct.mdct, qp->dct.in,
  2850. MLX5_ST_SZ_BYTES(create_dct_in));
  2851. if (err)
  2852. return err;
  2853. resp.dctn = qp->dct.mdct.mqp.qpn;
  2854. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  2855. if (err) {
  2856. mlx5_core_destroy_dct(dev->mdev, &qp->dct.mdct);
  2857. return err;
  2858. }
  2859. } else {
  2860. mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
  2861. return -EINVAL;
  2862. }
  2863. if (err)
  2864. qp->state = IB_QPS_ERR;
  2865. else
  2866. qp->state = new_state;
  2867. return err;
  2868. }
  2869. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2870. int attr_mask, struct ib_udata *udata)
  2871. {
  2872. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2873. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2874. struct mlx5_ib_modify_qp ucmd = {};
  2875. enum ib_qp_type qp_type;
  2876. enum ib_qp_state cur_state, new_state;
  2877. size_t required_cmd_sz;
  2878. int err = -EINVAL;
  2879. int port;
  2880. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2881. if (ibqp->rwq_ind_tbl)
  2882. return -ENOSYS;
  2883. if (udata && udata->inlen) {
  2884. required_cmd_sz = offsetof(typeof(ucmd), reserved) +
  2885. sizeof(ucmd.reserved);
  2886. if (udata->inlen < required_cmd_sz)
  2887. return -EINVAL;
  2888. if (udata->inlen > sizeof(ucmd) &&
  2889. !ib_is_udata_cleared(udata, sizeof(ucmd),
  2890. udata->inlen - sizeof(ucmd)))
  2891. return -EOPNOTSUPP;
  2892. if (ib_copy_from_udata(&ucmd, udata,
  2893. min(udata->inlen, sizeof(ucmd))))
  2894. return -EFAULT;
  2895. if (ucmd.comp_mask ||
  2896. memchr_inv(&ucmd.reserved, 0, sizeof(ucmd.reserved)) ||
  2897. memchr_inv(&ucmd.burst_info.reserved, 0,
  2898. sizeof(ucmd.burst_info.reserved)))
  2899. return -EOPNOTSUPP;
  2900. }
  2901. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2902. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2903. if (ibqp->qp_type == IB_QPT_DRIVER)
  2904. qp_type = qp->qp_sub_type;
  2905. else
  2906. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2907. IB_QPT_GSI : ibqp->qp_type;
  2908. if (qp_type == MLX5_IB_QPT_DCT)
  2909. return mlx5_ib_modify_dct(ibqp, attr, attr_mask, udata);
  2910. mutex_lock(&qp->mutex);
  2911. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2912. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2913. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2914. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2915. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2916. }
  2917. if (qp->flags & MLX5_IB_QP_UNDERLAY) {
  2918. if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
  2919. mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
  2920. attr_mask);
  2921. goto out;
  2922. }
  2923. } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2924. qp_type != MLX5_IB_QPT_DCI &&
  2925. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2926. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2927. cur_state, new_state, ibqp->qp_type, attr_mask);
  2928. goto out;
  2929. } else if (qp_type == MLX5_IB_QPT_DCI &&
  2930. !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
  2931. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2932. cur_state, new_state, qp_type, attr_mask);
  2933. goto out;
  2934. }
  2935. if ((attr_mask & IB_QP_PORT) &&
  2936. (attr->port_num == 0 ||
  2937. attr->port_num > dev->num_ports)) {
  2938. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2939. attr->port_num, dev->num_ports);
  2940. goto out;
  2941. }
  2942. if (attr_mask & IB_QP_PKEY_INDEX) {
  2943. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2944. if (attr->pkey_index >=
  2945. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2946. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2947. attr->pkey_index);
  2948. goto out;
  2949. }
  2950. }
  2951. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2952. attr->max_rd_atomic >
  2953. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2954. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2955. attr->max_rd_atomic);
  2956. goto out;
  2957. }
  2958. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2959. attr->max_dest_rd_atomic >
  2960. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2961. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2962. attr->max_dest_rd_atomic);
  2963. goto out;
  2964. }
  2965. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2966. err = 0;
  2967. goto out;
  2968. }
  2969. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state,
  2970. new_state, &ucmd);
  2971. out:
  2972. mutex_unlock(&qp->mutex);
  2973. return err;
  2974. }
  2975. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2976. {
  2977. struct mlx5_ib_cq *cq;
  2978. unsigned cur;
  2979. cur = wq->head - wq->tail;
  2980. if (likely(cur + nreq < wq->max_post))
  2981. return 0;
  2982. cq = to_mcq(ib_cq);
  2983. spin_lock(&cq->lock);
  2984. cur = wq->head - wq->tail;
  2985. spin_unlock(&cq->lock);
  2986. return cur + nreq >= wq->max_post;
  2987. }
  2988. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2989. u64 remote_addr, u32 rkey)
  2990. {
  2991. rseg->raddr = cpu_to_be64(remote_addr);
  2992. rseg->rkey = cpu_to_be32(rkey);
  2993. rseg->reserved = 0;
  2994. }
  2995. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2996. struct ib_send_wr *wr, void *qend,
  2997. struct mlx5_ib_qp *qp, int *size)
  2998. {
  2999. void *seg = eseg;
  3000. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  3001. if (wr->send_flags & IB_SEND_IP_CSUM)
  3002. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  3003. MLX5_ETH_WQE_L4_CSUM;
  3004. seg += sizeof(struct mlx5_wqe_eth_seg);
  3005. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  3006. if (wr->opcode == IB_WR_LSO) {
  3007. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  3008. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  3009. u64 left, leftlen, copysz;
  3010. void *pdata = ud_wr->header;
  3011. left = ud_wr->hlen;
  3012. eseg->mss = cpu_to_be16(ud_wr->mss);
  3013. eseg->inline_hdr.sz = cpu_to_be16(left);
  3014. /*
  3015. * check if there is space till the end of queue, if yes,
  3016. * copy all in one shot, otherwise copy till the end of queue,
  3017. * rollback and than the copy the left
  3018. */
  3019. leftlen = qend - (void *)eseg->inline_hdr.start;
  3020. copysz = min_t(u64, leftlen, left);
  3021. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  3022. if (likely(copysz > size_of_inl_hdr_start)) {
  3023. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  3024. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  3025. }
  3026. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  3027. seg = mlx5_get_send_wqe(qp, 0);
  3028. left -= copysz;
  3029. pdata += copysz;
  3030. memcpy(seg, pdata, left);
  3031. seg += ALIGN(left, 16);
  3032. *size += ALIGN(left, 16) / 16;
  3033. }
  3034. }
  3035. return seg;
  3036. }
  3037. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  3038. struct ib_send_wr *wr)
  3039. {
  3040. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  3041. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  3042. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  3043. }
  3044. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  3045. {
  3046. dseg->byte_count = cpu_to_be32(sg->length);
  3047. dseg->lkey = cpu_to_be32(sg->lkey);
  3048. dseg->addr = cpu_to_be64(sg->addr);
  3049. }
  3050. static u64 get_xlt_octo(u64 bytes)
  3051. {
  3052. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  3053. MLX5_IB_UMR_OCTOWORD;
  3054. }
  3055. static __be64 frwr_mkey_mask(void)
  3056. {
  3057. u64 result;
  3058. result = MLX5_MKEY_MASK_LEN |
  3059. MLX5_MKEY_MASK_PAGE_SIZE |
  3060. MLX5_MKEY_MASK_START_ADDR |
  3061. MLX5_MKEY_MASK_EN_RINVAL |
  3062. MLX5_MKEY_MASK_KEY |
  3063. MLX5_MKEY_MASK_LR |
  3064. MLX5_MKEY_MASK_LW |
  3065. MLX5_MKEY_MASK_RR |
  3066. MLX5_MKEY_MASK_RW |
  3067. MLX5_MKEY_MASK_A |
  3068. MLX5_MKEY_MASK_SMALL_FENCE |
  3069. MLX5_MKEY_MASK_FREE;
  3070. return cpu_to_be64(result);
  3071. }
  3072. static __be64 sig_mkey_mask(void)
  3073. {
  3074. u64 result;
  3075. result = MLX5_MKEY_MASK_LEN |
  3076. MLX5_MKEY_MASK_PAGE_SIZE |
  3077. MLX5_MKEY_MASK_START_ADDR |
  3078. MLX5_MKEY_MASK_EN_SIGERR |
  3079. MLX5_MKEY_MASK_EN_RINVAL |
  3080. MLX5_MKEY_MASK_KEY |
  3081. MLX5_MKEY_MASK_LR |
  3082. MLX5_MKEY_MASK_LW |
  3083. MLX5_MKEY_MASK_RR |
  3084. MLX5_MKEY_MASK_RW |
  3085. MLX5_MKEY_MASK_SMALL_FENCE |
  3086. MLX5_MKEY_MASK_FREE |
  3087. MLX5_MKEY_MASK_BSF_EN;
  3088. return cpu_to_be64(result);
  3089. }
  3090. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  3091. struct mlx5_ib_mr *mr)
  3092. {
  3093. int size = mr->ndescs * mr->desc_size;
  3094. memset(umr, 0, sizeof(*umr));
  3095. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  3096. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3097. umr->mkey_mask = frwr_mkey_mask();
  3098. }
  3099. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  3100. {
  3101. memset(umr, 0, sizeof(*umr));
  3102. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  3103. umr->flags = MLX5_UMR_INLINE;
  3104. }
  3105. static __be64 get_umr_enable_mr_mask(void)
  3106. {
  3107. u64 result;
  3108. result = MLX5_MKEY_MASK_KEY |
  3109. MLX5_MKEY_MASK_FREE;
  3110. return cpu_to_be64(result);
  3111. }
  3112. static __be64 get_umr_disable_mr_mask(void)
  3113. {
  3114. u64 result;
  3115. result = MLX5_MKEY_MASK_FREE;
  3116. return cpu_to_be64(result);
  3117. }
  3118. static __be64 get_umr_update_translation_mask(void)
  3119. {
  3120. u64 result;
  3121. result = MLX5_MKEY_MASK_LEN |
  3122. MLX5_MKEY_MASK_PAGE_SIZE |
  3123. MLX5_MKEY_MASK_START_ADDR;
  3124. return cpu_to_be64(result);
  3125. }
  3126. static __be64 get_umr_update_access_mask(int atomic)
  3127. {
  3128. u64 result;
  3129. result = MLX5_MKEY_MASK_LR |
  3130. MLX5_MKEY_MASK_LW |
  3131. MLX5_MKEY_MASK_RR |
  3132. MLX5_MKEY_MASK_RW;
  3133. if (atomic)
  3134. result |= MLX5_MKEY_MASK_A;
  3135. return cpu_to_be64(result);
  3136. }
  3137. static __be64 get_umr_update_pd_mask(void)
  3138. {
  3139. u64 result;
  3140. result = MLX5_MKEY_MASK_PD;
  3141. return cpu_to_be64(result);
  3142. }
  3143. static int umr_check_mkey_mask(struct mlx5_ib_dev *dev, u64 mask)
  3144. {
  3145. if ((mask & MLX5_MKEY_MASK_PAGE_SIZE &&
  3146. MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled)) ||
  3147. (mask & MLX5_MKEY_MASK_A &&
  3148. MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled)))
  3149. return -EPERM;
  3150. return 0;
  3151. }
  3152. static int set_reg_umr_segment(struct mlx5_ib_dev *dev,
  3153. struct mlx5_wqe_umr_ctrl_seg *umr,
  3154. struct ib_send_wr *wr, int atomic)
  3155. {
  3156. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3157. memset(umr, 0, sizeof(*umr));
  3158. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  3159. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  3160. else
  3161. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  3162. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  3163. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  3164. u64 offset = get_xlt_octo(umrwr->offset);
  3165. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  3166. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  3167. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  3168. }
  3169. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  3170. umr->mkey_mask |= get_umr_update_translation_mask();
  3171. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  3172. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  3173. umr->mkey_mask |= get_umr_update_pd_mask();
  3174. }
  3175. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  3176. umr->mkey_mask |= get_umr_enable_mr_mask();
  3177. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3178. umr->mkey_mask |= get_umr_disable_mr_mask();
  3179. if (!wr->num_sge)
  3180. umr->flags |= MLX5_UMR_INLINE;
  3181. return umr_check_mkey_mask(dev, be64_to_cpu(umr->mkey_mask));
  3182. }
  3183. static u8 get_umr_flags(int acc)
  3184. {
  3185. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  3186. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  3187. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  3188. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  3189. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  3190. }
  3191. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  3192. struct mlx5_ib_mr *mr,
  3193. u32 key, int access)
  3194. {
  3195. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  3196. memset(seg, 0, sizeof(*seg));
  3197. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  3198. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  3199. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  3200. /* KLMs take twice the size of MTTs */
  3201. ndescs *= 2;
  3202. seg->flags = get_umr_flags(access) | mr->access_mode;
  3203. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  3204. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  3205. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  3206. seg->len = cpu_to_be64(mr->ibmr.length);
  3207. seg->xlt_oct_size = cpu_to_be32(ndescs);
  3208. }
  3209. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  3210. {
  3211. memset(seg, 0, sizeof(*seg));
  3212. seg->status = MLX5_MKEY_STATUS_FREE;
  3213. }
  3214. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  3215. {
  3216. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3217. memset(seg, 0, sizeof(*seg));
  3218. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3219. seg->status = MLX5_MKEY_STATUS_FREE;
  3220. seg->flags = convert_access(umrwr->access_flags);
  3221. if (umrwr->pd)
  3222. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  3223. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  3224. !umrwr->length)
  3225. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  3226. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  3227. seg->len = cpu_to_be64(umrwr->length);
  3228. seg->log2_page_size = umrwr->page_shift;
  3229. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  3230. mlx5_mkey_variant(umrwr->mkey));
  3231. }
  3232. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  3233. struct mlx5_ib_mr *mr,
  3234. struct mlx5_ib_pd *pd)
  3235. {
  3236. int bcount = mr->desc_size * mr->ndescs;
  3237. dseg->addr = cpu_to_be64(mr->desc_map);
  3238. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  3239. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  3240. }
  3241. static __be32 send_ieth(struct ib_send_wr *wr)
  3242. {
  3243. switch (wr->opcode) {
  3244. case IB_WR_SEND_WITH_IMM:
  3245. case IB_WR_RDMA_WRITE_WITH_IMM:
  3246. return wr->ex.imm_data;
  3247. case IB_WR_SEND_WITH_INV:
  3248. return cpu_to_be32(wr->ex.invalidate_rkey);
  3249. default:
  3250. return 0;
  3251. }
  3252. }
  3253. static u8 calc_sig(void *wqe, int size)
  3254. {
  3255. u8 *p = wqe;
  3256. u8 res = 0;
  3257. int i;
  3258. for (i = 0; i < size; i++)
  3259. res ^= p[i];
  3260. return ~res;
  3261. }
  3262. static u8 wq_sig(void *wqe)
  3263. {
  3264. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  3265. }
  3266. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  3267. void *wqe, int *sz)
  3268. {
  3269. struct mlx5_wqe_inline_seg *seg;
  3270. void *qend = qp->sq.qend;
  3271. void *addr;
  3272. int inl = 0;
  3273. int copy;
  3274. int len;
  3275. int i;
  3276. seg = wqe;
  3277. wqe += sizeof(*seg);
  3278. for (i = 0; i < wr->num_sge; i++) {
  3279. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  3280. len = wr->sg_list[i].length;
  3281. inl += len;
  3282. if (unlikely(inl > qp->max_inline_data))
  3283. return -ENOMEM;
  3284. if (unlikely(wqe + len > qend)) {
  3285. copy = qend - wqe;
  3286. memcpy(wqe, addr, copy);
  3287. addr += copy;
  3288. len -= copy;
  3289. wqe = mlx5_get_send_wqe(qp, 0);
  3290. }
  3291. memcpy(wqe, addr, len);
  3292. wqe += len;
  3293. }
  3294. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  3295. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  3296. return 0;
  3297. }
  3298. static u16 prot_field_size(enum ib_signature_type type)
  3299. {
  3300. switch (type) {
  3301. case IB_SIG_TYPE_T10_DIF:
  3302. return MLX5_DIF_SIZE;
  3303. default:
  3304. return 0;
  3305. }
  3306. }
  3307. static u8 bs_selector(int block_size)
  3308. {
  3309. switch (block_size) {
  3310. case 512: return 0x1;
  3311. case 520: return 0x2;
  3312. case 4096: return 0x3;
  3313. case 4160: return 0x4;
  3314. case 1073741824: return 0x5;
  3315. default: return 0;
  3316. }
  3317. }
  3318. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  3319. struct mlx5_bsf_inl *inl)
  3320. {
  3321. /* Valid inline section and allow BSF refresh */
  3322. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  3323. MLX5_BSF_REFRESH_DIF);
  3324. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  3325. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  3326. /* repeating block */
  3327. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  3328. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  3329. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  3330. if (domain->sig.dif.ref_remap)
  3331. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  3332. if (domain->sig.dif.app_escape) {
  3333. if (domain->sig.dif.ref_escape)
  3334. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  3335. else
  3336. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  3337. }
  3338. inl->dif_app_bitmask_check =
  3339. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  3340. }
  3341. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  3342. struct ib_sig_attrs *sig_attrs,
  3343. struct mlx5_bsf *bsf, u32 data_size)
  3344. {
  3345. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  3346. struct mlx5_bsf_basic *basic = &bsf->basic;
  3347. struct ib_sig_domain *mem = &sig_attrs->mem;
  3348. struct ib_sig_domain *wire = &sig_attrs->wire;
  3349. memset(bsf, 0, sizeof(*bsf));
  3350. /* Basic + Extended + Inline */
  3351. basic->bsf_size_sbs = 1 << 7;
  3352. /* Input domain check byte mask */
  3353. basic->check_byte_mask = sig_attrs->check_mask;
  3354. basic->raw_data_size = cpu_to_be32(data_size);
  3355. /* Memory domain */
  3356. switch (sig_attrs->mem.sig_type) {
  3357. case IB_SIG_TYPE_NONE:
  3358. break;
  3359. case IB_SIG_TYPE_T10_DIF:
  3360. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  3361. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  3362. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  3363. break;
  3364. default:
  3365. return -EINVAL;
  3366. }
  3367. /* Wire domain */
  3368. switch (sig_attrs->wire.sig_type) {
  3369. case IB_SIG_TYPE_NONE:
  3370. break;
  3371. case IB_SIG_TYPE_T10_DIF:
  3372. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  3373. mem->sig_type == wire->sig_type) {
  3374. /* Same block structure */
  3375. basic->bsf_size_sbs |= 1 << 4;
  3376. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  3377. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  3378. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  3379. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  3380. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  3381. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  3382. } else
  3383. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  3384. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  3385. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  3386. break;
  3387. default:
  3388. return -EINVAL;
  3389. }
  3390. return 0;
  3391. }
  3392. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  3393. struct mlx5_ib_qp *qp, void **seg, int *size)
  3394. {
  3395. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  3396. struct ib_mr *sig_mr = wr->sig_mr;
  3397. struct mlx5_bsf *bsf;
  3398. u32 data_len = wr->wr.sg_list->length;
  3399. u32 data_key = wr->wr.sg_list->lkey;
  3400. u64 data_va = wr->wr.sg_list->addr;
  3401. int ret;
  3402. int wqe_size;
  3403. if (!wr->prot ||
  3404. (data_key == wr->prot->lkey &&
  3405. data_va == wr->prot->addr &&
  3406. data_len == wr->prot->length)) {
  3407. /**
  3408. * Source domain doesn't contain signature information
  3409. * or data and protection are interleaved in memory.
  3410. * So need construct:
  3411. * ------------------
  3412. * | data_klm |
  3413. * ------------------
  3414. * | BSF |
  3415. * ------------------
  3416. **/
  3417. struct mlx5_klm *data_klm = *seg;
  3418. data_klm->bcount = cpu_to_be32(data_len);
  3419. data_klm->key = cpu_to_be32(data_key);
  3420. data_klm->va = cpu_to_be64(data_va);
  3421. wqe_size = ALIGN(sizeof(*data_klm), 64);
  3422. } else {
  3423. /**
  3424. * Source domain contains signature information
  3425. * So need construct a strided block format:
  3426. * ---------------------------
  3427. * | stride_block_ctrl |
  3428. * ---------------------------
  3429. * | data_klm |
  3430. * ---------------------------
  3431. * | prot_klm |
  3432. * ---------------------------
  3433. * | BSF |
  3434. * ---------------------------
  3435. **/
  3436. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  3437. struct mlx5_stride_block_entry *data_sentry;
  3438. struct mlx5_stride_block_entry *prot_sentry;
  3439. u32 prot_key = wr->prot->lkey;
  3440. u64 prot_va = wr->prot->addr;
  3441. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  3442. int prot_size;
  3443. sblock_ctrl = *seg;
  3444. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  3445. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  3446. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  3447. if (!prot_size) {
  3448. pr_err("Bad block size given: %u\n", block_size);
  3449. return -EINVAL;
  3450. }
  3451. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  3452. prot_size);
  3453. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  3454. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  3455. sblock_ctrl->num_entries = cpu_to_be16(2);
  3456. data_sentry->bcount = cpu_to_be16(block_size);
  3457. data_sentry->key = cpu_to_be32(data_key);
  3458. data_sentry->va = cpu_to_be64(data_va);
  3459. data_sentry->stride = cpu_to_be16(block_size);
  3460. prot_sentry->bcount = cpu_to_be16(prot_size);
  3461. prot_sentry->key = cpu_to_be32(prot_key);
  3462. prot_sentry->va = cpu_to_be64(prot_va);
  3463. prot_sentry->stride = cpu_to_be16(prot_size);
  3464. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3465. sizeof(*prot_sentry), 64);
  3466. }
  3467. *seg += wqe_size;
  3468. *size += wqe_size / 16;
  3469. if (unlikely((*seg == qp->sq.qend)))
  3470. *seg = mlx5_get_send_wqe(qp, 0);
  3471. bsf = *seg;
  3472. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3473. if (ret)
  3474. return -EINVAL;
  3475. *seg += sizeof(*bsf);
  3476. *size += sizeof(*bsf) / 16;
  3477. if (unlikely((*seg == qp->sq.qend)))
  3478. *seg = mlx5_get_send_wqe(qp, 0);
  3479. return 0;
  3480. }
  3481. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3482. struct ib_sig_handover_wr *wr, u32 size,
  3483. u32 length, u32 pdn)
  3484. {
  3485. struct ib_mr *sig_mr = wr->sig_mr;
  3486. u32 sig_key = sig_mr->rkey;
  3487. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3488. memset(seg, 0, sizeof(*seg));
  3489. seg->flags = get_umr_flags(wr->access_flags) |
  3490. MLX5_MKC_ACCESS_MODE_KLMS;
  3491. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3492. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3493. MLX5_MKEY_BSF_EN | pdn);
  3494. seg->len = cpu_to_be64(length);
  3495. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3496. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3497. }
  3498. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3499. u32 size)
  3500. {
  3501. memset(umr, 0, sizeof(*umr));
  3502. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3503. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3504. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3505. umr->mkey_mask = sig_mkey_mask();
  3506. }
  3507. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3508. void **seg, int *size)
  3509. {
  3510. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3511. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3512. u32 pdn = get_pd(qp)->pdn;
  3513. u32 xlt_size;
  3514. int region_len, ret;
  3515. if (unlikely(wr->wr.num_sge != 1) ||
  3516. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3517. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3518. unlikely(!sig_mr->sig->sig_status_checked))
  3519. return -EINVAL;
  3520. /* length of the protected region, data + protection */
  3521. region_len = wr->wr.sg_list->length;
  3522. if (wr->prot &&
  3523. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3524. wr->prot->addr != wr->wr.sg_list->addr ||
  3525. wr->prot->length != wr->wr.sg_list->length))
  3526. region_len += wr->prot->length;
  3527. /**
  3528. * KLM octoword size - if protection was provided
  3529. * then we use strided block format (3 octowords),
  3530. * else we use single KLM (1 octoword)
  3531. **/
  3532. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3533. set_sig_umr_segment(*seg, xlt_size);
  3534. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3535. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3536. if (unlikely((*seg == qp->sq.qend)))
  3537. *seg = mlx5_get_send_wqe(qp, 0);
  3538. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3539. *seg += sizeof(struct mlx5_mkey_seg);
  3540. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3541. if (unlikely((*seg == qp->sq.qend)))
  3542. *seg = mlx5_get_send_wqe(qp, 0);
  3543. ret = set_sig_data_segment(wr, qp, seg, size);
  3544. if (ret)
  3545. return ret;
  3546. sig_mr->sig->sig_status_checked = false;
  3547. return 0;
  3548. }
  3549. static int set_psv_wr(struct ib_sig_domain *domain,
  3550. u32 psv_idx, void **seg, int *size)
  3551. {
  3552. struct mlx5_seg_set_psv *psv_seg = *seg;
  3553. memset(psv_seg, 0, sizeof(*psv_seg));
  3554. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3555. switch (domain->sig_type) {
  3556. case IB_SIG_TYPE_NONE:
  3557. break;
  3558. case IB_SIG_TYPE_T10_DIF:
  3559. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3560. domain->sig.dif.app_tag);
  3561. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3562. break;
  3563. default:
  3564. pr_err("Bad signature type (%d) is given.\n",
  3565. domain->sig_type);
  3566. return -EINVAL;
  3567. }
  3568. *seg += sizeof(*psv_seg);
  3569. *size += sizeof(*psv_seg) / 16;
  3570. return 0;
  3571. }
  3572. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3573. struct ib_reg_wr *wr,
  3574. void **seg, int *size)
  3575. {
  3576. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3577. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3578. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3579. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3580. "Invalid IB_SEND_INLINE send flag\n");
  3581. return -EINVAL;
  3582. }
  3583. set_reg_umr_seg(*seg, mr);
  3584. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3585. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3586. if (unlikely((*seg == qp->sq.qend)))
  3587. *seg = mlx5_get_send_wqe(qp, 0);
  3588. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3589. *seg += sizeof(struct mlx5_mkey_seg);
  3590. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3591. if (unlikely((*seg == qp->sq.qend)))
  3592. *seg = mlx5_get_send_wqe(qp, 0);
  3593. set_reg_data_seg(*seg, mr, pd);
  3594. *seg += sizeof(struct mlx5_wqe_data_seg);
  3595. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3596. return 0;
  3597. }
  3598. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3599. {
  3600. set_linv_umr_seg(*seg);
  3601. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3602. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3603. if (unlikely((*seg == qp->sq.qend)))
  3604. *seg = mlx5_get_send_wqe(qp, 0);
  3605. set_linv_mkey_seg(*seg);
  3606. *seg += sizeof(struct mlx5_mkey_seg);
  3607. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3608. if (unlikely((*seg == qp->sq.qend)))
  3609. *seg = mlx5_get_send_wqe(qp, 0);
  3610. }
  3611. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3612. {
  3613. __be32 *p = NULL;
  3614. int tidx = idx;
  3615. int i, j;
  3616. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3617. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3618. if ((i & 0xf) == 0) {
  3619. void *buf = mlx5_get_send_wqe(qp, tidx);
  3620. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3621. p = buf;
  3622. j = 0;
  3623. }
  3624. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3625. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3626. be32_to_cpu(p[j + 3]));
  3627. }
  3628. }
  3629. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3630. struct mlx5_wqe_ctrl_seg **ctrl,
  3631. struct ib_send_wr *wr, unsigned *idx,
  3632. int *size, int nreq)
  3633. {
  3634. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3635. return -ENOMEM;
  3636. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3637. *seg = mlx5_get_send_wqe(qp, *idx);
  3638. *ctrl = *seg;
  3639. *(uint32_t *)(*seg + 8) = 0;
  3640. (*ctrl)->imm = send_ieth(wr);
  3641. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3642. (wr->send_flags & IB_SEND_SIGNALED ?
  3643. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3644. (wr->send_flags & IB_SEND_SOLICITED ?
  3645. MLX5_WQE_CTRL_SOLICITED : 0);
  3646. *seg += sizeof(**ctrl);
  3647. *size = sizeof(**ctrl) / 16;
  3648. return 0;
  3649. }
  3650. static void finish_wqe(struct mlx5_ib_qp *qp,
  3651. struct mlx5_wqe_ctrl_seg *ctrl,
  3652. u8 size, unsigned idx, u64 wr_id,
  3653. int nreq, u8 fence, u32 mlx5_opcode)
  3654. {
  3655. u8 opmod = 0;
  3656. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3657. mlx5_opcode | ((u32)opmod << 24));
  3658. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3659. ctrl->fm_ce_se |= fence;
  3660. if (unlikely(qp->wq_sig))
  3661. ctrl->signature = wq_sig(ctrl);
  3662. qp->sq.wrid[idx] = wr_id;
  3663. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3664. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3665. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3666. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3667. }
  3668. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3669. struct ib_send_wr **bad_wr)
  3670. {
  3671. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3672. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3673. struct mlx5_core_dev *mdev = dev->mdev;
  3674. struct mlx5_ib_qp *qp;
  3675. struct mlx5_ib_mr *mr;
  3676. struct mlx5_wqe_data_seg *dpseg;
  3677. struct mlx5_wqe_xrc_seg *xrc;
  3678. struct mlx5_bf *bf;
  3679. int uninitialized_var(size);
  3680. void *qend;
  3681. unsigned long flags;
  3682. unsigned idx;
  3683. int err = 0;
  3684. int num_sge;
  3685. void *seg;
  3686. int nreq;
  3687. int i;
  3688. u8 next_fence = 0;
  3689. u8 fence;
  3690. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3691. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3692. qp = to_mqp(ibqp);
  3693. bf = &qp->bf;
  3694. qend = qp->sq.qend;
  3695. spin_lock_irqsave(&qp->sq.lock, flags);
  3696. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3697. err = -EIO;
  3698. *bad_wr = wr;
  3699. nreq = 0;
  3700. goto out;
  3701. }
  3702. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3703. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3704. mlx5_ib_warn(dev, "\n");
  3705. err = -EINVAL;
  3706. *bad_wr = wr;
  3707. goto out;
  3708. }
  3709. num_sge = wr->num_sge;
  3710. if (unlikely(num_sge > qp->sq.max_gs)) {
  3711. mlx5_ib_warn(dev, "\n");
  3712. err = -EINVAL;
  3713. *bad_wr = wr;
  3714. goto out;
  3715. }
  3716. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3717. if (err) {
  3718. mlx5_ib_warn(dev, "\n");
  3719. err = -ENOMEM;
  3720. *bad_wr = wr;
  3721. goto out;
  3722. }
  3723. if (wr->opcode == IB_WR_LOCAL_INV ||
  3724. wr->opcode == IB_WR_REG_MR) {
  3725. fence = dev->umr_fence;
  3726. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3727. } else if (wr->send_flags & IB_SEND_FENCE) {
  3728. if (qp->next_fence)
  3729. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3730. else
  3731. fence = MLX5_FENCE_MODE_FENCE;
  3732. } else {
  3733. fence = qp->next_fence;
  3734. }
  3735. switch (ibqp->qp_type) {
  3736. case IB_QPT_XRC_INI:
  3737. xrc = seg;
  3738. seg += sizeof(*xrc);
  3739. size += sizeof(*xrc) / 16;
  3740. /* fall through */
  3741. case IB_QPT_RC:
  3742. switch (wr->opcode) {
  3743. case IB_WR_RDMA_READ:
  3744. case IB_WR_RDMA_WRITE:
  3745. case IB_WR_RDMA_WRITE_WITH_IMM:
  3746. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3747. rdma_wr(wr)->rkey);
  3748. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3749. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3750. break;
  3751. case IB_WR_ATOMIC_CMP_AND_SWP:
  3752. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3753. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3754. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3755. err = -ENOSYS;
  3756. *bad_wr = wr;
  3757. goto out;
  3758. case IB_WR_LOCAL_INV:
  3759. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3760. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3761. set_linv_wr(qp, &seg, &size);
  3762. num_sge = 0;
  3763. break;
  3764. case IB_WR_REG_MR:
  3765. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3766. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3767. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3768. if (err) {
  3769. *bad_wr = wr;
  3770. goto out;
  3771. }
  3772. num_sge = 0;
  3773. break;
  3774. case IB_WR_REG_SIG_MR:
  3775. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3776. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3777. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3778. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3779. if (err) {
  3780. mlx5_ib_warn(dev, "\n");
  3781. *bad_wr = wr;
  3782. goto out;
  3783. }
  3784. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3785. fence, MLX5_OPCODE_UMR);
  3786. /*
  3787. * SET_PSV WQEs are not signaled and solicited
  3788. * on error
  3789. */
  3790. wr->send_flags &= ~IB_SEND_SIGNALED;
  3791. wr->send_flags |= IB_SEND_SOLICITED;
  3792. err = begin_wqe(qp, &seg, &ctrl, wr,
  3793. &idx, &size, nreq);
  3794. if (err) {
  3795. mlx5_ib_warn(dev, "\n");
  3796. err = -ENOMEM;
  3797. *bad_wr = wr;
  3798. goto out;
  3799. }
  3800. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3801. mr->sig->psv_memory.psv_idx, &seg,
  3802. &size);
  3803. if (err) {
  3804. mlx5_ib_warn(dev, "\n");
  3805. *bad_wr = wr;
  3806. goto out;
  3807. }
  3808. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3809. fence, MLX5_OPCODE_SET_PSV);
  3810. err = begin_wqe(qp, &seg, &ctrl, wr,
  3811. &idx, &size, nreq);
  3812. if (err) {
  3813. mlx5_ib_warn(dev, "\n");
  3814. err = -ENOMEM;
  3815. *bad_wr = wr;
  3816. goto out;
  3817. }
  3818. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3819. mr->sig->psv_wire.psv_idx, &seg,
  3820. &size);
  3821. if (err) {
  3822. mlx5_ib_warn(dev, "\n");
  3823. *bad_wr = wr;
  3824. goto out;
  3825. }
  3826. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3827. fence, MLX5_OPCODE_SET_PSV);
  3828. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3829. num_sge = 0;
  3830. goto skip_psv;
  3831. default:
  3832. break;
  3833. }
  3834. break;
  3835. case IB_QPT_UC:
  3836. switch (wr->opcode) {
  3837. case IB_WR_RDMA_WRITE:
  3838. case IB_WR_RDMA_WRITE_WITH_IMM:
  3839. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3840. rdma_wr(wr)->rkey);
  3841. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3842. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3843. break;
  3844. default:
  3845. break;
  3846. }
  3847. break;
  3848. case IB_QPT_SMI:
  3849. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  3850. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  3851. err = -EPERM;
  3852. *bad_wr = wr;
  3853. goto out;
  3854. }
  3855. /* fall through */
  3856. case MLX5_IB_QPT_HW_GSI:
  3857. set_datagram_seg(seg, wr);
  3858. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3859. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3860. if (unlikely((seg == qend)))
  3861. seg = mlx5_get_send_wqe(qp, 0);
  3862. break;
  3863. case IB_QPT_UD:
  3864. set_datagram_seg(seg, wr);
  3865. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3866. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3867. if (unlikely((seg == qend)))
  3868. seg = mlx5_get_send_wqe(qp, 0);
  3869. /* handle qp that supports ud offload */
  3870. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3871. struct mlx5_wqe_eth_pad *pad;
  3872. pad = seg;
  3873. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3874. seg += sizeof(struct mlx5_wqe_eth_pad);
  3875. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3876. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3877. if (unlikely((seg == qend)))
  3878. seg = mlx5_get_send_wqe(qp, 0);
  3879. }
  3880. break;
  3881. case MLX5_IB_QPT_REG_UMR:
  3882. if (wr->opcode != MLX5_IB_WR_UMR) {
  3883. err = -EINVAL;
  3884. mlx5_ib_warn(dev, "bad opcode\n");
  3885. goto out;
  3886. }
  3887. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3888. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3889. err = set_reg_umr_segment(dev, seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  3890. if (unlikely(err))
  3891. goto out;
  3892. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3893. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3894. if (unlikely((seg == qend)))
  3895. seg = mlx5_get_send_wqe(qp, 0);
  3896. set_reg_mkey_segment(seg, wr);
  3897. seg += sizeof(struct mlx5_mkey_seg);
  3898. size += sizeof(struct mlx5_mkey_seg) / 16;
  3899. if (unlikely((seg == qend)))
  3900. seg = mlx5_get_send_wqe(qp, 0);
  3901. break;
  3902. default:
  3903. break;
  3904. }
  3905. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3906. int uninitialized_var(sz);
  3907. err = set_data_inl_seg(qp, wr, seg, &sz);
  3908. if (unlikely(err)) {
  3909. mlx5_ib_warn(dev, "\n");
  3910. *bad_wr = wr;
  3911. goto out;
  3912. }
  3913. size += sz;
  3914. } else {
  3915. dpseg = seg;
  3916. for (i = 0; i < num_sge; i++) {
  3917. if (unlikely(dpseg == qend)) {
  3918. seg = mlx5_get_send_wqe(qp, 0);
  3919. dpseg = seg;
  3920. }
  3921. if (likely(wr->sg_list[i].length)) {
  3922. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3923. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3924. dpseg++;
  3925. }
  3926. }
  3927. }
  3928. qp->next_fence = next_fence;
  3929. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  3930. mlx5_ib_opcode[wr->opcode]);
  3931. skip_psv:
  3932. if (0)
  3933. dump_wqe(qp, idx, size);
  3934. }
  3935. out:
  3936. if (likely(nreq)) {
  3937. qp->sq.head += nreq;
  3938. /* Make sure that descriptors are written before
  3939. * updating doorbell record and ringing the doorbell
  3940. */
  3941. wmb();
  3942. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3943. /* Make sure doorbell record is visible to the HCA before
  3944. * we hit doorbell */
  3945. wmb();
  3946. /* currently we support only regular doorbells */
  3947. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  3948. /* Make sure doorbells don't leak out of SQ spinlock
  3949. * and reach the HCA out of order.
  3950. */
  3951. mmiowb();
  3952. bf->offset ^= bf->buf_size;
  3953. }
  3954. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3955. return err;
  3956. }
  3957. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3958. {
  3959. sig->signature = calc_sig(sig, size);
  3960. }
  3961. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3962. struct ib_recv_wr **bad_wr)
  3963. {
  3964. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3965. struct mlx5_wqe_data_seg *scat;
  3966. struct mlx5_rwqe_sig *sig;
  3967. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3968. struct mlx5_core_dev *mdev = dev->mdev;
  3969. unsigned long flags;
  3970. int err = 0;
  3971. int nreq;
  3972. int ind;
  3973. int i;
  3974. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3975. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3976. spin_lock_irqsave(&qp->rq.lock, flags);
  3977. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3978. err = -EIO;
  3979. *bad_wr = wr;
  3980. nreq = 0;
  3981. goto out;
  3982. }
  3983. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3984. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3985. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3986. err = -ENOMEM;
  3987. *bad_wr = wr;
  3988. goto out;
  3989. }
  3990. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3991. err = -EINVAL;
  3992. *bad_wr = wr;
  3993. goto out;
  3994. }
  3995. scat = get_recv_wqe(qp, ind);
  3996. if (qp->wq_sig)
  3997. scat++;
  3998. for (i = 0; i < wr->num_sge; i++)
  3999. set_data_ptr_seg(scat + i, wr->sg_list + i);
  4000. if (i < qp->rq.max_gs) {
  4001. scat[i].byte_count = 0;
  4002. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  4003. scat[i].addr = 0;
  4004. }
  4005. if (qp->wq_sig) {
  4006. sig = (struct mlx5_rwqe_sig *)scat;
  4007. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  4008. }
  4009. qp->rq.wrid[ind] = wr->wr_id;
  4010. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  4011. }
  4012. out:
  4013. if (likely(nreq)) {
  4014. qp->rq.head += nreq;
  4015. /* Make sure that descriptors are written before
  4016. * doorbell record.
  4017. */
  4018. wmb();
  4019. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  4020. }
  4021. spin_unlock_irqrestore(&qp->rq.lock, flags);
  4022. return err;
  4023. }
  4024. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  4025. {
  4026. switch (mlx5_state) {
  4027. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  4028. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  4029. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  4030. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  4031. case MLX5_QP_STATE_SQ_DRAINING:
  4032. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  4033. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  4034. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  4035. default: return -1;
  4036. }
  4037. }
  4038. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  4039. {
  4040. switch (mlx5_mig_state) {
  4041. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  4042. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  4043. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  4044. default: return -1;
  4045. }
  4046. }
  4047. static int to_ib_qp_access_flags(int mlx5_flags)
  4048. {
  4049. int ib_flags = 0;
  4050. if (mlx5_flags & MLX5_QP_BIT_RRE)
  4051. ib_flags |= IB_ACCESS_REMOTE_READ;
  4052. if (mlx5_flags & MLX5_QP_BIT_RWE)
  4053. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  4054. if (mlx5_flags & MLX5_QP_BIT_RAE)
  4055. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4056. return ib_flags;
  4057. }
  4058. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  4059. struct rdma_ah_attr *ah_attr,
  4060. struct mlx5_qp_path *path)
  4061. {
  4062. memset(ah_attr, 0, sizeof(*ah_attr));
  4063. if (!path->port || path->port > ibdev->num_ports)
  4064. return;
  4065. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
  4066. rdma_ah_set_port_num(ah_attr, path->port);
  4067. rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
  4068. rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
  4069. rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
  4070. rdma_ah_set_static_rate(ah_attr,
  4071. path->static_rate ? path->static_rate - 5 : 0);
  4072. if (path->grh_mlid & (1 << 7)) {
  4073. u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
  4074. rdma_ah_set_grh(ah_attr, NULL,
  4075. tc_fl & 0xfffff,
  4076. path->mgid_index,
  4077. path->hop_limit,
  4078. (tc_fl >> 20) & 0xff);
  4079. rdma_ah_set_dgid_raw(ah_attr, path->rgid);
  4080. }
  4081. }
  4082. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  4083. struct mlx5_ib_sq *sq,
  4084. u8 *sq_state)
  4085. {
  4086. int err;
  4087. err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state);
  4088. if (err)
  4089. goto out;
  4090. sq->state = *sq_state;
  4091. out:
  4092. return err;
  4093. }
  4094. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  4095. struct mlx5_ib_rq *rq,
  4096. u8 *rq_state)
  4097. {
  4098. void *out;
  4099. void *rqc;
  4100. int inlen;
  4101. int err;
  4102. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  4103. out = kvzalloc(inlen, GFP_KERNEL);
  4104. if (!out)
  4105. return -ENOMEM;
  4106. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  4107. if (err)
  4108. goto out;
  4109. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  4110. *rq_state = MLX5_GET(rqc, rqc, state);
  4111. rq->state = *rq_state;
  4112. out:
  4113. kvfree(out);
  4114. return err;
  4115. }
  4116. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  4117. struct mlx5_ib_qp *qp, u8 *qp_state)
  4118. {
  4119. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  4120. [MLX5_RQC_STATE_RST] = {
  4121. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4122. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4123. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  4124. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  4125. },
  4126. [MLX5_RQC_STATE_RDY] = {
  4127. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4128. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4129. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  4130. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  4131. },
  4132. [MLX5_RQC_STATE_ERR] = {
  4133. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4134. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4135. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  4136. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  4137. },
  4138. [MLX5_RQ_STATE_NA] = {
  4139. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4140. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4141. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  4142. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  4143. },
  4144. };
  4145. *qp_state = sqrq_trans[rq_state][sq_state];
  4146. if (*qp_state == MLX5_QP_STATE_BAD) {
  4147. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  4148. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  4149. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  4150. return -EINVAL;
  4151. }
  4152. if (*qp_state == MLX5_QP_STATE)
  4153. *qp_state = qp->state;
  4154. return 0;
  4155. }
  4156. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  4157. struct mlx5_ib_qp *qp,
  4158. u8 *raw_packet_qp_state)
  4159. {
  4160. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  4161. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  4162. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  4163. int err;
  4164. u8 sq_state = MLX5_SQ_STATE_NA;
  4165. u8 rq_state = MLX5_RQ_STATE_NA;
  4166. if (qp->sq.wqe_cnt) {
  4167. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  4168. if (err)
  4169. return err;
  4170. }
  4171. if (qp->rq.wqe_cnt) {
  4172. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  4173. if (err)
  4174. return err;
  4175. }
  4176. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  4177. raw_packet_qp_state);
  4178. }
  4179. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  4180. struct ib_qp_attr *qp_attr)
  4181. {
  4182. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  4183. struct mlx5_qp_context *context;
  4184. int mlx5_state;
  4185. u32 *outb;
  4186. int err = 0;
  4187. outb = kzalloc(outlen, GFP_KERNEL);
  4188. if (!outb)
  4189. return -ENOMEM;
  4190. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  4191. outlen);
  4192. if (err)
  4193. goto out;
  4194. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  4195. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  4196. mlx5_state = be32_to_cpu(context->flags) >> 28;
  4197. qp->state = to_ib_qp_state(mlx5_state);
  4198. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  4199. qp_attr->path_mig_state =
  4200. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  4201. qp_attr->qkey = be32_to_cpu(context->qkey);
  4202. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  4203. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  4204. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  4205. qp_attr->qp_access_flags =
  4206. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  4207. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  4208. to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  4209. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  4210. qp_attr->alt_pkey_index =
  4211. be16_to_cpu(context->alt_path.pkey_index);
  4212. qp_attr->alt_port_num =
  4213. rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
  4214. }
  4215. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  4216. qp_attr->port_num = context->pri_path.port;
  4217. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  4218. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  4219. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  4220. qp_attr->max_dest_rd_atomic =
  4221. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  4222. qp_attr->min_rnr_timer =
  4223. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  4224. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  4225. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  4226. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  4227. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  4228. out:
  4229. kfree(outb);
  4230. return err;
  4231. }
  4232. static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
  4233. struct ib_qp_attr *qp_attr, int qp_attr_mask,
  4234. struct ib_qp_init_attr *qp_init_attr)
  4235. {
  4236. struct mlx5_core_dct *dct = &mqp->dct.mdct;
  4237. u32 *out;
  4238. u32 access_flags = 0;
  4239. int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
  4240. void *dctc;
  4241. int err;
  4242. int supported_mask = IB_QP_STATE |
  4243. IB_QP_ACCESS_FLAGS |
  4244. IB_QP_PORT |
  4245. IB_QP_MIN_RNR_TIMER |
  4246. IB_QP_AV |
  4247. IB_QP_PATH_MTU |
  4248. IB_QP_PKEY_INDEX;
  4249. if (qp_attr_mask & ~supported_mask)
  4250. return -EINVAL;
  4251. if (mqp->state != IB_QPS_RTR)
  4252. return -EINVAL;
  4253. out = kzalloc(outlen, GFP_KERNEL);
  4254. if (!out)
  4255. return -ENOMEM;
  4256. err = mlx5_core_dct_query(dev->mdev, dct, out, outlen);
  4257. if (err)
  4258. goto out;
  4259. dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
  4260. if (qp_attr_mask & IB_QP_STATE)
  4261. qp_attr->qp_state = IB_QPS_RTR;
  4262. if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
  4263. if (MLX5_GET(dctc, dctc, rre))
  4264. access_flags |= IB_ACCESS_REMOTE_READ;
  4265. if (MLX5_GET(dctc, dctc, rwe))
  4266. access_flags |= IB_ACCESS_REMOTE_WRITE;
  4267. if (MLX5_GET(dctc, dctc, rae))
  4268. access_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4269. qp_attr->qp_access_flags = access_flags;
  4270. }
  4271. if (qp_attr_mask & IB_QP_PORT)
  4272. qp_attr->port_num = MLX5_GET(dctc, dctc, port);
  4273. if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
  4274. qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
  4275. if (qp_attr_mask & IB_QP_AV) {
  4276. qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
  4277. qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
  4278. qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
  4279. qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
  4280. }
  4281. if (qp_attr_mask & IB_QP_PATH_MTU)
  4282. qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
  4283. if (qp_attr_mask & IB_QP_PKEY_INDEX)
  4284. qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
  4285. out:
  4286. kfree(out);
  4287. return err;
  4288. }
  4289. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  4290. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  4291. {
  4292. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4293. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4294. int err = 0;
  4295. u8 raw_packet_qp_state;
  4296. if (ibqp->rwq_ind_tbl)
  4297. return -ENOSYS;
  4298. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4299. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  4300. qp_init_attr);
  4301. /* Not all of output fields are applicable, make sure to zero them */
  4302. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  4303. memset(qp_attr, 0, sizeof(*qp_attr));
  4304. if (unlikely(qp->qp_sub_type == MLX5_IB_QPT_DCT))
  4305. return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
  4306. qp_attr_mask, qp_init_attr);
  4307. mutex_lock(&qp->mutex);
  4308. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  4309. qp->flags & MLX5_IB_QP_UNDERLAY) {
  4310. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  4311. if (err)
  4312. goto out;
  4313. qp->state = raw_packet_qp_state;
  4314. qp_attr->port_num = 1;
  4315. } else {
  4316. err = query_qp_attr(dev, qp, qp_attr);
  4317. if (err)
  4318. goto out;
  4319. }
  4320. qp_attr->qp_state = qp->state;
  4321. qp_attr->cur_qp_state = qp_attr->qp_state;
  4322. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  4323. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  4324. if (!ibqp->uobject) {
  4325. qp_attr->cap.max_send_wr = qp->sq.max_post;
  4326. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  4327. qp_init_attr->qp_context = ibqp->qp_context;
  4328. } else {
  4329. qp_attr->cap.max_send_wr = 0;
  4330. qp_attr->cap.max_send_sge = 0;
  4331. }
  4332. qp_init_attr->qp_type = ibqp->qp_type;
  4333. qp_init_attr->recv_cq = ibqp->recv_cq;
  4334. qp_init_attr->send_cq = ibqp->send_cq;
  4335. qp_init_attr->srq = ibqp->srq;
  4336. qp_attr->cap.max_inline_data = qp->max_inline_data;
  4337. qp_init_attr->cap = qp_attr->cap;
  4338. qp_init_attr->create_flags = 0;
  4339. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  4340. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  4341. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  4342. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  4343. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  4344. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  4345. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  4346. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  4347. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  4348. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  4349. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  4350. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  4351. out:
  4352. mutex_unlock(&qp->mutex);
  4353. return err;
  4354. }
  4355. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  4356. struct ib_ucontext *context,
  4357. struct ib_udata *udata)
  4358. {
  4359. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4360. struct mlx5_ib_xrcd *xrcd;
  4361. int err;
  4362. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  4363. return ERR_PTR(-ENOSYS);
  4364. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  4365. if (!xrcd)
  4366. return ERR_PTR(-ENOMEM);
  4367. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  4368. if (err) {
  4369. kfree(xrcd);
  4370. return ERR_PTR(-ENOMEM);
  4371. }
  4372. return &xrcd->ibxrcd;
  4373. }
  4374. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  4375. {
  4376. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  4377. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  4378. int err;
  4379. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  4380. if (err)
  4381. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  4382. kfree(xrcd);
  4383. return 0;
  4384. }
  4385. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  4386. {
  4387. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  4388. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  4389. struct ib_event event;
  4390. if (rwq->ibwq.event_handler) {
  4391. event.device = rwq->ibwq.device;
  4392. event.element.wq = &rwq->ibwq;
  4393. switch (type) {
  4394. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  4395. event.event = IB_EVENT_WQ_FATAL;
  4396. break;
  4397. default:
  4398. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  4399. return;
  4400. }
  4401. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  4402. }
  4403. }
  4404. static int set_delay_drop(struct mlx5_ib_dev *dev)
  4405. {
  4406. int err = 0;
  4407. mutex_lock(&dev->delay_drop.lock);
  4408. if (dev->delay_drop.activate)
  4409. goto out;
  4410. err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
  4411. if (err)
  4412. goto out;
  4413. dev->delay_drop.activate = true;
  4414. out:
  4415. mutex_unlock(&dev->delay_drop.lock);
  4416. if (!err)
  4417. atomic_inc(&dev->delay_drop.rqs_cnt);
  4418. return err;
  4419. }
  4420. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  4421. struct ib_wq_init_attr *init_attr)
  4422. {
  4423. struct mlx5_ib_dev *dev;
  4424. int has_net_offloads;
  4425. __be64 *rq_pas0;
  4426. void *in;
  4427. void *rqc;
  4428. void *wq;
  4429. int inlen;
  4430. int err;
  4431. dev = to_mdev(pd->device);
  4432. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  4433. in = kvzalloc(inlen, GFP_KERNEL);
  4434. if (!in)
  4435. return -ENOMEM;
  4436. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  4437. MLX5_SET(rqc, rqc, mem_rq_type,
  4438. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  4439. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  4440. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  4441. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  4442. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  4443. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  4444. MLX5_SET(wq, wq, wq_type,
  4445. rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
  4446. MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
  4447. if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4448. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  4449. mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
  4450. err = -EOPNOTSUPP;
  4451. goto out;
  4452. } else {
  4453. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  4454. }
  4455. }
  4456. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  4457. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
  4458. MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
  4459. MLX5_SET(wq, wq, log_wqe_stride_size,
  4460. rwq->single_stride_log_num_of_bytes -
  4461. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
  4462. MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
  4463. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
  4464. }
  4465. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  4466. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  4467. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  4468. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  4469. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  4470. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  4471. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  4472. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4473. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4474. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  4475. err = -EOPNOTSUPP;
  4476. goto out;
  4477. }
  4478. } else {
  4479. MLX5_SET(rqc, rqc, vsd, 1);
  4480. }
  4481. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  4482. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  4483. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  4484. err = -EOPNOTSUPP;
  4485. goto out;
  4486. }
  4487. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  4488. }
  4489. if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4490. if (!(dev->ib_dev.attrs.raw_packet_caps &
  4491. IB_RAW_PACKET_CAP_DELAY_DROP)) {
  4492. mlx5_ib_dbg(dev, "Delay drop is not supported\n");
  4493. err = -EOPNOTSUPP;
  4494. goto out;
  4495. }
  4496. MLX5_SET(rqc, rqc, delay_drop_en, 1);
  4497. }
  4498. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  4499. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  4500. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  4501. if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4502. err = set_delay_drop(dev);
  4503. if (err) {
  4504. mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
  4505. err);
  4506. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4507. } else {
  4508. rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
  4509. }
  4510. }
  4511. out:
  4512. kvfree(in);
  4513. return err;
  4514. }
  4515. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4516. struct ib_wq_init_attr *wq_init_attr,
  4517. struct mlx5_ib_create_wq *ucmd,
  4518. struct mlx5_ib_rwq *rwq)
  4519. {
  4520. /* Sanity check RQ size before proceeding */
  4521. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4522. return -EINVAL;
  4523. if (!ucmd->rq_wqe_count)
  4524. return -EINVAL;
  4525. rwq->wqe_count = ucmd->rq_wqe_count;
  4526. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4527. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  4528. rwq->log_rq_stride = rwq->wqe_shift;
  4529. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4530. return 0;
  4531. }
  4532. static int prepare_user_rq(struct ib_pd *pd,
  4533. struct ib_wq_init_attr *init_attr,
  4534. struct ib_udata *udata,
  4535. struct mlx5_ib_rwq *rwq)
  4536. {
  4537. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4538. struct mlx5_ib_create_wq ucmd = {};
  4539. int err;
  4540. size_t required_cmd_sz;
  4541. required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
  4542. + sizeof(ucmd.single_stride_log_num_of_bytes);
  4543. if (udata->inlen < required_cmd_sz) {
  4544. mlx5_ib_dbg(dev, "invalid inlen\n");
  4545. return -EINVAL;
  4546. }
  4547. if (udata->inlen > sizeof(ucmd) &&
  4548. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4549. udata->inlen - sizeof(ucmd))) {
  4550. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4551. return -EOPNOTSUPP;
  4552. }
  4553. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4554. mlx5_ib_dbg(dev, "copy failed\n");
  4555. return -EFAULT;
  4556. }
  4557. if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
  4558. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4559. return -EOPNOTSUPP;
  4560. } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
  4561. if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
  4562. mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
  4563. return -EOPNOTSUPP;
  4564. }
  4565. if ((ucmd.single_stride_log_num_of_bytes <
  4566. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
  4567. (ucmd.single_stride_log_num_of_bytes >
  4568. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
  4569. mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
  4570. ucmd.single_stride_log_num_of_bytes,
  4571. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
  4572. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
  4573. return -EINVAL;
  4574. }
  4575. if ((ucmd.single_wqe_log_num_of_strides >
  4576. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
  4577. (ucmd.single_wqe_log_num_of_strides <
  4578. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
  4579. mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
  4580. ucmd.single_wqe_log_num_of_strides,
  4581. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
  4582. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
  4583. return -EINVAL;
  4584. }
  4585. rwq->single_stride_log_num_of_bytes =
  4586. ucmd.single_stride_log_num_of_bytes;
  4587. rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
  4588. rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
  4589. rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
  4590. }
  4591. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4592. if (err) {
  4593. mlx5_ib_dbg(dev, "err %d\n", err);
  4594. return err;
  4595. }
  4596. err = create_user_rq(dev, pd, rwq, &ucmd);
  4597. if (err) {
  4598. mlx5_ib_dbg(dev, "err %d\n", err);
  4599. if (err)
  4600. return err;
  4601. }
  4602. rwq->user_index = ucmd.user_index;
  4603. return 0;
  4604. }
  4605. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4606. struct ib_wq_init_attr *init_attr,
  4607. struct ib_udata *udata)
  4608. {
  4609. struct mlx5_ib_dev *dev;
  4610. struct mlx5_ib_rwq *rwq;
  4611. struct mlx5_ib_create_wq_resp resp = {};
  4612. size_t min_resp_len;
  4613. int err;
  4614. if (!udata)
  4615. return ERR_PTR(-ENOSYS);
  4616. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4617. if (udata->outlen && udata->outlen < min_resp_len)
  4618. return ERR_PTR(-EINVAL);
  4619. dev = to_mdev(pd->device);
  4620. switch (init_attr->wq_type) {
  4621. case IB_WQT_RQ:
  4622. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4623. if (!rwq)
  4624. return ERR_PTR(-ENOMEM);
  4625. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4626. if (err)
  4627. goto err;
  4628. err = create_rq(rwq, pd, init_attr);
  4629. if (err)
  4630. goto err_user_rq;
  4631. break;
  4632. default:
  4633. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4634. init_attr->wq_type);
  4635. return ERR_PTR(-EINVAL);
  4636. }
  4637. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4638. rwq->ibwq.state = IB_WQS_RESET;
  4639. if (udata->outlen) {
  4640. resp.response_length = offsetof(typeof(resp), response_length) +
  4641. sizeof(resp.response_length);
  4642. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4643. if (err)
  4644. goto err_copy;
  4645. }
  4646. rwq->core_qp.event = mlx5_ib_wq_event;
  4647. rwq->ibwq.event_handler = init_attr->event_handler;
  4648. return &rwq->ibwq;
  4649. err_copy:
  4650. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4651. err_user_rq:
  4652. destroy_user_rq(dev, pd, rwq);
  4653. err:
  4654. kfree(rwq);
  4655. return ERR_PTR(err);
  4656. }
  4657. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4658. {
  4659. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4660. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4661. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4662. destroy_user_rq(dev, wq->pd, rwq);
  4663. kfree(rwq);
  4664. return 0;
  4665. }
  4666. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4667. struct ib_rwq_ind_table_init_attr *init_attr,
  4668. struct ib_udata *udata)
  4669. {
  4670. struct mlx5_ib_dev *dev = to_mdev(device);
  4671. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4672. int sz = 1 << init_attr->log_ind_tbl_size;
  4673. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4674. size_t min_resp_len;
  4675. int inlen;
  4676. int err;
  4677. int i;
  4678. u32 *in;
  4679. void *rqtc;
  4680. if (udata->inlen > 0 &&
  4681. !ib_is_udata_cleared(udata, 0,
  4682. udata->inlen))
  4683. return ERR_PTR(-EOPNOTSUPP);
  4684. if (init_attr->log_ind_tbl_size >
  4685. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4686. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4687. init_attr->log_ind_tbl_size,
  4688. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4689. return ERR_PTR(-EINVAL);
  4690. }
  4691. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4692. if (udata->outlen && udata->outlen < min_resp_len)
  4693. return ERR_PTR(-EINVAL);
  4694. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4695. if (!rwq_ind_tbl)
  4696. return ERR_PTR(-ENOMEM);
  4697. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4698. in = kvzalloc(inlen, GFP_KERNEL);
  4699. if (!in) {
  4700. err = -ENOMEM;
  4701. goto err;
  4702. }
  4703. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4704. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4705. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4706. for (i = 0; i < sz; i++)
  4707. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4708. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4709. kvfree(in);
  4710. if (err)
  4711. goto err;
  4712. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4713. if (udata->outlen) {
  4714. resp.response_length = offsetof(typeof(resp), response_length) +
  4715. sizeof(resp.response_length);
  4716. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4717. if (err)
  4718. goto err_copy;
  4719. }
  4720. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4721. err_copy:
  4722. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4723. err:
  4724. kfree(rwq_ind_tbl);
  4725. return ERR_PTR(err);
  4726. }
  4727. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4728. {
  4729. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4730. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4731. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4732. kfree(rwq_ind_tbl);
  4733. return 0;
  4734. }
  4735. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4736. u32 wq_attr_mask, struct ib_udata *udata)
  4737. {
  4738. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4739. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4740. struct mlx5_ib_modify_wq ucmd = {};
  4741. size_t required_cmd_sz;
  4742. int curr_wq_state;
  4743. int wq_state;
  4744. int inlen;
  4745. int err;
  4746. void *rqc;
  4747. void *in;
  4748. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4749. if (udata->inlen < required_cmd_sz)
  4750. return -EINVAL;
  4751. if (udata->inlen > sizeof(ucmd) &&
  4752. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4753. udata->inlen - sizeof(ucmd)))
  4754. return -EOPNOTSUPP;
  4755. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4756. return -EFAULT;
  4757. if (ucmd.comp_mask || ucmd.reserved)
  4758. return -EOPNOTSUPP;
  4759. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4760. in = kvzalloc(inlen, GFP_KERNEL);
  4761. if (!in)
  4762. return -ENOMEM;
  4763. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4764. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4765. wq_attr->curr_wq_state : wq->state;
  4766. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4767. wq_attr->wq_state : curr_wq_state;
  4768. if (curr_wq_state == IB_WQS_ERR)
  4769. curr_wq_state = MLX5_RQC_STATE_ERR;
  4770. if (wq_state == IB_WQS_ERR)
  4771. wq_state = MLX5_RQC_STATE_ERR;
  4772. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4773. MLX5_SET(rqc, rqc, state, wq_state);
  4774. if (wq_attr_mask & IB_WQ_FLAGS) {
  4775. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4776. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4777. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4778. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4779. "supported\n");
  4780. err = -EOPNOTSUPP;
  4781. goto out;
  4782. }
  4783. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4784. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4785. MLX5_SET(rqc, rqc, vsd,
  4786. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4787. }
  4788. if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4789. mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
  4790. err = -EOPNOTSUPP;
  4791. goto out;
  4792. }
  4793. }
  4794. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4795. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4796. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4797. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4798. MLX5_SET(rqc, rqc, counter_set_id,
  4799. dev->port->cnts.set_id);
  4800. } else
  4801. pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
  4802. dev->ib_dev.name);
  4803. }
  4804. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4805. if (!err)
  4806. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4807. out:
  4808. kvfree(in);
  4809. return err;
  4810. }