main.c 155 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #include <linux/bitmap.h>
  41. #if defined(CONFIG_X86)
  42. #include <asm/pat.h>
  43. #endif
  44. #include <linux/sched.h>
  45. #include <linux/sched/mm.h>
  46. #include <linux/sched/task.h>
  47. #include <linux/delay.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_addr.h>
  50. #include <rdma/ib_cache.h>
  51. #include <linux/mlx5/port.h>
  52. #include <linux/mlx5/vport.h>
  53. #include <linux/mlx5/fs.h>
  54. #include <linux/mlx5/fs_helpers.h>
  55. #include <linux/list.h>
  56. #include <rdma/ib_smi.h>
  57. #include <rdma/ib_umem.h>
  58. #include <linux/in.h>
  59. #include <linux/etherdevice.h>
  60. #include "mlx5_ib.h"
  61. #include "ib_rep.h"
  62. #include "cmd.h"
  63. #include <linux/mlx5/fs_helpers.h>
  64. #include <linux/mlx5/accel.h>
  65. #include <rdma/uverbs_std_types.h>
  66. #include <rdma/mlx5_user_ioctl_verbs.h>
  67. #include <rdma/mlx5_user_ioctl_cmds.h>
  68. #define UVERBS_MODULE_NAME mlx5_ib
  69. #include <rdma/uverbs_named_ioctl.h>
  70. #define DRIVER_NAME "mlx5_ib"
  71. #define DRIVER_VERSION "5.0-0"
  72. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  73. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  74. MODULE_LICENSE("Dual BSD/GPL");
  75. static char mlx5_version[] =
  76. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  77. DRIVER_VERSION "\n";
  78. struct mlx5_ib_event_work {
  79. struct work_struct work;
  80. struct mlx5_core_dev *dev;
  81. void *context;
  82. enum mlx5_dev_event event;
  83. unsigned long param;
  84. };
  85. enum {
  86. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  87. };
  88. static struct workqueue_struct *mlx5_ib_event_wq;
  89. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  90. static LIST_HEAD(mlx5_ib_dev_list);
  91. /*
  92. * This mutex should be held when accessing either of the above lists
  93. */
  94. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  95. /* We can't use an array for xlt_emergency_page because dma_map_single
  96. * doesn't work on kernel modules memory
  97. */
  98. static unsigned long xlt_emergency_page;
  99. static struct mutex xlt_emergency_page_mutex;
  100. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  101. {
  102. struct mlx5_ib_dev *dev;
  103. mutex_lock(&mlx5_ib_multiport_mutex);
  104. dev = mpi->ibdev;
  105. mutex_unlock(&mlx5_ib_multiport_mutex);
  106. return dev;
  107. }
  108. static enum rdma_link_layer
  109. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  110. {
  111. switch (port_type_cap) {
  112. case MLX5_CAP_PORT_TYPE_IB:
  113. return IB_LINK_LAYER_INFINIBAND;
  114. case MLX5_CAP_PORT_TYPE_ETH:
  115. return IB_LINK_LAYER_ETHERNET;
  116. default:
  117. return IB_LINK_LAYER_UNSPECIFIED;
  118. }
  119. }
  120. static enum rdma_link_layer
  121. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  122. {
  123. struct mlx5_ib_dev *dev = to_mdev(device);
  124. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  125. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  126. }
  127. static int get_port_state(struct ib_device *ibdev,
  128. u8 port_num,
  129. enum ib_port_state *state)
  130. {
  131. struct ib_port_attr attr;
  132. int ret;
  133. memset(&attr, 0, sizeof(attr));
  134. ret = ibdev->query_port(ibdev, port_num, &attr);
  135. if (!ret)
  136. *state = attr.state;
  137. return ret;
  138. }
  139. static int mlx5_netdev_event(struct notifier_block *this,
  140. unsigned long event, void *ptr)
  141. {
  142. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  143. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  144. u8 port_num = roce->native_port_num;
  145. struct mlx5_core_dev *mdev;
  146. struct mlx5_ib_dev *ibdev;
  147. ibdev = roce->dev;
  148. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  149. if (!mdev)
  150. return NOTIFY_DONE;
  151. switch (event) {
  152. case NETDEV_REGISTER:
  153. case NETDEV_UNREGISTER:
  154. write_lock(&roce->netdev_lock);
  155. if (ibdev->rep) {
  156. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  157. struct net_device *rep_ndev;
  158. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  159. ibdev->rep->vport);
  160. if (rep_ndev == ndev)
  161. roce->netdev = (event == NETDEV_UNREGISTER) ?
  162. NULL : ndev;
  163. } else if (ndev->dev.parent == &ibdev->mdev->pdev->dev) {
  164. roce->netdev = (event == NETDEV_UNREGISTER) ?
  165. NULL : ndev;
  166. }
  167. write_unlock(&roce->netdev_lock);
  168. break;
  169. case NETDEV_CHANGE:
  170. case NETDEV_UP:
  171. case NETDEV_DOWN: {
  172. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  173. struct net_device *upper = NULL;
  174. if (lag_ndev) {
  175. upper = netdev_master_upper_dev_get(lag_ndev);
  176. dev_put(lag_ndev);
  177. }
  178. if ((upper == ndev || (!upper && ndev == roce->netdev))
  179. && ibdev->ib_active) {
  180. struct ib_event ibev = { };
  181. enum ib_port_state port_state;
  182. if (get_port_state(&ibdev->ib_dev, port_num,
  183. &port_state))
  184. goto done;
  185. if (roce->last_port_state == port_state)
  186. goto done;
  187. roce->last_port_state = port_state;
  188. ibev.device = &ibdev->ib_dev;
  189. if (port_state == IB_PORT_DOWN)
  190. ibev.event = IB_EVENT_PORT_ERR;
  191. else if (port_state == IB_PORT_ACTIVE)
  192. ibev.event = IB_EVENT_PORT_ACTIVE;
  193. else
  194. goto done;
  195. ibev.element.port_num = port_num;
  196. ib_dispatch_event(&ibev);
  197. }
  198. break;
  199. }
  200. default:
  201. break;
  202. }
  203. done:
  204. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  205. return NOTIFY_DONE;
  206. }
  207. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  208. u8 port_num)
  209. {
  210. struct mlx5_ib_dev *ibdev = to_mdev(device);
  211. struct net_device *ndev;
  212. struct mlx5_core_dev *mdev;
  213. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  214. if (!mdev)
  215. return NULL;
  216. ndev = mlx5_lag_get_roce_netdev(mdev);
  217. if (ndev)
  218. goto out;
  219. /* Ensure ndev does not disappear before we invoke dev_hold()
  220. */
  221. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  222. ndev = ibdev->roce[port_num - 1].netdev;
  223. if (ndev)
  224. dev_hold(ndev);
  225. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  226. out:
  227. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  228. return ndev;
  229. }
  230. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  231. u8 ib_port_num,
  232. u8 *native_port_num)
  233. {
  234. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  235. ib_port_num);
  236. struct mlx5_core_dev *mdev = NULL;
  237. struct mlx5_ib_multiport_info *mpi;
  238. struct mlx5_ib_port *port;
  239. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  240. ll != IB_LINK_LAYER_ETHERNET) {
  241. if (native_port_num)
  242. *native_port_num = ib_port_num;
  243. return ibdev->mdev;
  244. }
  245. if (native_port_num)
  246. *native_port_num = 1;
  247. port = &ibdev->port[ib_port_num - 1];
  248. if (!port)
  249. return NULL;
  250. spin_lock(&port->mp.mpi_lock);
  251. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  252. if (mpi && !mpi->unaffiliate) {
  253. mdev = mpi->mdev;
  254. /* If it's the master no need to refcount, it'll exist
  255. * as long as the ib_dev exists.
  256. */
  257. if (!mpi->is_master)
  258. mpi->mdev_refcnt++;
  259. }
  260. spin_unlock(&port->mp.mpi_lock);
  261. return mdev;
  262. }
  263. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  264. {
  265. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  266. port_num);
  267. struct mlx5_ib_multiport_info *mpi;
  268. struct mlx5_ib_port *port;
  269. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  270. return;
  271. port = &ibdev->port[port_num - 1];
  272. spin_lock(&port->mp.mpi_lock);
  273. mpi = ibdev->port[port_num - 1].mp.mpi;
  274. if (mpi->is_master)
  275. goto out;
  276. mpi->mdev_refcnt--;
  277. if (mpi->unaffiliate)
  278. complete(&mpi->unref_comp);
  279. out:
  280. spin_unlock(&port->mp.mpi_lock);
  281. }
  282. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  283. u8 *active_width)
  284. {
  285. switch (eth_proto_oper) {
  286. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  287. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  288. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  289. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  290. *active_width = IB_WIDTH_1X;
  291. *active_speed = IB_SPEED_SDR;
  292. break;
  293. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  294. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  295. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  296. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  297. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  298. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  299. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  300. *active_width = IB_WIDTH_1X;
  301. *active_speed = IB_SPEED_QDR;
  302. break;
  303. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  304. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  305. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  306. *active_width = IB_WIDTH_1X;
  307. *active_speed = IB_SPEED_EDR;
  308. break;
  309. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  310. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  311. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  312. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  313. *active_width = IB_WIDTH_4X;
  314. *active_speed = IB_SPEED_QDR;
  315. break;
  316. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  317. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  318. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  319. *active_width = IB_WIDTH_1X;
  320. *active_speed = IB_SPEED_HDR;
  321. break;
  322. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  323. *active_width = IB_WIDTH_4X;
  324. *active_speed = IB_SPEED_FDR;
  325. break;
  326. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  327. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  328. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  329. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  330. *active_width = IB_WIDTH_4X;
  331. *active_speed = IB_SPEED_EDR;
  332. break;
  333. default:
  334. return -EINVAL;
  335. }
  336. return 0;
  337. }
  338. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  339. struct ib_port_attr *props)
  340. {
  341. struct mlx5_ib_dev *dev = to_mdev(device);
  342. struct mlx5_core_dev *mdev;
  343. struct net_device *ndev, *upper;
  344. enum ib_mtu ndev_ib_mtu;
  345. bool put_mdev = true;
  346. u16 qkey_viol_cntr;
  347. u32 eth_prot_oper;
  348. u8 mdev_port_num;
  349. int err;
  350. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  351. if (!mdev) {
  352. /* This means the port isn't affiliated yet. Get the
  353. * info for the master port instead.
  354. */
  355. put_mdev = false;
  356. mdev = dev->mdev;
  357. mdev_port_num = 1;
  358. port_num = 1;
  359. }
  360. /* Possible bad flows are checked before filling out props so in case
  361. * of an error it will still be zeroed out.
  362. */
  363. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  364. mdev_port_num);
  365. if (err)
  366. goto out;
  367. props->active_width = IB_WIDTH_4X;
  368. props->active_speed = IB_SPEED_QDR;
  369. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  370. &props->active_width);
  371. props->port_cap_flags |= IB_PORT_CM_SUP;
  372. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  373. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  374. roce_address_table_size);
  375. props->max_mtu = IB_MTU_4096;
  376. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  377. props->pkey_tbl_len = 1;
  378. props->state = IB_PORT_DOWN;
  379. props->phys_state = 3;
  380. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  381. props->qkey_viol_cntr = qkey_viol_cntr;
  382. /* If this is a stub query for an unaffiliated port stop here */
  383. if (!put_mdev)
  384. goto out;
  385. ndev = mlx5_ib_get_netdev(device, port_num);
  386. if (!ndev)
  387. goto out;
  388. if (mlx5_lag_is_active(dev->mdev)) {
  389. rcu_read_lock();
  390. upper = netdev_master_upper_dev_get_rcu(ndev);
  391. if (upper) {
  392. dev_put(ndev);
  393. ndev = upper;
  394. dev_hold(ndev);
  395. }
  396. rcu_read_unlock();
  397. }
  398. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  399. props->state = IB_PORT_ACTIVE;
  400. props->phys_state = 5;
  401. }
  402. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  403. dev_put(ndev);
  404. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  405. out:
  406. if (put_mdev)
  407. mlx5_ib_put_native_port_mdev(dev, port_num);
  408. return err;
  409. }
  410. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  411. unsigned int index, const union ib_gid *gid,
  412. const struct ib_gid_attr *attr)
  413. {
  414. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  415. u8 roce_version = 0;
  416. u8 roce_l3_type = 0;
  417. bool vlan = false;
  418. u8 mac[ETH_ALEN];
  419. u16 vlan_id = 0;
  420. if (gid) {
  421. gid_type = attr->gid_type;
  422. ether_addr_copy(mac, attr->ndev->dev_addr);
  423. if (is_vlan_dev(attr->ndev)) {
  424. vlan = true;
  425. vlan_id = vlan_dev_vlan_id(attr->ndev);
  426. }
  427. }
  428. switch (gid_type) {
  429. case IB_GID_TYPE_IB:
  430. roce_version = MLX5_ROCE_VERSION_1;
  431. break;
  432. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  433. roce_version = MLX5_ROCE_VERSION_2;
  434. if (ipv6_addr_v4mapped((void *)gid))
  435. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  436. else
  437. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  438. break;
  439. default:
  440. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  441. }
  442. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  443. roce_l3_type, gid->raw, mac, vlan,
  444. vlan_id, port_num);
  445. }
  446. static int mlx5_ib_add_gid(const union ib_gid *gid,
  447. const struct ib_gid_attr *attr,
  448. __always_unused void **context)
  449. {
  450. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  451. attr->index, gid, attr);
  452. }
  453. static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
  454. __always_unused void **context)
  455. {
  456. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  457. attr->index, NULL, NULL);
  458. }
  459. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  460. int index)
  461. {
  462. struct ib_gid_attr attr;
  463. union ib_gid gid;
  464. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  465. return 0;
  466. dev_put(attr.ndev);
  467. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  468. return 0;
  469. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  470. }
  471. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  472. int index, enum ib_gid_type *gid_type)
  473. {
  474. struct ib_gid_attr attr;
  475. union ib_gid gid;
  476. int ret;
  477. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  478. if (ret)
  479. return ret;
  480. dev_put(attr.ndev);
  481. *gid_type = attr.gid_type;
  482. return 0;
  483. }
  484. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  485. {
  486. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  487. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  488. return 0;
  489. }
  490. enum {
  491. MLX5_VPORT_ACCESS_METHOD_MAD,
  492. MLX5_VPORT_ACCESS_METHOD_HCA,
  493. MLX5_VPORT_ACCESS_METHOD_NIC,
  494. };
  495. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  496. {
  497. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  498. return MLX5_VPORT_ACCESS_METHOD_MAD;
  499. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  500. IB_LINK_LAYER_ETHERNET)
  501. return MLX5_VPORT_ACCESS_METHOD_NIC;
  502. return MLX5_VPORT_ACCESS_METHOD_HCA;
  503. }
  504. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  505. u8 atomic_size_qp,
  506. struct ib_device_attr *props)
  507. {
  508. u8 tmp;
  509. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  510. u8 atomic_req_8B_endianness_mode =
  511. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  512. /* Check if HW supports 8 bytes standard atomic operations and capable
  513. * of host endianness respond
  514. */
  515. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  516. if (((atomic_operations & tmp) == tmp) &&
  517. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  518. (atomic_req_8B_endianness_mode)) {
  519. props->atomic_cap = IB_ATOMIC_HCA;
  520. } else {
  521. props->atomic_cap = IB_ATOMIC_NONE;
  522. }
  523. }
  524. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  525. struct ib_device_attr *props)
  526. {
  527. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  528. get_atomic_caps(dev, atomic_size_qp, props);
  529. }
  530. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  531. struct ib_device_attr *props)
  532. {
  533. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  534. get_atomic_caps(dev, atomic_size_qp, props);
  535. }
  536. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  537. {
  538. struct ib_device_attr props = {};
  539. get_atomic_caps_dc(dev, &props);
  540. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  541. }
  542. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  543. __be64 *sys_image_guid)
  544. {
  545. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  546. struct mlx5_core_dev *mdev = dev->mdev;
  547. u64 tmp;
  548. int err;
  549. switch (mlx5_get_vport_access_method(ibdev)) {
  550. case MLX5_VPORT_ACCESS_METHOD_MAD:
  551. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  552. sys_image_guid);
  553. case MLX5_VPORT_ACCESS_METHOD_HCA:
  554. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  555. break;
  556. case MLX5_VPORT_ACCESS_METHOD_NIC:
  557. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  558. break;
  559. default:
  560. return -EINVAL;
  561. }
  562. if (!err)
  563. *sys_image_guid = cpu_to_be64(tmp);
  564. return err;
  565. }
  566. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  567. u16 *max_pkeys)
  568. {
  569. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  570. struct mlx5_core_dev *mdev = dev->mdev;
  571. switch (mlx5_get_vport_access_method(ibdev)) {
  572. case MLX5_VPORT_ACCESS_METHOD_MAD:
  573. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  574. case MLX5_VPORT_ACCESS_METHOD_HCA:
  575. case MLX5_VPORT_ACCESS_METHOD_NIC:
  576. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  577. pkey_table_size));
  578. return 0;
  579. default:
  580. return -EINVAL;
  581. }
  582. }
  583. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  584. u32 *vendor_id)
  585. {
  586. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  587. switch (mlx5_get_vport_access_method(ibdev)) {
  588. case MLX5_VPORT_ACCESS_METHOD_MAD:
  589. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  590. case MLX5_VPORT_ACCESS_METHOD_HCA:
  591. case MLX5_VPORT_ACCESS_METHOD_NIC:
  592. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  593. default:
  594. return -EINVAL;
  595. }
  596. }
  597. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  598. __be64 *node_guid)
  599. {
  600. u64 tmp;
  601. int err;
  602. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  603. case MLX5_VPORT_ACCESS_METHOD_MAD:
  604. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  605. case MLX5_VPORT_ACCESS_METHOD_HCA:
  606. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  607. break;
  608. case MLX5_VPORT_ACCESS_METHOD_NIC:
  609. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  610. break;
  611. default:
  612. return -EINVAL;
  613. }
  614. if (!err)
  615. *node_guid = cpu_to_be64(tmp);
  616. return err;
  617. }
  618. struct mlx5_reg_node_desc {
  619. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  620. };
  621. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  622. {
  623. struct mlx5_reg_node_desc in;
  624. if (mlx5_use_mad_ifc(dev))
  625. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  626. memset(&in, 0, sizeof(in));
  627. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  628. sizeof(struct mlx5_reg_node_desc),
  629. MLX5_REG_NODE_DESC, 0, 0);
  630. }
  631. static int mlx5_ib_query_device(struct ib_device *ibdev,
  632. struct ib_device_attr *props,
  633. struct ib_udata *uhw)
  634. {
  635. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  636. struct mlx5_core_dev *mdev = dev->mdev;
  637. int err = -ENOMEM;
  638. int max_sq_desc;
  639. int max_rq_sg;
  640. int max_sq_sg;
  641. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  642. bool raw_support = !mlx5_core_mp_enabled(mdev);
  643. struct mlx5_ib_query_device_resp resp = {};
  644. size_t resp_len;
  645. u64 max_tso;
  646. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  647. if (uhw->outlen && uhw->outlen < resp_len)
  648. return -EINVAL;
  649. else
  650. resp.response_length = resp_len;
  651. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  652. return -EINVAL;
  653. memset(props, 0, sizeof(*props));
  654. err = mlx5_query_system_image_guid(ibdev,
  655. &props->sys_image_guid);
  656. if (err)
  657. return err;
  658. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  659. if (err)
  660. return err;
  661. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  662. if (err)
  663. return err;
  664. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  665. (fw_rev_min(dev->mdev) << 16) |
  666. fw_rev_sub(dev->mdev);
  667. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  668. IB_DEVICE_PORT_ACTIVE_EVENT |
  669. IB_DEVICE_SYS_IMAGE_GUID |
  670. IB_DEVICE_RC_RNR_NAK_GEN;
  671. if (MLX5_CAP_GEN(mdev, pkv))
  672. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  673. if (MLX5_CAP_GEN(mdev, qkv))
  674. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  675. if (MLX5_CAP_GEN(mdev, apm))
  676. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  677. if (MLX5_CAP_GEN(mdev, xrc))
  678. props->device_cap_flags |= IB_DEVICE_XRC;
  679. if (MLX5_CAP_GEN(mdev, imaicl)) {
  680. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  681. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  682. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  683. /* We support 'Gappy' memory registration too */
  684. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  685. }
  686. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  687. if (MLX5_CAP_GEN(mdev, sho)) {
  688. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  689. /* At this stage no support for signature handover */
  690. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  691. IB_PROT_T10DIF_TYPE_2 |
  692. IB_PROT_T10DIF_TYPE_3;
  693. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  694. IB_GUARD_T10DIF_CSUM;
  695. }
  696. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  697. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  698. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  699. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  700. /* Legacy bit to support old userspace libraries */
  701. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  702. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  703. }
  704. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  705. props->raw_packet_caps |=
  706. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  707. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  708. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  709. if (max_tso) {
  710. resp.tso_caps.max_tso = 1 << max_tso;
  711. resp.tso_caps.supported_qpts |=
  712. 1 << IB_QPT_RAW_PACKET;
  713. resp.response_length += sizeof(resp.tso_caps);
  714. }
  715. }
  716. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  717. resp.rss_caps.rx_hash_function =
  718. MLX5_RX_HASH_FUNC_TOEPLITZ;
  719. resp.rss_caps.rx_hash_fields_mask =
  720. MLX5_RX_HASH_SRC_IPV4 |
  721. MLX5_RX_HASH_DST_IPV4 |
  722. MLX5_RX_HASH_SRC_IPV6 |
  723. MLX5_RX_HASH_DST_IPV6 |
  724. MLX5_RX_HASH_SRC_PORT_TCP |
  725. MLX5_RX_HASH_DST_PORT_TCP |
  726. MLX5_RX_HASH_SRC_PORT_UDP |
  727. MLX5_RX_HASH_DST_PORT_UDP |
  728. MLX5_RX_HASH_INNER;
  729. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  730. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  731. resp.rss_caps.rx_hash_fields_mask |=
  732. MLX5_RX_HASH_IPSEC_SPI;
  733. resp.response_length += sizeof(resp.rss_caps);
  734. }
  735. } else {
  736. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  737. resp.response_length += sizeof(resp.tso_caps);
  738. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  739. resp.response_length += sizeof(resp.rss_caps);
  740. }
  741. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  742. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  743. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  744. }
  745. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  746. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  747. raw_support)
  748. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  749. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  750. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  751. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  752. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  753. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  754. raw_support) {
  755. /* Legacy bit to support old userspace libraries */
  756. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  757. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  758. }
  759. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  760. props->max_dm_size =
  761. MLX5_CAP_DEV_MEM(mdev, max_memic_size);
  762. }
  763. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  764. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  765. if (MLX5_CAP_GEN(mdev, end_pad))
  766. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  767. props->vendor_part_id = mdev->pdev->device;
  768. props->hw_ver = mdev->pdev->revision;
  769. props->max_mr_size = ~0ull;
  770. props->page_size_cap = ~(min_page_size - 1);
  771. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  772. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  773. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  774. sizeof(struct mlx5_wqe_data_seg);
  775. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  776. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  777. sizeof(struct mlx5_wqe_raddr_seg)) /
  778. sizeof(struct mlx5_wqe_data_seg);
  779. props->max_sge = min(max_rq_sg, max_sq_sg);
  780. props->max_sge_rd = MLX5_MAX_SGE_RD;
  781. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  782. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  783. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  784. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  785. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  786. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  787. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  788. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  789. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  790. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  791. props->max_srq_sge = max_rq_sg - 1;
  792. props->max_fast_reg_page_list_len =
  793. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  794. get_atomic_caps_qp(dev, props);
  795. props->masked_atomic_cap = IB_ATOMIC_NONE;
  796. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  797. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  798. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  799. props->max_mcast_grp;
  800. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  801. props->max_ah = INT_MAX;
  802. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  803. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  804. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  805. if (MLX5_CAP_GEN(mdev, pg))
  806. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  807. props->odp_caps = dev->odp_caps;
  808. #endif
  809. if (MLX5_CAP_GEN(mdev, cd))
  810. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  811. if (!mlx5_core_is_pf(mdev))
  812. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  813. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  814. IB_LINK_LAYER_ETHERNET && raw_support) {
  815. props->rss_caps.max_rwq_indirection_tables =
  816. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  817. props->rss_caps.max_rwq_indirection_table_size =
  818. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  819. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  820. props->max_wq_type_rq =
  821. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  822. }
  823. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  824. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  825. props->tm_caps.max_num_tags =
  826. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  827. props->tm_caps.flags = IB_TM_CAP_RC;
  828. props->tm_caps.max_ops =
  829. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  830. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  831. }
  832. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  833. props->cq_caps.max_cq_moderation_count =
  834. MLX5_MAX_CQ_COUNT;
  835. props->cq_caps.max_cq_moderation_period =
  836. MLX5_MAX_CQ_PERIOD;
  837. }
  838. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  839. resp.cqe_comp_caps.max_num =
  840. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  841. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  842. resp.cqe_comp_caps.supported_format =
  843. MLX5_IB_CQE_RES_FORMAT_HASH |
  844. MLX5_IB_CQE_RES_FORMAT_CSUM;
  845. resp.response_length += sizeof(resp.cqe_comp_caps);
  846. }
  847. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  848. raw_support) {
  849. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  850. MLX5_CAP_GEN(mdev, qos)) {
  851. resp.packet_pacing_caps.qp_rate_limit_max =
  852. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  853. resp.packet_pacing_caps.qp_rate_limit_min =
  854. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  855. resp.packet_pacing_caps.supported_qpts |=
  856. 1 << IB_QPT_RAW_PACKET;
  857. if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
  858. MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
  859. resp.packet_pacing_caps.cap_flags |=
  860. MLX5_IB_PP_SUPPORT_BURST;
  861. }
  862. resp.response_length += sizeof(resp.packet_pacing_caps);
  863. }
  864. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  865. uhw->outlen)) {
  866. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  867. resp.mlx5_ib_support_multi_pkt_send_wqes =
  868. MLX5_IB_ALLOW_MPW;
  869. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  870. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  871. MLX5_IB_SUPPORT_EMPW;
  872. resp.response_length +=
  873. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  874. }
  875. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  876. resp.response_length += sizeof(resp.flags);
  877. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  878. resp.flags |=
  879. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  880. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  881. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  882. }
  883. if (field_avail(typeof(resp), sw_parsing_caps,
  884. uhw->outlen)) {
  885. resp.response_length += sizeof(resp.sw_parsing_caps);
  886. if (MLX5_CAP_ETH(mdev, swp)) {
  887. resp.sw_parsing_caps.sw_parsing_offloads |=
  888. MLX5_IB_SW_PARSING;
  889. if (MLX5_CAP_ETH(mdev, swp_csum))
  890. resp.sw_parsing_caps.sw_parsing_offloads |=
  891. MLX5_IB_SW_PARSING_CSUM;
  892. if (MLX5_CAP_ETH(mdev, swp_lso))
  893. resp.sw_parsing_caps.sw_parsing_offloads |=
  894. MLX5_IB_SW_PARSING_LSO;
  895. if (resp.sw_parsing_caps.sw_parsing_offloads)
  896. resp.sw_parsing_caps.supported_qpts =
  897. BIT(IB_QPT_RAW_PACKET);
  898. }
  899. }
  900. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  901. raw_support) {
  902. resp.response_length += sizeof(resp.striding_rq_caps);
  903. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  904. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  905. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  906. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  907. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  908. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  909. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  910. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  911. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  912. resp.striding_rq_caps.supported_qpts =
  913. BIT(IB_QPT_RAW_PACKET);
  914. }
  915. }
  916. if (field_avail(typeof(resp), tunnel_offloads_caps,
  917. uhw->outlen)) {
  918. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  919. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  920. resp.tunnel_offloads_caps |=
  921. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  922. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  923. resp.tunnel_offloads_caps |=
  924. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  925. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  926. resp.tunnel_offloads_caps |=
  927. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  928. }
  929. if (uhw->outlen) {
  930. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  931. if (err)
  932. return err;
  933. }
  934. return 0;
  935. }
  936. enum mlx5_ib_width {
  937. MLX5_IB_WIDTH_1X = 1 << 0,
  938. MLX5_IB_WIDTH_2X = 1 << 1,
  939. MLX5_IB_WIDTH_4X = 1 << 2,
  940. MLX5_IB_WIDTH_8X = 1 << 3,
  941. MLX5_IB_WIDTH_12X = 1 << 4
  942. };
  943. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  944. u8 *ib_width)
  945. {
  946. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  947. int err = 0;
  948. if (active_width & MLX5_IB_WIDTH_1X) {
  949. *ib_width = IB_WIDTH_1X;
  950. } else if (active_width & MLX5_IB_WIDTH_2X) {
  951. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  952. (int)active_width);
  953. err = -EINVAL;
  954. } else if (active_width & MLX5_IB_WIDTH_4X) {
  955. *ib_width = IB_WIDTH_4X;
  956. } else if (active_width & MLX5_IB_WIDTH_8X) {
  957. *ib_width = IB_WIDTH_8X;
  958. } else if (active_width & MLX5_IB_WIDTH_12X) {
  959. *ib_width = IB_WIDTH_12X;
  960. } else {
  961. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  962. (int)active_width);
  963. err = -EINVAL;
  964. }
  965. return err;
  966. }
  967. static int mlx5_mtu_to_ib_mtu(int mtu)
  968. {
  969. switch (mtu) {
  970. case 256: return 1;
  971. case 512: return 2;
  972. case 1024: return 3;
  973. case 2048: return 4;
  974. case 4096: return 5;
  975. default:
  976. pr_warn("invalid mtu\n");
  977. return -1;
  978. }
  979. }
  980. enum ib_max_vl_num {
  981. __IB_MAX_VL_0 = 1,
  982. __IB_MAX_VL_0_1 = 2,
  983. __IB_MAX_VL_0_3 = 3,
  984. __IB_MAX_VL_0_7 = 4,
  985. __IB_MAX_VL_0_14 = 5,
  986. };
  987. enum mlx5_vl_hw_cap {
  988. MLX5_VL_HW_0 = 1,
  989. MLX5_VL_HW_0_1 = 2,
  990. MLX5_VL_HW_0_2 = 3,
  991. MLX5_VL_HW_0_3 = 4,
  992. MLX5_VL_HW_0_4 = 5,
  993. MLX5_VL_HW_0_5 = 6,
  994. MLX5_VL_HW_0_6 = 7,
  995. MLX5_VL_HW_0_7 = 8,
  996. MLX5_VL_HW_0_14 = 15
  997. };
  998. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  999. u8 *max_vl_num)
  1000. {
  1001. switch (vl_hw_cap) {
  1002. case MLX5_VL_HW_0:
  1003. *max_vl_num = __IB_MAX_VL_0;
  1004. break;
  1005. case MLX5_VL_HW_0_1:
  1006. *max_vl_num = __IB_MAX_VL_0_1;
  1007. break;
  1008. case MLX5_VL_HW_0_3:
  1009. *max_vl_num = __IB_MAX_VL_0_3;
  1010. break;
  1011. case MLX5_VL_HW_0_7:
  1012. *max_vl_num = __IB_MAX_VL_0_7;
  1013. break;
  1014. case MLX5_VL_HW_0_14:
  1015. *max_vl_num = __IB_MAX_VL_0_14;
  1016. break;
  1017. default:
  1018. return -EINVAL;
  1019. }
  1020. return 0;
  1021. }
  1022. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  1023. struct ib_port_attr *props)
  1024. {
  1025. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1026. struct mlx5_core_dev *mdev = dev->mdev;
  1027. struct mlx5_hca_vport_context *rep;
  1028. u16 max_mtu;
  1029. u16 oper_mtu;
  1030. int err;
  1031. u8 ib_link_width_oper;
  1032. u8 vl_hw_cap;
  1033. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1034. if (!rep) {
  1035. err = -ENOMEM;
  1036. goto out;
  1037. }
  1038. /* props being zeroed by the caller, avoid zeroing it here */
  1039. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1040. if (err)
  1041. goto out;
  1042. props->lid = rep->lid;
  1043. props->lmc = rep->lmc;
  1044. props->sm_lid = rep->sm_lid;
  1045. props->sm_sl = rep->sm_sl;
  1046. props->state = rep->vport_state;
  1047. props->phys_state = rep->port_physical_state;
  1048. props->port_cap_flags = rep->cap_mask1;
  1049. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1050. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1051. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1052. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1053. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1054. props->subnet_timeout = rep->subnet_timeout;
  1055. props->init_type_reply = rep->init_type_reply;
  1056. props->grh_required = rep->grh_required;
  1057. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1058. if (err)
  1059. goto out;
  1060. err = translate_active_width(ibdev, ib_link_width_oper,
  1061. &props->active_width);
  1062. if (err)
  1063. goto out;
  1064. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1065. if (err)
  1066. goto out;
  1067. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1068. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1069. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1070. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1071. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1072. if (err)
  1073. goto out;
  1074. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1075. &props->max_vl_num);
  1076. out:
  1077. kfree(rep);
  1078. return err;
  1079. }
  1080. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1081. struct ib_port_attr *props)
  1082. {
  1083. unsigned int count;
  1084. int ret;
  1085. switch (mlx5_get_vport_access_method(ibdev)) {
  1086. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1087. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1088. break;
  1089. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1090. ret = mlx5_query_hca_port(ibdev, port, props);
  1091. break;
  1092. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1093. ret = mlx5_query_port_roce(ibdev, port, props);
  1094. break;
  1095. default:
  1096. ret = -EINVAL;
  1097. }
  1098. if (!ret && props) {
  1099. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1100. struct mlx5_core_dev *mdev;
  1101. bool put_mdev = true;
  1102. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1103. if (!mdev) {
  1104. /* If the port isn't affiliated yet query the master.
  1105. * The master and slave will have the same values.
  1106. */
  1107. mdev = dev->mdev;
  1108. port = 1;
  1109. put_mdev = false;
  1110. }
  1111. count = mlx5_core_reserved_gids_count(mdev);
  1112. if (put_mdev)
  1113. mlx5_ib_put_native_port_mdev(dev, port);
  1114. props->gid_tbl_len -= count;
  1115. }
  1116. return ret;
  1117. }
  1118. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1119. struct ib_port_attr *props)
  1120. {
  1121. int ret;
  1122. /* Only link layer == ethernet is valid for representors */
  1123. ret = mlx5_query_port_roce(ibdev, port, props);
  1124. if (ret || !props)
  1125. return ret;
  1126. /* We don't support GIDS */
  1127. props->gid_tbl_len = 0;
  1128. return ret;
  1129. }
  1130. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1131. union ib_gid *gid)
  1132. {
  1133. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1134. struct mlx5_core_dev *mdev = dev->mdev;
  1135. switch (mlx5_get_vport_access_method(ibdev)) {
  1136. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1137. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1138. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1139. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1140. default:
  1141. return -EINVAL;
  1142. }
  1143. }
  1144. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1145. u16 index, u16 *pkey)
  1146. {
  1147. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1148. struct mlx5_core_dev *mdev;
  1149. bool put_mdev = true;
  1150. u8 mdev_port_num;
  1151. int err;
  1152. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1153. if (!mdev) {
  1154. /* The port isn't affiliated yet, get the PKey from the master
  1155. * port. For RoCE the PKey tables will be the same.
  1156. */
  1157. put_mdev = false;
  1158. mdev = dev->mdev;
  1159. mdev_port_num = 1;
  1160. }
  1161. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1162. index, pkey);
  1163. if (put_mdev)
  1164. mlx5_ib_put_native_port_mdev(dev, port);
  1165. return err;
  1166. }
  1167. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1168. u16 *pkey)
  1169. {
  1170. switch (mlx5_get_vport_access_method(ibdev)) {
  1171. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1172. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1173. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1174. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1175. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1176. default:
  1177. return -EINVAL;
  1178. }
  1179. }
  1180. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1181. struct ib_device_modify *props)
  1182. {
  1183. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1184. struct mlx5_reg_node_desc in;
  1185. struct mlx5_reg_node_desc out;
  1186. int err;
  1187. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1188. return -EOPNOTSUPP;
  1189. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1190. return 0;
  1191. /*
  1192. * If possible, pass node desc to FW, so it can generate
  1193. * a 144 trap. If cmd fails, just ignore.
  1194. */
  1195. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1196. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1197. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1198. if (err)
  1199. return err;
  1200. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1201. return err;
  1202. }
  1203. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1204. u32 value)
  1205. {
  1206. struct mlx5_hca_vport_context ctx = {};
  1207. struct mlx5_core_dev *mdev;
  1208. u8 mdev_port_num;
  1209. int err;
  1210. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1211. if (!mdev)
  1212. return -ENODEV;
  1213. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1214. if (err)
  1215. goto out;
  1216. if (~ctx.cap_mask1_perm & mask) {
  1217. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1218. mask, ctx.cap_mask1_perm);
  1219. err = -EINVAL;
  1220. goto out;
  1221. }
  1222. ctx.cap_mask1 = value;
  1223. ctx.cap_mask1_perm = mask;
  1224. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1225. 0, &ctx);
  1226. out:
  1227. mlx5_ib_put_native_port_mdev(dev, port_num);
  1228. return err;
  1229. }
  1230. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1231. struct ib_port_modify *props)
  1232. {
  1233. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1234. struct ib_port_attr attr;
  1235. u32 tmp;
  1236. int err;
  1237. u32 change_mask;
  1238. u32 value;
  1239. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1240. IB_LINK_LAYER_INFINIBAND);
  1241. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1242. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1243. */
  1244. if (!is_ib)
  1245. return 0;
  1246. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1247. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1248. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1249. return set_port_caps_atomic(dev, port, change_mask, value);
  1250. }
  1251. mutex_lock(&dev->cap_mask_mutex);
  1252. err = ib_query_port(ibdev, port, &attr);
  1253. if (err)
  1254. goto out;
  1255. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1256. ~props->clr_port_cap_mask;
  1257. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1258. out:
  1259. mutex_unlock(&dev->cap_mask_mutex);
  1260. return err;
  1261. }
  1262. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1263. {
  1264. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1265. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1266. }
  1267. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1268. {
  1269. /* Large page with non 4k uar support might limit the dynamic size */
  1270. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1271. return MLX5_MIN_DYN_BFREGS;
  1272. return MLX5_MAX_DYN_BFREGS;
  1273. }
  1274. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1275. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1276. struct mlx5_bfreg_info *bfregi)
  1277. {
  1278. int uars_per_sys_page;
  1279. int bfregs_per_sys_page;
  1280. int ref_bfregs = req->total_num_bfregs;
  1281. if (req->total_num_bfregs == 0)
  1282. return -EINVAL;
  1283. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1284. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1285. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1286. return -ENOMEM;
  1287. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1288. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1289. /* This holds the required static allocation asked by the user */
  1290. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1291. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1292. return -EINVAL;
  1293. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1294. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1295. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1296. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1297. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1298. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1299. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1300. req->total_num_bfregs, bfregi->total_num_bfregs,
  1301. bfregi->num_sys_pages);
  1302. return 0;
  1303. }
  1304. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1305. {
  1306. struct mlx5_bfreg_info *bfregi;
  1307. int err;
  1308. int i;
  1309. bfregi = &context->bfregi;
  1310. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1311. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1312. if (err)
  1313. goto error;
  1314. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1315. }
  1316. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1317. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1318. return 0;
  1319. error:
  1320. for (--i; i >= 0; i--)
  1321. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1322. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1323. return err;
  1324. }
  1325. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1326. {
  1327. struct mlx5_bfreg_info *bfregi;
  1328. int err;
  1329. int i;
  1330. bfregi = &context->bfregi;
  1331. for (i = 0; i < bfregi->num_sys_pages; i++) {
  1332. if (i < bfregi->num_static_sys_pages ||
  1333. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
  1334. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1335. if (err) {
  1336. mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
  1337. return err;
  1338. }
  1339. }
  1340. }
  1341. return 0;
  1342. }
  1343. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1344. {
  1345. int err;
  1346. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1347. if (err)
  1348. return err;
  1349. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1350. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1351. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1352. return err;
  1353. mutex_lock(&dev->lb_mutex);
  1354. dev->user_td++;
  1355. if (dev->user_td == 2)
  1356. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1357. mutex_unlock(&dev->lb_mutex);
  1358. return err;
  1359. }
  1360. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1361. {
  1362. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1363. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1364. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1365. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1366. return;
  1367. mutex_lock(&dev->lb_mutex);
  1368. dev->user_td--;
  1369. if (dev->user_td < 2)
  1370. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1371. mutex_unlock(&dev->lb_mutex);
  1372. }
  1373. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1374. struct ib_udata *udata)
  1375. {
  1376. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1377. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1378. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1379. struct mlx5_core_dev *mdev = dev->mdev;
  1380. struct mlx5_ib_ucontext *context;
  1381. struct mlx5_bfreg_info *bfregi;
  1382. int ver;
  1383. int err;
  1384. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1385. max_cqe_version);
  1386. bool lib_uar_4k;
  1387. if (!dev->ib_active)
  1388. return ERR_PTR(-EAGAIN);
  1389. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1390. ver = 0;
  1391. else if (udata->inlen >= min_req_v2)
  1392. ver = 2;
  1393. else
  1394. return ERR_PTR(-EINVAL);
  1395. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1396. if (err)
  1397. return ERR_PTR(err);
  1398. if (req.flags)
  1399. return ERR_PTR(-EINVAL);
  1400. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1401. return ERR_PTR(-EOPNOTSUPP);
  1402. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1403. MLX5_NON_FP_BFREGS_PER_UAR);
  1404. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1405. return ERR_PTR(-EINVAL);
  1406. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1407. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1408. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1409. resp.cache_line_size = cache_line_size();
  1410. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1411. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1412. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1413. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1414. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1415. resp.cqe_version = min_t(__u8,
  1416. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1417. req.max_cqe_version);
  1418. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1419. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1420. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1421. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1422. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1423. sizeof(resp.response_length), udata->outlen);
  1424. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) {
  1425. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_EGRESS))
  1426. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM;
  1427. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA)
  1428. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA;
  1429. if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi))
  1430. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING;
  1431. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN)
  1432. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN;
  1433. /* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */
  1434. }
  1435. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1436. if (!context)
  1437. return ERR_PTR(-ENOMEM);
  1438. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1439. bfregi = &context->bfregi;
  1440. /* updates req->total_num_bfregs */
  1441. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1442. if (err)
  1443. goto out_ctx;
  1444. mutex_init(&bfregi->lock);
  1445. bfregi->lib_uar_4k = lib_uar_4k;
  1446. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1447. GFP_KERNEL);
  1448. if (!bfregi->count) {
  1449. err = -ENOMEM;
  1450. goto out_ctx;
  1451. }
  1452. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1453. sizeof(*bfregi->sys_pages),
  1454. GFP_KERNEL);
  1455. if (!bfregi->sys_pages) {
  1456. err = -ENOMEM;
  1457. goto out_count;
  1458. }
  1459. err = allocate_uars(dev, context);
  1460. if (err)
  1461. goto out_sys_pages;
  1462. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1463. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1464. #endif
  1465. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1466. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1467. if (err)
  1468. goto out_uars;
  1469. }
  1470. INIT_LIST_HEAD(&context->vma_private_list);
  1471. mutex_init(&context->vma_private_list_mutex);
  1472. INIT_LIST_HEAD(&context->db_page_list);
  1473. mutex_init(&context->db_page_mutex);
  1474. resp.tot_bfregs = req.total_num_bfregs;
  1475. resp.num_ports = dev->num_ports;
  1476. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1477. resp.response_length += sizeof(resp.cqe_version);
  1478. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1479. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1480. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1481. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1482. }
  1483. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1484. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1485. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1486. resp.eth_min_inline++;
  1487. }
  1488. resp.response_length += sizeof(resp.eth_min_inline);
  1489. }
  1490. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1491. if (mdev->clock_info)
  1492. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1493. resp.response_length += sizeof(resp.clock_info_versions);
  1494. }
  1495. /*
  1496. * We don't want to expose information from the PCI bar that is located
  1497. * after 4096 bytes, so if the arch only supports larger pages, let's
  1498. * pretend we don't support reading the HCA's core clock. This is also
  1499. * forced by mmap function.
  1500. */
  1501. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1502. if (PAGE_SIZE <= 4096) {
  1503. resp.comp_mask |=
  1504. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1505. resp.hca_core_clock_offset =
  1506. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1507. }
  1508. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1509. }
  1510. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1511. resp.response_length += sizeof(resp.log_uar_size);
  1512. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1513. resp.response_length += sizeof(resp.num_uars_per_page);
  1514. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1515. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1516. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1517. }
  1518. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1519. if (err)
  1520. goto out_td;
  1521. bfregi->ver = ver;
  1522. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1523. context->cqe_version = resp.cqe_version;
  1524. context->lib_caps = req.lib_caps;
  1525. print_lib_caps(dev, context->lib_caps);
  1526. return &context->ibucontext;
  1527. out_td:
  1528. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1529. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1530. out_uars:
  1531. deallocate_uars(dev, context);
  1532. out_sys_pages:
  1533. kfree(bfregi->sys_pages);
  1534. out_count:
  1535. kfree(bfregi->count);
  1536. out_ctx:
  1537. kfree(context);
  1538. return ERR_PTR(err);
  1539. }
  1540. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1541. {
  1542. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1543. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1544. struct mlx5_bfreg_info *bfregi;
  1545. bfregi = &context->bfregi;
  1546. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1547. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1548. deallocate_uars(dev, context);
  1549. kfree(bfregi->sys_pages);
  1550. kfree(bfregi->count);
  1551. kfree(context);
  1552. return 0;
  1553. }
  1554. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1555. int uar_idx)
  1556. {
  1557. int fw_uars_per_page;
  1558. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1559. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1560. }
  1561. static int get_command(unsigned long offset)
  1562. {
  1563. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1564. }
  1565. static int get_arg(unsigned long offset)
  1566. {
  1567. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1568. }
  1569. static int get_index(unsigned long offset)
  1570. {
  1571. return get_arg(offset);
  1572. }
  1573. /* Index resides in an extra byte to enable larger values than 255 */
  1574. static int get_extended_index(unsigned long offset)
  1575. {
  1576. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1577. }
  1578. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1579. {
  1580. /* vma_open is called when a new VMA is created on top of our VMA. This
  1581. * is done through either mremap flow or split_vma (usually due to
  1582. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1583. * as this VMA is strongly hardware related. Therefore we set the
  1584. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1585. * calling us again and trying to do incorrect actions. We assume that
  1586. * the original VMA size is exactly a single page, and therefore all
  1587. * "splitting" operation will not happen to it.
  1588. */
  1589. area->vm_ops = NULL;
  1590. }
  1591. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1592. {
  1593. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1594. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1595. * file itself is closed, therefore no sync is needed with the regular
  1596. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1597. * However need a sync with accessing the vma as part of
  1598. * mlx5_ib_disassociate_ucontext.
  1599. * The close operation is usually called under mm->mmap_sem except when
  1600. * process is exiting.
  1601. * The exiting case is handled explicitly as part of
  1602. * mlx5_ib_disassociate_ucontext.
  1603. */
  1604. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1605. /* setting the vma context pointer to null in the mlx5_ib driver's
  1606. * private data, to protect a race condition in
  1607. * mlx5_ib_disassociate_ucontext().
  1608. */
  1609. mlx5_ib_vma_priv_data->vma = NULL;
  1610. mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1611. list_del(&mlx5_ib_vma_priv_data->list);
  1612. mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1613. kfree(mlx5_ib_vma_priv_data);
  1614. }
  1615. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1616. .open = mlx5_ib_vma_open,
  1617. .close = mlx5_ib_vma_close
  1618. };
  1619. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1620. struct mlx5_ib_ucontext *ctx)
  1621. {
  1622. struct mlx5_ib_vma_private_data *vma_prv;
  1623. struct list_head *vma_head = &ctx->vma_private_list;
  1624. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1625. if (!vma_prv)
  1626. return -ENOMEM;
  1627. vma_prv->vma = vma;
  1628. vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
  1629. vma->vm_private_data = vma_prv;
  1630. vma->vm_ops = &mlx5_ib_vm_ops;
  1631. mutex_lock(&ctx->vma_private_list_mutex);
  1632. list_add(&vma_prv->list, vma_head);
  1633. mutex_unlock(&ctx->vma_private_list_mutex);
  1634. return 0;
  1635. }
  1636. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1637. {
  1638. int ret;
  1639. struct vm_area_struct *vma;
  1640. struct mlx5_ib_vma_private_data *vma_private, *n;
  1641. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1642. struct task_struct *owning_process = NULL;
  1643. struct mm_struct *owning_mm = NULL;
  1644. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1645. if (!owning_process)
  1646. return;
  1647. owning_mm = get_task_mm(owning_process);
  1648. if (!owning_mm) {
  1649. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1650. while (1) {
  1651. put_task_struct(owning_process);
  1652. usleep_range(1000, 2000);
  1653. owning_process = get_pid_task(ibcontext->tgid,
  1654. PIDTYPE_PID);
  1655. if (!owning_process ||
  1656. owning_process->state == TASK_DEAD) {
  1657. pr_info("disassociate ucontext done, task was terminated\n");
  1658. /* in case task was dead need to release the
  1659. * task struct.
  1660. */
  1661. if (owning_process)
  1662. put_task_struct(owning_process);
  1663. return;
  1664. }
  1665. }
  1666. }
  1667. /* need to protect from a race on closing the vma as part of
  1668. * mlx5_ib_vma_close.
  1669. */
  1670. down_write(&owning_mm->mmap_sem);
  1671. mutex_lock(&context->vma_private_list_mutex);
  1672. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1673. list) {
  1674. vma = vma_private->vma;
  1675. ret = zap_vma_ptes(vma, vma->vm_start,
  1676. PAGE_SIZE);
  1677. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1678. /* context going to be destroyed, should
  1679. * not access ops any more.
  1680. */
  1681. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1682. vma->vm_ops = NULL;
  1683. list_del(&vma_private->list);
  1684. kfree(vma_private);
  1685. }
  1686. mutex_unlock(&context->vma_private_list_mutex);
  1687. up_write(&owning_mm->mmap_sem);
  1688. mmput(owning_mm);
  1689. put_task_struct(owning_process);
  1690. }
  1691. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1692. {
  1693. switch (cmd) {
  1694. case MLX5_IB_MMAP_WC_PAGE:
  1695. return "WC";
  1696. case MLX5_IB_MMAP_REGULAR_PAGE:
  1697. return "best effort WC";
  1698. case MLX5_IB_MMAP_NC_PAGE:
  1699. return "NC";
  1700. case MLX5_IB_MMAP_DEVICE_MEM:
  1701. return "Device Memory";
  1702. default:
  1703. return NULL;
  1704. }
  1705. }
  1706. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1707. struct vm_area_struct *vma,
  1708. struct mlx5_ib_ucontext *context)
  1709. {
  1710. phys_addr_t pfn;
  1711. int err;
  1712. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1713. return -EINVAL;
  1714. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1715. return -EOPNOTSUPP;
  1716. if (vma->vm_flags & VM_WRITE)
  1717. return -EPERM;
  1718. if (!dev->mdev->clock_info_page)
  1719. return -EOPNOTSUPP;
  1720. pfn = page_to_pfn(dev->mdev->clock_info_page);
  1721. err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
  1722. vma->vm_page_prot);
  1723. if (err)
  1724. return err;
  1725. mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
  1726. vma->vm_start,
  1727. (unsigned long long)pfn << PAGE_SHIFT);
  1728. return mlx5_ib_set_vma_data(vma, context);
  1729. }
  1730. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1731. struct vm_area_struct *vma,
  1732. struct mlx5_ib_ucontext *context)
  1733. {
  1734. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1735. int err;
  1736. unsigned long idx;
  1737. phys_addr_t pfn, pa;
  1738. pgprot_t prot;
  1739. u32 bfreg_dyn_idx = 0;
  1740. u32 uar_index;
  1741. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1742. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1743. bfregi->num_static_sys_pages;
  1744. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1745. return -EINVAL;
  1746. if (dyn_uar)
  1747. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1748. else
  1749. idx = get_index(vma->vm_pgoff);
  1750. if (idx >= max_valid_idx) {
  1751. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1752. idx, max_valid_idx);
  1753. return -EINVAL;
  1754. }
  1755. switch (cmd) {
  1756. case MLX5_IB_MMAP_WC_PAGE:
  1757. case MLX5_IB_MMAP_ALLOC_WC:
  1758. /* Some architectures don't support WC memory */
  1759. #if defined(CONFIG_X86)
  1760. if (!pat_enabled())
  1761. return -EPERM;
  1762. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1763. return -EPERM;
  1764. #endif
  1765. /* fall through */
  1766. case MLX5_IB_MMAP_REGULAR_PAGE:
  1767. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1768. prot = pgprot_writecombine(vma->vm_page_prot);
  1769. break;
  1770. case MLX5_IB_MMAP_NC_PAGE:
  1771. prot = pgprot_noncached(vma->vm_page_prot);
  1772. break;
  1773. default:
  1774. return -EINVAL;
  1775. }
  1776. if (dyn_uar) {
  1777. int uars_per_page;
  1778. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1779. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1780. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1781. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1782. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1783. return -EINVAL;
  1784. }
  1785. mutex_lock(&bfregi->lock);
  1786. /* Fail if uar already allocated, first bfreg index of each
  1787. * page holds its count.
  1788. */
  1789. if (bfregi->count[bfreg_dyn_idx]) {
  1790. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1791. mutex_unlock(&bfregi->lock);
  1792. return -EINVAL;
  1793. }
  1794. bfregi->count[bfreg_dyn_idx]++;
  1795. mutex_unlock(&bfregi->lock);
  1796. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1797. if (err) {
  1798. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1799. goto free_bfreg;
  1800. }
  1801. } else {
  1802. uar_index = bfregi->sys_pages[idx];
  1803. }
  1804. pfn = uar_index2pfn(dev, uar_index);
  1805. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1806. vma->vm_page_prot = prot;
  1807. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1808. PAGE_SIZE, vma->vm_page_prot);
  1809. if (err) {
  1810. mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
  1811. err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
  1812. err = -EAGAIN;
  1813. goto err;
  1814. }
  1815. pa = pfn << PAGE_SHIFT;
  1816. mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
  1817. vma->vm_start, &pa);
  1818. err = mlx5_ib_set_vma_data(vma, context);
  1819. if (err)
  1820. goto err;
  1821. if (dyn_uar)
  1822. bfregi->sys_pages[idx] = uar_index;
  1823. return 0;
  1824. err:
  1825. if (!dyn_uar)
  1826. return err;
  1827. mlx5_cmd_free_uar(dev->mdev, idx);
  1828. free_bfreg:
  1829. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1830. return err;
  1831. }
  1832. static int dm_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
  1833. {
  1834. struct mlx5_ib_ucontext *mctx = to_mucontext(context);
  1835. struct mlx5_ib_dev *dev = to_mdev(context->device);
  1836. u16 page_idx = get_extended_index(vma->vm_pgoff);
  1837. size_t map_size = vma->vm_end - vma->vm_start;
  1838. u32 npages = map_size >> PAGE_SHIFT;
  1839. phys_addr_t pfn;
  1840. pgprot_t prot;
  1841. if (find_next_zero_bit(mctx->dm_pages, page_idx + npages, page_idx) !=
  1842. page_idx + npages)
  1843. return -EINVAL;
  1844. pfn = ((pci_resource_start(dev->mdev->pdev, 0) +
  1845. MLX5_CAP64_DEV_MEM(dev->mdev, memic_bar_start_addr)) >>
  1846. PAGE_SHIFT) +
  1847. page_idx;
  1848. prot = pgprot_writecombine(vma->vm_page_prot);
  1849. vma->vm_page_prot = prot;
  1850. if (io_remap_pfn_range(vma, vma->vm_start, pfn, map_size,
  1851. vma->vm_page_prot))
  1852. return -EAGAIN;
  1853. return mlx5_ib_set_vma_data(vma, mctx);
  1854. }
  1855. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1856. {
  1857. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1858. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1859. unsigned long command;
  1860. phys_addr_t pfn;
  1861. command = get_command(vma->vm_pgoff);
  1862. switch (command) {
  1863. case MLX5_IB_MMAP_WC_PAGE:
  1864. case MLX5_IB_MMAP_NC_PAGE:
  1865. case MLX5_IB_MMAP_REGULAR_PAGE:
  1866. case MLX5_IB_MMAP_ALLOC_WC:
  1867. return uar_mmap(dev, command, vma, context);
  1868. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1869. return -ENOSYS;
  1870. case MLX5_IB_MMAP_CORE_CLOCK:
  1871. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1872. return -EINVAL;
  1873. if (vma->vm_flags & VM_WRITE)
  1874. return -EPERM;
  1875. /* Don't expose to user-space information it shouldn't have */
  1876. if (PAGE_SIZE > 4096)
  1877. return -EOPNOTSUPP;
  1878. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1879. pfn = (dev->mdev->iseg_base +
  1880. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1881. PAGE_SHIFT;
  1882. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1883. PAGE_SIZE, vma->vm_page_prot))
  1884. return -EAGAIN;
  1885. mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
  1886. vma->vm_start,
  1887. (unsigned long long)pfn << PAGE_SHIFT);
  1888. break;
  1889. case MLX5_IB_MMAP_CLOCK_INFO:
  1890. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1891. case MLX5_IB_MMAP_DEVICE_MEM:
  1892. return dm_mmap(ibcontext, vma);
  1893. default:
  1894. return -EINVAL;
  1895. }
  1896. return 0;
  1897. }
  1898. struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
  1899. struct ib_ucontext *context,
  1900. struct ib_dm_alloc_attr *attr,
  1901. struct uverbs_attr_bundle *attrs)
  1902. {
  1903. u64 act_size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE);
  1904. struct mlx5_memic *memic = &to_mdev(ibdev)->memic;
  1905. phys_addr_t memic_addr;
  1906. struct mlx5_ib_dm *dm;
  1907. u64 start_offset;
  1908. u32 page_idx;
  1909. int err;
  1910. dm = kzalloc(sizeof(*dm), GFP_KERNEL);
  1911. if (!dm)
  1912. return ERR_PTR(-ENOMEM);
  1913. mlx5_ib_dbg(to_mdev(ibdev), "alloc_memic req: user_length=0x%llx act_length=0x%llx log_alignment=%d\n",
  1914. attr->length, act_size, attr->alignment);
  1915. err = mlx5_cmd_alloc_memic(memic, &memic_addr,
  1916. act_size, attr->alignment);
  1917. if (err)
  1918. goto err_free;
  1919. start_offset = memic_addr & ~PAGE_MASK;
  1920. page_idx = (memic_addr - pci_resource_start(memic->dev->pdev, 0) -
  1921. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1922. PAGE_SHIFT;
  1923. err = uverbs_copy_to(attrs,
  1924. MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  1925. &start_offset, sizeof(start_offset));
  1926. if (err)
  1927. goto err_dealloc;
  1928. err = uverbs_copy_to(attrs,
  1929. MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  1930. &page_idx, sizeof(page_idx));
  1931. if (err)
  1932. goto err_dealloc;
  1933. bitmap_set(to_mucontext(context)->dm_pages, page_idx,
  1934. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1935. dm->dev_addr = memic_addr;
  1936. return &dm->ibdm;
  1937. err_dealloc:
  1938. mlx5_cmd_dealloc_memic(memic, memic_addr,
  1939. act_size);
  1940. err_free:
  1941. kfree(dm);
  1942. return ERR_PTR(err);
  1943. }
  1944. int mlx5_ib_dealloc_dm(struct ib_dm *ibdm)
  1945. {
  1946. struct mlx5_memic *memic = &to_mdev(ibdm->device)->memic;
  1947. struct mlx5_ib_dm *dm = to_mdm(ibdm);
  1948. u64 act_size = roundup(dm->ibdm.length, MLX5_MEMIC_BASE_SIZE);
  1949. u32 page_idx;
  1950. int ret;
  1951. ret = mlx5_cmd_dealloc_memic(memic, dm->dev_addr, act_size);
  1952. if (ret)
  1953. return ret;
  1954. page_idx = (dm->dev_addr - pci_resource_start(memic->dev->pdev, 0) -
  1955. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1956. PAGE_SHIFT;
  1957. bitmap_clear(to_mucontext(ibdm->uobject->context)->dm_pages,
  1958. page_idx,
  1959. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1960. kfree(dm);
  1961. return 0;
  1962. }
  1963. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1964. struct ib_ucontext *context,
  1965. struct ib_udata *udata)
  1966. {
  1967. struct mlx5_ib_alloc_pd_resp resp;
  1968. struct mlx5_ib_pd *pd;
  1969. int err;
  1970. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1971. if (!pd)
  1972. return ERR_PTR(-ENOMEM);
  1973. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1974. if (err) {
  1975. kfree(pd);
  1976. return ERR_PTR(err);
  1977. }
  1978. if (context) {
  1979. resp.pdn = pd->pdn;
  1980. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1981. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1982. kfree(pd);
  1983. return ERR_PTR(-EFAULT);
  1984. }
  1985. }
  1986. return &pd->ibpd;
  1987. }
  1988. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1989. {
  1990. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1991. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1992. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1993. kfree(mpd);
  1994. return 0;
  1995. }
  1996. enum {
  1997. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1998. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1999. MATCH_CRITERIA_ENABLE_INNER_BIT
  2000. };
  2001. #define HEADER_IS_ZERO(match_criteria, headers) \
  2002. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  2003. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  2004. static u8 get_match_criteria_enable(u32 *match_criteria)
  2005. {
  2006. u8 match_criteria_enable;
  2007. match_criteria_enable =
  2008. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  2009. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  2010. match_criteria_enable |=
  2011. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  2012. MATCH_CRITERIA_ENABLE_MISC_BIT;
  2013. match_criteria_enable |=
  2014. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  2015. MATCH_CRITERIA_ENABLE_INNER_BIT;
  2016. return match_criteria_enable;
  2017. }
  2018. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  2019. {
  2020. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  2021. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  2022. }
  2023. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  2024. bool inner)
  2025. {
  2026. if (inner) {
  2027. MLX5_SET(fte_match_set_misc,
  2028. misc_c, inner_ipv6_flow_label, mask);
  2029. MLX5_SET(fte_match_set_misc,
  2030. misc_v, inner_ipv6_flow_label, val);
  2031. } else {
  2032. MLX5_SET(fte_match_set_misc,
  2033. misc_c, outer_ipv6_flow_label, mask);
  2034. MLX5_SET(fte_match_set_misc,
  2035. misc_v, outer_ipv6_flow_label, val);
  2036. }
  2037. }
  2038. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  2039. {
  2040. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  2041. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  2042. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  2043. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  2044. }
  2045. #define LAST_ETH_FIELD vlan_tag
  2046. #define LAST_IB_FIELD sl
  2047. #define LAST_IPV4_FIELD tos
  2048. #define LAST_IPV6_FIELD traffic_class
  2049. #define LAST_TCP_UDP_FIELD src_port
  2050. #define LAST_TUNNEL_FIELD tunnel_id
  2051. #define LAST_FLOW_TAG_FIELD tag_id
  2052. #define LAST_DROP_FIELD size
  2053. /* Field is the last supported field */
  2054. #define FIELDS_NOT_SUPPORTED(filter, field)\
  2055. memchr_inv((void *)&filter.field +\
  2056. sizeof(filter.field), 0,\
  2057. sizeof(filter) -\
  2058. offsetof(typeof(filter), field) -\
  2059. sizeof(filter.field))
  2060. static int parse_flow_flow_action(const union ib_flow_spec *ib_spec,
  2061. const struct ib_flow_attr *flow_attr,
  2062. struct mlx5_flow_act *action)
  2063. {
  2064. struct mlx5_ib_flow_action *maction = to_mflow_act(ib_spec->action.act);
  2065. switch (maction->ib_action.type) {
  2066. case IB_FLOW_ACTION_ESP:
  2067. /* Currently only AES_GCM keymat is supported by the driver */
  2068. action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx;
  2069. action->action |= flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS ?
  2070. MLX5_FLOW_CONTEXT_ACTION_ENCRYPT :
  2071. MLX5_FLOW_CONTEXT_ACTION_DECRYPT;
  2072. return 0;
  2073. default:
  2074. return -EOPNOTSUPP;
  2075. }
  2076. }
  2077. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  2078. u32 *match_v, const union ib_flow_spec *ib_spec,
  2079. const struct ib_flow_attr *flow_attr,
  2080. struct mlx5_flow_act *action)
  2081. {
  2082. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2083. misc_parameters);
  2084. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2085. misc_parameters);
  2086. void *headers_c;
  2087. void *headers_v;
  2088. int match_ipv;
  2089. int ret;
  2090. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2091. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2092. inner_headers);
  2093. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2094. inner_headers);
  2095. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2096. ft_field_support.inner_ip_version);
  2097. } else {
  2098. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2099. outer_headers);
  2100. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2101. outer_headers);
  2102. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2103. ft_field_support.outer_ip_version);
  2104. }
  2105. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  2106. case IB_FLOW_SPEC_ETH:
  2107. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  2108. return -EOPNOTSUPP;
  2109. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2110. dmac_47_16),
  2111. ib_spec->eth.mask.dst_mac);
  2112. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2113. dmac_47_16),
  2114. ib_spec->eth.val.dst_mac);
  2115. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2116. smac_47_16),
  2117. ib_spec->eth.mask.src_mac);
  2118. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2119. smac_47_16),
  2120. ib_spec->eth.val.src_mac);
  2121. if (ib_spec->eth.mask.vlan_tag) {
  2122. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2123. cvlan_tag, 1);
  2124. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2125. cvlan_tag, 1);
  2126. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2127. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  2128. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2129. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  2130. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2131. first_cfi,
  2132. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  2133. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2134. first_cfi,
  2135. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  2136. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2137. first_prio,
  2138. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2139. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2140. first_prio,
  2141. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2142. }
  2143. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2144. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2145. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2146. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2147. break;
  2148. case IB_FLOW_SPEC_IPV4:
  2149. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2150. return -EOPNOTSUPP;
  2151. if (match_ipv) {
  2152. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2153. ip_version, 0xf);
  2154. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2155. ip_version, MLX5_FS_IPV4_VERSION);
  2156. } else {
  2157. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2158. ethertype, 0xffff);
  2159. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2160. ethertype, ETH_P_IP);
  2161. }
  2162. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2163. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2164. &ib_spec->ipv4.mask.src_ip,
  2165. sizeof(ib_spec->ipv4.mask.src_ip));
  2166. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2167. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2168. &ib_spec->ipv4.val.src_ip,
  2169. sizeof(ib_spec->ipv4.val.src_ip));
  2170. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2171. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2172. &ib_spec->ipv4.mask.dst_ip,
  2173. sizeof(ib_spec->ipv4.mask.dst_ip));
  2174. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2175. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2176. &ib_spec->ipv4.val.dst_ip,
  2177. sizeof(ib_spec->ipv4.val.dst_ip));
  2178. set_tos(headers_c, headers_v,
  2179. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2180. set_proto(headers_c, headers_v,
  2181. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  2182. break;
  2183. case IB_FLOW_SPEC_IPV6:
  2184. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2185. return -EOPNOTSUPP;
  2186. if (match_ipv) {
  2187. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2188. ip_version, 0xf);
  2189. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2190. ip_version, MLX5_FS_IPV6_VERSION);
  2191. } else {
  2192. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2193. ethertype, 0xffff);
  2194. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2195. ethertype, ETH_P_IPV6);
  2196. }
  2197. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2198. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2199. &ib_spec->ipv6.mask.src_ip,
  2200. sizeof(ib_spec->ipv6.mask.src_ip));
  2201. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2202. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2203. &ib_spec->ipv6.val.src_ip,
  2204. sizeof(ib_spec->ipv6.val.src_ip));
  2205. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2206. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2207. &ib_spec->ipv6.mask.dst_ip,
  2208. sizeof(ib_spec->ipv6.mask.dst_ip));
  2209. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2210. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2211. &ib_spec->ipv6.val.dst_ip,
  2212. sizeof(ib_spec->ipv6.val.dst_ip));
  2213. set_tos(headers_c, headers_v,
  2214. ib_spec->ipv6.mask.traffic_class,
  2215. ib_spec->ipv6.val.traffic_class);
  2216. set_proto(headers_c, headers_v,
  2217. ib_spec->ipv6.mask.next_hdr,
  2218. ib_spec->ipv6.val.next_hdr);
  2219. set_flow_label(misc_params_c, misc_params_v,
  2220. ntohl(ib_spec->ipv6.mask.flow_label),
  2221. ntohl(ib_spec->ipv6.val.flow_label),
  2222. ib_spec->type & IB_FLOW_SPEC_INNER);
  2223. break;
  2224. case IB_FLOW_SPEC_ESP:
  2225. if (ib_spec->esp.mask.seq)
  2226. return -EOPNOTSUPP;
  2227. MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi,
  2228. ntohl(ib_spec->esp.mask.spi));
  2229. MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi,
  2230. ntohl(ib_spec->esp.val.spi));
  2231. break;
  2232. case IB_FLOW_SPEC_TCP:
  2233. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2234. LAST_TCP_UDP_FIELD))
  2235. return -EOPNOTSUPP;
  2236. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2237. 0xff);
  2238. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2239. IPPROTO_TCP);
  2240. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2241. ntohs(ib_spec->tcp_udp.mask.src_port));
  2242. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2243. ntohs(ib_spec->tcp_udp.val.src_port));
  2244. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2245. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2246. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2247. ntohs(ib_spec->tcp_udp.val.dst_port));
  2248. break;
  2249. case IB_FLOW_SPEC_UDP:
  2250. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2251. LAST_TCP_UDP_FIELD))
  2252. return -EOPNOTSUPP;
  2253. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2254. 0xff);
  2255. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2256. IPPROTO_UDP);
  2257. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2258. ntohs(ib_spec->tcp_udp.mask.src_port));
  2259. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2260. ntohs(ib_spec->tcp_udp.val.src_port));
  2261. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2262. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2263. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2264. ntohs(ib_spec->tcp_udp.val.dst_port));
  2265. break;
  2266. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2267. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2268. LAST_TUNNEL_FIELD))
  2269. return -EOPNOTSUPP;
  2270. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2271. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2272. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2273. ntohl(ib_spec->tunnel.val.tunnel_id));
  2274. break;
  2275. case IB_FLOW_SPEC_ACTION_TAG:
  2276. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2277. LAST_FLOW_TAG_FIELD))
  2278. return -EOPNOTSUPP;
  2279. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2280. return -EINVAL;
  2281. action->flow_tag = ib_spec->flow_tag.tag_id;
  2282. action->has_flow_tag = true;
  2283. break;
  2284. case IB_FLOW_SPEC_ACTION_DROP:
  2285. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2286. LAST_DROP_FIELD))
  2287. return -EOPNOTSUPP;
  2288. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2289. break;
  2290. case IB_FLOW_SPEC_ACTION_HANDLE:
  2291. ret = parse_flow_flow_action(ib_spec, flow_attr, action);
  2292. if (ret)
  2293. return ret;
  2294. break;
  2295. default:
  2296. return -EINVAL;
  2297. }
  2298. return 0;
  2299. }
  2300. /* If a flow could catch both multicast and unicast packets,
  2301. * it won't fall into the multicast flow steering table and this rule
  2302. * could steal other multicast packets.
  2303. */
  2304. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2305. {
  2306. union ib_flow_spec *flow_spec;
  2307. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2308. ib_attr->num_of_specs < 1)
  2309. return false;
  2310. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2311. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2312. struct ib_flow_spec_ipv4 *ipv4_spec;
  2313. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2314. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2315. return true;
  2316. return false;
  2317. }
  2318. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2319. struct ib_flow_spec_eth *eth_spec;
  2320. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2321. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2322. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2323. }
  2324. return false;
  2325. }
  2326. enum valid_spec {
  2327. VALID_SPEC_INVALID,
  2328. VALID_SPEC_VALID,
  2329. VALID_SPEC_NA,
  2330. };
  2331. static enum valid_spec
  2332. is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev,
  2333. const struct mlx5_flow_spec *spec,
  2334. const struct mlx5_flow_act *flow_act,
  2335. bool egress)
  2336. {
  2337. const u32 *match_c = spec->match_criteria;
  2338. bool is_crypto =
  2339. (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  2340. MLX5_FLOW_CONTEXT_ACTION_DECRYPT));
  2341. bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c);
  2342. bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP;
  2343. /*
  2344. * Currently only crypto is supported in egress, when regular egress
  2345. * rules would be supported, always return VALID_SPEC_NA.
  2346. */
  2347. if (!is_crypto)
  2348. return egress ? VALID_SPEC_INVALID : VALID_SPEC_NA;
  2349. return is_crypto && is_ipsec &&
  2350. (!egress || (!is_drop && !flow_act->has_flow_tag)) ?
  2351. VALID_SPEC_VALID : VALID_SPEC_INVALID;
  2352. }
  2353. static bool is_valid_spec(struct mlx5_core_dev *mdev,
  2354. const struct mlx5_flow_spec *spec,
  2355. const struct mlx5_flow_act *flow_act,
  2356. bool egress)
  2357. {
  2358. /* We curretly only support ipsec egress flow */
  2359. return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID;
  2360. }
  2361. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2362. const struct ib_flow_attr *flow_attr,
  2363. bool check_inner)
  2364. {
  2365. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2366. int match_ipv = check_inner ?
  2367. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2368. ft_field_support.inner_ip_version) :
  2369. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2370. ft_field_support.outer_ip_version);
  2371. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2372. bool ipv4_spec_valid, ipv6_spec_valid;
  2373. unsigned int ip_spec_type = 0;
  2374. bool has_ethertype = false;
  2375. unsigned int spec_index;
  2376. bool mask_valid = true;
  2377. u16 eth_type = 0;
  2378. bool type_valid;
  2379. /* Validate that ethertype is correct */
  2380. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2381. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2382. ib_spec->eth.mask.ether_type) {
  2383. mask_valid = (ib_spec->eth.mask.ether_type ==
  2384. htons(0xffff));
  2385. has_ethertype = true;
  2386. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2387. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2388. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2389. ip_spec_type = ib_spec->type;
  2390. }
  2391. ib_spec = (void *)ib_spec + ib_spec->size;
  2392. }
  2393. type_valid = (!has_ethertype) || (!ip_spec_type);
  2394. if (!type_valid && mask_valid) {
  2395. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2396. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2397. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2398. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2399. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2400. (((eth_type == ETH_P_MPLS_UC) ||
  2401. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2402. }
  2403. return type_valid;
  2404. }
  2405. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2406. const struct ib_flow_attr *flow_attr)
  2407. {
  2408. return is_valid_ethertype(mdev, flow_attr, false) &&
  2409. is_valid_ethertype(mdev, flow_attr, true);
  2410. }
  2411. static void put_flow_table(struct mlx5_ib_dev *dev,
  2412. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2413. {
  2414. prio->refcount -= !!ft_added;
  2415. if (!prio->refcount) {
  2416. mlx5_destroy_flow_table(prio->flow_table);
  2417. prio->flow_table = NULL;
  2418. }
  2419. }
  2420. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2421. {
  2422. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  2423. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2424. struct mlx5_ib_flow_handler,
  2425. ibflow);
  2426. struct mlx5_ib_flow_handler *iter, *tmp;
  2427. mutex_lock(&dev->flow_db->lock);
  2428. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2429. mlx5_del_flow_rules(iter->rule);
  2430. put_flow_table(dev, iter->prio, true);
  2431. list_del(&iter->list);
  2432. kfree(iter);
  2433. }
  2434. mlx5_del_flow_rules(handler->rule);
  2435. put_flow_table(dev, handler->prio, true);
  2436. mutex_unlock(&dev->flow_db->lock);
  2437. kfree(handler);
  2438. return 0;
  2439. }
  2440. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2441. {
  2442. priority *= 2;
  2443. if (!dont_trap)
  2444. priority++;
  2445. return priority;
  2446. }
  2447. enum flow_table_type {
  2448. MLX5_IB_FT_RX,
  2449. MLX5_IB_FT_TX
  2450. };
  2451. #define MLX5_FS_MAX_TYPES 6
  2452. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2453. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2454. struct ib_flow_attr *flow_attr,
  2455. enum flow_table_type ft_type)
  2456. {
  2457. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2458. struct mlx5_flow_namespace *ns = NULL;
  2459. struct mlx5_ib_flow_prio *prio;
  2460. struct mlx5_flow_table *ft;
  2461. int max_table_size;
  2462. int num_entries;
  2463. int num_groups;
  2464. int priority;
  2465. int err = 0;
  2466. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2467. log_max_ft_size));
  2468. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2469. if (ft_type == MLX5_IB_FT_TX)
  2470. priority = 0;
  2471. else if (flow_is_multicast_only(flow_attr) &&
  2472. !dont_trap)
  2473. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2474. else
  2475. priority = ib_prio_to_core_prio(flow_attr->priority,
  2476. dont_trap);
  2477. ns = mlx5_get_flow_namespace(dev->mdev,
  2478. ft_type == MLX5_IB_FT_TX ?
  2479. MLX5_FLOW_NAMESPACE_EGRESS :
  2480. MLX5_FLOW_NAMESPACE_BYPASS);
  2481. num_entries = MLX5_FS_MAX_ENTRIES;
  2482. num_groups = MLX5_FS_MAX_TYPES;
  2483. prio = &dev->flow_db->prios[priority];
  2484. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2485. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2486. ns = mlx5_get_flow_namespace(dev->mdev,
  2487. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2488. build_leftovers_ft_param(&priority,
  2489. &num_entries,
  2490. &num_groups);
  2491. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2492. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2493. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2494. allow_sniffer_and_nic_rx_shared_tir))
  2495. return ERR_PTR(-ENOTSUPP);
  2496. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2497. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2498. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2499. prio = &dev->flow_db->sniffer[ft_type];
  2500. priority = 0;
  2501. num_entries = 1;
  2502. num_groups = 1;
  2503. }
  2504. if (!ns)
  2505. return ERR_PTR(-ENOTSUPP);
  2506. if (num_entries > max_table_size)
  2507. return ERR_PTR(-ENOMEM);
  2508. ft = prio->flow_table;
  2509. if (!ft) {
  2510. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2511. num_entries,
  2512. num_groups,
  2513. 0, 0);
  2514. if (!IS_ERR(ft)) {
  2515. prio->refcount = 0;
  2516. prio->flow_table = ft;
  2517. } else {
  2518. err = PTR_ERR(ft);
  2519. }
  2520. }
  2521. return err ? ERR_PTR(err) : prio;
  2522. }
  2523. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2524. struct mlx5_flow_spec *spec,
  2525. u32 underlay_qpn)
  2526. {
  2527. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2528. spec->match_criteria,
  2529. misc_parameters);
  2530. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2531. misc_parameters);
  2532. if (underlay_qpn &&
  2533. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2534. ft_field_support.bth_dst_qp)) {
  2535. MLX5_SET(fte_match_set_misc,
  2536. misc_params_v, bth_dst_qp, underlay_qpn);
  2537. MLX5_SET(fte_match_set_misc,
  2538. misc_params_c, bth_dst_qp, 0xffffff);
  2539. }
  2540. }
  2541. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2542. struct mlx5_ib_flow_prio *ft_prio,
  2543. const struct ib_flow_attr *flow_attr,
  2544. struct mlx5_flow_destination *dst,
  2545. u32 underlay_qpn)
  2546. {
  2547. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2548. struct mlx5_ib_flow_handler *handler;
  2549. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2550. struct mlx5_flow_spec *spec;
  2551. struct mlx5_flow_destination *rule_dst = dst;
  2552. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2553. unsigned int spec_index;
  2554. int err = 0;
  2555. int dest_num = 1;
  2556. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2557. if (!is_valid_attr(dev->mdev, flow_attr))
  2558. return ERR_PTR(-EINVAL);
  2559. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2560. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2561. if (!handler || !spec) {
  2562. err = -ENOMEM;
  2563. goto free;
  2564. }
  2565. INIT_LIST_HEAD(&handler->list);
  2566. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2567. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2568. spec->match_value,
  2569. ib_flow, flow_attr, &flow_act);
  2570. if (err < 0)
  2571. goto free;
  2572. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2573. }
  2574. if (!flow_is_multicast_only(flow_attr))
  2575. set_underlay_qp(dev, spec, underlay_qpn);
  2576. if (dev->rep) {
  2577. void *misc;
  2578. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2579. misc_parameters);
  2580. MLX5_SET(fte_match_set_misc, misc, source_port,
  2581. dev->rep->vport);
  2582. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2583. misc_parameters);
  2584. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2585. }
  2586. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2587. if (is_egress &&
  2588. !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) {
  2589. err = -EINVAL;
  2590. goto free;
  2591. }
  2592. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2593. rule_dst = NULL;
  2594. dest_num = 0;
  2595. } else {
  2596. if (is_egress)
  2597. flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  2598. else
  2599. flow_act.action |=
  2600. dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2601. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2602. }
  2603. if (flow_act.has_flow_tag &&
  2604. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2605. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2606. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2607. flow_act.flow_tag, flow_attr->type);
  2608. err = -EINVAL;
  2609. goto free;
  2610. }
  2611. handler->rule = mlx5_add_flow_rules(ft, spec,
  2612. &flow_act,
  2613. rule_dst, dest_num);
  2614. if (IS_ERR(handler->rule)) {
  2615. err = PTR_ERR(handler->rule);
  2616. goto free;
  2617. }
  2618. ft_prio->refcount++;
  2619. handler->prio = ft_prio;
  2620. ft_prio->flow_table = ft;
  2621. free:
  2622. if (err)
  2623. kfree(handler);
  2624. kvfree(spec);
  2625. return err ? ERR_PTR(err) : handler;
  2626. }
  2627. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2628. struct mlx5_ib_flow_prio *ft_prio,
  2629. const struct ib_flow_attr *flow_attr,
  2630. struct mlx5_flow_destination *dst)
  2631. {
  2632. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
  2633. }
  2634. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2635. struct mlx5_ib_flow_prio *ft_prio,
  2636. struct ib_flow_attr *flow_attr,
  2637. struct mlx5_flow_destination *dst)
  2638. {
  2639. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2640. struct mlx5_ib_flow_handler *handler = NULL;
  2641. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2642. if (!IS_ERR(handler)) {
  2643. handler_dst = create_flow_rule(dev, ft_prio,
  2644. flow_attr, dst);
  2645. if (IS_ERR(handler_dst)) {
  2646. mlx5_del_flow_rules(handler->rule);
  2647. ft_prio->refcount--;
  2648. kfree(handler);
  2649. handler = handler_dst;
  2650. } else {
  2651. list_add(&handler_dst->list, &handler->list);
  2652. }
  2653. }
  2654. return handler;
  2655. }
  2656. enum {
  2657. LEFTOVERS_MC,
  2658. LEFTOVERS_UC,
  2659. };
  2660. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2661. struct mlx5_ib_flow_prio *ft_prio,
  2662. struct ib_flow_attr *flow_attr,
  2663. struct mlx5_flow_destination *dst)
  2664. {
  2665. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2666. struct mlx5_ib_flow_handler *handler = NULL;
  2667. static struct {
  2668. struct ib_flow_attr flow_attr;
  2669. struct ib_flow_spec_eth eth_flow;
  2670. } leftovers_specs[] = {
  2671. [LEFTOVERS_MC] = {
  2672. .flow_attr = {
  2673. .num_of_specs = 1,
  2674. .size = sizeof(leftovers_specs[0])
  2675. },
  2676. .eth_flow = {
  2677. .type = IB_FLOW_SPEC_ETH,
  2678. .size = sizeof(struct ib_flow_spec_eth),
  2679. .mask = {.dst_mac = {0x1} },
  2680. .val = {.dst_mac = {0x1} }
  2681. }
  2682. },
  2683. [LEFTOVERS_UC] = {
  2684. .flow_attr = {
  2685. .num_of_specs = 1,
  2686. .size = sizeof(leftovers_specs[0])
  2687. },
  2688. .eth_flow = {
  2689. .type = IB_FLOW_SPEC_ETH,
  2690. .size = sizeof(struct ib_flow_spec_eth),
  2691. .mask = {.dst_mac = {0x1} },
  2692. .val = {.dst_mac = {} }
  2693. }
  2694. }
  2695. };
  2696. handler = create_flow_rule(dev, ft_prio,
  2697. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2698. dst);
  2699. if (!IS_ERR(handler) &&
  2700. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2701. handler_ucast = create_flow_rule(dev, ft_prio,
  2702. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2703. dst);
  2704. if (IS_ERR(handler_ucast)) {
  2705. mlx5_del_flow_rules(handler->rule);
  2706. ft_prio->refcount--;
  2707. kfree(handler);
  2708. handler = handler_ucast;
  2709. } else {
  2710. list_add(&handler_ucast->list, &handler->list);
  2711. }
  2712. }
  2713. return handler;
  2714. }
  2715. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2716. struct mlx5_ib_flow_prio *ft_rx,
  2717. struct mlx5_ib_flow_prio *ft_tx,
  2718. struct mlx5_flow_destination *dst)
  2719. {
  2720. struct mlx5_ib_flow_handler *handler_rx;
  2721. struct mlx5_ib_flow_handler *handler_tx;
  2722. int err;
  2723. static const struct ib_flow_attr flow_attr = {
  2724. .num_of_specs = 0,
  2725. .size = sizeof(flow_attr)
  2726. };
  2727. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2728. if (IS_ERR(handler_rx)) {
  2729. err = PTR_ERR(handler_rx);
  2730. goto err;
  2731. }
  2732. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2733. if (IS_ERR(handler_tx)) {
  2734. err = PTR_ERR(handler_tx);
  2735. goto err_tx;
  2736. }
  2737. list_add(&handler_tx->list, &handler_rx->list);
  2738. return handler_rx;
  2739. err_tx:
  2740. mlx5_del_flow_rules(handler_rx->rule);
  2741. ft_rx->refcount--;
  2742. kfree(handler_rx);
  2743. err:
  2744. return ERR_PTR(err);
  2745. }
  2746. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2747. struct ib_flow_attr *flow_attr,
  2748. int domain)
  2749. {
  2750. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2751. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2752. struct mlx5_ib_flow_handler *handler = NULL;
  2753. struct mlx5_flow_destination *dst = NULL;
  2754. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2755. struct mlx5_ib_flow_prio *ft_prio;
  2756. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2757. int err;
  2758. int underlay_qpn;
  2759. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  2760. return ERR_PTR(-ENOMEM);
  2761. if (domain != IB_FLOW_DOMAIN_USER ||
  2762. flow_attr->port > dev->num_ports ||
  2763. (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP |
  2764. IB_FLOW_ATTR_FLAGS_EGRESS)))
  2765. return ERR_PTR(-EINVAL);
  2766. if (is_egress &&
  2767. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2768. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT))
  2769. return ERR_PTR(-EINVAL);
  2770. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  2771. if (!dst)
  2772. return ERR_PTR(-ENOMEM);
  2773. mutex_lock(&dev->flow_db->lock);
  2774. ft_prio = get_flow_table(dev, flow_attr,
  2775. is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX);
  2776. if (IS_ERR(ft_prio)) {
  2777. err = PTR_ERR(ft_prio);
  2778. goto unlock;
  2779. }
  2780. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2781. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  2782. if (IS_ERR(ft_prio_tx)) {
  2783. err = PTR_ERR(ft_prio_tx);
  2784. ft_prio_tx = NULL;
  2785. goto destroy_ft;
  2786. }
  2787. }
  2788. if (is_egress) {
  2789. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  2790. } else {
  2791. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  2792. if (mqp->flags & MLX5_IB_QP_RSS)
  2793. dst->tir_num = mqp->rss_qp.tirn;
  2794. else
  2795. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  2796. }
  2797. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2798. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  2799. handler = create_dont_trap_rule(dev, ft_prio,
  2800. flow_attr, dst);
  2801. } else {
  2802. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  2803. mqp->underlay_qpn : 0;
  2804. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  2805. dst, underlay_qpn);
  2806. }
  2807. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2808. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2809. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  2810. dst);
  2811. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2812. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  2813. } else {
  2814. err = -EINVAL;
  2815. goto destroy_ft;
  2816. }
  2817. if (IS_ERR(handler)) {
  2818. err = PTR_ERR(handler);
  2819. handler = NULL;
  2820. goto destroy_ft;
  2821. }
  2822. mutex_unlock(&dev->flow_db->lock);
  2823. kfree(dst);
  2824. return &handler->ibflow;
  2825. destroy_ft:
  2826. put_flow_table(dev, ft_prio, false);
  2827. if (ft_prio_tx)
  2828. put_flow_table(dev, ft_prio_tx, false);
  2829. unlock:
  2830. mutex_unlock(&dev->flow_db->lock);
  2831. kfree(dst);
  2832. kfree(handler);
  2833. return ERR_PTR(err);
  2834. }
  2835. static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags)
  2836. {
  2837. u32 flags = 0;
  2838. if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA)
  2839. flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA;
  2840. return flags;
  2841. }
  2842. #define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA
  2843. static struct ib_flow_action *
  2844. mlx5_ib_create_flow_action_esp(struct ib_device *device,
  2845. const struct ib_flow_action_attrs_esp *attr,
  2846. struct uverbs_attr_bundle *attrs)
  2847. {
  2848. struct mlx5_ib_dev *mdev = to_mdev(device);
  2849. struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm;
  2850. struct mlx5_accel_esp_xfrm_attrs accel_attrs = {};
  2851. struct mlx5_ib_flow_action *action;
  2852. u64 action_flags;
  2853. u64 flags;
  2854. int err = 0;
  2855. if (IS_UVERBS_COPY_ERR(uverbs_copy_from(&action_flags, attrs,
  2856. MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS)))
  2857. return ERR_PTR(-EFAULT);
  2858. if (action_flags >= (MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1))
  2859. return ERR_PTR(-EOPNOTSUPP);
  2860. flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags);
  2861. /* We current only support a subset of the standard features. Only a
  2862. * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn
  2863. * (with overlap). Full offload mode isn't supported.
  2864. */
  2865. if (!attr->keymat || attr->replay || attr->encap ||
  2866. attr->spi || attr->seq || attr->tfc_pad ||
  2867. attr->hard_limit_pkts ||
  2868. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  2869. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)))
  2870. return ERR_PTR(-EOPNOTSUPP);
  2871. if (attr->keymat->protocol !=
  2872. IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM)
  2873. return ERR_PTR(-EOPNOTSUPP);
  2874. aes_gcm = &attr->keymat->keymat.aes_gcm;
  2875. if (aes_gcm->icv_len != 16 ||
  2876. aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ)
  2877. return ERR_PTR(-EOPNOTSUPP);
  2878. action = kmalloc(sizeof(*action), GFP_KERNEL);
  2879. if (!action)
  2880. return ERR_PTR(-ENOMEM);
  2881. action->esp_aes_gcm.ib_flags = attr->flags;
  2882. memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key,
  2883. sizeof(accel_attrs.keymat.aes_gcm.aes_key));
  2884. accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8;
  2885. memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt,
  2886. sizeof(accel_attrs.keymat.aes_gcm.salt));
  2887. memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv,
  2888. sizeof(accel_attrs.keymat.aes_gcm.seq_iv));
  2889. accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8;
  2890. accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ;
  2891. accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM;
  2892. accel_attrs.esn = attr->esn;
  2893. if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED)
  2894. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED;
  2895. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  2896. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  2897. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)
  2898. accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT;
  2899. action->esp_aes_gcm.ctx =
  2900. mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags);
  2901. if (IS_ERR(action->esp_aes_gcm.ctx)) {
  2902. err = PTR_ERR(action->esp_aes_gcm.ctx);
  2903. goto err_parse;
  2904. }
  2905. action->esp_aes_gcm.ib_flags = attr->flags;
  2906. return &action->ib_action;
  2907. err_parse:
  2908. kfree(action);
  2909. return ERR_PTR(err);
  2910. }
  2911. static int
  2912. mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action,
  2913. const struct ib_flow_action_attrs_esp *attr,
  2914. struct uverbs_attr_bundle *attrs)
  2915. {
  2916. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  2917. struct mlx5_accel_esp_xfrm_attrs accel_attrs;
  2918. int err = 0;
  2919. if (attr->keymat || attr->replay || attr->encap ||
  2920. attr->spi || attr->seq || attr->tfc_pad ||
  2921. attr->hard_limit_pkts ||
  2922. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  2923. IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS |
  2924. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)))
  2925. return -EOPNOTSUPP;
  2926. /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can
  2927. * be modified.
  2928. */
  2929. if (!(maction->esp_aes_gcm.ib_flags &
  2930. IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) &&
  2931. attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  2932. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))
  2933. return -EINVAL;
  2934. memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs,
  2935. sizeof(accel_attrs));
  2936. accel_attrs.esn = attr->esn;
  2937. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  2938. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  2939. else
  2940. accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  2941. err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx,
  2942. &accel_attrs);
  2943. if (err)
  2944. return err;
  2945. maction->esp_aes_gcm.ib_flags &=
  2946. ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  2947. maction->esp_aes_gcm.ib_flags |=
  2948. attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  2949. return 0;
  2950. }
  2951. static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action)
  2952. {
  2953. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  2954. switch (action->type) {
  2955. case IB_FLOW_ACTION_ESP:
  2956. /*
  2957. * We only support aes_gcm by now, so we implicitly know this is
  2958. * the underline crypto.
  2959. */
  2960. mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx);
  2961. break;
  2962. default:
  2963. WARN_ON(true);
  2964. break;
  2965. }
  2966. kfree(maction);
  2967. return 0;
  2968. }
  2969. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2970. {
  2971. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2972. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  2973. int err;
  2974. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  2975. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  2976. return -EOPNOTSUPP;
  2977. }
  2978. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  2979. if (err)
  2980. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  2981. ibqp->qp_num, gid->raw);
  2982. return err;
  2983. }
  2984. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  2985. {
  2986. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2987. int err;
  2988. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  2989. if (err)
  2990. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  2991. ibqp->qp_num, gid->raw);
  2992. return err;
  2993. }
  2994. static int init_node_data(struct mlx5_ib_dev *dev)
  2995. {
  2996. int err;
  2997. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  2998. if (err)
  2999. return err;
  3000. dev->mdev->rev_id = dev->mdev->pdev->revision;
  3001. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  3002. }
  3003. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  3004. char *buf)
  3005. {
  3006. struct mlx5_ib_dev *dev =
  3007. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3008. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  3009. }
  3010. static ssize_t show_reg_pages(struct device *device,
  3011. struct device_attribute *attr, char *buf)
  3012. {
  3013. struct mlx5_ib_dev *dev =
  3014. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3015. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  3016. }
  3017. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  3018. char *buf)
  3019. {
  3020. struct mlx5_ib_dev *dev =
  3021. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3022. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  3023. }
  3024. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  3025. char *buf)
  3026. {
  3027. struct mlx5_ib_dev *dev =
  3028. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3029. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  3030. }
  3031. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  3032. char *buf)
  3033. {
  3034. struct mlx5_ib_dev *dev =
  3035. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3036. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  3037. dev->mdev->board_id);
  3038. }
  3039. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  3040. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  3041. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  3042. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  3043. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  3044. static struct device_attribute *mlx5_class_attributes[] = {
  3045. &dev_attr_hw_rev,
  3046. &dev_attr_hca_type,
  3047. &dev_attr_board_id,
  3048. &dev_attr_fw_pages,
  3049. &dev_attr_reg_pages,
  3050. };
  3051. static void pkey_change_handler(struct work_struct *work)
  3052. {
  3053. struct mlx5_ib_port_resources *ports =
  3054. container_of(work, struct mlx5_ib_port_resources,
  3055. pkey_change_work);
  3056. mutex_lock(&ports->devr->mutex);
  3057. mlx5_ib_gsi_pkey_change(ports->gsi);
  3058. mutex_unlock(&ports->devr->mutex);
  3059. }
  3060. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  3061. {
  3062. struct mlx5_ib_qp *mqp;
  3063. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  3064. struct mlx5_core_cq *mcq;
  3065. struct list_head cq_armed_list;
  3066. unsigned long flags_qp;
  3067. unsigned long flags_cq;
  3068. unsigned long flags;
  3069. INIT_LIST_HEAD(&cq_armed_list);
  3070. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  3071. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  3072. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  3073. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  3074. if (mqp->sq.tail != mqp->sq.head) {
  3075. send_mcq = to_mcq(mqp->ibqp.send_cq);
  3076. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  3077. if (send_mcq->mcq.comp &&
  3078. mqp->ibqp.send_cq->comp_handler) {
  3079. if (!send_mcq->mcq.reset_notify_added) {
  3080. send_mcq->mcq.reset_notify_added = 1;
  3081. list_add_tail(&send_mcq->mcq.reset_notify,
  3082. &cq_armed_list);
  3083. }
  3084. }
  3085. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  3086. }
  3087. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  3088. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  3089. /* no handling is needed for SRQ */
  3090. if (!mqp->ibqp.srq) {
  3091. if (mqp->rq.tail != mqp->rq.head) {
  3092. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  3093. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  3094. if (recv_mcq->mcq.comp &&
  3095. mqp->ibqp.recv_cq->comp_handler) {
  3096. if (!recv_mcq->mcq.reset_notify_added) {
  3097. recv_mcq->mcq.reset_notify_added = 1;
  3098. list_add_tail(&recv_mcq->mcq.reset_notify,
  3099. &cq_armed_list);
  3100. }
  3101. }
  3102. spin_unlock_irqrestore(&recv_mcq->lock,
  3103. flags_cq);
  3104. }
  3105. }
  3106. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  3107. }
  3108. /*At that point all inflight post send were put to be executed as of we
  3109. * lock/unlock above locks Now need to arm all involved CQs.
  3110. */
  3111. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  3112. mcq->comp(mcq);
  3113. }
  3114. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  3115. }
  3116. static void delay_drop_handler(struct work_struct *work)
  3117. {
  3118. int err;
  3119. struct mlx5_ib_delay_drop *delay_drop =
  3120. container_of(work, struct mlx5_ib_delay_drop,
  3121. delay_drop_work);
  3122. atomic_inc(&delay_drop->events_cnt);
  3123. mutex_lock(&delay_drop->lock);
  3124. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  3125. delay_drop->timeout);
  3126. if (err) {
  3127. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  3128. delay_drop->timeout);
  3129. delay_drop->activate = false;
  3130. }
  3131. mutex_unlock(&delay_drop->lock);
  3132. }
  3133. static void mlx5_ib_handle_event(struct work_struct *_work)
  3134. {
  3135. struct mlx5_ib_event_work *work =
  3136. container_of(_work, struct mlx5_ib_event_work, work);
  3137. struct mlx5_ib_dev *ibdev;
  3138. struct ib_event ibev;
  3139. bool fatal = false;
  3140. u8 port = (u8)work->param;
  3141. if (mlx5_core_is_mp_slave(work->dev)) {
  3142. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  3143. if (!ibdev)
  3144. goto out;
  3145. } else {
  3146. ibdev = work->context;
  3147. }
  3148. switch (work->event) {
  3149. case MLX5_DEV_EVENT_SYS_ERROR:
  3150. ibev.event = IB_EVENT_DEVICE_FATAL;
  3151. mlx5_ib_handle_internal_error(ibdev);
  3152. fatal = true;
  3153. break;
  3154. case MLX5_DEV_EVENT_PORT_UP:
  3155. case MLX5_DEV_EVENT_PORT_DOWN:
  3156. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  3157. /* In RoCE, port up/down events are handled in
  3158. * mlx5_netdev_event().
  3159. */
  3160. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  3161. IB_LINK_LAYER_ETHERNET)
  3162. goto out;
  3163. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  3164. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  3165. break;
  3166. case MLX5_DEV_EVENT_LID_CHANGE:
  3167. ibev.event = IB_EVENT_LID_CHANGE;
  3168. break;
  3169. case MLX5_DEV_EVENT_PKEY_CHANGE:
  3170. ibev.event = IB_EVENT_PKEY_CHANGE;
  3171. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  3172. break;
  3173. case MLX5_DEV_EVENT_GUID_CHANGE:
  3174. ibev.event = IB_EVENT_GID_CHANGE;
  3175. break;
  3176. case MLX5_DEV_EVENT_CLIENT_REREG:
  3177. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  3178. break;
  3179. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  3180. schedule_work(&ibdev->delay_drop.delay_drop_work);
  3181. goto out;
  3182. default:
  3183. goto out;
  3184. }
  3185. ibev.device = &ibdev->ib_dev;
  3186. ibev.element.port_num = port;
  3187. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  3188. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  3189. goto out;
  3190. }
  3191. if (ibdev->ib_active)
  3192. ib_dispatch_event(&ibev);
  3193. if (fatal)
  3194. ibdev->ib_active = false;
  3195. out:
  3196. kfree(work);
  3197. }
  3198. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  3199. enum mlx5_dev_event event, unsigned long param)
  3200. {
  3201. struct mlx5_ib_event_work *work;
  3202. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  3203. if (!work)
  3204. return;
  3205. INIT_WORK(&work->work, mlx5_ib_handle_event);
  3206. work->dev = dev;
  3207. work->param = param;
  3208. work->context = context;
  3209. work->event = event;
  3210. queue_work(mlx5_ib_event_wq, &work->work);
  3211. }
  3212. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  3213. {
  3214. struct mlx5_hca_vport_context vport_ctx;
  3215. int err;
  3216. int port;
  3217. for (port = 1; port <= dev->num_ports; port++) {
  3218. dev->mdev->port_caps[port - 1].has_smi = false;
  3219. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  3220. MLX5_CAP_PORT_TYPE_IB) {
  3221. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  3222. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  3223. port, 0,
  3224. &vport_ctx);
  3225. if (err) {
  3226. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  3227. port, err);
  3228. return err;
  3229. }
  3230. dev->mdev->port_caps[port - 1].has_smi =
  3231. vport_ctx.has_smi;
  3232. } else {
  3233. dev->mdev->port_caps[port - 1].has_smi = true;
  3234. }
  3235. }
  3236. }
  3237. return 0;
  3238. }
  3239. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  3240. {
  3241. int port;
  3242. for (port = 1; port <= dev->num_ports; port++)
  3243. mlx5_query_ext_port_caps(dev, port);
  3244. }
  3245. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  3246. {
  3247. struct ib_device_attr *dprops = NULL;
  3248. struct ib_port_attr *pprops = NULL;
  3249. int err = -ENOMEM;
  3250. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  3251. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  3252. if (!pprops)
  3253. goto out;
  3254. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  3255. if (!dprops)
  3256. goto out;
  3257. err = set_has_smi_cap(dev);
  3258. if (err)
  3259. goto out;
  3260. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  3261. if (err) {
  3262. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  3263. goto out;
  3264. }
  3265. memset(pprops, 0, sizeof(*pprops));
  3266. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  3267. if (err) {
  3268. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  3269. port, err);
  3270. goto out;
  3271. }
  3272. dev->mdev->port_caps[port - 1].pkey_table_len =
  3273. dprops->max_pkeys;
  3274. dev->mdev->port_caps[port - 1].gid_table_len =
  3275. pprops->gid_tbl_len;
  3276. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  3277. port, dprops->max_pkeys, pprops->gid_tbl_len);
  3278. out:
  3279. kfree(pprops);
  3280. kfree(dprops);
  3281. return err;
  3282. }
  3283. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  3284. {
  3285. int err;
  3286. err = mlx5_mr_cache_cleanup(dev);
  3287. if (err)
  3288. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  3289. if (dev->umrc.qp)
  3290. mlx5_ib_destroy_qp(dev->umrc.qp);
  3291. if (dev->umrc.cq)
  3292. ib_free_cq(dev->umrc.cq);
  3293. if (dev->umrc.pd)
  3294. ib_dealloc_pd(dev->umrc.pd);
  3295. }
  3296. enum {
  3297. MAX_UMR_WR = 128,
  3298. };
  3299. static int create_umr_res(struct mlx5_ib_dev *dev)
  3300. {
  3301. struct ib_qp_init_attr *init_attr = NULL;
  3302. struct ib_qp_attr *attr = NULL;
  3303. struct ib_pd *pd;
  3304. struct ib_cq *cq;
  3305. struct ib_qp *qp;
  3306. int ret;
  3307. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  3308. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  3309. if (!attr || !init_attr) {
  3310. ret = -ENOMEM;
  3311. goto error_0;
  3312. }
  3313. pd = ib_alloc_pd(&dev->ib_dev, 0);
  3314. if (IS_ERR(pd)) {
  3315. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  3316. ret = PTR_ERR(pd);
  3317. goto error_0;
  3318. }
  3319. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  3320. if (IS_ERR(cq)) {
  3321. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  3322. ret = PTR_ERR(cq);
  3323. goto error_2;
  3324. }
  3325. init_attr->send_cq = cq;
  3326. init_attr->recv_cq = cq;
  3327. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  3328. init_attr->cap.max_send_wr = MAX_UMR_WR;
  3329. init_attr->cap.max_send_sge = 1;
  3330. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  3331. init_attr->port_num = 1;
  3332. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  3333. if (IS_ERR(qp)) {
  3334. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  3335. ret = PTR_ERR(qp);
  3336. goto error_3;
  3337. }
  3338. qp->device = &dev->ib_dev;
  3339. qp->real_qp = qp;
  3340. qp->uobject = NULL;
  3341. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  3342. qp->send_cq = init_attr->send_cq;
  3343. qp->recv_cq = init_attr->recv_cq;
  3344. attr->qp_state = IB_QPS_INIT;
  3345. attr->port_num = 1;
  3346. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  3347. IB_QP_PORT, NULL);
  3348. if (ret) {
  3349. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3350. goto error_4;
  3351. }
  3352. memset(attr, 0, sizeof(*attr));
  3353. attr->qp_state = IB_QPS_RTR;
  3354. attr->path_mtu = IB_MTU_256;
  3355. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3356. if (ret) {
  3357. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3358. goto error_4;
  3359. }
  3360. memset(attr, 0, sizeof(*attr));
  3361. attr->qp_state = IB_QPS_RTS;
  3362. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3363. if (ret) {
  3364. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3365. goto error_4;
  3366. }
  3367. dev->umrc.qp = qp;
  3368. dev->umrc.cq = cq;
  3369. dev->umrc.pd = pd;
  3370. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3371. ret = mlx5_mr_cache_init(dev);
  3372. if (ret) {
  3373. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3374. goto error_4;
  3375. }
  3376. kfree(attr);
  3377. kfree(init_attr);
  3378. return 0;
  3379. error_4:
  3380. mlx5_ib_destroy_qp(qp);
  3381. dev->umrc.qp = NULL;
  3382. error_3:
  3383. ib_free_cq(cq);
  3384. dev->umrc.cq = NULL;
  3385. error_2:
  3386. ib_dealloc_pd(pd);
  3387. dev->umrc.pd = NULL;
  3388. error_0:
  3389. kfree(attr);
  3390. kfree(init_attr);
  3391. return ret;
  3392. }
  3393. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3394. {
  3395. switch (umr_fence_cap) {
  3396. case MLX5_CAP_UMR_FENCE_NONE:
  3397. return MLX5_FENCE_MODE_NONE;
  3398. case MLX5_CAP_UMR_FENCE_SMALL:
  3399. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3400. default:
  3401. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3402. }
  3403. }
  3404. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3405. {
  3406. struct ib_srq_init_attr attr;
  3407. struct mlx5_ib_dev *dev;
  3408. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3409. int port;
  3410. int ret = 0;
  3411. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3412. mutex_init(&devr->mutex);
  3413. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3414. if (IS_ERR(devr->p0)) {
  3415. ret = PTR_ERR(devr->p0);
  3416. goto error0;
  3417. }
  3418. devr->p0->device = &dev->ib_dev;
  3419. devr->p0->uobject = NULL;
  3420. atomic_set(&devr->p0->usecnt, 0);
  3421. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3422. if (IS_ERR(devr->c0)) {
  3423. ret = PTR_ERR(devr->c0);
  3424. goto error1;
  3425. }
  3426. devr->c0->device = &dev->ib_dev;
  3427. devr->c0->uobject = NULL;
  3428. devr->c0->comp_handler = NULL;
  3429. devr->c0->event_handler = NULL;
  3430. devr->c0->cq_context = NULL;
  3431. atomic_set(&devr->c0->usecnt, 0);
  3432. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3433. if (IS_ERR(devr->x0)) {
  3434. ret = PTR_ERR(devr->x0);
  3435. goto error2;
  3436. }
  3437. devr->x0->device = &dev->ib_dev;
  3438. devr->x0->inode = NULL;
  3439. atomic_set(&devr->x0->usecnt, 0);
  3440. mutex_init(&devr->x0->tgt_qp_mutex);
  3441. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3442. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3443. if (IS_ERR(devr->x1)) {
  3444. ret = PTR_ERR(devr->x1);
  3445. goto error3;
  3446. }
  3447. devr->x1->device = &dev->ib_dev;
  3448. devr->x1->inode = NULL;
  3449. atomic_set(&devr->x1->usecnt, 0);
  3450. mutex_init(&devr->x1->tgt_qp_mutex);
  3451. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3452. memset(&attr, 0, sizeof(attr));
  3453. attr.attr.max_sge = 1;
  3454. attr.attr.max_wr = 1;
  3455. attr.srq_type = IB_SRQT_XRC;
  3456. attr.ext.cq = devr->c0;
  3457. attr.ext.xrc.xrcd = devr->x0;
  3458. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3459. if (IS_ERR(devr->s0)) {
  3460. ret = PTR_ERR(devr->s0);
  3461. goto error4;
  3462. }
  3463. devr->s0->device = &dev->ib_dev;
  3464. devr->s0->pd = devr->p0;
  3465. devr->s0->uobject = NULL;
  3466. devr->s0->event_handler = NULL;
  3467. devr->s0->srq_context = NULL;
  3468. devr->s0->srq_type = IB_SRQT_XRC;
  3469. devr->s0->ext.xrc.xrcd = devr->x0;
  3470. devr->s0->ext.cq = devr->c0;
  3471. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3472. atomic_inc(&devr->s0->ext.cq->usecnt);
  3473. atomic_inc(&devr->p0->usecnt);
  3474. atomic_set(&devr->s0->usecnt, 0);
  3475. memset(&attr, 0, sizeof(attr));
  3476. attr.attr.max_sge = 1;
  3477. attr.attr.max_wr = 1;
  3478. attr.srq_type = IB_SRQT_BASIC;
  3479. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3480. if (IS_ERR(devr->s1)) {
  3481. ret = PTR_ERR(devr->s1);
  3482. goto error5;
  3483. }
  3484. devr->s1->device = &dev->ib_dev;
  3485. devr->s1->pd = devr->p0;
  3486. devr->s1->uobject = NULL;
  3487. devr->s1->event_handler = NULL;
  3488. devr->s1->srq_context = NULL;
  3489. devr->s1->srq_type = IB_SRQT_BASIC;
  3490. devr->s1->ext.cq = devr->c0;
  3491. atomic_inc(&devr->p0->usecnt);
  3492. atomic_set(&devr->s1->usecnt, 0);
  3493. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3494. INIT_WORK(&devr->ports[port].pkey_change_work,
  3495. pkey_change_handler);
  3496. devr->ports[port].devr = devr;
  3497. }
  3498. return 0;
  3499. error5:
  3500. mlx5_ib_destroy_srq(devr->s0);
  3501. error4:
  3502. mlx5_ib_dealloc_xrcd(devr->x1);
  3503. error3:
  3504. mlx5_ib_dealloc_xrcd(devr->x0);
  3505. error2:
  3506. mlx5_ib_destroy_cq(devr->c0);
  3507. error1:
  3508. mlx5_ib_dealloc_pd(devr->p0);
  3509. error0:
  3510. return ret;
  3511. }
  3512. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3513. {
  3514. struct mlx5_ib_dev *dev =
  3515. container_of(devr, struct mlx5_ib_dev, devr);
  3516. int port;
  3517. mlx5_ib_destroy_srq(devr->s1);
  3518. mlx5_ib_destroy_srq(devr->s0);
  3519. mlx5_ib_dealloc_xrcd(devr->x0);
  3520. mlx5_ib_dealloc_xrcd(devr->x1);
  3521. mlx5_ib_destroy_cq(devr->c0);
  3522. mlx5_ib_dealloc_pd(devr->p0);
  3523. /* Make sure no change P_Key work items are still executing */
  3524. for (port = 0; port < dev->num_ports; ++port)
  3525. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3526. }
  3527. static u32 get_core_cap_flags(struct ib_device *ibdev)
  3528. {
  3529. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3530. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3531. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3532. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3533. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3534. u32 ret = 0;
  3535. if (ll == IB_LINK_LAYER_INFINIBAND)
  3536. return RDMA_CORE_PORT_IBA_IB;
  3537. if (raw_support)
  3538. ret = RDMA_CORE_PORT_RAW_PACKET;
  3539. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3540. return ret;
  3541. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3542. return ret;
  3543. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3544. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3545. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3546. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  3547. return ret;
  3548. }
  3549. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  3550. struct ib_port_immutable *immutable)
  3551. {
  3552. struct ib_port_attr attr;
  3553. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3554. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  3555. int err;
  3556. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3557. err = ib_query_port(ibdev, port_num, &attr);
  3558. if (err)
  3559. return err;
  3560. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3561. immutable->gid_tbl_len = attr.gid_tbl_len;
  3562. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3563. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  3564. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  3565. return 0;
  3566. }
  3567. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  3568. struct ib_port_immutable *immutable)
  3569. {
  3570. struct ib_port_attr attr;
  3571. int err;
  3572. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3573. err = ib_query_port(ibdev, port_num, &attr);
  3574. if (err)
  3575. return err;
  3576. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3577. immutable->gid_tbl_len = attr.gid_tbl_len;
  3578. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3579. return 0;
  3580. }
  3581. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  3582. {
  3583. struct mlx5_ib_dev *dev =
  3584. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  3585. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  3586. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  3587. fw_rev_sub(dev->mdev));
  3588. }
  3589. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  3590. {
  3591. struct mlx5_core_dev *mdev = dev->mdev;
  3592. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  3593. MLX5_FLOW_NAMESPACE_LAG);
  3594. struct mlx5_flow_table *ft;
  3595. int err;
  3596. if (!ns || !mlx5_lag_is_active(mdev))
  3597. return 0;
  3598. err = mlx5_cmd_create_vport_lag(mdev);
  3599. if (err)
  3600. return err;
  3601. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  3602. if (IS_ERR(ft)) {
  3603. err = PTR_ERR(ft);
  3604. goto err_destroy_vport_lag;
  3605. }
  3606. dev->flow_db->lag_demux_ft = ft;
  3607. return 0;
  3608. err_destroy_vport_lag:
  3609. mlx5_cmd_destroy_vport_lag(mdev);
  3610. return err;
  3611. }
  3612. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  3613. {
  3614. struct mlx5_core_dev *mdev = dev->mdev;
  3615. if (dev->flow_db->lag_demux_ft) {
  3616. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  3617. dev->flow_db->lag_demux_ft = NULL;
  3618. mlx5_cmd_destroy_vport_lag(mdev);
  3619. }
  3620. }
  3621. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3622. {
  3623. int err;
  3624. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  3625. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  3626. if (err) {
  3627. dev->roce[port_num].nb.notifier_call = NULL;
  3628. return err;
  3629. }
  3630. return 0;
  3631. }
  3632. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3633. {
  3634. if (dev->roce[port_num].nb.notifier_call) {
  3635. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  3636. dev->roce[port_num].nb.notifier_call = NULL;
  3637. }
  3638. }
  3639. static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
  3640. {
  3641. int err;
  3642. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  3643. err = mlx5_nic_vport_enable_roce(dev->mdev);
  3644. if (err)
  3645. return err;
  3646. }
  3647. err = mlx5_eth_lag_init(dev);
  3648. if (err)
  3649. goto err_disable_roce;
  3650. return 0;
  3651. err_disable_roce:
  3652. if (MLX5_CAP_GEN(dev->mdev, roce))
  3653. mlx5_nic_vport_disable_roce(dev->mdev);
  3654. return err;
  3655. }
  3656. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  3657. {
  3658. mlx5_eth_lag_cleanup(dev);
  3659. if (MLX5_CAP_GEN(dev->mdev, roce))
  3660. mlx5_nic_vport_disable_roce(dev->mdev);
  3661. }
  3662. struct mlx5_ib_counter {
  3663. const char *name;
  3664. size_t offset;
  3665. };
  3666. #define INIT_Q_COUNTER(_name) \
  3667. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  3668. static const struct mlx5_ib_counter basic_q_cnts[] = {
  3669. INIT_Q_COUNTER(rx_write_requests),
  3670. INIT_Q_COUNTER(rx_read_requests),
  3671. INIT_Q_COUNTER(rx_atomic_requests),
  3672. INIT_Q_COUNTER(out_of_buffer),
  3673. };
  3674. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  3675. INIT_Q_COUNTER(out_of_sequence),
  3676. };
  3677. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  3678. INIT_Q_COUNTER(duplicate_request),
  3679. INIT_Q_COUNTER(rnr_nak_retry_err),
  3680. INIT_Q_COUNTER(packet_seq_err),
  3681. INIT_Q_COUNTER(implied_nak_seq_err),
  3682. INIT_Q_COUNTER(local_ack_timeout_err),
  3683. };
  3684. #define INIT_CONG_COUNTER(_name) \
  3685. { .name = #_name, .offset = \
  3686. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  3687. static const struct mlx5_ib_counter cong_cnts[] = {
  3688. INIT_CONG_COUNTER(rp_cnp_ignored),
  3689. INIT_CONG_COUNTER(rp_cnp_handled),
  3690. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  3691. INIT_CONG_COUNTER(np_cnp_sent),
  3692. };
  3693. static const struct mlx5_ib_counter extended_err_cnts[] = {
  3694. INIT_Q_COUNTER(resp_local_length_error),
  3695. INIT_Q_COUNTER(resp_cqe_error),
  3696. INIT_Q_COUNTER(req_cqe_error),
  3697. INIT_Q_COUNTER(req_remote_invalid_request),
  3698. INIT_Q_COUNTER(req_remote_access_errors),
  3699. INIT_Q_COUNTER(resp_remote_access_errors),
  3700. INIT_Q_COUNTER(resp_cqe_flush_error),
  3701. INIT_Q_COUNTER(req_cqe_flush_error),
  3702. };
  3703. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  3704. {
  3705. int i;
  3706. for (i = 0; i < dev->num_ports; i++) {
  3707. if (dev->port[i].cnts.set_id)
  3708. mlx5_core_dealloc_q_counter(dev->mdev,
  3709. dev->port[i].cnts.set_id);
  3710. kfree(dev->port[i].cnts.names);
  3711. kfree(dev->port[i].cnts.offsets);
  3712. }
  3713. }
  3714. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  3715. struct mlx5_ib_counters *cnts)
  3716. {
  3717. u32 num_counters;
  3718. num_counters = ARRAY_SIZE(basic_q_cnts);
  3719. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  3720. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  3721. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  3722. num_counters += ARRAY_SIZE(retrans_q_cnts);
  3723. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  3724. num_counters += ARRAY_SIZE(extended_err_cnts);
  3725. cnts->num_q_counters = num_counters;
  3726. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3727. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  3728. num_counters += ARRAY_SIZE(cong_cnts);
  3729. }
  3730. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  3731. if (!cnts->names)
  3732. return -ENOMEM;
  3733. cnts->offsets = kcalloc(num_counters,
  3734. sizeof(cnts->offsets), GFP_KERNEL);
  3735. if (!cnts->offsets)
  3736. goto err_names;
  3737. return 0;
  3738. err_names:
  3739. kfree(cnts->names);
  3740. cnts->names = NULL;
  3741. return -ENOMEM;
  3742. }
  3743. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  3744. const char **names,
  3745. size_t *offsets)
  3746. {
  3747. int i;
  3748. int j = 0;
  3749. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  3750. names[j] = basic_q_cnts[i].name;
  3751. offsets[j] = basic_q_cnts[i].offset;
  3752. }
  3753. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  3754. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  3755. names[j] = out_of_seq_q_cnts[i].name;
  3756. offsets[j] = out_of_seq_q_cnts[i].offset;
  3757. }
  3758. }
  3759. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  3760. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  3761. names[j] = retrans_q_cnts[i].name;
  3762. offsets[j] = retrans_q_cnts[i].offset;
  3763. }
  3764. }
  3765. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  3766. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  3767. names[j] = extended_err_cnts[i].name;
  3768. offsets[j] = extended_err_cnts[i].offset;
  3769. }
  3770. }
  3771. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3772. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  3773. names[j] = cong_cnts[i].name;
  3774. offsets[j] = cong_cnts[i].offset;
  3775. }
  3776. }
  3777. }
  3778. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  3779. {
  3780. int err = 0;
  3781. int i;
  3782. for (i = 0; i < dev->num_ports; i++) {
  3783. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  3784. if (err)
  3785. goto err_alloc;
  3786. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  3787. dev->port[i].cnts.offsets);
  3788. err = mlx5_core_alloc_q_counter(dev->mdev,
  3789. &dev->port[i].cnts.set_id);
  3790. if (err) {
  3791. mlx5_ib_warn(dev,
  3792. "couldn't allocate queue counter for port %d, err %d\n",
  3793. i + 1, err);
  3794. goto err_alloc;
  3795. }
  3796. dev->port[i].cnts.set_id_valid = true;
  3797. }
  3798. return 0;
  3799. err_alloc:
  3800. mlx5_ib_dealloc_counters(dev);
  3801. return err;
  3802. }
  3803. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  3804. u8 port_num)
  3805. {
  3806. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3807. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3808. /* We support only per port stats */
  3809. if (port_num == 0)
  3810. return NULL;
  3811. return rdma_alloc_hw_stats_struct(port->cnts.names,
  3812. port->cnts.num_q_counters +
  3813. port->cnts.num_cong_counters,
  3814. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  3815. }
  3816. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  3817. struct mlx5_ib_port *port,
  3818. struct rdma_hw_stats *stats)
  3819. {
  3820. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  3821. void *out;
  3822. __be32 val;
  3823. int ret, i;
  3824. out = kvzalloc(outlen, GFP_KERNEL);
  3825. if (!out)
  3826. return -ENOMEM;
  3827. ret = mlx5_core_query_q_counter(mdev,
  3828. port->cnts.set_id, 0,
  3829. out, outlen);
  3830. if (ret)
  3831. goto free;
  3832. for (i = 0; i < port->cnts.num_q_counters; i++) {
  3833. val = *(__be32 *)(out + port->cnts.offsets[i]);
  3834. stats->value[i] = (u64)be32_to_cpu(val);
  3835. }
  3836. free:
  3837. kvfree(out);
  3838. return ret;
  3839. }
  3840. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  3841. struct rdma_hw_stats *stats,
  3842. u8 port_num, int index)
  3843. {
  3844. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3845. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3846. struct mlx5_core_dev *mdev;
  3847. int ret, num_counters;
  3848. u8 mdev_port_num;
  3849. if (!stats)
  3850. return -EINVAL;
  3851. num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  3852. /* q_counters are per IB device, query the master mdev */
  3853. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  3854. if (ret)
  3855. return ret;
  3856. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3857. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  3858. &mdev_port_num);
  3859. if (!mdev) {
  3860. /* If port is not affiliated yet, its in down state
  3861. * which doesn't have any counters yet, so it would be
  3862. * zero. So no need to read from the HCA.
  3863. */
  3864. goto done;
  3865. }
  3866. ret = mlx5_lag_query_cong_counters(dev->mdev,
  3867. stats->value +
  3868. port->cnts.num_q_counters,
  3869. port->cnts.num_cong_counters,
  3870. port->cnts.offsets +
  3871. port->cnts.num_q_counters);
  3872. mlx5_ib_put_native_port_mdev(dev, port_num);
  3873. if (ret)
  3874. return ret;
  3875. }
  3876. done:
  3877. return num_counters;
  3878. }
  3879. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  3880. {
  3881. return mlx5_rdma_netdev_free(netdev);
  3882. }
  3883. static struct net_device*
  3884. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  3885. u8 port_num,
  3886. enum rdma_netdev_t type,
  3887. const char *name,
  3888. unsigned char name_assign_type,
  3889. void (*setup)(struct net_device *))
  3890. {
  3891. struct net_device *netdev;
  3892. struct rdma_netdev *rn;
  3893. if (type != RDMA_NETDEV_IPOIB)
  3894. return ERR_PTR(-EOPNOTSUPP);
  3895. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  3896. name, setup);
  3897. if (likely(!IS_ERR_OR_NULL(netdev))) {
  3898. rn = netdev_priv(netdev);
  3899. rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  3900. }
  3901. return netdev;
  3902. }
  3903. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  3904. {
  3905. if (!dev->delay_drop.dbg)
  3906. return;
  3907. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  3908. kfree(dev->delay_drop.dbg);
  3909. dev->delay_drop.dbg = NULL;
  3910. }
  3911. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  3912. {
  3913. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  3914. return;
  3915. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  3916. delay_drop_debugfs_cleanup(dev);
  3917. }
  3918. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  3919. size_t count, loff_t *pos)
  3920. {
  3921. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  3922. char lbuf[20];
  3923. int len;
  3924. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  3925. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  3926. }
  3927. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  3928. size_t count, loff_t *pos)
  3929. {
  3930. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  3931. u32 timeout;
  3932. u32 var;
  3933. if (kstrtouint_from_user(buf, count, 0, &var))
  3934. return -EFAULT;
  3935. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  3936. 1000);
  3937. if (timeout != var)
  3938. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  3939. timeout);
  3940. delay_drop->timeout = timeout;
  3941. return count;
  3942. }
  3943. static const struct file_operations fops_delay_drop_timeout = {
  3944. .owner = THIS_MODULE,
  3945. .open = simple_open,
  3946. .write = delay_drop_timeout_write,
  3947. .read = delay_drop_timeout_read,
  3948. };
  3949. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  3950. {
  3951. struct mlx5_ib_dbg_delay_drop *dbg;
  3952. if (!mlx5_debugfs_root)
  3953. return 0;
  3954. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  3955. if (!dbg)
  3956. return -ENOMEM;
  3957. dev->delay_drop.dbg = dbg;
  3958. dbg->dir_debugfs =
  3959. debugfs_create_dir("delay_drop",
  3960. dev->mdev->priv.dbg_root);
  3961. if (!dbg->dir_debugfs)
  3962. goto out_debugfs;
  3963. dbg->events_cnt_debugfs =
  3964. debugfs_create_atomic_t("num_timeout_events", 0400,
  3965. dbg->dir_debugfs,
  3966. &dev->delay_drop.events_cnt);
  3967. if (!dbg->events_cnt_debugfs)
  3968. goto out_debugfs;
  3969. dbg->rqs_cnt_debugfs =
  3970. debugfs_create_atomic_t("num_rqs", 0400,
  3971. dbg->dir_debugfs,
  3972. &dev->delay_drop.rqs_cnt);
  3973. if (!dbg->rqs_cnt_debugfs)
  3974. goto out_debugfs;
  3975. dbg->timeout_debugfs =
  3976. debugfs_create_file("timeout", 0600,
  3977. dbg->dir_debugfs,
  3978. &dev->delay_drop,
  3979. &fops_delay_drop_timeout);
  3980. if (!dbg->timeout_debugfs)
  3981. goto out_debugfs;
  3982. return 0;
  3983. out_debugfs:
  3984. delay_drop_debugfs_cleanup(dev);
  3985. return -ENOMEM;
  3986. }
  3987. static void init_delay_drop(struct mlx5_ib_dev *dev)
  3988. {
  3989. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  3990. return;
  3991. mutex_init(&dev->delay_drop.lock);
  3992. dev->delay_drop.dev = dev;
  3993. dev->delay_drop.activate = false;
  3994. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  3995. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  3996. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  3997. atomic_set(&dev->delay_drop.events_cnt, 0);
  3998. if (delay_drop_debugfs_init(dev))
  3999. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  4000. }
  4001. static const struct cpumask *
  4002. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  4003. {
  4004. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4005. return mlx5_get_vector_affinity(dev->mdev, comp_vector);
  4006. }
  4007. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4008. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  4009. struct mlx5_ib_multiport_info *mpi)
  4010. {
  4011. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4012. struct mlx5_ib_port *port = &ibdev->port[port_num];
  4013. int comps;
  4014. int err;
  4015. int i;
  4016. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  4017. spin_lock(&port->mp.mpi_lock);
  4018. if (!mpi->ibdev) {
  4019. spin_unlock(&port->mp.mpi_lock);
  4020. return;
  4021. }
  4022. mpi->ibdev = NULL;
  4023. spin_unlock(&port->mp.mpi_lock);
  4024. mlx5_remove_netdev_notifier(ibdev, port_num);
  4025. spin_lock(&port->mp.mpi_lock);
  4026. comps = mpi->mdev_refcnt;
  4027. if (comps) {
  4028. mpi->unaffiliate = true;
  4029. init_completion(&mpi->unref_comp);
  4030. spin_unlock(&port->mp.mpi_lock);
  4031. for (i = 0; i < comps; i++)
  4032. wait_for_completion(&mpi->unref_comp);
  4033. spin_lock(&port->mp.mpi_lock);
  4034. mpi->unaffiliate = false;
  4035. }
  4036. port->mp.mpi = NULL;
  4037. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4038. spin_unlock(&port->mp.mpi_lock);
  4039. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  4040. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  4041. /* Log an error, still needed to cleanup the pointers and add
  4042. * it back to the list.
  4043. */
  4044. if (err)
  4045. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  4046. port_num + 1);
  4047. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  4048. }
  4049. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4050. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  4051. struct mlx5_ib_multiport_info *mpi)
  4052. {
  4053. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4054. int err;
  4055. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  4056. if (ibdev->port[port_num].mp.mpi) {
  4057. mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
  4058. port_num + 1);
  4059. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4060. return false;
  4061. }
  4062. ibdev->port[port_num].mp.mpi = mpi;
  4063. mpi->ibdev = ibdev;
  4064. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4065. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  4066. if (err)
  4067. goto unbind;
  4068. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  4069. if (err)
  4070. goto unbind;
  4071. err = mlx5_add_netdev_notifier(ibdev, port_num);
  4072. if (err) {
  4073. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  4074. port_num + 1);
  4075. goto unbind;
  4076. }
  4077. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  4078. if (err)
  4079. goto unbind;
  4080. return true;
  4081. unbind:
  4082. mlx5_ib_unbind_slave_port(ibdev, mpi);
  4083. return false;
  4084. }
  4085. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  4086. {
  4087. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4088. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4089. port_num + 1);
  4090. struct mlx5_ib_multiport_info *mpi;
  4091. int err;
  4092. int i;
  4093. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4094. return 0;
  4095. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  4096. &dev->sys_image_guid);
  4097. if (err)
  4098. return err;
  4099. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4100. if (err)
  4101. return err;
  4102. mutex_lock(&mlx5_ib_multiport_mutex);
  4103. for (i = 0; i < dev->num_ports; i++) {
  4104. bool bound = false;
  4105. /* build a stub multiport info struct for the native port. */
  4106. if (i == port_num) {
  4107. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4108. if (!mpi) {
  4109. mutex_unlock(&mlx5_ib_multiport_mutex);
  4110. mlx5_nic_vport_disable_roce(dev->mdev);
  4111. return -ENOMEM;
  4112. }
  4113. mpi->is_master = true;
  4114. mpi->mdev = dev->mdev;
  4115. mpi->sys_image_guid = dev->sys_image_guid;
  4116. dev->port[i].mp.mpi = mpi;
  4117. mpi->ibdev = dev;
  4118. mpi = NULL;
  4119. continue;
  4120. }
  4121. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  4122. list) {
  4123. if (dev->sys_image_guid == mpi->sys_image_guid &&
  4124. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  4125. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4126. }
  4127. if (bound) {
  4128. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  4129. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  4130. list_del(&mpi->list);
  4131. break;
  4132. }
  4133. }
  4134. if (!bound) {
  4135. get_port_caps(dev, i + 1);
  4136. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  4137. i + 1);
  4138. }
  4139. }
  4140. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  4141. mutex_unlock(&mlx5_ib_multiport_mutex);
  4142. return err;
  4143. }
  4144. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  4145. {
  4146. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4147. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4148. port_num + 1);
  4149. int i;
  4150. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4151. return;
  4152. mutex_lock(&mlx5_ib_multiport_mutex);
  4153. for (i = 0; i < dev->num_ports; i++) {
  4154. if (dev->port[i].mp.mpi) {
  4155. /* Destroy the native port stub */
  4156. if (i == port_num) {
  4157. kfree(dev->port[i].mp.mpi);
  4158. dev->port[i].mp.mpi = NULL;
  4159. } else {
  4160. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  4161. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  4162. }
  4163. }
  4164. }
  4165. mlx5_ib_dbg(dev, "removing from devlist\n");
  4166. list_del(&dev->ib_dev_list);
  4167. mutex_unlock(&mlx5_ib_multiport_mutex);
  4168. mlx5_nic_vport_disable_roce(dev->mdev);
  4169. }
  4170. ADD_UVERBS_ATTRIBUTES_SIMPLE(mlx5_ib_dm, UVERBS_OBJECT_DM,
  4171. UVERBS_METHOD_DM_ALLOC,
  4172. &UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  4173. UVERBS_ATTR_TYPE(u64),
  4174. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)),
  4175. &UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  4176. UVERBS_ATTR_TYPE(u16),
  4177. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)));
  4178. ADD_UVERBS_ATTRIBUTES_SIMPLE(mlx5_ib_flow_action, UVERBS_OBJECT_FLOW_ACTION,
  4179. UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
  4180. &UVERBS_ATTR_PTR_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  4181. UVERBS_ATTR_TYPE(u64),
  4182. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)));
  4183. #define NUM_TREES 2
  4184. static int populate_specs_root(struct mlx5_ib_dev *dev)
  4185. {
  4186. const struct uverbs_object_tree_def *default_root[NUM_TREES + 1] = {
  4187. uverbs_default_get_objects()};
  4188. size_t num_trees = 1;
  4189. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE &&
  4190. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4191. default_root[num_trees++] = &mlx5_ib_flow_action;
  4192. if (MLX5_CAP_DEV_MEM(dev->mdev, memic) &&
  4193. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4194. default_root[num_trees++] = &mlx5_ib_dm;
  4195. dev->ib_dev.specs_root =
  4196. uverbs_alloc_spec_tree(num_trees, default_root);
  4197. return PTR_ERR_OR_ZERO(dev->ib_dev.specs_root);
  4198. }
  4199. static void depopulate_specs_root(struct mlx5_ib_dev *dev)
  4200. {
  4201. uverbs_free_spec_tree(dev->ib_dev.specs_root);
  4202. }
  4203. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  4204. {
  4205. mlx5_ib_cleanup_multiport_master(dev);
  4206. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4207. cleanup_srcu_struct(&dev->mr_srcu);
  4208. #endif
  4209. kfree(dev->port);
  4210. }
  4211. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  4212. {
  4213. struct mlx5_core_dev *mdev = dev->mdev;
  4214. const char *name;
  4215. int err;
  4216. int i;
  4217. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  4218. GFP_KERNEL);
  4219. if (!dev->port)
  4220. return -ENOMEM;
  4221. for (i = 0; i < dev->num_ports; i++) {
  4222. spin_lock_init(&dev->port[i].mp.mpi_lock);
  4223. rwlock_init(&dev->roce[i].netdev_lock);
  4224. }
  4225. err = mlx5_ib_init_multiport_master(dev);
  4226. if (err)
  4227. goto err_free_port;
  4228. if (!mlx5_core_mp_enabled(mdev)) {
  4229. for (i = 1; i <= dev->num_ports; i++) {
  4230. err = get_port_caps(dev, i);
  4231. if (err)
  4232. break;
  4233. }
  4234. } else {
  4235. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  4236. }
  4237. if (err)
  4238. goto err_mp;
  4239. if (mlx5_use_mad_ifc(dev))
  4240. get_ext_port_caps(dev);
  4241. if (!mlx5_lag_is_active(mdev))
  4242. name = "mlx5_%d";
  4243. else
  4244. name = "mlx5_bond_%d";
  4245. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  4246. dev->ib_dev.owner = THIS_MODULE;
  4247. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  4248. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  4249. dev->ib_dev.phys_port_cnt = dev->num_ports;
  4250. dev->ib_dev.num_comp_vectors =
  4251. dev->mdev->priv.eq_table.num_comp_vectors;
  4252. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  4253. mutex_init(&dev->cap_mask_mutex);
  4254. INIT_LIST_HEAD(&dev->qp_list);
  4255. spin_lock_init(&dev->reset_flow_resource_lock);
  4256. spin_lock_init(&dev->memic.memic_lock);
  4257. dev->memic.dev = mdev;
  4258. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4259. err = init_srcu_struct(&dev->mr_srcu);
  4260. if (err)
  4261. goto err_free_port;
  4262. #endif
  4263. return 0;
  4264. err_mp:
  4265. mlx5_ib_cleanup_multiport_master(dev);
  4266. err_free_port:
  4267. kfree(dev->port);
  4268. return -ENOMEM;
  4269. }
  4270. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  4271. {
  4272. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  4273. if (!dev->flow_db)
  4274. return -ENOMEM;
  4275. mutex_init(&dev->flow_db->lock);
  4276. return 0;
  4277. }
  4278. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  4279. {
  4280. struct mlx5_ib_dev *nic_dev;
  4281. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  4282. if (!nic_dev)
  4283. return -EINVAL;
  4284. dev->flow_db = nic_dev->flow_db;
  4285. return 0;
  4286. }
  4287. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  4288. {
  4289. kfree(dev->flow_db);
  4290. }
  4291. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  4292. {
  4293. struct mlx5_core_dev *mdev = dev->mdev;
  4294. int err;
  4295. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  4296. dev->ib_dev.uverbs_cmd_mask =
  4297. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  4298. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  4299. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  4300. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  4301. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  4302. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  4303. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  4304. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  4305. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  4306. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  4307. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  4308. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  4309. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  4310. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  4311. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  4312. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  4313. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  4314. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  4315. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  4316. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  4317. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  4318. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  4319. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  4320. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  4321. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  4322. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  4323. dev->ib_dev.uverbs_ex_cmd_mask =
  4324. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  4325. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  4326. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  4327. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  4328. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  4329. dev->ib_dev.query_device = mlx5_ib_query_device;
  4330. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  4331. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  4332. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  4333. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  4334. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  4335. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  4336. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  4337. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  4338. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  4339. dev->ib_dev.mmap = mlx5_ib_mmap;
  4340. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  4341. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  4342. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  4343. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  4344. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  4345. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  4346. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  4347. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  4348. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  4349. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  4350. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  4351. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  4352. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  4353. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  4354. dev->ib_dev.post_send = mlx5_ib_post_send;
  4355. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  4356. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  4357. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  4358. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  4359. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  4360. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  4361. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  4362. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  4363. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  4364. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  4365. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  4366. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  4367. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  4368. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  4369. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  4370. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  4371. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  4372. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  4373. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  4374. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  4375. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  4376. if (mlx5_core_is_pf(mdev)) {
  4377. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  4378. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  4379. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  4380. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  4381. }
  4382. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  4383. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  4384. if (MLX5_CAP_GEN(mdev, imaicl)) {
  4385. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4386. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4387. dev->ib_dev.uverbs_cmd_mask |=
  4388. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4389. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4390. }
  4391. if (MLX5_CAP_GEN(mdev, xrc)) {
  4392. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4393. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4394. dev->ib_dev.uverbs_cmd_mask |=
  4395. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4396. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4397. }
  4398. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  4399. dev->ib_dev.alloc_dm = mlx5_ib_alloc_dm;
  4400. dev->ib_dev.dealloc_dm = mlx5_ib_dealloc_dm;
  4401. dev->ib_dev.reg_dm_mr = mlx5_ib_reg_dm_mr;
  4402. }
  4403. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4404. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4405. dev->ib_dev.uverbs_ex_cmd_mask |=
  4406. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4407. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4408. dev->ib_dev.create_flow_action_esp = mlx5_ib_create_flow_action_esp;
  4409. dev->ib_dev.destroy_flow_action = mlx5_ib_destroy_flow_action;
  4410. dev->ib_dev.modify_flow_action_esp = mlx5_ib_modify_flow_action_esp;
  4411. dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
  4412. err = init_node_data(dev);
  4413. if (err)
  4414. return err;
  4415. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4416. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4417. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4418. mutex_init(&dev->lb_mutex);
  4419. return 0;
  4420. }
  4421. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4422. {
  4423. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4424. dev->ib_dev.query_port = mlx5_ib_query_port;
  4425. return 0;
  4426. }
  4427. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4428. {
  4429. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4430. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4431. return 0;
  4432. }
  4433. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev,
  4434. u8 port_num)
  4435. {
  4436. int i;
  4437. for (i = 0; i < dev->num_ports; i++) {
  4438. dev->roce[i].dev = dev;
  4439. dev->roce[i].native_port_num = i + 1;
  4440. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4441. }
  4442. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4443. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4444. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4445. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4446. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4447. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4448. dev->ib_dev.uverbs_ex_cmd_mask |=
  4449. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4450. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4451. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  4452. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  4453. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  4454. return mlx5_add_netdev_notifier(dev, port_num);
  4455. }
  4456. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  4457. {
  4458. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4459. mlx5_remove_netdev_notifier(dev, port_num);
  4460. }
  4461. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  4462. {
  4463. struct mlx5_core_dev *mdev = dev->mdev;
  4464. enum rdma_link_layer ll;
  4465. int port_type_cap;
  4466. int err = 0;
  4467. u8 port_num;
  4468. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4469. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4470. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4471. if (ll == IB_LINK_LAYER_ETHERNET)
  4472. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4473. return err;
  4474. }
  4475. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  4476. {
  4477. mlx5_ib_stage_common_roce_cleanup(dev);
  4478. }
  4479. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  4480. {
  4481. struct mlx5_core_dev *mdev = dev->mdev;
  4482. enum rdma_link_layer ll;
  4483. int port_type_cap;
  4484. u8 port_num;
  4485. int err;
  4486. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4487. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4488. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4489. if (ll == IB_LINK_LAYER_ETHERNET) {
  4490. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4491. if (err)
  4492. return err;
  4493. err = mlx5_enable_eth(dev, port_num);
  4494. if (err)
  4495. goto cleanup;
  4496. }
  4497. return 0;
  4498. cleanup:
  4499. mlx5_ib_stage_common_roce_cleanup(dev);
  4500. return err;
  4501. }
  4502. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  4503. {
  4504. struct mlx5_core_dev *mdev = dev->mdev;
  4505. enum rdma_link_layer ll;
  4506. int port_type_cap;
  4507. u8 port_num;
  4508. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4509. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4510. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4511. if (ll == IB_LINK_LAYER_ETHERNET) {
  4512. mlx5_disable_eth(dev);
  4513. mlx5_ib_stage_common_roce_cleanup(dev);
  4514. }
  4515. }
  4516. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  4517. {
  4518. return create_dev_resources(&dev->devr);
  4519. }
  4520. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  4521. {
  4522. destroy_dev_resources(&dev->devr);
  4523. }
  4524. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  4525. {
  4526. mlx5_ib_internal_fill_odp_caps(dev);
  4527. return mlx5_ib_odp_init_one(dev);
  4528. }
  4529. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  4530. {
  4531. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  4532. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  4533. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  4534. return mlx5_ib_alloc_counters(dev);
  4535. }
  4536. return 0;
  4537. }
  4538. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  4539. {
  4540. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  4541. mlx5_ib_dealloc_counters(dev);
  4542. }
  4543. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  4544. {
  4545. return mlx5_ib_init_cong_debugfs(dev,
  4546. mlx5_core_native_port_num(dev->mdev) - 1);
  4547. }
  4548. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4549. {
  4550. mlx5_ib_cleanup_cong_debugfs(dev,
  4551. mlx5_core_native_port_num(dev->mdev) - 1);
  4552. }
  4553. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  4554. {
  4555. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  4556. if (!dev->mdev->priv.uar)
  4557. return -ENOMEM;
  4558. return 0;
  4559. }
  4560. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  4561. {
  4562. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  4563. }
  4564. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  4565. {
  4566. int err;
  4567. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  4568. if (err)
  4569. return err;
  4570. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  4571. if (err)
  4572. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4573. return err;
  4574. }
  4575. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  4576. {
  4577. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4578. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  4579. }
  4580. static int mlx5_ib_stage_populate_specs(struct mlx5_ib_dev *dev)
  4581. {
  4582. return populate_specs_root(dev);
  4583. }
  4584. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  4585. {
  4586. return ib_register_device(&dev->ib_dev, NULL);
  4587. }
  4588. static void mlx5_ib_stage_depopulate_specs(struct mlx5_ib_dev *dev)
  4589. {
  4590. depopulate_specs_root(dev);
  4591. }
  4592. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  4593. {
  4594. destroy_umrc_res(dev);
  4595. }
  4596. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  4597. {
  4598. ib_unregister_device(&dev->ib_dev);
  4599. }
  4600. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  4601. {
  4602. return create_umr_res(dev);
  4603. }
  4604. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  4605. {
  4606. init_delay_drop(dev);
  4607. return 0;
  4608. }
  4609. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  4610. {
  4611. cancel_delay_drop(dev);
  4612. }
  4613. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
  4614. {
  4615. int err;
  4616. int i;
  4617. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  4618. err = device_create_file(&dev->ib_dev.dev,
  4619. mlx5_class_attributes[i]);
  4620. if (err)
  4621. return err;
  4622. }
  4623. return 0;
  4624. }
  4625. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  4626. {
  4627. mlx5_ib_register_vport_reps(dev);
  4628. return 0;
  4629. }
  4630. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  4631. {
  4632. mlx5_ib_unregister_vport_reps(dev);
  4633. }
  4634. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  4635. const struct mlx5_ib_profile *profile,
  4636. int stage)
  4637. {
  4638. /* Number of stages to cleanup */
  4639. while (stage) {
  4640. stage--;
  4641. if (profile->stage[stage].cleanup)
  4642. profile->stage[stage].cleanup(dev);
  4643. }
  4644. ib_dealloc_device((struct ib_device *)dev);
  4645. }
  4646. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
  4647. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  4648. const struct mlx5_ib_profile *profile)
  4649. {
  4650. int err;
  4651. int i;
  4652. printk_once(KERN_INFO "%s", mlx5_version);
  4653. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  4654. if (profile->stage[i].init) {
  4655. err = profile->stage[i].init(dev);
  4656. if (err)
  4657. goto err_out;
  4658. }
  4659. }
  4660. dev->profile = profile;
  4661. dev->ib_active = true;
  4662. return dev;
  4663. err_out:
  4664. __mlx5_ib_remove(dev, profile, i);
  4665. return NULL;
  4666. }
  4667. static const struct mlx5_ib_profile pf_profile = {
  4668. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4669. mlx5_ib_stage_init_init,
  4670. mlx5_ib_stage_init_cleanup),
  4671. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4672. mlx5_ib_stage_flow_db_init,
  4673. mlx5_ib_stage_flow_db_cleanup),
  4674. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4675. mlx5_ib_stage_caps_init,
  4676. NULL),
  4677. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4678. mlx5_ib_stage_non_default_cb,
  4679. NULL),
  4680. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4681. mlx5_ib_stage_roce_init,
  4682. mlx5_ib_stage_roce_cleanup),
  4683. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4684. mlx5_ib_stage_dev_res_init,
  4685. mlx5_ib_stage_dev_res_cleanup),
  4686. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  4687. mlx5_ib_stage_odp_init,
  4688. NULL),
  4689. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4690. mlx5_ib_stage_counters_init,
  4691. mlx5_ib_stage_counters_cleanup),
  4692. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  4693. mlx5_ib_stage_cong_debugfs_init,
  4694. mlx5_ib_stage_cong_debugfs_cleanup),
  4695. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4696. mlx5_ib_stage_uar_init,
  4697. mlx5_ib_stage_uar_cleanup),
  4698. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4699. mlx5_ib_stage_bfrag_init,
  4700. mlx5_ib_stage_bfrag_cleanup),
  4701. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4702. NULL,
  4703. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4704. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  4705. mlx5_ib_stage_populate_specs,
  4706. mlx5_ib_stage_depopulate_specs),
  4707. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4708. mlx5_ib_stage_ib_reg_init,
  4709. mlx5_ib_stage_ib_reg_cleanup),
  4710. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4711. mlx5_ib_stage_post_ib_reg_umr_init,
  4712. NULL),
  4713. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  4714. mlx5_ib_stage_delay_drop_init,
  4715. mlx5_ib_stage_delay_drop_cleanup),
  4716. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4717. mlx5_ib_stage_class_attr_init,
  4718. NULL),
  4719. };
  4720. static const struct mlx5_ib_profile nic_rep_profile = {
  4721. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4722. mlx5_ib_stage_init_init,
  4723. mlx5_ib_stage_init_cleanup),
  4724. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4725. mlx5_ib_stage_flow_db_init,
  4726. mlx5_ib_stage_flow_db_cleanup),
  4727. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4728. mlx5_ib_stage_caps_init,
  4729. NULL),
  4730. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4731. mlx5_ib_stage_rep_non_default_cb,
  4732. NULL),
  4733. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4734. mlx5_ib_stage_rep_roce_init,
  4735. mlx5_ib_stage_rep_roce_cleanup),
  4736. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4737. mlx5_ib_stage_dev_res_init,
  4738. mlx5_ib_stage_dev_res_cleanup),
  4739. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4740. mlx5_ib_stage_counters_init,
  4741. mlx5_ib_stage_counters_cleanup),
  4742. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4743. mlx5_ib_stage_uar_init,
  4744. mlx5_ib_stage_uar_cleanup),
  4745. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4746. mlx5_ib_stage_bfrag_init,
  4747. mlx5_ib_stage_bfrag_cleanup),
  4748. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4749. NULL,
  4750. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4751. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  4752. mlx5_ib_stage_populate_specs,
  4753. mlx5_ib_stage_depopulate_specs),
  4754. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4755. mlx5_ib_stage_ib_reg_init,
  4756. mlx5_ib_stage_ib_reg_cleanup),
  4757. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4758. mlx5_ib_stage_post_ib_reg_umr_init,
  4759. NULL),
  4760. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4761. mlx5_ib_stage_class_attr_init,
  4762. NULL),
  4763. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  4764. mlx5_ib_stage_rep_reg_init,
  4765. mlx5_ib_stage_rep_reg_cleanup),
  4766. };
  4767. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
  4768. {
  4769. struct mlx5_ib_multiport_info *mpi;
  4770. struct mlx5_ib_dev *dev;
  4771. bool bound = false;
  4772. int err;
  4773. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4774. if (!mpi)
  4775. return NULL;
  4776. mpi->mdev = mdev;
  4777. err = mlx5_query_nic_vport_system_image_guid(mdev,
  4778. &mpi->sys_image_guid);
  4779. if (err) {
  4780. kfree(mpi);
  4781. return NULL;
  4782. }
  4783. mutex_lock(&mlx5_ib_multiport_mutex);
  4784. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  4785. if (dev->sys_image_guid == mpi->sys_image_guid)
  4786. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4787. if (bound) {
  4788. rdma_roce_rescan_device(&dev->ib_dev);
  4789. break;
  4790. }
  4791. }
  4792. if (!bound) {
  4793. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4794. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  4795. } else {
  4796. mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
  4797. }
  4798. mutex_unlock(&mlx5_ib_multiport_mutex);
  4799. return mpi;
  4800. }
  4801. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  4802. {
  4803. enum rdma_link_layer ll;
  4804. struct mlx5_ib_dev *dev;
  4805. int port_type_cap;
  4806. printk_once(KERN_INFO "%s", mlx5_version);
  4807. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4808. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4809. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
  4810. u8 port_num = mlx5_core_native_port_num(mdev) - 1;
  4811. return mlx5_ib_add_slave_port(mdev, port_num);
  4812. }
  4813. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  4814. if (!dev)
  4815. return NULL;
  4816. dev->mdev = mdev;
  4817. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  4818. MLX5_CAP_GEN(mdev, num_vhca_ports));
  4819. if (MLX5_VPORT_MANAGER(mdev) &&
  4820. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  4821. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  4822. return __mlx5_ib_add(dev, &nic_rep_profile);
  4823. }
  4824. return __mlx5_ib_add(dev, &pf_profile);
  4825. }
  4826. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  4827. {
  4828. struct mlx5_ib_multiport_info *mpi;
  4829. struct mlx5_ib_dev *dev;
  4830. if (mlx5_core_is_mp_slave(mdev)) {
  4831. mpi = context;
  4832. mutex_lock(&mlx5_ib_multiport_mutex);
  4833. if (mpi->ibdev)
  4834. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  4835. list_del(&mpi->list);
  4836. mutex_unlock(&mlx5_ib_multiport_mutex);
  4837. return;
  4838. }
  4839. dev = context;
  4840. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  4841. }
  4842. static struct mlx5_interface mlx5_ib_interface = {
  4843. .add = mlx5_ib_add,
  4844. .remove = mlx5_ib_remove,
  4845. .event = mlx5_ib_event,
  4846. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4847. .pfault = mlx5_ib_pfault,
  4848. #endif
  4849. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  4850. };
  4851. unsigned long mlx5_ib_get_xlt_emergency_page(void)
  4852. {
  4853. mutex_lock(&xlt_emergency_page_mutex);
  4854. return xlt_emergency_page;
  4855. }
  4856. void mlx5_ib_put_xlt_emergency_page(void)
  4857. {
  4858. mutex_unlock(&xlt_emergency_page_mutex);
  4859. }
  4860. static int __init mlx5_ib_init(void)
  4861. {
  4862. int err;
  4863. xlt_emergency_page = __get_free_page(GFP_KERNEL);
  4864. if (!xlt_emergency_page)
  4865. return -ENOMEM;
  4866. mutex_init(&xlt_emergency_page_mutex);
  4867. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  4868. if (!mlx5_ib_event_wq) {
  4869. free_page(xlt_emergency_page);
  4870. return -ENOMEM;
  4871. }
  4872. mlx5_ib_odp_init();
  4873. err = mlx5_register_interface(&mlx5_ib_interface);
  4874. return err;
  4875. }
  4876. static void __exit mlx5_ib_cleanup(void)
  4877. {
  4878. mlx5_unregister_interface(&mlx5_ib_interface);
  4879. destroy_workqueue(mlx5_ib_event_wq);
  4880. mutex_destroy(&xlt_emergency_page_mutex);
  4881. free_page(xlt_emergency_page);
  4882. }
  4883. module_init(mlx5_ib_init);
  4884. module_exit(mlx5_ib_cleanup);