mem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <linux/moduleparam.h>
  34. #include <rdma/ib_umem.h>
  35. #include <linux/atomic.h>
  36. #include <rdma/ib_user_verbs.h>
  37. #include "iw_cxgb4.h"
  38. int use_dsgl = 1;
  39. module_param(use_dsgl, int, 0644);
  40. MODULE_PARM_DESC(use_dsgl, "Use DSGL for PBL/FastReg (default=1) (DEPRECATED)");
  41. #define T4_ULPTX_MIN_IO 32
  42. #define C4IW_MAX_INLINE_SIZE 96
  43. #define T4_ULPTX_MAX_DMA 1024
  44. #define C4IW_INLINE_THRESHOLD 128
  45. static int inline_threshold = C4IW_INLINE_THRESHOLD;
  46. module_param(inline_threshold, int, 0644);
  47. MODULE_PARM_DESC(inline_threshold, "inline vs dsgl threshold (default=128)");
  48. static int mr_exceeds_hw_limits(struct c4iw_dev *dev, u64 length)
  49. {
  50. return (is_t4(dev->rdev.lldi.adapter_type) ||
  51. is_t5(dev->rdev.lldi.adapter_type)) &&
  52. length >= 8*1024*1024*1024ULL;
  53. }
  54. static int _c4iw_write_mem_dma_aligned(struct c4iw_rdev *rdev, u32 addr,
  55. u32 len, dma_addr_t data,
  56. struct sk_buff *skb,
  57. struct c4iw_wr_wait *wr_waitp)
  58. {
  59. struct ulp_mem_io *req;
  60. struct ulptx_sgl *sgl;
  61. u8 wr_len;
  62. int ret = 0;
  63. addr &= 0x7FFFFFF;
  64. if (wr_waitp)
  65. c4iw_init_wr_wait(wr_waitp);
  66. wr_len = roundup(sizeof(*req) + sizeof(*sgl), 16);
  67. if (!skb) {
  68. skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
  69. if (!skb)
  70. return -ENOMEM;
  71. }
  72. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  73. req = __skb_put_zero(skb, wr_len);
  74. INIT_ULPTX_WR(req, wr_len, 0, 0);
  75. req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR) |
  76. (wr_waitp ? FW_WR_COMPL_F : 0));
  77. req->wr.wr_lo = wr_waitp ? (__force __be64)(unsigned long)wr_waitp : 0L;
  78. req->wr.wr_mid = cpu_to_be32(FW_WR_LEN16_V(DIV_ROUND_UP(wr_len, 16)));
  79. req->cmd = cpu_to_be32(ULPTX_CMD_V(ULP_TX_MEM_WRITE) |
  80. T5_ULP_MEMIO_ORDER_V(1) |
  81. T5_ULP_MEMIO_FID_V(rdev->lldi.rxq_ids[0]));
  82. req->dlen = cpu_to_be32(ULP_MEMIO_DATA_LEN_V(len>>5));
  83. req->len16 = cpu_to_be32(DIV_ROUND_UP(wr_len-sizeof(req->wr), 16));
  84. req->lock_addr = cpu_to_be32(ULP_MEMIO_ADDR_V(addr));
  85. sgl = (struct ulptx_sgl *)(req + 1);
  86. sgl->cmd_nsge = cpu_to_be32(ULPTX_CMD_V(ULP_TX_SC_DSGL) |
  87. ULPTX_NSGE_V(1));
  88. sgl->len0 = cpu_to_be32(len);
  89. sgl->addr0 = cpu_to_be64(data);
  90. if (wr_waitp)
  91. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, 0, __func__);
  92. else
  93. ret = c4iw_ofld_send(rdev, skb);
  94. return ret;
  95. }
  96. static int _c4iw_write_mem_inline(struct c4iw_rdev *rdev, u32 addr, u32 len,
  97. void *data, struct sk_buff *skb,
  98. struct c4iw_wr_wait *wr_waitp)
  99. {
  100. struct ulp_mem_io *req;
  101. struct ulptx_idata *sc;
  102. u8 wr_len, *to_dp, *from_dp;
  103. int copy_len, num_wqe, i, ret = 0;
  104. __be32 cmd = cpu_to_be32(ULPTX_CMD_V(ULP_TX_MEM_WRITE));
  105. if (is_t4(rdev->lldi.adapter_type))
  106. cmd |= cpu_to_be32(ULP_MEMIO_ORDER_F);
  107. else
  108. cmd |= cpu_to_be32(T5_ULP_MEMIO_IMM_F);
  109. addr &= 0x7FFFFFF;
  110. pr_debug("addr 0x%x len %u\n", addr, len);
  111. num_wqe = DIV_ROUND_UP(len, C4IW_MAX_INLINE_SIZE);
  112. c4iw_init_wr_wait(wr_waitp);
  113. for (i = 0; i < num_wqe; i++) {
  114. copy_len = len > C4IW_MAX_INLINE_SIZE ? C4IW_MAX_INLINE_SIZE :
  115. len;
  116. wr_len = roundup(sizeof *req + sizeof *sc +
  117. roundup(copy_len, T4_ULPTX_MIN_IO), 16);
  118. if (!skb) {
  119. skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
  120. if (!skb)
  121. return -ENOMEM;
  122. }
  123. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  124. req = __skb_put_zero(skb, wr_len);
  125. INIT_ULPTX_WR(req, wr_len, 0, 0);
  126. if (i == (num_wqe-1)) {
  127. req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR) |
  128. FW_WR_COMPL_F);
  129. req->wr.wr_lo = (__force __be64)(unsigned long)wr_waitp;
  130. } else
  131. req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR));
  132. req->wr.wr_mid = cpu_to_be32(
  133. FW_WR_LEN16_V(DIV_ROUND_UP(wr_len, 16)));
  134. req->cmd = cmd;
  135. req->dlen = cpu_to_be32(ULP_MEMIO_DATA_LEN_V(
  136. DIV_ROUND_UP(copy_len, T4_ULPTX_MIN_IO)));
  137. req->len16 = cpu_to_be32(DIV_ROUND_UP(wr_len-sizeof(req->wr),
  138. 16));
  139. req->lock_addr = cpu_to_be32(ULP_MEMIO_ADDR_V(addr + i * 3));
  140. sc = (struct ulptx_idata *)(req + 1);
  141. sc->cmd_more = cpu_to_be32(ULPTX_CMD_V(ULP_TX_SC_IMM));
  142. sc->len = cpu_to_be32(roundup(copy_len, T4_ULPTX_MIN_IO));
  143. to_dp = (u8 *)(sc + 1);
  144. from_dp = (u8 *)data + i * C4IW_MAX_INLINE_SIZE;
  145. if (data)
  146. memcpy(to_dp, from_dp, copy_len);
  147. else
  148. memset(to_dp, 0, copy_len);
  149. if (copy_len % T4_ULPTX_MIN_IO)
  150. memset(to_dp + copy_len, 0, T4_ULPTX_MIN_IO -
  151. (copy_len % T4_ULPTX_MIN_IO));
  152. if (i == (num_wqe-1))
  153. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, 0,
  154. __func__);
  155. else
  156. ret = c4iw_ofld_send(rdev, skb);
  157. if (ret)
  158. break;
  159. skb = NULL;
  160. len -= C4IW_MAX_INLINE_SIZE;
  161. }
  162. return ret;
  163. }
  164. static int _c4iw_write_mem_dma(struct c4iw_rdev *rdev, u32 addr, u32 len,
  165. void *data, struct sk_buff *skb,
  166. struct c4iw_wr_wait *wr_waitp)
  167. {
  168. u32 remain = len;
  169. u32 dmalen;
  170. int ret = 0;
  171. dma_addr_t daddr;
  172. dma_addr_t save;
  173. daddr = dma_map_single(&rdev->lldi.pdev->dev, data, len, DMA_TO_DEVICE);
  174. if (dma_mapping_error(&rdev->lldi.pdev->dev, daddr))
  175. return -1;
  176. save = daddr;
  177. while (remain > inline_threshold) {
  178. if (remain < T4_ULPTX_MAX_DMA) {
  179. if (remain & ~T4_ULPTX_MIN_IO)
  180. dmalen = remain & ~(T4_ULPTX_MIN_IO-1);
  181. else
  182. dmalen = remain;
  183. } else
  184. dmalen = T4_ULPTX_MAX_DMA;
  185. remain -= dmalen;
  186. ret = _c4iw_write_mem_dma_aligned(rdev, addr, dmalen, daddr,
  187. skb, remain ? NULL : wr_waitp);
  188. if (ret)
  189. goto out;
  190. addr += dmalen >> 5;
  191. data += dmalen;
  192. daddr += dmalen;
  193. }
  194. if (remain)
  195. ret = _c4iw_write_mem_inline(rdev, addr, remain, data, skb,
  196. wr_waitp);
  197. out:
  198. dma_unmap_single(&rdev->lldi.pdev->dev, save, len, DMA_TO_DEVICE);
  199. return ret;
  200. }
  201. /*
  202. * write len bytes of data into addr (32B aligned address)
  203. * If data is NULL, clear len byte of memory to zero.
  204. */
  205. static int write_adapter_mem(struct c4iw_rdev *rdev, u32 addr, u32 len,
  206. void *data, struct sk_buff *skb,
  207. struct c4iw_wr_wait *wr_waitp)
  208. {
  209. int ret;
  210. if (!rdev->lldi.ulptx_memwrite_dsgl || !use_dsgl) {
  211. ret = _c4iw_write_mem_inline(rdev, addr, len, data, skb,
  212. wr_waitp);
  213. goto out;
  214. }
  215. if (len <= inline_threshold) {
  216. ret = _c4iw_write_mem_inline(rdev, addr, len, data, skb,
  217. wr_waitp);
  218. goto out;
  219. }
  220. ret = _c4iw_write_mem_dma(rdev, addr, len, data, skb, wr_waitp);
  221. if (ret) {
  222. pr_warn_ratelimited("%s: dma map failure (non fatal)\n",
  223. pci_name(rdev->lldi.pdev));
  224. ret = _c4iw_write_mem_inline(rdev, addr, len, data, skb,
  225. wr_waitp);
  226. }
  227. out:
  228. return ret;
  229. }
  230. /*
  231. * Build and write a TPT entry.
  232. * IN: stag key, pdid, perm, bind_enabled, zbva, to, len, page_size,
  233. * pbl_size and pbl_addr
  234. * OUT: stag index
  235. */
  236. static int write_tpt_entry(struct c4iw_rdev *rdev, u32 reset_tpt_entry,
  237. u32 *stag, u8 stag_state, u32 pdid,
  238. enum fw_ri_stag_type type, enum fw_ri_mem_perms perm,
  239. int bind_enabled, u32 zbva, u64 to,
  240. u64 len, u8 page_size, u32 pbl_size, u32 pbl_addr,
  241. struct sk_buff *skb, struct c4iw_wr_wait *wr_waitp)
  242. {
  243. int err;
  244. struct fw_ri_tpte tpt;
  245. u32 stag_idx;
  246. static atomic_t key;
  247. if (c4iw_fatal_error(rdev))
  248. return -EIO;
  249. stag_state = stag_state > 0;
  250. stag_idx = (*stag) >> 8;
  251. if ((!reset_tpt_entry) && (*stag == T4_STAG_UNSET)) {
  252. stag_idx = c4iw_get_resource(&rdev->resource.tpt_table);
  253. if (!stag_idx) {
  254. mutex_lock(&rdev->stats.lock);
  255. rdev->stats.stag.fail++;
  256. mutex_unlock(&rdev->stats.lock);
  257. return -ENOMEM;
  258. }
  259. mutex_lock(&rdev->stats.lock);
  260. rdev->stats.stag.cur += 32;
  261. if (rdev->stats.stag.cur > rdev->stats.stag.max)
  262. rdev->stats.stag.max = rdev->stats.stag.cur;
  263. mutex_unlock(&rdev->stats.lock);
  264. *stag = (stag_idx << 8) | (atomic_inc_return(&key) & 0xff);
  265. }
  266. pr_debug("stag_state 0x%0x type 0x%0x pdid 0x%0x, stag_idx 0x%x\n",
  267. stag_state, type, pdid, stag_idx);
  268. /* write TPT entry */
  269. if (reset_tpt_entry)
  270. memset(&tpt, 0, sizeof(tpt));
  271. else {
  272. tpt.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
  273. FW_RI_TPTE_STAGKEY_V((*stag & FW_RI_TPTE_STAGKEY_M)) |
  274. FW_RI_TPTE_STAGSTATE_V(stag_state) |
  275. FW_RI_TPTE_STAGTYPE_V(type) | FW_RI_TPTE_PDID_V(pdid));
  276. tpt.locread_to_qpid = cpu_to_be32(FW_RI_TPTE_PERM_V(perm) |
  277. (bind_enabled ? FW_RI_TPTE_MWBINDEN_F : 0) |
  278. FW_RI_TPTE_ADDRTYPE_V((zbva ? FW_RI_ZERO_BASED_TO :
  279. FW_RI_VA_BASED_TO))|
  280. FW_RI_TPTE_PS_V(page_size));
  281. tpt.nosnoop_pbladdr = !pbl_size ? 0 : cpu_to_be32(
  282. FW_RI_TPTE_PBLADDR_V(PBL_OFF(rdev, pbl_addr)>>3));
  283. tpt.len_lo = cpu_to_be32((u32)(len & 0xffffffffUL));
  284. tpt.va_hi = cpu_to_be32((u32)(to >> 32));
  285. tpt.va_lo_fbo = cpu_to_be32((u32)(to & 0xffffffffUL));
  286. tpt.dca_mwbcnt_pstag = cpu_to_be32(0);
  287. tpt.len_hi = cpu_to_be32((u32)(len >> 32));
  288. }
  289. err = write_adapter_mem(rdev, stag_idx +
  290. (rdev->lldi.vr->stag.start >> 5),
  291. sizeof(tpt), &tpt, skb, wr_waitp);
  292. if (reset_tpt_entry) {
  293. c4iw_put_resource(&rdev->resource.tpt_table, stag_idx);
  294. mutex_lock(&rdev->stats.lock);
  295. rdev->stats.stag.cur -= 32;
  296. mutex_unlock(&rdev->stats.lock);
  297. }
  298. return err;
  299. }
  300. static int write_pbl(struct c4iw_rdev *rdev, __be64 *pbl,
  301. u32 pbl_addr, u32 pbl_size, struct c4iw_wr_wait *wr_waitp)
  302. {
  303. int err;
  304. pr_debug("*pdb_addr 0x%x, pbl_base 0x%x, pbl_size %d\n",
  305. pbl_addr, rdev->lldi.vr->pbl.start,
  306. pbl_size);
  307. err = write_adapter_mem(rdev, pbl_addr >> 5, pbl_size << 3, pbl, NULL,
  308. wr_waitp);
  309. return err;
  310. }
  311. static int dereg_mem(struct c4iw_rdev *rdev, u32 stag, u32 pbl_size,
  312. u32 pbl_addr, struct sk_buff *skb,
  313. struct c4iw_wr_wait *wr_waitp)
  314. {
  315. return write_tpt_entry(rdev, 1, &stag, 0, 0, 0, 0, 0, 0, 0UL, 0, 0,
  316. pbl_size, pbl_addr, skb, wr_waitp);
  317. }
  318. static int allocate_window(struct c4iw_rdev *rdev, u32 *stag, u32 pdid,
  319. struct c4iw_wr_wait *wr_waitp)
  320. {
  321. *stag = T4_STAG_UNSET;
  322. return write_tpt_entry(rdev, 0, stag, 0, pdid, FW_RI_STAG_MW, 0, 0, 0,
  323. 0UL, 0, 0, 0, 0, NULL, wr_waitp);
  324. }
  325. static int deallocate_window(struct c4iw_rdev *rdev, u32 stag,
  326. struct sk_buff *skb,
  327. struct c4iw_wr_wait *wr_waitp)
  328. {
  329. return write_tpt_entry(rdev, 1, &stag, 0, 0, 0, 0, 0, 0, 0UL, 0, 0, 0,
  330. 0, skb, wr_waitp);
  331. }
  332. static int allocate_stag(struct c4iw_rdev *rdev, u32 *stag, u32 pdid,
  333. u32 pbl_size, u32 pbl_addr,
  334. struct c4iw_wr_wait *wr_waitp)
  335. {
  336. *stag = T4_STAG_UNSET;
  337. return write_tpt_entry(rdev, 0, stag, 0, pdid, FW_RI_STAG_NSMR, 0, 0, 0,
  338. 0UL, 0, 0, pbl_size, pbl_addr, NULL, wr_waitp);
  339. }
  340. static int finish_mem_reg(struct c4iw_mr *mhp, u32 stag)
  341. {
  342. u32 mmid;
  343. mhp->attr.state = 1;
  344. mhp->attr.stag = stag;
  345. mmid = stag >> 8;
  346. mhp->ibmr.rkey = mhp->ibmr.lkey = stag;
  347. mhp->ibmr.length = mhp->attr.len;
  348. mhp->ibmr.iova = mhp->attr.va_fbo;
  349. mhp->ibmr.page_size = 1U << (mhp->attr.page_size + 12);
  350. pr_debug("mmid 0x%x mhp %p\n", mmid, mhp);
  351. return insert_handle(mhp->rhp, &mhp->rhp->mmidr, mhp, mmid);
  352. }
  353. static int register_mem(struct c4iw_dev *rhp, struct c4iw_pd *php,
  354. struct c4iw_mr *mhp, int shift)
  355. {
  356. u32 stag = T4_STAG_UNSET;
  357. int ret;
  358. ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, mhp->attr.pdid,
  359. FW_RI_STAG_NSMR, mhp->attr.len ?
  360. mhp->attr.perms : 0,
  361. mhp->attr.mw_bind_enable, mhp->attr.zbva,
  362. mhp->attr.va_fbo, mhp->attr.len ?
  363. mhp->attr.len : -1, shift - 12,
  364. mhp->attr.pbl_size, mhp->attr.pbl_addr, NULL,
  365. mhp->wr_waitp);
  366. if (ret)
  367. return ret;
  368. ret = finish_mem_reg(mhp, stag);
  369. if (ret) {
  370. dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
  371. mhp->attr.pbl_addr, mhp->dereg_skb, mhp->wr_waitp);
  372. mhp->dereg_skb = NULL;
  373. }
  374. return ret;
  375. }
  376. static int alloc_pbl(struct c4iw_mr *mhp, int npages)
  377. {
  378. mhp->attr.pbl_addr = c4iw_pblpool_alloc(&mhp->rhp->rdev,
  379. npages << 3);
  380. if (!mhp->attr.pbl_addr)
  381. return -ENOMEM;
  382. mhp->attr.pbl_size = npages;
  383. return 0;
  384. }
  385. struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc)
  386. {
  387. struct c4iw_dev *rhp;
  388. struct c4iw_pd *php;
  389. struct c4iw_mr *mhp;
  390. int ret;
  391. u32 stag = T4_STAG_UNSET;
  392. pr_debug("ib_pd %p\n", pd);
  393. php = to_c4iw_pd(pd);
  394. rhp = php->rhp;
  395. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  396. if (!mhp)
  397. return ERR_PTR(-ENOMEM);
  398. mhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  399. if (!mhp->wr_waitp) {
  400. ret = -ENOMEM;
  401. goto err_free_mhp;
  402. }
  403. c4iw_init_wr_wait(mhp->wr_waitp);
  404. mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
  405. if (!mhp->dereg_skb) {
  406. ret = -ENOMEM;
  407. goto err_free_wr_wait;
  408. }
  409. mhp->rhp = rhp;
  410. mhp->attr.pdid = php->pdid;
  411. mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
  412. mhp->attr.mw_bind_enable = (acc&IB_ACCESS_MW_BIND) == IB_ACCESS_MW_BIND;
  413. mhp->attr.zbva = 0;
  414. mhp->attr.va_fbo = 0;
  415. mhp->attr.page_size = 0;
  416. mhp->attr.len = ~0ULL;
  417. mhp->attr.pbl_size = 0;
  418. ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, php->pdid,
  419. FW_RI_STAG_NSMR, mhp->attr.perms,
  420. mhp->attr.mw_bind_enable, 0, 0, ~0ULL, 0, 0, 0,
  421. NULL, mhp->wr_waitp);
  422. if (ret)
  423. goto err_free_skb;
  424. ret = finish_mem_reg(mhp, stag);
  425. if (ret)
  426. goto err_dereg_mem;
  427. return &mhp->ibmr;
  428. err_dereg_mem:
  429. dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
  430. mhp->attr.pbl_addr, mhp->dereg_skb, mhp->wr_waitp);
  431. err_free_wr_wait:
  432. c4iw_put_wr_wait(mhp->wr_waitp);
  433. err_free_skb:
  434. kfree_skb(mhp->dereg_skb);
  435. err_free_mhp:
  436. kfree(mhp);
  437. return ERR_PTR(ret);
  438. }
  439. struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
  440. u64 virt, int acc, struct ib_udata *udata)
  441. {
  442. __be64 *pages;
  443. int shift, n, len;
  444. int i, k, entry;
  445. int err = -ENOMEM;
  446. struct scatterlist *sg;
  447. struct c4iw_dev *rhp;
  448. struct c4iw_pd *php;
  449. struct c4iw_mr *mhp;
  450. pr_debug("ib_pd %p\n", pd);
  451. if (length == ~0ULL)
  452. return ERR_PTR(-EINVAL);
  453. if ((length + start) < start)
  454. return ERR_PTR(-EINVAL);
  455. php = to_c4iw_pd(pd);
  456. rhp = php->rhp;
  457. if (mr_exceeds_hw_limits(rhp, length))
  458. return ERR_PTR(-EINVAL);
  459. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  460. if (!mhp)
  461. return ERR_PTR(-ENOMEM);
  462. mhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  463. if (!mhp->wr_waitp)
  464. goto err_free_mhp;
  465. mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
  466. if (!mhp->dereg_skb)
  467. goto err_free_wr_wait;
  468. mhp->rhp = rhp;
  469. mhp->umem = ib_umem_get(pd->uobject->context, start, length, acc, 0);
  470. if (IS_ERR(mhp->umem))
  471. goto err_free_skb;
  472. shift = mhp->umem->page_shift;
  473. n = mhp->umem->nmap;
  474. err = alloc_pbl(mhp, n);
  475. if (err)
  476. goto err_umem_release;
  477. pages = (__be64 *) __get_free_page(GFP_KERNEL);
  478. if (!pages) {
  479. err = -ENOMEM;
  480. goto err_pbl_free;
  481. }
  482. i = n = 0;
  483. for_each_sg(mhp->umem->sg_head.sgl, sg, mhp->umem->nmap, entry) {
  484. len = sg_dma_len(sg) >> shift;
  485. for (k = 0; k < len; ++k) {
  486. pages[i++] = cpu_to_be64(sg_dma_address(sg) +
  487. (k << shift));
  488. if (i == PAGE_SIZE / sizeof *pages) {
  489. err = write_pbl(&mhp->rhp->rdev,
  490. pages,
  491. mhp->attr.pbl_addr + (n << 3), i,
  492. mhp->wr_waitp);
  493. if (err)
  494. goto pbl_done;
  495. n += i;
  496. i = 0;
  497. }
  498. }
  499. }
  500. if (i)
  501. err = write_pbl(&mhp->rhp->rdev, pages,
  502. mhp->attr.pbl_addr + (n << 3), i,
  503. mhp->wr_waitp);
  504. pbl_done:
  505. free_page((unsigned long) pages);
  506. if (err)
  507. goto err_pbl_free;
  508. mhp->attr.pdid = php->pdid;
  509. mhp->attr.zbva = 0;
  510. mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
  511. mhp->attr.va_fbo = virt;
  512. mhp->attr.page_size = shift - 12;
  513. mhp->attr.len = length;
  514. err = register_mem(rhp, php, mhp, shift);
  515. if (err)
  516. goto err_pbl_free;
  517. return &mhp->ibmr;
  518. err_pbl_free:
  519. c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
  520. mhp->attr.pbl_size << 3);
  521. err_umem_release:
  522. ib_umem_release(mhp->umem);
  523. err_free_skb:
  524. kfree_skb(mhp->dereg_skb);
  525. err_free_wr_wait:
  526. c4iw_put_wr_wait(mhp->wr_waitp);
  527. err_free_mhp:
  528. kfree(mhp);
  529. return ERR_PTR(err);
  530. }
  531. struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
  532. struct ib_udata *udata)
  533. {
  534. struct c4iw_dev *rhp;
  535. struct c4iw_pd *php;
  536. struct c4iw_mw *mhp;
  537. u32 mmid;
  538. u32 stag = 0;
  539. int ret;
  540. if (type != IB_MW_TYPE_1)
  541. return ERR_PTR(-EINVAL);
  542. php = to_c4iw_pd(pd);
  543. rhp = php->rhp;
  544. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  545. if (!mhp)
  546. return ERR_PTR(-ENOMEM);
  547. mhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  548. if (!mhp->wr_waitp) {
  549. ret = -ENOMEM;
  550. goto free_mhp;
  551. }
  552. mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
  553. if (!mhp->dereg_skb) {
  554. ret = -ENOMEM;
  555. goto free_wr_wait;
  556. }
  557. ret = allocate_window(&rhp->rdev, &stag, php->pdid, mhp->wr_waitp);
  558. if (ret)
  559. goto free_skb;
  560. mhp->rhp = rhp;
  561. mhp->attr.pdid = php->pdid;
  562. mhp->attr.type = FW_RI_STAG_MW;
  563. mhp->attr.stag = stag;
  564. mmid = (stag) >> 8;
  565. mhp->ibmw.rkey = stag;
  566. if (insert_handle(rhp, &rhp->mmidr, mhp, mmid)) {
  567. ret = -ENOMEM;
  568. goto dealloc_win;
  569. }
  570. pr_debug("mmid 0x%x mhp %p stag 0x%x\n", mmid, mhp, stag);
  571. return &(mhp->ibmw);
  572. dealloc_win:
  573. deallocate_window(&rhp->rdev, mhp->attr.stag, mhp->dereg_skb,
  574. mhp->wr_waitp);
  575. free_skb:
  576. kfree_skb(mhp->dereg_skb);
  577. free_wr_wait:
  578. c4iw_put_wr_wait(mhp->wr_waitp);
  579. free_mhp:
  580. kfree(mhp);
  581. return ERR_PTR(ret);
  582. }
  583. int c4iw_dealloc_mw(struct ib_mw *mw)
  584. {
  585. struct c4iw_dev *rhp;
  586. struct c4iw_mw *mhp;
  587. u32 mmid;
  588. mhp = to_c4iw_mw(mw);
  589. rhp = mhp->rhp;
  590. mmid = (mw->rkey) >> 8;
  591. remove_handle(rhp, &rhp->mmidr, mmid);
  592. deallocate_window(&rhp->rdev, mhp->attr.stag, mhp->dereg_skb,
  593. mhp->wr_waitp);
  594. kfree_skb(mhp->dereg_skb);
  595. c4iw_put_wr_wait(mhp->wr_waitp);
  596. kfree(mhp);
  597. pr_debug("ib_mw %p mmid 0x%x ptr %p\n", mw, mmid, mhp);
  598. return 0;
  599. }
  600. struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd,
  601. enum ib_mr_type mr_type,
  602. u32 max_num_sg)
  603. {
  604. struct c4iw_dev *rhp;
  605. struct c4iw_pd *php;
  606. struct c4iw_mr *mhp;
  607. u32 mmid;
  608. u32 stag = 0;
  609. int ret = 0;
  610. int length = roundup(max_num_sg * sizeof(u64), 32);
  611. php = to_c4iw_pd(pd);
  612. rhp = php->rhp;
  613. if (mr_type != IB_MR_TYPE_MEM_REG ||
  614. max_num_sg > t4_max_fr_depth(rhp->rdev.lldi.ulptx_memwrite_dsgl &&
  615. use_dsgl))
  616. return ERR_PTR(-EINVAL);
  617. mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
  618. if (!mhp) {
  619. ret = -ENOMEM;
  620. goto err;
  621. }
  622. mhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  623. if (!mhp->wr_waitp) {
  624. ret = -ENOMEM;
  625. goto err_free_mhp;
  626. }
  627. c4iw_init_wr_wait(mhp->wr_waitp);
  628. mhp->mpl = dma_alloc_coherent(&rhp->rdev.lldi.pdev->dev,
  629. length, &mhp->mpl_addr, GFP_KERNEL);
  630. if (!mhp->mpl) {
  631. ret = -ENOMEM;
  632. goto err_free_wr_wait;
  633. }
  634. mhp->max_mpl_len = length;
  635. mhp->rhp = rhp;
  636. ret = alloc_pbl(mhp, max_num_sg);
  637. if (ret)
  638. goto err_free_dma;
  639. mhp->attr.pbl_size = max_num_sg;
  640. ret = allocate_stag(&rhp->rdev, &stag, php->pdid,
  641. mhp->attr.pbl_size, mhp->attr.pbl_addr,
  642. mhp->wr_waitp);
  643. if (ret)
  644. goto err_free_pbl;
  645. mhp->attr.pdid = php->pdid;
  646. mhp->attr.type = FW_RI_STAG_NSMR;
  647. mhp->attr.stag = stag;
  648. mhp->attr.state = 0;
  649. mmid = (stag) >> 8;
  650. mhp->ibmr.rkey = mhp->ibmr.lkey = stag;
  651. if (insert_handle(rhp, &rhp->mmidr, mhp, mmid)) {
  652. ret = -ENOMEM;
  653. goto err_dereg;
  654. }
  655. pr_debug("mmid 0x%x mhp %p stag 0x%x\n", mmid, mhp, stag);
  656. return &(mhp->ibmr);
  657. err_dereg:
  658. dereg_mem(&rhp->rdev, stag, mhp->attr.pbl_size,
  659. mhp->attr.pbl_addr, mhp->dereg_skb, mhp->wr_waitp);
  660. err_free_pbl:
  661. c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
  662. mhp->attr.pbl_size << 3);
  663. err_free_dma:
  664. dma_free_coherent(&mhp->rhp->rdev.lldi.pdev->dev,
  665. mhp->max_mpl_len, mhp->mpl, mhp->mpl_addr);
  666. err_free_wr_wait:
  667. c4iw_put_wr_wait(mhp->wr_waitp);
  668. err_free_mhp:
  669. kfree(mhp);
  670. err:
  671. return ERR_PTR(ret);
  672. }
  673. static int c4iw_set_page(struct ib_mr *ibmr, u64 addr)
  674. {
  675. struct c4iw_mr *mhp = to_c4iw_mr(ibmr);
  676. if (unlikely(mhp->mpl_len == mhp->max_mpl_len))
  677. return -ENOMEM;
  678. mhp->mpl[mhp->mpl_len++] = addr;
  679. return 0;
  680. }
  681. int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
  682. unsigned int *sg_offset)
  683. {
  684. struct c4iw_mr *mhp = to_c4iw_mr(ibmr);
  685. mhp->mpl_len = 0;
  686. return ib_sg_to_pages(ibmr, sg, sg_nents, sg_offset, c4iw_set_page);
  687. }
  688. int c4iw_dereg_mr(struct ib_mr *ib_mr)
  689. {
  690. struct c4iw_dev *rhp;
  691. struct c4iw_mr *mhp;
  692. u32 mmid;
  693. pr_debug("ib_mr %p\n", ib_mr);
  694. mhp = to_c4iw_mr(ib_mr);
  695. rhp = mhp->rhp;
  696. mmid = mhp->attr.stag >> 8;
  697. remove_handle(rhp, &rhp->mmidr, mmid);
  698. if (mhp->mpl)
  699. dma_free_coherent(&mhp->rhp->rdev.lldi.pdev->dev,
  700. mhp->max_mpl_len, mhp->mpl, mhp->mpl_addr);
  701. dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
  702. mhp->attr.pbl_addr, mhp->dereg_skb, mhp->wr_waitp);
  703. if (mhp->attr.pbl_size)
  704. c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
  705. mhp->attr.pbl_size << 3);
  706. if (mhp->kva)
  707. kfree((void *) (unsigned long) mhp->kva);
  708. if (mhp->umem)
  709. ib_umem_release(mhp->umem);
  710. pr_debug("mmid 0x%x ptr %p\n", mmid, mhp);
  711. c4iw_put_wr_wait(mhp->wr_waitp);
  712. kfree(mhp);
  713. return 0;
  714. }
  715. void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey)
  716. {
  717. struct c4iw_mr *mhp;
  718. unsigned long flags;
  719. spin_lock_irqsave(&rhp->lock, flags);
  720. mhp = get_mhp(rhp, rkey >> 8);
  721. if (mhp)
  722. mhp->attr.state = 0;
  723. spin_unlock_irqrestore(&rhp->lock, flags);
  724. }