intel_engine_cs.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "i915_drv.h"
  25. #include "intel_ringbuffer.h"
  26. #include "intel_lrc.h"
  27. /* Haswell does have the CXT_SIZE register however it does not appear to be
  28. * valid. Now, docs explain in dwords what is in the context object. The full
  29. * size is 70720 bytes, however, the power context and execlist context will
  30. * never be saved (power context is stored elsewhere, and execlists don't work
  31. * on HSW) - so the final size, including the extra state required for the
  32. * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
  33. */
  34. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  35. /* Same as Haswell, but 72064 bytes now. */
  36. #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
  37. #define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
  38. #define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
  39. #define GEN10_LR_CONTEXT_RENDER_SIZE (19 * PAGE_SIZE)
  40. #define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
  41. struct engine_class_info {
  42. const char *name;
  43. int (*init_legacy)(struct intel_engine_cs *engine);
  44. int (*init_execlists)(struct intel_engine_cs *engine);
  45. };
  46. static const struct engine_class_info intel_engine_classes[] = {
  47. [RENDER_CLASS] = {
  48. .name = "rcs",
  49. .init_execlists = logical_render_ring_init,
  50. .init_legacy = intel_init_render_ring_buffer,
  51. },
  52. [COPY_ENGINE_CLASS] = {
  53. .name = "bcs",
  54. .init_execlists = logical_xcs_ring_init,
  55. .init_legacy = intel_init_blt_ring_buffer,
  56. },
  57. [VIDEO_DECODE_CLASS] = {
  58. .name = "vcs",
  59. .init_execlists = logical_xcs_ring_init,
  60. .init_legacy = intel_init_bsd_ring_buffer,
  61. },
  62. [VIDEO_ENHANCEMENT_CLASS] = {
  63. .name = "vecs",
  64. .init_execlists = logical_xcs_ring_init,
  65. .init_legacy = intel_init_vebox_ring_buffer,
  66. },
  67. };
  68. struct engine_info {
  69. unsigned int hw_id;
  70. unsigned int uabi_id;
  71. u8 class;
  72. u8 instance;
  73. u32 mmio_base;
  74. unsigned irq_shift;
  75. };
  76. static const struct engine_info intel_engines[] = {
  77. [RCS] = {
  78. .hw_id = RCS_HW,
  79. .uabi_id = I915_EXEC_RENDER,
  80. .class = RENDER_CLASS,
  81. .instance = 0,
  82. .mmio_base = RENDER_RING_BASE,
  83. .irq_shift = GEN8_RCS_IRQ_SHIFT,
  84. },
  85. [BCS] = {
  86. .hw_id = BCS_HW,
  87. .uabi_id = I915_EXEC_BLT,
  88. .class = COPY_ENGINE_CLASS,
  89. .instance = 0,
  90. .mmio_base = BLT_RING_BASE,
  91. .irq_shift = GEN8_BCS_IRQ_SHIFT,
  92. },
  93. [VCS] = {
  94. .hw_id = VCS_HW,
  95. .uabi_id = I915_EXEC_BSD,
  96. .class = VIDEO_DECODE_CLASS,
  97. .instance = 0,
  98. .mmio_base = GEN6_BSD_RING_BASE,
  99. .irq_shift = GEN8_VCS1_IRQ_SHIFT,
  100. },
  101. [VCS2] = {
  102. .hw_id = VCS2_HW,
  103. .uabi_id = I915_EXEC_BSD,
  104. .class = VIDEO_DECODE_CLASS,
  105. .instance = 1,
  106. .mmio_base = GEN8_BSD2_RING_BASE,
  107. .irq_shift = GEN8_VCS2_IRQ_SHIFT,
  108. },
  109. [VECS] = {
  110. .hw_id = VECS_HW,
  111. .uabi_id = I915_EXEC_VEBOX,
  112. .class = VIDEO_ENHANCEMENT_CLASS,
  113. .instance = 0,
  114. .mmio_base = VEBOX_RING_BASE,
  115. .irq_shift = GEN8_VECS_IRQ_SHIFT,
  116. },
  117. };
  118. /**
  119. * ___intel_engine_context_size() - return the size of the context for an engine
  120. * @dev_priv: i915 device private
  121. * @class: engine class
  122. *
  123. * Each engine class may require a different amount of space for a context
  124. * image.
  125. *
  126. * Return: size (in bytes) of an engine class specific context image
  127. *
  128. * Note: this size includes the HWSP, which is part of the context image
  129. * in LRC mode, but does not include the "shared data page" used with
  130. * GuC submission. The caller should account for this if using the GuC.
  131. */
  132. static u32
  133. __intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
  134. {
  135. u32 cxt_size;
  136. BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
  137. switch (class) {
  138. case RENDER_CLASS:
  139. switch (INTEL_GEN(dev_priv)) {
  140. default:
  141. MISSING_CASE(INTEL_GEN(dev_priv));
  142. case 10:
  143. return GEN10_LR_CONTEXT_RENDER_SIZE;
  144. case 9:
  145. return GEN9_LR_CONTEXT_RENDER_SIZE;
  146. case 8:
  147. return i915_modparams.enable_execlists ?
  148. GEN8_LR_CONTEXT_RENDER_SIZE :
  149. GEN8_CXT_TOTAL_SIZE;
  150. case 7:
  151. if (IS_HASWELL(dev_priv))
  152. return HSW_CXT_TOTAL_SIZE;
  153. cxt_size = I915_READ(GEN7_CXT_SIZE);
  154. return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
  155. PAGE_SIZE);
  156. case 6:
  157. cxt_size = I915_READ(CXT_SIZE);
  158. return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
  159. PAGE_SIZE);
  160. case 5:
  161. case 4:
  162. case 3:
  163. case 2:
  164. /* For the special day when i810 gets merged. */
  165. case 1:
  166. return 0;
  167. }
  168. break;
  169. default:
  170. MISSING_CASE(class);
  171. case VIDEO_DECODE_CLASS:
  172. case VIDEO_ENHANCEMENT_CLASS:
  173. case COPY_ENGINE_CLASS:
  174. if (INTEL_GEN(dev_priv) < 8)
  175. return 0;
  176. return GEN8_LR_CONTEXT_OTHER_SIZE;
  177. }
  178. }
  179. static int
  180. intel_engine_setup(struct drm_i915_private *dev_priv,
  181. enum intel_engine_id id)
  182. {
  183. const struct engine_info *info = &intel_engines[id];
  184. const struct engine_class_info *class_info;
  185. struct intel_engine_cs *engine;
  186. GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));
  187. class_info = &intel_engine_classes[info->class];
  188. GEM_BUG_ON(dev_priv->engine[id]);
  189. engine = kzalloc(sizeof(*engine), GFP_KERNEL);
  190. if (!engine)
  191. return -ENOMEM;
  192. engine->id = id;
  193. engine->i915 = dev_priv;
  194. WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
  195. class_info->name, info->instance) >=
  196. sizeof(engine->name));
  197. engine->uabi_id = info->uabi_id;
  198. engine->hw_id = engine->guc_id = info->hw_id;
  199. engine->mmio_base = info->mmio_base;
  200. engine->irq_shift = info->irq_shift;
  201. engine->class = info->class;
  202. engine->instance = info->instance;
  203. engine->context_size = __intel_engine_context_size(dev_priv,
  204. engine->class);
  205. if (WARN_ON(engine->context_size > BIT(20)))
  206. engine->context_size = 0;
  207. /* Nothing to do here, execute in order of dependencies */
  208. engine->schedule = NULL;
  209. ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
  210. dev_priv->engine[id] = engine;
  211. return 0;
  212. }
  213. /**
  214. * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
  215. * @dev_priv: i915 device private
  216. *
  217. * Return: non-zero if the initialization failed.
  218. */
  219. int intel_engines_init_mmio(struct drm_i915_private *dev_priv)
  220. {
  221. struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
  222. const unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
  223. struct intel_engine_cs *engine;
  224. enum intel_engine_id id;
  225. unsigned int mask = 0;
  226. unsigned int i;
  227. int err;
  228. WARN_ON(ring_mask == 0);
  229. WARN_ON(ring_mask &
  230. GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
  231. for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
  232. if (!HAS_ENGINE(dev_priv, i))
  233. continue;
  234. err = intel_engine_setup(dev_priv, i);
  235. if (err)
  236. goto cleanup;
  237. mask |= ENGINE_MASK(i);
  238. }
  239. /*
  240. * Catch failures to update intel_engines table when the new engines
  241. * are added to the driver by a warning and disabling the forgotten
  242. * engines.
  243. */
  244. if (WARN_ON(mask != ring_mask))
  245. device_info->ring_mask = mask;
  246. /* We always presume we have at least RCS available for later probing */
  247. if (WARN_ON(!HAS_ENGINE(dev_priv, RCS))) {
  248. err = -ENODEV;
  249. goto cleanup;
  250. }
  251. device_info->num_rings = hweight32(mask);
  252. return 0;
  253. cleanup:
  254. for_each_engine(engine, dev_priv, id)
  255. kfree(engine);
  256. return err;
  257. }
  258. /**
  259. * intel_engines_init() - init the Engine Command Streamers
  260. * @dev_priv: i915 device private
  261. *
  262. * Return: non-zero if the initialization failed.
  263. */
  264. int intel_engines_init(struct drm_i915_private *dev_priv)
  265. {
  266. struct intel_engine_cs *engine;
  267. enum intel_engine_id id, err_id;
  268. int err;
  269. for_each_engine(engine, dev_priv, id) {
  270. const struct engine_class_info *class_info =
  271. &intel_engine_classes[engine->class];
  272. int (*init)(struct intel_engine_cs *engine);
  273. if (i915_modparams.enable_execlists)
  274. init = class_info->init_execlists;
  275. else
  276. init = class_info->init_legacy;
  277. err = -EINVAL;
  278. err_id = id;
  279. if (GEM_WARN_ON(!init))
  280. goto cleanup;
  281. err = init(engine);
  282. if (err)
  283. goto cleanup;
  284. GEM_BUG_ON(!engine->submit_request);
  285. }
  286. return 0;
  287. cleanup:
  288. for_each_engine(engine, dev_priv, id) {
  289. if (id >= err_id) {
  290. kfree(engine);
  291. dev_priv->engine[id] = NULL;
  292. } else {
  293. dev_priv->gt.cleanup_engine(engine);
  294. }
  295. }
  296. return err;
  297. }
  298. void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
  299. {
  300. struct drm_i915_private *dev_priv = engine->i915;
  301. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  302. * so long as the semaphore value in the register/page is greater
  303. * than the sync value), so whenever we reset the seqno,
  304. * so long as we reset the tracking semaphore value to 0, it will
  305. * always be before the next request's seqno. If we don't reset
  306. * the semaphore value, then when the seqno moves backwards all
  307. * future waits will complete instantly (causing rendering corruption).
  308. */
  309. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  310. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  311. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  312. if (HAS_VEBOX(dev_priv))
  313. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  314. }
  315. if (dev_priv->semaphore) {
  316. struct page *page = i915_vma_first_page(dev_priv->semaphore);
  317. void *semaphores;
  318. /* Semaphores are in noncoherent memory, flush to be safe */
  319. semaphores = kmap_atomic(page);
  320. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  321. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  322. drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  323. I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  324. kunmap_atomic(semaphores);
  325. }
  326. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  327. clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  328. /* After manually advancing the seqno, fake the interrupt in case
  329. * there are any waiters for that seqno.
  330. */
  331. intel_engine_wakeup(engine);
  332. GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
  333. }
  334. static void intel_engine_init_timeline(struct intel_engine_cs *engine)
  335. {
  336. engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
  337. }
  338. static bool csb_force_mmio(struct drm_i915_private *i915)
  339. {
  340. /* GVT emulation depends upon intercepting CSB mmio */
  341. if (intel_vgpu_active(i915))
  342. return true;
  343. /*
  344. * IOMMU adds unpredictable latency causing the CSB write (from the
  345. * GPU into the HWSP) to only be visible some time after the interrupt
  346. * (missed breadcrumb syndrome).
  347. */
  348. if (intel_vtd_active())
  349. return true;
  350. return false;
  351. }
  352. static void intel_engine_init_execlist(struct intel_engine_cs *engine)
  353. {
  354. struct intel_engine_execlists * const execlists = &engine->execlists;
  355. execlists->csb_use_mmio = csb_force_mmio(engine->i915);
  356. execlists->queue = RB_ROOT;
  357. execlists->first = NULL;
  358. }
  359. /**
  360. * intel_engines_setup_common - setup engine state not requiring hw access
  361. * @engine: Engine to setup.
  362. *
  363. * Initializes @engine@ structure members shared between legacy and execlists
  364. * submission modes which do not require hardware access.
  365. *
  366. * Typically done early in the submission mode specific engine setup stage.
  367. */
  368. void intel_engine_setup_common(struct intel_engine_cs *engine)
  369. {
  370. intel_engine_init_execlist(engine);
  371. intel_engine_init_timeline(engine);
  372. intel_engine_init_hangcheck(engine);
  373. i915_gem_batch_pool_init(engine, &engine->batch_pool);
  374. intel_engine_init_cmd_parser(engine);
  375. }
  376. int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
  377. {
  378. struct drm_i915_gem_object *obj;
  379. struct i915_vma *vma;
  380. int ret;
  381. WARN_ON(engine->scratch);
  382. obj = i915_gem_object_create_stolen(engine->i915, size);
  383. if (!obj)
  384. obj = i915_gem_object_create_internal(engine->i915, size);
  385. if (IS_ERR(obj)) {
  386. DRM_ERROR("Failed to allocate scratch page\n");
  387. return PTR_ERR(obj);
  388. }
  389. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  390. if (IS_ERR(vma)) {
  391. ret = PTR_ERR(vma);
  392. goto err_unref;
  393. }
  394. ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
  395. if (ret)
  396. goto err_unref;
  397. engine->scratch = vma;
  398. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  399. engine->name, i915_ggtt_offset(vma));
  400. return 0;
  401. err_unref:
  402. i915_gem_object_put(obj);
  403. return ret;
  404. }
  405. static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
  406. {
  407. i915_vma_unpin_and_release(&engine->scratch);
  408. }
  409. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  410. {
  411. struct drm_i915_private *dev_priv = engine->i915;
  412. if (!dev_priv->status_page_dmah)
  413. return;
  414. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  415. engine->status_page.page_addr = NULL;
  416. }
  417. static void cleanup_status_page(struct intel_engine_cs *engine)
  418. {
  419. struct i915_vma *vma;
  420. struct drm_i915_gem_object *obj;
  421. vma = fetch_and_zero(&engine->status_page.vma);
  422. if (!vma)
  423. return;
  424. obj = vma->obj;
  425. i915_vma_unpin(vma);
  426. i915_vma_close(vma);
  427. i915_gem_object_unpin_map(obj);
  428. __i915_gem_object_release_unless_active(obj);
  429. }
  430. static int init_status_page(struct intel_engine_cs *engine)
  431. {
  432. struct drm_i915_gem_object *obj;
  433. struct i915_vma *vma;
  434. unsigned int flags;
  435. void *vaddr;
  436. int ret;
  437. obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
  438. if (IS_ERR(obj)) {
  439. DRM_ERROR("Failed to allocate status page\n");
  440. return PTR_ERR(obj);
  441. }
  442. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  443. if (ret)
  444. goto err;
  445. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  446. if (IS_ERR(vma)) {
  447. ret = PTR_ERR(vma);
  448. goto err;
  449. }
  450. flags = PIN_GLOBAL;
  451. if (!HAS_LLC(engine->i915))
  452. /* On g33, we cannot place HWS above 256MiB, so
  453. * restrict its pinning to the low mappable arena.
  454. * Though this restriction is not documented for
  455. * gen4, gen5, or byt, they also behave similarly
  456. * and hang if the HWS is placed at the top of the
  457. * GTT. To generalise, it appears that all !llc
  458. * platforms have issues with us placing the HWS
  459. * above the mappable region (even though we never
  460. * actually map it).
  461. */
  462. flags |= PIN_MAPPABLE;
  463. else
  464. flags |= PIN_HIGH;
  465. ret = i915_vma_pin(vma, 0, 4096, flags);
  466. if (ret)
  467. goto err;
  468. vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
  469. if (IS_ERR(vaddr)) {
  470. ret = PTR_ERR(vaddr);
  471. goto err_unpin;
  472. }
  473. engine->status_page.vma = vma;
  474. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  475. engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
  476. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  477. engine->name, i915_ggtt_offset(vma));
  478. return 0;
  479. err_unpin:
  480. i915_vma_unpin(vma);
  481. err:
  482. i915_gem_object_put(obj);
  483. return ret;
  484. }
  485. static int init_phys_status_page(struct intel_engine_cs *engine)
  486. {
  487. struct drm_i915_private *dev_priv = engine->i915;
  488. GEM_BUG_ON(engine->id != RCS);
  489. dev_priv->status_page_dmah =
  490. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  491. if (!dev_priv->status_page_dmah)
  492. return -ENOMEM;
  493. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  494. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  495. return 0;
  496. }
  497. /**
  498. * intel_engines_init_common - initialize cengine state which might require hw access
  499. * @engine: Engine to initialize.
  500. *
  501. * Initializes @engine@ structure members shared between legacy and execlists
  502. * submission modes which do require hardware access.
  503. *
  504. * Typcally done at later stages of submission mode specific engine setup.
  505. *
  506. * Returns zero on success or an error code on failure.
  507. */
  508. int intel_engine_init_common(struct intel_engine_cs *engine)
  509. {
  510. struct intel_ring *ring;
  511. int ret;
  512. engine->set_default_submission(engine);
  513. /* We may need to do things with the shrinker which
  514. * require us to immediately switch back to the default
  515. * context. This can cause a problem as pinning the
  516. * default context also requires GTT space which may not
  517. * be available. To avoid this we always pin the default
  518. * context.
  519. */
  520. ring = engine->context_pin(engine, engine->i915->kernel_context);
  521. if (IS_ERR(ring))
  522. return PTR_ERR(ring);
  523. ret = intel_engine_init_breadcrumbs(engine);
  524. if (ret)
  525. goto err_unpin;
  526. ret = i915_gem_render_state_init(engine);
  527. if (ret)
  528. goto err_breadcrumbs;
  529. if (HWS_NEEDS_PHYSICAL(engine->i915))
  530. ret = init_phys_status_page(engine);
  531. else
  532. ret = init_status_page(engine);
  533. if (ret)
  534. goto err_rs_fini;
  535. return 0;
  536. err_rs_fini:
  537. i915_gem_render_state_fini(engine);
  538. err_breadcrumbs:
  539. intel_engine_fini_breadcrumbs(engine);
  540. err_unpin:
  541. engine->context_unpin(engine, engine->i915->kernel_context);
  542. return ret;
  543. }
  544. /**
  545. * intel_engines_cleanup_common - cleans up the engine state created by
  546. * the common initiailizers.
  547. * @engine: Engine to cleanup.
  548. *
  549. * This cleans up everything created by the common helpers.
  550. */
  551. void intel_engine_cleanup_common(struct intel_engine_cs *engine)
  552. {
  553. intel_engine_cleanup_scratch(engine);
  554. if (HWS_NEEDS_PHYSICAL(engine->i915))
  555. cleanup_phys_status_page(engine);
  556. else
  557. cleanup_status_page(engine);
  558. i915_gem_render_state_fini(engine);
  559. intel_engine_fini_breadcrumbs(engine);
  560. intel_engine_cleanup_cmd_parser(engine);
  561. i915_gem_batch_pool_fini(&engine->batch_pool);
  562. engine->context_unpin(engine, engine->i915->kernel_context);
  563. }
  564. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  565. {
  566. struct drm_i915_private *dev_priv = engine->i915;
  567. u64 acthd;
  568. if (INTEL_GEN(dev_priv) >= 8)
  569. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  570. RING_ACTHD_UDW(engine->mmio_base));
  571. else if (INTEL_GEN(dev_priv) >= 4)
  572. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  573. else
  574. acthd = I915_READ(ACTHD);
  575. return acthd;
  576. }
  577. u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
  578. {
  579. struct drm_i915_private *dev_priv = engine->i915;
  580. u64 bbaddr;
  581. if (INTEL_GEN(dev_priv) >= 8)
  582. bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
  583. RING_BBADDR_UDW(engine->mmio_base));
  584. else
  585. bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
  586. return bbaddr;
  587. }
  588. const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
  589. {
  590. switch (type) {
  591. case I915_CACHE_NONE: return " uncached";
  592. case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
  593. case I915_CACHE_L3_LLC: return " L3+LLC";
  594. case I915_CACHE_WT: return " WT";
  595. default: return "";
  596. }
  597. }
  598. static inline uint32_t
  599. read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
  600. int subslice, i915_reg_t reg)
  601. {
  602. uint32_t mcr;
  603. uint32_t ret;
  604. enum forcewake_domains fw_domains;
  605. fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
  606. FW_REG_READ);
  607. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  608. GEN8_MCR_SELECTOR,
  609. FW_REG_READ | FW_REG_WRITE);
  610. spin_lock_irq(&dev_priv->uncore.lock);
  611. intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
  612. mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
  613. /*
  614. * The HW expects the slice and sublice selectors to be reset to 0
  615. * after reading out the registers.
  616. */
  617. WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
  618. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  619. mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
  620. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  621. ret = I915_READ_FW(reg);
  622. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  623. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  624. intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
  625. spin_unlock_irq(&dev_priv->uncore.lock);
  626. return ret;
  627. }
  628. /* NB: please notice the memset */
  629. void intel_engine_get_instdone(struct intel_engine_cs *engine,
  630. struct intel_instdone *instdone)
  631. {
  632. struct drm_i915_private *dev_priv = engine->i915;
  633. u32 mmio_base = engine->mmio_base;
  634. int slice;
  635. int subslice;
  636. memset(instdone, 0, sizeof(*instdone));
  637. switch (INTEL_GEN(dev_priv)) {
  638. default:
  639. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  640. if (engine->id != RCS)
  641. break;
  642. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  643. for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
  644. instdone->sampler[slice][subslice] =
  645. read_subslice_reg(dev_priv, slice, subslice,
  646. GEN7_SAMPLER_INSTDONE);
  647. instdone->row[slice][subslice] =
  648. read_subslice_reg(dev_priv, slice, subslice,
  649. GEN7_ROW_INSTDONE);
  650. }
  651. break;
  652. case 7:
  653. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  654. if (engine->id != RCS)
  655. break;
  656. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  657. instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
  658. instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
  659. break;
  660. case 6:
  661. case 5:
  662. case 4:
  663. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  664. if (engine->id == RCS)
  665. /* HACK: Using the wrong struct member */
  666. instdone->slice_common = I915_READ(GEN4_INSTDONE1);
  667. break;
  668. case 3:
  669. case 2:
  670. instdone->instdone = I915_READ(GEN2_INSTDONE);
  671. break;
  672. }
  673. }
  674. static int wa_add(struct drm_i915_private *dev_priv,
  675. i915_reg_t addr,
  676. const u32 mask, const u32 val)
  677. {
  678. const u32 idx = dev_priv->workarounds.count;
  679. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  680. return -ENOSPC;
  681. dev_priv->workarounds.reg[idx].addr = addr;
  682. dev_priv->workarounds.reg[idx].value = val;
  683. dev_priv->workarounds.reg[idx].mask = mask;
  684. dev_priv->workarounds.count++;
  685. return 0;
  686. }
  687. #define WA_REG(addr, mask, val) do { \
  688. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  689. if (r) \
  690. return r; \
  691. } while (0)
  692. #define WA_SET_BIT_MASKED(addr, mask) \
  693. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  694. #define WA_CLR_BIT_MASKED(addr, mask) \
  695. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  696. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  697. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  698. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  699. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  700. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  701. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  702. i915_reg_t reg)
  703. {
  704. struct drm_i915_private *dev_priv = engine->i915;
  705. struct i915_workarounds *wa = &dev_priv->workarounds;
  706. const uint32_t index = wa->hw_whitelist_count[engine->id];
  707. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  708. return -EINVAL;
  709. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  710. i915_mmio_reg_offset(reg));
  711. wa->hw_whitelist_count[engine->id]++;
  712. return 0;
  713. }
  714. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  715. {
  716. struct drm_i915_private *dev_priv = engine->i915;
  717. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  718. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  719. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  720. /* WaDisablePartialInstShootdown:bdw,chv */
  721. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  722. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  723. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  724. * workaround for for a possible hang in the unlikely event a TLB
  725. * invalidation occurs during a PSD flush.
  726. */
  727. /* WaForceEnableNonCoherent:bdw,chv */
  728. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  729. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  730. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  731. HDC_FORCE_NON_COHERENT);
  732. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  733. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  734. * polygons in the same 8x4 pixel/sample area to be processed without
  735. * stalling waiting for the earlier ones to write to Hierarchical Z
  736. * buffer."
  737. *
  738. * This optimization is off by default for BDW and CHV; turn it on.
  739. */
  740. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  741. /* Wa4x4STCOptimizationDisable:bdw,chv */
  742. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  743. /*
  744. * BSpec recommends 8x4 when MSAA is used,
  745. * however in practice 16x4 seems fastest.
  746. *
  747. * Note that PS/WM thread counts depend on the WIZ hashing
  748. * disable bit, which we don't touch here, but it's good
  749. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  750. */
  751. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  752. GEN6_WIZ_HASHING_MASK,
  753. GEN6_WIZ_HASHING_16x4);
  754. return 0;
  755. }
  756. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  757. {
  758. struct drm_i915_private *dev_priv = engine->i915;
  759. int ret;
  760. ret = gen8_init_workarounds(engine);
  761. if (ret)
  762. return ret;
  763. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  764. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  765. /* WaDisableDopClockGating:bdw
  766. *
  767. * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
  768. * to disable EUTC clock gating.
  769. */
  770. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  771. DOP_CLOCK_GATING_DISABLE);
  772. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  773. GEN8_SAMPLER_POWER_BYPASS_DIS);
  774. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  775. /* WaForceContextSaveRestoreNonCoherent:bdw */
  776. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  777. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  778. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  779. return 0;
  780. }
  781. static int chv_init_workarounds(struct intel_engine_cs *engine)
  782. {
  783. struct drm_i915_private *dev_priv = engine->i915;
  784. int ret;
  785. ret = gen8_init_workarounds(engine);
  786. if (ret)
  787. return ret;
  788. /* WaDisableThreadStallDopClockGating:chv */
  789. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  790. /* Improve HiZ throughput on CHV. */
  791. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  792. return 0;
  793. }
  794. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  795. {
  796. struct drm_i915_private *dev_priv = engine->i915;
  797. int ret;
  798. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
  799. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  800. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
  801. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  802. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  803. /* WaDisableKillLogic:bxt,skl,kbl */
  804. if (!IS_COFFEELAKE(dev_priv))
  805. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  806. ECOCHK_DIS_TLB);
  807. if (HAS_LLC(dev_priv)) {
  808. /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
  809. *
  810. * Must match Display Engine. See
  811. * WaCompressedResourceDisplayNewHashMode.
  812. */
  813. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  814. GEN9_PBE_COMPRESSED_HASH_SELECTION);
  815. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  816. GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
  817. WA_SET_BIT(MMCD_MISC_CTRL, MMCD_PCLA | MMCD_HOTSPOT_EN);
  818. }
  819. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
  820. /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
  821. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  822. FLOW_CONTROL_ENABLE |
  823. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  824. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  825. if (!IS_COFFEELAKE(dev_priv))
  826. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  827. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  828. /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
  829. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  830. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  831. GEN9_DG_MIRROR_FIX_ENABLE);
  832. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
  833. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  834. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  835. GEN9_RHWO_OPTIMIZATION_DISABLE);
  836. /*
  837. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  838. * but we do that in per ctx batchbuffer as there is an issue
  839. * with this register not getting restored on ctx restore
  840. */
  841. }
  842. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
  843. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
  844. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  845. GEN9_ENABLE_YV12_BUGFIX |
  846. GEN9_ENABLE_GPGPU_PREEMPTION);
  847. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
  848. /* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
  849. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  850. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  851. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
  852. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  853. GEN9_CCS_TLB_PREFETCH_ENABLE);
  854. /* WaDisableMaskBasedCammingInRCC:bxt */
  855. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  856. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  857. PIXEL_MASK_CAMMING_DISABLE);
  858. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
  859. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  860. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  861. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  862. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  863. * both tied to WaForceContextSaveRestoreNonCoherent
  864. * in some hsds for skl. We keep the tie for all gen9. The
  865. * documentation is a bit hazy and so we want to get common behaviour,
  866. * even though there is no clear evidence we would need both on kbl/bxt.
  867. * This area has been source of system hangs so we play it safe
  868. * and mimic the skl regardless of what bspec says.
  869. *
  870. * Use Force Non-Coherent whenever executing a 3D context. This
  871. * is a workaround for a possible hang in the unlikely event
  872. * a TLB invalidation occurs during a PSD flush.
  873. */
  874. /* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
  875. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  876. HDC_FORCE_NON_COHERENT);
  877. /* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
  878. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  879. BDW_DISABLE_HDC_INVALIDATION);
  880. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
  881. if (IS_SKYLAKE(dev_priv) ||
  882. IS_KABYLAKE(dev_priv) ||
  883. IS_COFFEELAKE(dev_priv) ||
  884. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  885. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  886. GEN8_SAMPLER_POWER_BYPASS_DIS);
  887. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
  888. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  889. /* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
  890. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  891. GEN8_LQSC_FLUSH_COHERENT_LINES));
  892. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
  893. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  894. if (ret)
  895. return ret;
  896. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl */
  897. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  898. if (ret)
  899. return ret;
  900. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
  901. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  902. if (ret)
  903. return ret;
  904. return 0;
  905. }
  906. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  907. {
  908. struct drm_i915_private *dev_priv = engine->i915;
  909. u8 vals[3] = { 0, 0, 0 };
  910. unsigned int i;
  911. for (i = 0; i < 3; i++) {
  912. u8 ss;
  913. /*
  914. * Only consider slices where one, and only one, subslice has 7
  915. * EUs
  916. */
  917. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  918. continue;
  919. /*
  920. * subslice_7eu[i] != 0 (because of the check above) and
  921. * ss_max == 4 (maximum number of subslices possible per slice)
  922. *
  923. * -> 0 <= ss <= 3;
  924. */
  925. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  926. vals[i] = 3 - ss;
  927. }
  928. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  929. return 0;
  930. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  931. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  932. GEN9_IZ_HASHING_MASK(2) |
  933. GEN9_IZ_HASHING_MASK(1) |
  934. GEN9_IZ_HASHING_MASK(0),
  935. GEN9_IZ_HASHING(2, vals[2]) |
  936. GEN9_IZ_HASHING(1, vals[1]) |
  937. GEN9_IZ_HASHING(0, vals[0]));
  938. return 0;
  939. }
  940. static int skl_init_workarounds(struct intel_engine_cs *engine)
  941. {
  942. struct drm_i915_private *dev_priv = engine->i915;
  943. int ret;
  944. ret = gen9_init_workarounds(engine);
  945. if (ret)
  946. return ret;
  947. /*
  948. * Actual WA is to disable percontext preemption granularity control
  949. * until D0 which is the default case so this is equivalent to
  950. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  951. */
  952. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  953. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  954. /* WaEnableGapsTsvCreditFix:skl */
  955. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  956. GEN9_GAPS_TSV_CREDIT_DISABLE));
  957. /* WaDisableGafsUnitClkGating:skl */
  958. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  959. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  960. /* WaInPlaceDecompressionHang:skl */
  961. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  962. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  963. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  964. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  965. /* WaDisableLSQCROPERFforOCL:skl */
  966. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  967. if (ret)
  968. return ret;
  969. return skl_tune_iz_hashing(engine);
  970. }
  971. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  972. {
  973. struct drm_i915_private *dev_priv = engine->i915;
  974. int ret;
  975. ret = gen9_init_workarounds(engine);
  976. if (ret)
  977. return ret;
  978. /* WaStoreMultiplePTEenable:bxt */
  979. /* This is a requirement according to Hardware specification */
  980. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  981. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  982. /* WaSetClckGatingDisableMedia:bxt */
  983. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  984. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  985. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  986. }
  987. /* WaDisableThreadStallDopClockGating:bxt */
  988. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  989. STALL_DOP_GATING_DISABLE);
  990. /* WaDisablePooledEuLoadBalancingFix:bxt */
  991. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  992. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  993. _MASKED_BIT_ENABLE(GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE));
  994. }
  995. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  996. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  997. WA_SET_BIT_MASKED(
  998. GEN7_HALF_SLICE_CHICKEN1,
  999. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1000. }
  1001. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  1002. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  1003. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  1004. /* WaDisableLSQCROPERFforOCL:bxt */
  1005. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  1006. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  1007. if (ret)
  1008. return ret;
  1009. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1010. if (ret)
  1011. return ret;
  1012. }
  1013. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  1014. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  1015. I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
  1016. L3_HIGH_PRIO_CREDITS(2));
  1017. /* WaToEnableHwFixForPushConstHWBug:bxt */
  1018. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  1019. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1020. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1021. /* WaInPlaceDecompressionHang:bxt */
  1022. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  1023. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1024. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1025. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1026. return 0;
  1027. }
  1028. static int cnl_init_workarounds(struct intel_engine_cs *engine)
  1029. {
  1030. struct drm_i915_private *dev_priv = engine->i915;
  1031. int ret;
  1032. /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
  1033. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1034. I915_WRITE(GAMT_CHKN_BIT_REG,
  1035. (I915_READ(GAMT_CHKN_BIT_REG) |
  1036. GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT));
  1037. /* WaForceContextSaveRestoreNonCoherent:cnl */
  1038. WA_SET_BIT_MASKED(CNL_HDC_CHICKEN0,
  1039. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
  1040. /* WaThrottleEUPerfToAvoidTDBackPressure:cnl(pre-prod) */
  1041. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1042. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, THROTTLE_12_5);
  1043. /* WaDisableReplayBufferBankArbitrationOptimization:cnl */
  1044. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1045. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1046. /* WaDisableEnhancedSBEVertexCaching:cnl (pre-prod) */
  1047. if (IS_CNL_REVID(dev_priv, 0, CNL_REVID_B0))
  1048. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1049. GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE);
  1050. /* WaInPlaceDecompressionHang:cnl */
  1051. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1052. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1053. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1054. /* WaPushConstantDereferenceHoldDisable:cnl */
  1055. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
  1056. /* FtrEnableFastAnisoL1BankingFix: cnl */
  1057. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
  1058. /* WaEnablePreemptionGranularityControlByUMD:cnl */
  1059. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  1060. if (ret)
  1061. return ret;
  1062. return 0;
  1063. }
  1064. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  1065. {
  1066. struct drm_i915_private *dev_priv = engine->i915;
  1067. int ret;
  1068. ret = gen9_init_workarounds(engine);
  1069. if (ret)
  1070. return ret;
  1071. /* WaEnableGapsTsvCreditFix:kbl */
  1072. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1073. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1074. /* WaDisableDynamicCreditSharing:kbl */
  1075. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  1076. I915_WRITE(GAMT_CHKN_BIT_REG,
  1077. (I915_READ(GAMT_CHKN_BIT_REG) |
  1078. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING));
  1079. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  1080. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  1081. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  1082. HDC_FENCE_DEST_SLM_DISABLE);
  1083. /* WaToEnableHwFixForPushConstHWBug:kbl */
  1084. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  1085. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1086. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1087. /* WaDisableGafsUnitClkGating:kbl */
  1088. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1089. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1090. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  1091. WA_SET_BIT_MASKED(
  1092. GEN7_HALF_SLICE_CHICKEN1,
  1093. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1094. /* WaInPlaceDecompressionHang:kbl */
  1095. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1096. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1097. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1098. /* WaDisableLSQCROPERFforOCL:kbl */
  1099. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1100. if (ret)
  1101. return ret;
  1102. return 0;
  1103. }
  1104. static int glk_init_workarounds(struct intel_engine_cs *engine)
  1105. {
  1106. struct drm_i915_private *dev_priv = engine->i915;
  1107. int ret;
  1108. ret = gen9_init_workarounds(engine);
  1109. if (ret)
  1110. return ret;
  1111. /* WaToEnableHwFixForPushConstHWBug:glk */
  1112. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1113. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1114. return 0;
  1115. }
  1116. static int cfl_init_workarounds(struct intel_engine_cs *engine)
  1117. {
  1118. struct drm_i915_private *dev_priv = engine->i915;
  1119. int ret;
  1120. ret = gen9_init_workarounds(engine);
  1121. if (ret)
  1122. return ret;
  1123. /* WaEnableGapsTsvCreditFix:cfl */
  1124. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1125. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1126. /* WaToEnableHwFixForPushConstHWBug:cfl */
  1127. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1128. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1129. /* WaDisableGafsUnitClkGating:cfl */
  1130. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1131. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1132. /* WaDisableSbeCacheDispatchPortSharing:cfl */
  1133. WA_SET_BIT_MASKED(
  1134. GEN7_HALF_SLICE_CHICKEN1,
  1135. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1136. /* WaInPlaceDecompressionHang:cfl */
  1137. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1138. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1139. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1140. return 0;
  1141. }
  1142. int init_workarounds_ring(struct intel_engine_cs *engine)
  1143. {
  1144. struct drm_i915_private *dev_priv = engine->i915;
  1145. int err;
  1146. WARN_ON(engine->id != RCS);
  1147. dev_priv->workarounds.count = 0;
  1148. dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
  1149. if (IS_BROADWELL(dev_priv))
  1150. err = bdw_init_workarounds(engine);
  1151. else if (IS_CHERRYVIEW(dev_priv))
  1152. err = chv_init_workarounds(engine);
  1153. else if (IS_SKYLAKE(dev_priv))
  1154. err = skl_init_workarounds(engine);
  1155. else if (IS_BROXTON(dev_priv))
  1156. err = bxt_init_workarounds(engine);
  1157. else if (IS_KABYLAKE(dev_priv))
  1158. err = kbl_init_workarounds(engine);
  1159. else if (IS_GEMINILAKE(dev_priv))
  1160. err = glk_init_workarounds(engine);
  1161. else if (IS_COFFEELAKE(dev_priv))
  1162. err = cfl_init_workarounds(engine);
  1163. else if (IS_CANNONLAKE(dev_priv))
  1164. err = cnl_init_workarounds(engine);
  1165. else
  1166. err = 0;
  1167. if (err)
  1168. return err;
  1169. DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
  1170. engine->name, dev_priv->workarounds.count);
  1171. return 0;
  1172. }
  1173. int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  1174. {
  1175. struct i915_workarounds *w = &req->i915->workarounds;
  1176. u32 *cs;
  1177. int ret, i;
  1178. if (w->count == 0)
  1179. return 0;
  1180. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  1181. if (ret)
  1182. return ret;
  1183. cs = intel_ring_begin(req, (w->count * 2 + 2));
  1184. if (IS_ERR(cs))
  1185. return PTR_ERR(cs);
  1186. *cs++ = MI_LOAD_REGISTER_IMM(w->count);
  1187. for (i = 0; i < w->count; i++) {
  1188. *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
  1189. *cs++ = w->reg[i].value;
  1190. }
  1191. *cs++ = MI_NOOP;
  1192. intel_ring_advance(req, cs);
  1193. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  1194. if (ret)
  1195. return ret;
  1196. return 0;
  1197. }
  1198. static bool ring_is_idle(struct intel_engine_cs *engine)
  1199. {
  1200. struct drm_i915_private *dev_priv = engine->i915;
  1201. bool idle = true;
  1202. intel_runtime_pm_get(dev_priv);
  1203. /* First check that no commands are left in the ring */
  1204. if ((I915_READ_HEAD(engine) & HEAD_ADDR) !=
  1205. (I915_READ_TAIL(engine) & TAIL_ADDR))
  1206. idle = false;
  1207. /* No bit for gen2, so assume the CS parser is idle */
  1208. if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
  1209. idle = false;
  1210. intel_runtime_pm_put(dev_priv);
  1211. return idle;
  1212. }
  1213. /**
  1214. * intel_engine_is_idle() - Report if the engine has finished process all work
  1215. * @engine: the intel_engine_cs
  1216. *
  1217. * Return true if there are no requests pending, nothing left to be submitted
  1218. * to hardware, and that the engine is idle.
  1219. */
  1220. bool intel_engine_is_idle(struct intel_engine_cs *engine)
  1221. {
  1222. struct drm_i915_private *dev_priv = engine->i915;
  1223. /* More white lies, if wedged, hw state is inconsistent */
  1224. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1225. return true;
  1226. /* Any inflight/incomplete requests? */
  1227. if (!i915_seqno_passed(intel_engine_get_seqno(engine),
  1228. intel_engine_last_submit(engine)))
  1229. return false;
  1230. if (I915_SELFTEST_ONLY(engine->breadcrumbs.mock))
  1231. return true;
  1232. /* Interrupt/tasklet pending? */
  1233. if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
  1234. return false;
  1235. /* Both ports drained, no more ELSP submission? */
  1236. if (port_request(&engine->execlists.port[0]))
  1237. return false;
  1238. /* ELSP is empty, but there are ready requests? */
  1239. if (READ_ONCE(engine->execlists.first))
  1240. return false;
  1241. /* Ring stopped? */
  1242. if (!ring_is_idle(engine))
  1243. return false;
  1244. return true;
  1245. }
  1246. bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
  1247. {
  1248. struct intel_engine_cs *engine;
  1249. enum intel_engine_id id;
  1250. if (READ_ONCE(dev_priv->gt.active_requests))
  1251. return false;
  1252. /* If the driver is wedged, HW state may be very inconsistent and
  1253. * report that it is still busy, even though we have stopped using it.
  1254. */
  1255. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1256. return true;
  1257. for_each_engine(engine, dev_priv, id) {
  1258. if (!intel_engine_is_idle(engine))
  1259. return false;
  1260. }
  1261. return true;
  1262. }
  1263. void intel_engines_reset_default_submission(struct drm_i915_private *i915)
  1264. {
  1265. struct intel_engine_cs *engine;
  1266. enum intel_engine_id id;
  1267. for_each_engine(engine, i915, id)
  1268. engine->set_default_submission(engine);
  1269. }
  1270. void intel_engines_mark_idle(struct drm_i915_private *i915)
  1271. {
  1272. struct intel_engine_cs *engine;
  1273. enum intel_engine_id id;
  1274. for_each_engine(engine, i915, id) {
  1275. intel_engine_disarm_breadcrumbs(engine);
  1276. i915_gem_batch_pool_fini(&engine->batch_pool);
  1277. tasklet_kill(&engine->execlists.irq_tasklet);
  1278. engine->execlists.no_priolist = false;
  1279. }
  1280. }
  1281. bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
  1282. {
  1283. switch (INTEL_GEN(engine->i915)) {
  1284. case 2:
  1285. return false; /* uses physical not virtual addresses */
  1286. case 3:
  1287. /* maybe only uses physical not virtual addresses */
  1288. return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
  1289. case 6:
  1290. return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
  1291. default:
  1292. return true;
  1293. }
  1294. }
  1295. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  1296. #include "selftests/mock_engine.c"
  1297. #endif