perf_event_intel_ds.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. #include <linux/bitops.h>
  2. #include <linux/types.h>
  3. #include <linux/slab.h>
  4. #include <asm/perf_event.h>
  5. #include <asm/insn.h>
  6. #include "perf_event.h"
  7. /* The size of a BTS record in bytes: */
  8. #define BTS_RECORD_SIZE 24
  9. #define BTS_BUFFER_SIZE (PAGE_SIZE << 4)
  10. #define PEBS_BUFFER_SIZE PAGE_SIZE
  11. #define PEBS_FIXUP_SIZE PAGE_SIZE
  12. /*
  13. * pebs_record_32 for p4 and core not supported
  14. struct pebs_record_32 {
  15. u32 flags, ip;
  16. u32 ax, bc, cx, dx;
  17. u32 si, di, bp, sp;
  18. };
  19. */
  20. union intel_x86_pebs_dse {
  21. u64 val;
  22. struct {
  23. unsigned int ld_dse:4;
  24. unsigned int ld_stlb_miss:1;
  25. unsigned int ld_locked:1;
  26. unsigned int ld_reserved:26;
  27. };
  28. struct {
  29. unsigned int st_l1d_hit:1;
  30. unsigned int st_reserved1:3;
  31. unsigned int st_stlb_miss:1;
  32. unsigned int st_locked:1;
  33. unsigned int st_reserved2:26;
  34. };
  35. };
  36. /*
  37. * Map PEBS Load Latency Data Source encodings to generic
  38. * memory data source information
  39. */
  40. #define P(a, b) PERF_MEM_S(a, b)
  41. #define OP_LH (P(OP, LOAD) | P(LVL, HIT))
  42. #define SNOOP_NONE_MISS (P(SNOOP, NONE) | P(SNOOP, MISS))
  43. static const u64 pebs_data_source[] = {
  44. P(OP, LOAD) | P(LVL, MISS) | P(LVL, L3) | P(SNOOP, NA),/* 0x00:ukn L3 */
  45. OP_LH | P(LVL, L1) | P(SNOOP, NONE), /* 0x01: L1 local */
  46. OP_LH | P(LVL, LFB) | P(SNOOP, NONE), /* 0x02: LFB hit */
  47. OP_LH | P(LVL, L2) | P(SNOOP, NONE), /* 0x03: L2 hit */
  48. OP_LH | P(LVL, L3) | P(SNOOP, NONE), /* 0x04: L3 hit */
  49. OP_LH | P(LVL, L3) | P(SNOOP, MISS), /* 0x05: L3 hit, snoop miss */
  50. OP_LH | P(LVL, L3) | P(SNOOP, HIT), /* 0x06: L3 hit, snoop hit */
  51. OP_LH | P(LVL, L3) | P(SNOOP, HITM), /* 0x07: L3 hit, snoop hitm */
  52. OP_LH | P(LVL, REM_CCE1) | P(SNOOP, HIT), /* 0x08: L3 miss snoop hit */
  53. OP_LH | P(LVL, REM_CCE1) | P(SNOOP, HITM), /* 0x09: L3 miss snoop hitm*/
  54. OP_LH | P(LVL, LOC_RAM) | P(SNOOP, HIT), /* 0x0a: L3 miss, shared */
  55. OP_LH | P(LVL, REM_RAM1) | P(SNOOP, HIT), /* 0x0b: L3 miss, shared */
  56. OP_LH | P(LVL, LOC_RAM) | SNOOP_NONE_MISS,/* 0x0c: L3 miss, excl */
  57. OP_LH | P(LVL, REM_RAM1) | SNOOP_NONE_MISS,/* 0x0d: L3 miss, excl */
  58. OP_LH | P(LVL, IO) | P(SNOOP, NONE), /* 0x0e: I/O */
  59. OP_LH | P(LVL, UNC) | P(SNOOP, NONE), /* 0x0f: uncached */
  60. };
  61. static u64 precise_store_data(u64 status)
  62. {
  63. union intel_x86_pebs_dse dse;
  64. u64 val = P(OP, STORE) | P(SNOOP, NA) | P(LVL, L1) | P(TLB, L2);
  65. dse.val = status;
  66. /*
  67. * bit 4: TLB access
  68. * 1 = stored missed 2nd level TLB
  69. *
  70. * so it either hit the walker or the OS
  71. * otherwise hit 2nd level TLB
  72. */
  73. if (dse.st_stlb_miss)
  74. val |= P(TLB, MISS);
  75. else
  76. val |= P(TLB, HIT);
  77. /*
  78. * bit 0: hit L1 data cache
  79. * if not set, then all we know is that
  80. * it missed L1D
  81. */
  82. if (dse.st_l1d_hit)
  83. val |= P(LVL, HIT);
  84. else
  85. val |= P(LVL, MISS);
  86. /*
  87. * bit 5: Locked prefix
  88. */
  89. if (dse.st_locked)
  90. val |= P(LOCK, LOCKED);
  91. return val;
  92. }
  93. static u64 precise_datala_hsw(struct perf_event *event, u64 status)
  94. {
  95. union perf_mem_data_src dse;
  96. dse.val = PERF_MEM_NA;
  97. if (event->hw.flags & PERF_X86_EVENT_PEBS_ST_HSW)
  98. dse.mem_op = PERF_MEM_OP_STORE;
  99. else if (event->hw.flags & PERF_X86_EVENT_PEBS_LD_HSW)
  100. dse.mem_op = PERF_MEM_OP_LOAD;
  101. /*
  102. * L1 info only valid for following events:
  103. *
  104. * MEM_UOPS_RETIRED.STLB_MISS_STORES
  105. * MEM_UOPS_RETIRED.LOCK_STORES
  106. * MEM_UOPS_RETIRED.SPLIT_STORES
  107. * MEM_UOPS_RETIRED.ALL_STORES
  108. */
  109. if (event->hw.flags & PERF_X86_EVENT_PEBS_ST_HSW) {
  110. if (status & 1)
  111. dse.mem_lvl = PERF_MEM_LVL_L1 | PERF_MEM_LVL_HIT;
  112. else
  113. dse.mem_lvl = PERF_MEM_LVL_L1 | PERF_MEM_LVL_MISS;
  114. }
  115. return dse.val;
  116. }
  117. static u64 load_latency_data(u64 status)
  118. {
  119. union intel_x86_pebs_dse dse;
  120. u64 val;
  121. int model = boot_cpu_data.x86_model;
  122. int fam = boot_cpu_data.x86;
  123. dse.val = status;
  124. /*
  125. * use the mapping table for bit 0-3
  126. */
  127. val = pebs_data_source[dse.ld_dse];
  128. /*
  129. * Nehalem models do not support TLB, Lock infos
  130. */
  131. if (fam == 0x6 && (model == 26 || model == 30
  132. || model == 31 || model == 46)) {
  133. val |= P(TLB, NA) | P(LOCK, NA);
  134. return val;
  135. }
  136. /*
  137. * bit 4: TLB access
  138. * 0 = did not miss 2nd level TLB
  139. * 1 = missed 2nd level TLB
  140. */
  141. if (dse.ld_stlb_miss)
  142. val |= P(TLB, MISS) | P(TLB, L2);
  143. else
  144. val |= P(TLB, HIT) | P(TLB, L1) | P(TLB, L2);
  145. /*
  146. * bit 5: locked prefix
  147. */
  148. if (dse.ld_locked)
  149. val |= P(LOCK, LOCKED);
  150. return val;
  151. }
  152. struct pebs_record_core {
  153. u64 flags, ip;
  154. u64 ax, bx, cx, dx;
  155. u64 si, di, bp, sp;
  156. u64 r8, r9, r10, r11;
  157. u64 r12, r13, r14, r15;
  158. };
  159. struct pebs_record_nhm {
  160. u64 flags, ip;
  161. u64 ax, bx, cx, dx;
  162. u64 si, di, bp, sp;
  163. u64 r8, r9, r10, r11;
  164. u64 r12, r13, r14, r15;
  165. u64 status, dla, dse, lat;
  166. };
  167. /*
  168. * Same as pebs_record_nhm, with two additional fields.
  169. */
  170. struct pebs_record_hsw {
  171. u64 flags, ip;
  172. u64 ax, bx, cx, dx;
  173. u64 si, di, bp, sp;
  174. u64 r8, r9, r10, r11;
  175. u64 r12, r13, r14, r15;
  176. u64 status, dla, dse, lat;
  177. u64 real_ip, tsx_tuning;
  178. };
  179. union hsw_tsx_tuning {
  180. struct {
  181. u32 cycles_last_block : 32,
  182. hle_abort : 1,
  183. rtm_abort : 1,
  184. instruction_abort : 1,
  185. non_instruction_abort : 1,
  186. retry : 1,
  187. data_conflict : 1,
  188. capacity_writes : 1,
  189. capacity_reads : 1;
  190. };
  191. u64 value;
  192. };
  193. #define PEBS_HSW_TSX_FLAGS 0xff00000000ULL
  194. void init_debug_store_on_cpu(int cpu)
  195. {
  196. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  197. if (!ds)
  198. return;
  199. wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
  200. (u32)((u64)(unsigned long)ds),
  201. (u32)((u64)(unsigned long)ds >> 32));
  202. }
  203. void fini_debug_store_on_cpu(int cpu)
  204. {
  205. if (!per_cpu(cpu_hw_events, cpu).ds)
  206. return;
  207. wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
  208. }
  209. static DEFINE_PER_CPU(void *, insn_buffer);
  210. static int alloc_pebs_buffer(int cpu)
  211. {
  212. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  213. int node = cpu_to_node(cpu);
  214. int max, thresh = 1; /* always use a single PEBS record */
  215. void *buffer, *ibuffer;
  216. if (!x86_pmu.pebs)
  217. return 0;
  218. buffer = kzalloc_node(PEBS_BUFFER_SIZE, GFP_KERNEL, node);
  219. if (unlikely(!buffer))
  220. return -ENOMEM;
  221. /*
  222. * HSW+ already provides us the eventing ip; no need to allocate this
  223. * buffer then.
  224. */
  225. if (x86_pmu.intel_cap.pebs_format < 2) {
  226. ibuffer = kzalloc_node(PEBS_FIXUP_SIZE, GFP_KERNEL, node);
  227. if (!ibuffer) {
  228. kfree(buffer);
  229. return -ENOMEM;
  230. }
  231. per_cpu(insn_buffer, cpu) = ibuffer;
  232. }
  233. max = PEBS_BUFFER_SIZE / x86_pmu.pebs_record_size;
  234. ds->pebs_buffer_base = (u64)(unsigned long)buffer;
  235. ds->pebs_index = ds->pebs_buffer_base;
  236. ds->pebs_absolute_maximum = ds->pebs_buffer_base +
  237. max * x86_pmu.pebs_record_size;
  238. ds->pebs_interrupt_threshold = ds->pebs_buffer_base +
  239. thresh * x86_pmu.pebs_record_size;
  240. return 0;
  241. }
  242. static void release_pebs_buffer(int cpu)
  243. {
  244. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  245. if (!ds || !x86_pmu.pebs)
  246. return;
  247. kfree(per_cpu(insn_buffer, cpu));
  248. per_cpu(insn_buffer, cpu) = NULL;
  249. kfree((void *)(unsigned long)ds->pebs_buffer_base);
  250. ds->pebs_buffer_base = 0;
  251. }
  252. static int alloc_bts_buffer(int cpu)
  253. {
  254. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  255. int node = cpu_to_node(cpu);
  256. int max, thresh;
  257. void *buffer;
  258. if (!x86_pmu.bts)
  259. return 0;
  260. buffer = kzalloc_node(BTS_BUFFER_SIZE, GFP_KERNEL | __GFP_NOWARN, node);
  261. if (unlikely(!buffer)) {
  262. WARN_ONCE(1, "%s: BTS buffer allocation failure\n", __func__);
  263. return -ENOMEM;
  264. }
  265. max = BTS_BUFFER_SIZE / BTS_RECORD_SIZE;
  266. thresh = max / 16;
  267. ds->bts_buffer_base = (u64)(unsigned long)buffer;
  268. ds->bts_index = ds->bts_buffer_base;
  269. ds->bts_absolute_maximum = ds->bts_buffer_base +
  270. max * BTS_RECORD_SIZE;
  271. ds->bts_interrupt_threshold = ds->bts_absolute_maximum -
  272. thresh * BTS_RECORD_SIZE;
  273. return 0;
  274. }
  275. static void release_bts_buffer(int cpu)
  276. {
  277. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  278. if (!ds || !x86_pmu.bts)
  279. return;
  280. kfree((void *)(unsigned long)ds->bts_buffer_base);
  281. ds->bts_buffer_base = 0;
  282. }
  283. static int alloc_ds_buffer(int cpu)
  284. {
  285. int node = cpu_to_node(cpu);
  286. struct debug_store *ds;
  287. ds = kzalloc_node(sizeof(*ds), GFP_KERNEL, node);
  288. if (unlikely(!ds))
  289. return -ENOMEM;
  290. per_cpu(cpu_hw_events, cpu).ds = ds;
  291. return 0;
  292. }
  293. static void release_ds_buffer(int cpu)
  294. {
  295. struct debug_store *ds = per_cpu(cpu_hw_events, cpu).ds;
  296. if (!ds)
  297. return;
  298. per_cpu(cpu_hw_events, cpu).ds = NULL;
  299. kfree(ds);
  300. }
  301. void release_ds_buffers(void)
  302. {
  303. int cpu;
  304. if (!x86_pmu.bts && !x86_pmu.pebs)
  305. return;
  306. get_online_cpus();
  307. for_each_online_cpu(cpu)
  308. fini_debug_store_on_cpu(cpu);
  309. for_each_possible_cpu(cpu) {
  310. release_pebs_buffer(cpu);
  311. release_bts_buffer(cpu);
  312. release_ds_buffer(cpu);
  313. }
  314. put_online_cpus();
  315. }
  316. void reserve_ds_buffers(void)
  317. {
  318. int bts_err = 0, pebs_err = 0;
  319. int cpu;
  320. x86_pmu.bts_active = 0;
  321. x86_pmu.pebs_active = 0;
  322. if (!x86_pmu.bts && !x86_pmu.pebs)
  323. return;
  324. if (!x86_pmu.bts)
  325. bts_err = 1;
  326. if (!x86_pmu.pebs)
  327. pebs_err = 1;
  328. get_online_cpus();
  329. for_each_possible_cpu(cpu) {
  330. if (alloc_ds_buffer(cpu)) {
  331. bts_err = 1;
  332. pebs_err = 1;
  333. }
  334. if (!bts_err && alloc_bts_buffer(cpu))
  335. bts_err = 1;
  336. if (!pebs_err && alloc_pebs_buffer(cpu))
  337. pebs_err = 1;
  338. if (bts_err && pebs_err)
  339. break;
  340. }
  341. if (bts_err) {
  342. for_each_possible_cpu(cpu)
  343. release_bts_buffer(cpu);
  344. }
  345. if (pebs_err) {
  346. for_each_possible_cpu(cpu)
  347. release_pebs_buffer(cpu);
  348. }
  349. if (bts_err && pebs_err) {
  350. for_each_possible_cpu(cpu)
  351. release_ds_buffer(cpu);
  352. } else {
  353. if (x86_pmu.bts && !bts_err)
  354. x86_pmu.bts_active = 1;
  355. if (x86_pmu.pebs && !pebs_err)
  356. x86_pmu.pebs_active = 1;
  357. for_each_online_cpu(cpu)
  358. init_debug_store_on_cpu(cpu);
  359. }
  360. put_online_cpus();
  361. }
  362. /*
  363. * BTS
  364. */
  365. struct event_constraint bts_constraint =
  366. EVENT_CONSTRAINT(0, 1ULL << INTEL_PMC_IDX_FIXED_BTS, 0);
  367. void intel_pmu_enable_bts(u64 config)
  368. {
  369. unsigned long debugctlmsr;
  370. debugctlmsr = get_debugctlmsr();
  371. debugctlmsr |= DEBUGCTLMSR_TR;
  372. debugctlmsr |= DEBUGCTLMSR_BTS;
  373. if (config & ARCH_PERFMON_EVENTSEL_INT)
  374. debugctlmsr |= DEBUGCTLMSR_BTINT;
  375. if (!(config & ARCH_PERFMON_EVENTSEL_OS))
  376. debugctlmsr |= DEBUGCTLMSR_BTS_OFF_OS;
  377. if (!(config & ARCH_PERFMON_EVENTSEL_USR))
  378. debugctlmsr |= DEBUGCTLMSR_BTS_OFF_USR;
  379. update_debugctlmsr(debugctlmsr);
  380. }
  381. void intel_pmu_disable_bts(void)
  382. {
  383. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  384. unsigned long debugctlmsr;
  385. if (!cpuc->ds)
  386. return;
  387. debugctlmsr = get_debugctlmsr();
  388. debugctlmsr &=
  389. ~(DEBUGCTLMSR_TR | DEBUGCTLMSR_BTS | DEBUGCTLMSR_BTINT |
  390. DEBUGCTLMSR_BTS_OFF_OS | DEBUGCTLMSR_BTS_OFF_USR);
  391. update_debugctlmsr(debugctlmsr);
  392. }
  393. int intel_pmu_drain_bts_buffer(void)
  394. {
  395. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  396. struct debug_store *ds = cpuc->ds;
  397. struct bts_record {
  398. u64 from;
  399. u64 to;
  400. u64 flags;
  401. };
  402. struct perf_event *event = cpuc->events[INTEL_PMC_IDX_FIXED_BTS];
  403. struct bts_record *at, *top;
  404. struct perf_output_handle handle;
  405. struct perf_event_header header;
  406. struct perf_sample_data data;
  407. struct pt_regs regs;
  408. if (!event)
  409. return 0;
  410. if (!x86_pmu.bts_active)
  411. return 0;
  412. at = (struct bts_record *)(unsigned long)ds->bts_buffer_base;
  413. top = (struct bts_record *)(unsigned long)ds->bts_index;
  414. if (top <= at)
  415. return 0;
  416. memset(&regs, 0, sizeof(regs));
  417. ds->bts_index = ds->bts_buffer_base;
  418. perf_sample_data_init(&data, 0, event->hw.last_period);
  419. /*
  420. * Prepare a generic sample, i.e. fill in the invariant fields.
  421. * We will overwrite the from and to address before we output
  422. * the sample.
  423. */
  424. perf_prepare_sample(&header, &data, event, &regs);
  425. if (perf_output_begin(&handle, event, header.size * (top - at)))
  426. return 1;
  427. for (; at < top; at++) {
  428. data.ip = at->from;
  429. data.addr = at->to;
  430. perf_output_sample(&handle, &header, &data, event);
  431. }
  432. perf_output_end(&handle);
  433. /* There's new data available. */
  434. event->hw.interrupts++;
  435. event->pending_kill = POLL_IN;
  436. return 1;
  437. }
  438. /*
  439. * PEBS
  440. */
  441. struct event_constraint intel_core2_pebs_event_constraints[] = {
  442. INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c0, 0x1), /* INST_RETIRED.ANY */
  443. INTEL_FLAGS_UEVENT_CONSTRAINT(0xfec1, 0x1), /* X87_OPS_RETIRED.ANY */
  444. INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c5, 0x1), /* BR_INST_RETIRED.MISPRED */
  445. INTEL_FLAGS_UEVENT_CONSTRAINT(0x1fc7, 0x1), /* SIMD_INST_RETURED.ANY */
  446. INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED.* */
  447. /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
  448. INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x01),
  449. EVENT_CONSTRAINT_END
  450. };
  451. struct event_constraint intel_atom_pebs_event_constraints[] = {
  452. INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c0, 0x1), /* INST_RETIRED.ANY */
  453. INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c5, 0x1), /* MISPREDICTED_BRANCH_RETIRED */
  454. INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED.* */
  455. /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
  456. INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x01),
  457. EVENT_CONSTRAINT_END
  458. };
  459. struct event_constraint intel_slm_pebs_event_constraints[] = {
  460. /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
  461. INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x1),
  462. /* Allow all events as PEBS with no flags */
  463. INTEL_ALL_EVENT_CONSTRAINT(0, 0x1),
  464. EVENT_CONSTRAINT_END
  465. };
  466. struct event_constraint intel_nehalem_pebs_event_constraints[] = {
  467. INTEL_PLD_CONSTRAINT(0x100b, 0xf), /* MEM_INST_RETIRED.* */
  468. INTEL_FLAGS_EVENT_CONSTRAINT(0x0f, 0xf), /* MEM_UNCORE_RETIRED.* */
  469. INTEL_FLAGS_UEVENT_CONSTRAINT(0x010c, 0xf), /* MEM_STORE_RETIRED.DTLB_MISS */
  470. INTEL_FLAGS_EVENT_CONSTRAINT(0xc0, 0xf), /* INST_RETIRED.ANY */
  471. INTEL_EVENT_CONSTRAINT(0xc2, 0xf), /* UOPS_RETIRED.* */
  472. INTEL_FLAGS_EVENT_CONSTRAINT(0xc4, 0xf), /* BR_INST_RETIRED.* */
  473. INTEL_FLAGS_UEVENT_CONSTRAINT(0x02c5, 0xf), /* BR_MISP_RETIRED.NEAR_CALL */
  474. INTEL_FLAGS_EVENT_CONSTRAINT(0xc7, 0xf), /* SSEX_UOPS_RETIRED.* */
  475. INTEL_FLAGS_UEVENT_CONSTRAINT(0x20c8, 0xf), /* ITLB_MISS_RETIRED */
  476. INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0xf), /* MEM_LOAD_RETIRED.* */
  477. INTEL_FLAGS_EVENT_CONSTRAINT(0xf7, 0xf), /* FP_ASSIST.* */
  478. /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
  479. INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x0f),
  480. EVENT_CONSTRAINT_END
  481. };
  482. struct event_constraint intel_westmere_pebs_event_constraints[] = {
  483. INTEL_PLD_CONSTRAINT(0x100b, 0xf), /* MEM_INST_RETIRED.* */
  484. INTEL_FLAGS_EVENT_CONSTRAINT(0x0f, 0xf), /* MEM_UNCORE_RETIRED.* */
  485. INTEL_FLAGS_UEVENT_CONSTRAINT(0x010c, 0xf), /* MEM_STORE_RETIRED.DTLB_MISS */
  486. INTEL_FLAGS_EVENT_CONSTRAINT(0xc0, 0xf), /* INSTR_RETIRED.* */
  487. INTEL_EVENT_CONSTRAINT(0xc2, 0xf), /* UOPS_RETIRED.* */
  488. INTEL_FLAGS_EVENT_CONSTRAINT(0xc4, 0xf), /* BR_INST_RETIRED.* */
  489. INTEL_FLAGS_EVENT_CONSTRAINT(0xc5, 0xf), /* BR_MISP_RETIRED.* */
  490. INTEL_FLAGS_EVENT_CONSTRAINT(0xc7, 0xf), /* SSEX_UOPS_RETIRED.* */
  491. INTEL_FLAGS_UEVENT_CONSTRAINT(0x20c8, 0xf), /* ITLB_MISS_RETIRED */
  492. INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0xf), /* MEM_LOAD_RETIRED.* */
  493. INTEL_FLAGS_EVENT_CONSTRAINT(0xf7, 0xf), /* FP_ASSIST.* */
  494. /* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
  495. INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x0f),
  496. EVENT_CONSTRAINT_END
  497. };
  498. struct event_constraint intel_snb_pebs_event_constraints[] = {
  499. INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
  500. INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */
  501. INTEL_PST_CONSTRAINT(0x02cd, 0x8), /* MEM_TRANS_RETIRED.PRECISE_STORES */
  502. /* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
  503. INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
  504. INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOP_RETIRED.* */
  505. INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
  506. INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
  507. INTEL_EXCLEVT_CONSTRAINT(0xd3, 0xf), /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.* */
  508. /* Allow all events as PEBS with no flags */
  509. INTEL_ALL_EVENT_CONSTRAINT(0, 0xf),
  510. EVENT_CONSTRAINT_END
  511. };
  512. struct event_constraint intel_ivb_pebs_event_constraints[] = {
  513. INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
  514. INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */
  515. INTEL_PST_CONSTRAINT(0x02cd, 0x8), /* MEM_TRANS_RETIRED.PRECISE_STORES */
  516. /* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
  517. INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
  518. INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOP_RETIRED.* */
  519. INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
  520. INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
  521. INTEL_EXCLEVT_CONSTRAINT(0xd3, 0xf), /* MEM_LOAD_UOPS_LLC_MISS_RETIRED.* */
  522. /* Allow all events as PEBS with no flags */
  523. INTEL_ALL_EVENT_CONSTRAINT(0, 0xf),
  524. EVENT_CONSTRAINT_END
  525. };
  526. struct event_constraint intel_hsw_pebs_event_constraints[] = {
  527. INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
  528. INTEL_PLD_CONSTRAINT(0x01cd, 0xf), /* MEM_TRANS_RETIRED.* */
  529. /* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
  530. INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
  531. INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(0x01c2, 0xf), /* UOPS_RETIRED.ALL */
  532. INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x11d0, 0xf), /* MEM_UOPS_RETIRED.STLB_MISS_LOADS */
  533. INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x21d0, 0xf), /* MEM_UOPS_RETIRED.LOCK_LOADS */
  534. INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x41d0, 0xf), /* MEM_UOPS_RETIRED.SPLIT_LOADS */
  535. INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x81d0, 0xf), /* MEM_UOPS_RETIRED.ALL_LOADS */
  536. INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(0x12d0, 0xf), /* MEM_UOPS_RETIRED.STLB_MISS_STORES */
  537. INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(0x42d0, 0xf), /* MEM_UOPS_RETIRED.SPLIT_STORES */
  538. INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(0x82d0, 0xf), /* MEM_UOPS_RETIRED.ALL_STORES */
  539. INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
  540. INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(0xd2, 0xf), /* MEM_LOAD_UOPS_L3_HIT_RETIRED.* */
  541. INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(0xd3, 0xf), /* MEM_LOAD_UOPS_L3_MISS_RETIRED.* */
  542. /* Allow all events as PEBS with no flags */
  543. INTEL_ALL_EVENT_CONSTRAINT(0, 0xf),
  544. EVENT_CONSTRAINT_END
  545. };
  546. struct event_constraint *intel_pebs_constraints(struct perf_event *event)
  547. {
  548. struct event_constraint *c;
  549. if (!event->attr.precise_ip)
  550. return NULL;
  551. if (x86_pmu.pebs_constraints) {
  552. for_each_event_constraint(c, x86_pmu.pebs_constraints) {
  553. if ((event->hw.config & c->cmask) == c->code) {
  554. event->hw.flags |= c->flags;
  555. return c;
  556. }
  557. }
  558. }
  559. return &emptyconstraint;
  560. }
  561. void intel_pmu_pebs_enable(struct perf_event *event)
  562. {
  563. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  564. struct hw_perf_event *hwc = &event->hw;
  565. hwc->config &= ~ARCH_PERFMON_EVENTSEL_INT;
  566. cpuc->pebs_enabled |= 1ULL << hwc->idx;
  567. if (event->hw.flags & PERF_X86_EVENT_PEBS_LDLAT)
  568. cpuc->pebs_enabled |= 1ULL << (hwc->idx + 32);
  569. else if (event->hw.flags & PERF_X86_EVENT_PEBS_ST)
  570. cpuc->pebs_enabled |= 1ULL << 63;
  571. }
  572. void intel_pmu_pebs_disable(struct perf_event *event)
  573. {
  574. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  575. struct hw_perf_event *hwc = &event->hw;
  576. cpuc->pebs_enabled &= ~(1ULL << hwc->idx);
  577. if (event->hw.flags & PERF_X86_EVENT_PEBS_LDLAT)
  578. cpuc->pebs_enabled &= ~(1ULL << (hwc->idx + 32));
  579. else if (event->hw.flags & PERF_X86_EVENT_PEBS_ST)
  580. cpuc->pebs_enabled &= ~(1ULL << 63);
  581. if (cpuc->enabled)
  582. wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled);
  583. hwc->config |= ARCH_PERFMON_EVENTSEL_INT;
  584. }
  585. void intel_pmu_pebs_enable_all(void)
  586. {
  587. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  588. if (cpuc->pebs_enabled)
  589. wrmsrl(MSR_IA32_PEBS_ENABLE, cpuc->pebs_enabled);
  590. }
  591. void intel_pmu_pebs_disable_all(void)
  592. {
  593. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  594. if (cpuc->pebs_enabled)
  595. wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
  596. }
  597. static int intel_pmu_pebs_fixup_ip(struct pt_regs *regs)
  598. {
  599. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  600. unsigned long from = cpuc->lbr_entries[0].from;
  601. unsigned long old_to, to = cpuc->lbr_entries[0].to;
  602. unsigned long ip = regs->ip;
  603. int is_64bit = 0;
  604. void *kaddr;
  605. int size;
  606. /*
  607. * We don't need to fixup if the PEBS assist is fault like
  608. */
  609. if (!x86_pmu.intel_cap.pebs_trap)
  610. return 1;
  611. /*
  612. * No LBR entry, no basic block, no rewinding
  613. */
  614. if (!cpuc->lbr_stack.nr || !from || !to)
  615. return 0;
  616. /*
  617. * Basic blocks should never cross user/kernel boundaries
  618. */
  619. if (kernel_ip(ip) != kernel_ip(to))
  620. return 0;
  621. /*
  622. * unsigned math, either ip is before the start (impossible) or
  623. * the basic block is larger than 1 page (sanity)
  624. */
  625. if ((ip - to) > PEBS_FIXUP_SIZE)
  626. return 0;
  627. /*
  628. * We sampled a branch insn, rewind using the LBR stack
  629. */
  630. if (ip == to) {
  631. set_linear_ip(regs, from);
  632. return 1;
  633. }
  634. size = ip - to;
  635. if (!kernel_ip(ip)) {
  636. int bytes;
  637. u8 *buf = this_cpu_read(insn_buffer);
  638. /* 'size' must fit our buffer, see above */
  639. bytes = copy_from_user_nmi(buf, (void __user *)to, size);
  640. if (bytes != 0)
  641. return 0;
  642. kaddr = buf;
  643. } else {
  644. kaddr = (void *)to;
  645. }
  646. do {
  647. struct insn insn;
  648. old_to = to;
  649. #ifdef CONFIG_X86_64
  650. is_64bit = kernel_ip(to) || !test_thread_flag(TIF_IA32);
  651. #endif
  652. insn_init(&insn, kaddr, size, is_64bit);
  653. insn_get_length(&insn);
  654. /*
  655. * Make sure there was not a problem decoding the
  656. * instruction and getting the length. This is
  657. * doubly important because we have an infinite
  658. * loop if insn.length=0.
  659. */
  660. if (!insn.length)
  661. break;
  662. to += insn.length;
  663. kaddr += insn.length;
  664. size -= insn.length;
  665. } while (to < ip);
  666. if (to == ip) {
  667. set_linear_ip(regs, old_to);
  668. return 1;
  669. }
  670. /*
  671. * Even though we decoded the basic block, the instruction stream
  672. * never matched the given IP, either the TO or the IP got corrupted.
  673. */
  674. return 0;
  675. }
  676. static inline u64 intel_hsw_weight(struct pebs_record_hsw *pebs)
  677. {
  678. if (pebs->tsx_tuning) {
  679. union hsw_tsx_tuning tsx = { .value = pebs->tsx_tuning };
  680. return tsx.cycles_last_block;
  681. }
  682. return 0;
  683. }
  684. static inline u64 intel_hsw_transaction(struct pebs_record_hsw *pebs)
  685. {
  686. u64 txn = (pebs->tsx_tuning & PEBS_HSW_TSX_FLAGS) >> 32;
  687. /* For RTM XABORTs also log the abort code from AX */
  688. if ((txn & PERF_TXN_TRANSACTION) && (pebs->ax & 1))
  689. txn |= ((pebs->ax >> 24) & 0xff) << PERF_TXN_ABORT_SHIFT;
  690. return txn;
  691. }
  692. static void __intel_pmu_pebs_event(struct perf_event *event,
  693. struct pt_regs *iregs, void *__pebs)
  694. {
  695. #define PERF_X86_EVENT_PEBS_HSW_PREC \
  696. (PERF_X86_EVENT_PEBS_ST_HSW | \
  697. PERF_X86_EVENT_PEBS_LD_HSW | \
  698. PERF_X86_EVENT_PEBS_NA_HSW)
  699. /*
  700. * We cast to the biggest pebs_record but are careful not to
  701. * unconditionally access the 'extra' entries.
  702. */
  703. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  704. struct pebs_record_hsw *pebs = __pebs;
  705. struct perf_sample_data data;
  706. struct pt_regs regs;
  707. u64 sample_type;
  708. int fll, fst, dsrc;
  709. int fl = event->hw.flags;
  710. if (!intel_pmu_save_and_restart(event))
  711. return;
  712. sample_type = event->attr.sample_type;
  713. dsrc = sample_type & PERF_SAMPLE_DATA_SRC;
  714. fll = fl & PERF_X86_EVENT_PEBS_LDLAT;
  715. fst = fl & (PERF_X86_EVENT_PEBS_ST | PERF_X86_EVENT_PEBS_HSW_PREC);
  716. perf_sample_data_init(&data, 0, event->hw.last_period);
  717. data.period = event->hw.last_period;
  718. /*
  719. * Use latency for weight (only avail with PEBS-LL)
  720. */
  721. if (fll && (sample_type & PERF_SAMPLE_WEIGHT))
  722. data.weight = pebs->lat;
  723. /*
  724. * data.data_src encodes the data source
  725. */
  726. if (dsrc) {
  727. u64 val = PERF_MEM_NA;
  728. if (fll)
  729. val = load_latency_data(pebs->dse);
  730. else if (fst && (fl & PERF_X86_EVENT_PEBS_HSW_PREC))
  731. val = precise_datala_hsw(event, pebs->dse);
  732. else if (fst)
  733. val = precise_store_data(pebs->dse);
  734. data.data_src.val = val;
  735. }
  736. /*
  737. * We use the interrupt regs as a base because the PEBS record
  738. * does not contain a full regs set, specifically it seems to
  739. * lack segment descriptors, which get used by things like
  740. * user_mode().
  741. *
  742. * In the simple case fix up only the IP and BP,SP regs, for
  743. * PERF_SAMPLE_IP and PERF_SAMPLE_CALLCHAIN to function properly.
  744. * A possible PERF_SAMPLE_REGS will have to transfer all regs.
  745. */
  746. regs = *iregs;
  747. regs.flags = pebs->flags;
  748. set_linear_ip(&regs, pebs->ip);
  749. regs.bp = pebs->bp;
  750. regs.sp = pebs->sp;
  751. if (sample_type & PERF_SAMPLE_REGS_INTR) {
  752. regs.ax = pebs->ax;
  753. regs.bx = pebs->bx;
  754. regs.cx = pebs->cx;
  755. regs.dx = pebs->dx;
  756. regs.si = pebs->si;
  757. regs.di = pebs->di;
  758. regs.bp = pebs->bp;
  759. regs.sp = pebs->sp;
  760. regs.flags = pebs->flags;
  761. #ifndef CONFIG_X86_32
  762. regs.r8 = pebs->r8;
  763. regs.r9 = pebs->r9;
  764. regs.r10 = pebs->r10;
  765. regs.r11 = pebs->r11;
  766. regs.r12 = pebs->r12;
  767. regs.r13 = pebs->r13;
  768. regs.r14 = pebs->r14;
  769. regs.r15 = pebs->r15;
  770. #endif
  771. }
  772. if (event->attr.precise_ip > 1 && x86_pmu.intel_cap.pebs_format >= 2) {
  773. regs.ip = pebs->real_ip;
  774. regs.flags |= PERF_EFLAGS_EXACT;
  775. } else if (event->attr.precise_ip > 1 && intel_pmu_pebs_fixup_ip(&regs))
  776. regs.flags |= PERF_EFLAGS_EXACT;
  777. else
  778. regs.flags &= ~PERF_EFLAGS_EXACT;
  779. if ((sample_type & PERF_SAMPLE_ADDR) &&
  780. x86_pmu.intel_cap.pebs_format >= 1)
  781. data.addr = pebs->dla;
  782. if (x86_pmu.intel_cap.pebs_format >= 2) {
  783. /* Only set the TSX weight when no memory weight. */
  784. if ((sample_type & PERF_SAMPLE_WEIGHT) && !fll)
  785. data.weight = intel_hsw_weight(pebs);
  786. if (sample_type & PERF_SAMPLE_TRANSACTION)
  787. data.txn = intel_hsw_transaction(pebs);
  788. }
  789. if (has_branch_stack(event))
  790. data.br_stack = &cpuc->lbr_stack;
  791. if (perf_event_overflow(event, &data, &regs))
  792. x86_pmu_stop(event, 0);
  793. }
  794. static void intel_pmu_drain_pebs_core(struct pt_regs *iregs)
  795. {
  796. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  797. struct debug_store *ds = cpuc->ds;
  798. struct perf_event *event = cpuc->events[0]; /* PMC0 only */
  799. struct pebs_record_core *at, *top;
  800. int n;
  801. if (!x86_pmu.pebs_active)
  802. return;
  803. at = (struct pebs_record_core *)(unsigned long)ds->pebs_buffer_base;
  804. top = (struct pebs_record_core *)(unsigned long)ds->pebs_index;
  805. /*
  806. * Whatever else happens, drain the thing
  807. */
  808. ds->pebs_index = ds->pebs_buffer_base;
  809. if (!test_bit(0, cpuc->active_mask))
  810. return;
  811. WARN_ON_ONCE(!event);
  812. if (!event->attr.precise_ip)
  813. return;
  814. n = top - at;
  815. if (n <= 0)
  816. return;
  817. /*
  818. * Should not happen, we program the threshold at 1 and do not
  819. * set a reset value.
  820. */
  821. WARN_ONCE(n > 1, "bad leftover pebs %d\n", n);
  822. at += n - 1;
  823. __intel_pmu_pebs_event(event, iregs, at);
  824. }
  825. static void intel_pmu_drain_pebs_nhm(struct pt_regs *iregs)
  826. {
  827. struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
  828. struct debug_store *ds = cpuc->ds;
  829. struct perf_event *event = NULL;
  830. void *at, *top;
  831. u64 status = 0;
  832. int bit;
  833. if (!x86_pmu.pebs_active)
  834. return;
  835. at = (struct pebs_record_nhm *)(unsigned long)ds->pebs_buffer_base;
  836. top = (struct pebs_record_nhm *)(unsigned long)ds->pebs_index;
  837. ds->pebs_index = ds->pebs_buffer_base;
  838. if (unlikely(at > top))
  839. return;
  840. /*
  841. * Should not happen, we program the threshold at 1 and do not
  842. * set a reset value.
  843. */
  844. WARN_ONCE(top - at > x86_pmu.max_pebs_events * x86_pmu.pebs_record_size,
  845. "Unexpected number of pebs records %ld\n",
  846. (long)(top - at) / x86_pmu.pebs_record_size);
  847. for (; at < top; at += x86_pmu.pebs_record_size) {
  848. struct pebs_record_nhm *p = at;
  849. for_each_set_bit(bit, (unsigned long *)&p->status,
  850. x86_pmu.max_pebs_events) {
  851. event = cpuc->events[bit];
  852. if (!test_bit(bit, cpuc->active_mask))
  853. continue;
  854. WARN_ON_ONCE(!event);
  855. if (!event->attr.precise_ip)
  856. continue;
  857. if (__test_and_set_bit(bit, (unsigned long *)&status))
  858. continue;
  859. break;
  860. }
  861. if (!event || bit >= x86_pmu.max_pebs_events)
  862. continue;
  863. __intel_pmu_pebs_event(event, iregs, at);
  864. }
  865. }
  866. /*
  867. * BTS, PEBS probe and setup
  868. */
  869. void __init intel_ds_init(void)
  870. {
  871. /*
  872. * No support for 32bit formats
  873. */
  874. if (!boot_cpu_has(X86_FEATURE_DTES64))
  875. return;
  876. x86_pmu.bts = boot_cpu_has(X86_FEATURE_BTS);
  877. x86_pmu.pebs = boot_cpu_has(X86_FEATURE_PEBS);
  878. if (x86_pmu.pebs) {
  879. char pebs_type = x86_pmu.intel_cap.pebs_trap ? '+' : '-';
  880. int format = x86_pmu.intel_cap.pebs_format;
  881. switch (format) {
  882. case 0:
  883. printk(KERN_CONT "PEBS fmt0%c, ", pebs_type);
  884. x86_pmu.pebs_record_size = sizeof(struct pebs_record_core);
  885. x86_pmu.drain_pebs = intel_pmu_drain_pebs_core;
  886. break;
  887. case 1:
  888. printk(KERN_CONT "PEBS fmt1%c, ", pebs_type);
  889. x86_pmu.pebs_record_size = sizeof(struct pebs_record_nhm);
  890. x86_pmu.drain_pebs = intel_pmu_drain_pebs_nhm;
  891. break;
  892. case 2:
  893. pr_cont("PEBS fmt2%c, ", pebs_type);
  894. x86_pmu.pebs_record_size = sizeof(struct pebs_record_hsw);
  895. x86_pmu.drain_pebs = intel_pmu_drain_pebs_nhm;
  896. break;
  897. default:
  898. printk(KERN_CONT "no PEBS fmt%d%c, ", format, pebs_type);
  899. x86_pmu.pebs = 0;
  900. }
  901. }
  902. }
  903. void perf_restore_debug_store(void)
  904. {
  905. struct debug_store *ds = __this_cpu_read(cpu_hw_events.ds);
  906. if (!x86_pmu.bts && !x86_pmu.pebs)
  907. return;
  908. wrmsrl(MSR_IA32_DS_AREA, (unsigned long)ds);
  909. }