kvm_host.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This header defines architecture specific interfaces, x86 version
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2. See
  7. * the COPYING file in the top-level directory.
  8. *
  9. */
  10. #ifndef _ASM_X86_KVM_HOST_H
  11. #define _ASM_X86_KVM_HOST_H
  12. #include <linux/types.h>
  13. #include <linux/mm.h>
  14. #include <linux/mmu_notifier.h>
  15. #include <linux/tracepoint.h>
  16. #include <linux/cpumask.h>
  17. #include <linux/irq_work.h>
  18. #include <linux/kvm.h>
  19. #include <linux/kvm_para.h>
  20. #include <linux/kvm_types.h>
  21. #include <linux/perf_event.h>
  22. #include <linux/pvclock_gtod.h>
  23. #include <linux/clocksource.h>
  24. #include <asm/pvclock-abi.h>
  25. #include <asm/desc.h>
  26. #include <asm/mtrr.h>
  27. #include <asm/msr-index.h>
  28. #include <asm/asm.h>
  29. #define KVM_MAX_VCPUS 255
  30. #define KVM_SOFT_MAX_VCPUS 160
  31. #define KVM_USER_MEM_SLOTS 509
  32. /* memory slots that are not exposed to userspace */
  33. #define KVM_PRIVATE_MEM_SLOTS 3
  34. #define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
  35. #define KVM_PIO_PAGE_OFFSET 1
  36. #define KVM_COALESCED_MMIO_PAGE_OFFSET 2
  37. #define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
  38. #define CR0_RESERVED_BITS \
  39. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  40. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  41. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  42. #define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
  43. #define CR3_PCID_INVD BIT_64(63)
  44. #define CR4_RESERVED_BITS \
  45. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  46. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  47. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
  48. | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
  49. | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
  50. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  51. #define INVALID_PAGE (~(hpa_t)0)
  52. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  53. #define UNMAPPED_GVA (~(gpa_t)0)
  54. /* KVM Hugepage definitions for x86 */
  55. #define KVM_NR_PAGE_SIZES 3
  56. #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
  57. #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
  58. #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
  59. #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
  60. #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
  61. static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
  62. {
  63. /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
  64. return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  65. (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  66. }
  67. #define KVM_PERMILLE_MMU_PAGES 20
  68. #define KVM_MIN_ALLOC_MMU_PAGES 64
  69. #define KVM_MMU_HASH_SHIFT 10
  70. #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
  71. #define KVM_MIN_FREE_MMU_PAGES 5
  72. #define KVM_REFILL_PAGES 25
  73. #define KVM_MAX_CPUID_ENTRIES 80
  74. #define KVM_NR_FIXED_MTRR_REGION 88
  75. #define KVM_NR_VAR_MTRR 8
  76. #define ASYNC_PF_PER_VCPU 64
  77. enum kvm_reg {
  78. VCPU_REGS_RAX = 0,
  79. VCPU_REGS_RCX = 1,
  80. VCPU_REGS_RDX = 2,
  81. VCPU_REGS_RBX = 3,
  82. VCPU_REGS_RSP = 4,
  83. VCPU_REGS_RBP = 5,
  84. VCPU_REGS_RSI = 6,
  85. VCPU_REGS_RDI = 7,
  86. #ifdef CONFIG_X86_64
  87. VCPU_REGS_R8 = 8,
  88. VCPU_REGS_R9 = 9,
  89. VCPU_REGS_R10 = 10,
  90. VCPU_REGS_R11 = 11,
  91. VCPU_REGS_R12 = 12,
  92. VCPU_REGS_R13 = 13,
  93. VCPU_REGS_R14 = 14,
  94. VCPU_REGS_R15 = 15,
  95. #endif
  96. VCPU_REGS_RIP,
  97. NR_VCPU_REGS
  98. };
  99. enum kvm_reg_ex {
  100. VCPU_EXREG_PDPTR = NR_VCPU_REGS,
  101. VCPU_EXREG_CR3,
  102. VCPU_EXREG_RFLAGS,
  103. VCPU_EXREG_SEGMENTS,
  104. };
  105. enum {
  106. VCPU_SREG_ES,
  107. VCPU_SREG_CS,
  108. VCPU_SREG_SS,
  109. VCPU_SREG_DS,
  110. VCPU_SREG_FS,
  111. VCPU_SREG_GS,
  112. VCPU_SREG_TR,
  113. VCPU_SREG_LDTR,
  114. };
  115. #include <asm/kvm_emulate.h>
  116. #define KVM_NR_MEM_OBJS 40
  117. #define KVM_NR_DB_REGS 4
  118. #define DR6_BD (1 << 13)
  119. #define DR6_BS (1 << 14)
  120. #define DR6_RTM (1 << 16)
  121. #define DR6_FIXED_1 0xfffe0ff0
  122. #define DR6_INIT 0xffff0ff0
  123. #define DR6_VOLATILE 0x0001e00f
  124. #define DR7_BP_EN_MASK 0x000000ff
  125. #define DR7_GE (1 << 9)
  126. #define DR7_GD (1 << 13)
  127. #define DR7_FIXED_1 0x00000400
  128. #define DR7_VOLATILE 0xffff2bff
  129. #define PFERR_PRESENT_BIT 0
  130. #define PFERR_WRITE_BIT 1
  131. #define PFERR_USER_BIT 2
  132. #define PFERR_RSVD_BIT 3
  133. #define PFERR_FETCH_BIT 4
  134. #define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
  135. #define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
  136. #define PFERR_USER_MASK (1U << PFERR_USER_BIT)
  137. #define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
  138. #define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
  139. /* apic attention bits */
  140. #define KVM_APIC_CHECK_VAPIC 0
  141. /*
  142. * The following bit is set with PV-EOI, unset on EOI.
  143. * We detect PV-EOI changes by guest by comparing
  144. * this bit with PV-EOI in guest memory.
  145. * See the implementation in apic_update_pv_eoi.
  146. */
  147. #define KVM_APIC_PV_EOI_PENDING 1
  148. /*
  149. * We don't want allocation failures within the mmu code, so we preallocate
  150. * enough memory for a single page fault in a cache.
  151. */
  152. struct kvm_mmu_memory_cache {
  153. int nobjs;
  154. void *objects[KVM_NR_MEM_OBJS];
  155. };
  156. /*
  157. * kvm_mmu_page_role, below, is defined as:
  158. *
  159. * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
  160. * bits 4:7 - page table level for this shadow (1-4)
  161. * bits 8:9 - page table quadrant for 2-level guests
  162. * bit 16 - direct mapping of virtual to physical mapping at gfn
  163. * used for real mode and two-dimensional paging
  164. * bits 17:19 - common access permissions for all ptes in this shadow page
  165. */
  166. union kvm_mmu_page_role {
  167. unsigned word;
  168. struct {
  169. unsigned level:4;
  170. unsigned cr4_pae:1;
  171. unsigned quadrant:2;
  172. unsigned pad_for_nice_hex_output:6;
  173. unsigned direct:1;
  174. unsigned access:3;
  175. unsigned invalid:1;
  176. unsigned nxe:1;
  177. unsigned cr0_wp:1;
  178. unsigned smep_andnot_wp:1;
  179. unsigned smap_andnot_wp:1;
  180. };
  181. };
  182. struct kvm_mmu_page {
  183. struct list_head link;
  184. struct hlist_node hash_link;
  185. /*
  186. * The following two entries are used to key the shadow page in the
  187. * hash table.
  188. */
  189. gfn_t gfn;
  190. union kvm_mmu_page_role role;
  191. u64 *spt;
  192. /* hold the gfn of each spte inside spt */
  193. gfn_t *gfns;
  194. bool unsync;
  195. int root_count; /* Currently serving as active root */
  196. unsigned int unsync_children;
  197. unsigned long parent_ptes; /* Reverse mapping for parent_pte */
  198. /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
  199. unsigned long mmu_valid_gen;
  200. DECLARE_BITMAP(unsync_child_bitmap, 512);
  201. #ifdef CONFIG_X86_32
  202. /*
  203. * Used out of the mmu-lock to avoid reading spte values while an
  204. * update is in progress; see the comments in __get_spte_lockless().
  205. */
  206. int clear_spte_count;
  207. #endif
  208. /* Number of writes since the last time traversal visited this page. */
  209. int write_flooding_count;
  210. };
  211. struct kvm_pio_request {
  212. unsigned long count;
  213. int in;
  214. int port;
  215. int size;
  216. };
  217. /*
  218. * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
  219. * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
  220. * mode.
  221. */
  222. struct kvm_mmu {
  223. void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
  224. unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
  225. u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
  226. int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
  227. bool prefault);
  228. void (*inject_page_fault)(struct kvm_vcpu *vcpu,
  229. struct x86_exception *fault);
  230. gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
  231. struct x86_exception *exception);
  232. gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
  233. struct x86_exception *exception);
  234. int (*sync_page)(struct kvm_vcpu *vcpu,
  235. struct kvm_mmu_page *sp);
  236. void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
  237. void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  238. u64 *spte, const void *pte);
  239. hpa_t root_hpa;
  240. int root_level;
  241. int shadow_root_level;
  242. union kvm_mmu_page_role base_role;
  243. bool direct_map;
  244. /*
  245. * Bitmap; bit set = permission fault
  246. * Byte index: page fault error code [4:1]
  247. * Bit index: pte permissions in ACC_* format
  248. */
  249. u8 permissions[16];
  250. u64 *pae_root;
  251. u64 *lm_root;
  252. u64 rsvd_bits_mask[2][4];
  253. u64 bad_mt_xwr;
  254. /*
  255. * Bitmap: bit set = last pte in walk
  256. * index[0:1]: level (zero-based)
  257. * index[2]: pte.ps
  258. */
  259. u8 last_pte_bitmap;
  260. bool nx;
  261. u64 pdptrs[4]; /* pae */
  262. };
  263. enum pmc_type {
  264. KVM_PMC_GP = 0,
  265. KVM_PMC_FIXED,
  266. };
  267. struct kvm_pmc {
  268. enum pmc_type type;
  269. u8 idx;
  270. u64 counter;
  271. u64 eventsel;
  272. struct perf_event *perf_event;
  273. struct kvm_vcpu *vcpu;
  274. };
  275. struct kvm_pmu {
  276. unsigned nr_arch_gp_counters;
  277. unsigned nr_arch_fixed_counters;
  278. unsigned available_event_types;
  279. u64 fixed_ctr_ctrl;
  280. u64 global_ctrl;
  281. u64 global_status;
  282. u64 global_ovf_ctrl;
  283. u64 counter_bitmask[2];
  284. u64 global_ctrl_mask;
  285. u64 reserved_bits;
  286. u8 version;
  287. struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
  288. struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
  289. struct irq_work irq_work;
  290. u64 reprogram_pmi;
  291. };
  292. enum {
  293. KVM_DEBUGREG_BP_ENABLED = 1,
  294. KVM_DEBUGREG_WONT_EXIT = 2,
  295. KVM_DEBUGREG_RELOAD = 4,
  296. };
  297. struct kvm_vcpu_arch {
  298. /*
  299. * rip and regs accesses must go through
  300. * kvm_{register,rip}_{read,write} functions.
  301. */
  302. unsigned long regs[NR_VCPU_REGS];
  303. u32 regs_avail;
  304. u32 regs_dirty;
  305. unsigned long cr0;
  306. unsigned long cr0_guest_owned_bits;
  307. unsigned long cr2;
  308. unsigned long cr3;
  309. unsigned long cr4;
  310. unsigned long cr4_guest_owned_bits;
  311. unsigned long cr8;
  312. u32 hflags;
  313. u64 efer;
  314. u64 apic_base;
  315. struct kvm_lapic *apic; /* kernel irqchip context */
  316. unsigned long apic_attention;
  317. int32_t apic_arb_prio;
  318. int mp_state;
  319. u64 ia32_misc_enable_msr;
  320. bool tpr_access_reporting;
  321. u64 ia32_xss;
  322. /*
  323. * Paging state of the vcpu
  324. *
  325. * If the vcpu runs in guest mode with two level paging this still saves
  326. * the paging mode of the l1 guest. This context is always used to
  327. * handle faults.
  328. */
  329. struct kvm_mmu mmu;
  330. /*
  331. * Paging state of an L2 guest (used for nested npt)
  332. *
  333. * This context will save all necessary information to walk page tables
  334. * of the an L2 guest. This context is only initialized for page table
  335. * walking and not for faulting since we never handle l2 page faults on
  336. * the host.
  337. */
  338. struct kvm_mmu nested_mmu;
  339. /*
  340. * Pointer to the mmu context currently used for
  341. * gva_to_gpa translations.
  342. */
  343. struct kvm_mmu *walk_mmu;
  344. struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
  345. struct kvm_mmu_memory_cache mmu_page_cache;
  346. struct kvm_mmu_memory_cache mmu_page_header_cache;
  347. struct fpu guest_fpu;
  348. bool eager_fpu;
  349. u64 xcr0;
  350. u64 guest_supported_xcr0;
  351. u32 guest_xstate_size;
  352. struct kvm_pio_request pio;
  353. void *pio_data;
  354. u8 event_exit_inst_len;
  355. struct kvm_queued_exception {
  356. bool pending;
  357. bool has_error_code;
  358. bool reinject;
  359. u8 nr;
  360. u32 error_code;
  361. } exception;
  362. struct kvm_queued_interrupt {
  363. bool pending;
  364. bool soft;
  365. u8 nr;
  366. } interrupt;
  367. int halt_request; /* real mode on Intel only */
  368. int cpuid_nent;
  369. struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
  370. int maxphyaddr;
  371. /* emulate context */
  372. struct x86_emulate_ctxt emulate_ctxt;
  373. bool emulate_regs_need_sync_to_vcpu;
  374. bool emulate_regs_need_sync_from_vcpu;
  375. int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
  376. gpa_t time;
  377. struct pvclock_vcpu_time_info hv_clock;
  378. unsigned int hw_tsc_khz;
  379. struct gfn_to_hva_cache pv_time;
  380. bool pv_time_enabled;
  381. /* set guest stopped flag in pvclock flags field */
  382. bool pvclock_set_guest_stopped_request;
  383. struct {
  384. u64 msr_val;
  385. u64 last_steal;
  386. u64 accum_steal;
  387. struct gfn_to_hva_cache stime;
  388. struct kvm_steal_time steal;
  389. } st;
  390. u64 last_guest_tsc;
  391. u64 last_host_tsc;
  392. u64 tsc_offset_adjustment;
  393. u64 this_tsc_nsec;
  394. u64 this_tsc_write;
  395. u64 this_tsc_generation;
  396. bool tsc_catchup;
  397. bool tsc_always_catchup;
  398. s8 virtual_tsc_shift;
  399. u32 virtual_tsc_mult;
  400. u32 virtual_tsc_khz;
  401. s64 ia32_tsc_adjust_msr;
  402. atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
  403. unsigned nmi_pending; /* NMI queued after currently running handler */
  404. bool nmi_injected; /* Trying to inject an NMI this entry */
  405. struct mtrr_state_type mtrr_state;
  406. u64 pat;
  407. unsigned switch_db_regs;
  408. unsigned long db[KVM_NR_DB_REGS];
  409. unsigned long dr6;
  410. unsigned long dr7;
  411. unsigned long eff_db[KVM_NR_DB_REGS];
  412. unsigned long guest_debug_dr7;
  413. u64 mcg_cap;
  414. u64 mcg_status;
  415. u64 mcg_ctl;
  416. u64 *mce_banks;
  417. /* Cache MMIO info */
  418. u64 mmio_gva;
  419. unsigned access;
  420. gfn_t mmio_gfn;
  421. u64 mmio_gen;
  422. struct kvm_pmu pmu;
  423. /* used for guest single stepping over the given code position */
  424. unsigned long singlestep_rip;
  425. /* fields used by HYPER-V emulation */
  426. u64 hv_vapic;
  427. cpumask_var_t wbinvd_dirty_mask;
  428. unsigned long last_retry_eip;
  429. unsigned long last_retry_addr;
  430. struct {
  431. bool halted;
  432. gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
  433. struct gfn_to_hva_cache data;
  434. u64 msr_val;
  435. u32 id;
  436. bool send_user_only;
  437. } apf;
  438. /* OSVW MSRs (AMD only) */
  439. struct {
  440. u64 length;
  441. u64 status;
  442. } osvw;
  443. struct {
  444. u64 msr_val;
  445. struct gfn_to_hva_cache data;
  446. } pv_eoi;
  447. /*
  448. * Indicate whether the access faults on its page table in guest
  449. * which is set when fix page fault and used to detect unhandeable
  450. * instruction.
  451. */
  452. bool write_fault_to_shadow_pgtable;
  453. /* set at EPT violation at this point */
  454. unsigned long exit_qualification;
  455. /* pv related host specific info */
  456. struct {
  457. bool pv_unhalted;
  458. } pv;
  459. };
  460. struct kvm_lpage_info {
  461. int write_count;
  462. };
  463. struct kvm_arch_memory_slot {
  464. unsigned long *rmap[KVM_NR_PAGE_SIZES];
  465. struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
  466. };
  467. /*
  468. * We use as the mode the number of bits allocated in the LDR for the
  469. * logical processor ID. It happens that these are all powers of two.
  470. * This makes it is very easy to detect cases where the APICs are
  471. * configured for multiple modes; in that case, we cannot use the map and
  472. * hence cannot use kvm_irq_delivery_to_apic_fast either.
  473. */
  474. #define KVM_APIC_MODE_XAPIC_CLUSTER 4
  475. #define KVM_APIC_MODE_XAPIC_FLAT 8
  476. #define KVM_APIC_MODE_X2APIC 16
  477. struct kvm_apic_map {
  478. struct rcu_head rcu;
  479. u8 mode;
  480. struct kvm_lapic *phys_map[256];
  481. /* first index is cluster id second is cpu id in a cluster */
  482. struct kvm_lapic *logical_map[16][16];
  483. };
  484. struct kvm_arch {
  485. unsigned int n_used_mmu_pages;
  486. unsigned int n_requested_mmu_pages;
  487. unsigned int n_max_mmu_pages;
  488. unsigned int indirect_shadow_pages;
  489. unsigned long mmu_valid_gen;
  490. struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
  491. /*
  492. * Hash table of struct kvm_mmu_page.
  493. */
  494. struct list_head active_mmu_pages;
  495. struct list_head zapped_obsolete_pages;
  496. struct list_head assigned_dev_head;
  497. struct iommu_domain *iommu_domain;
  498. bool iommu_noncoherent;
  499. #define __KVM_HAVE_ARCH_NONCOHERENT_DMA
  500. atomic_t noncoherent_dma_count;
  501. struct kvm_pic *vpic;
  502. struct kvm_ioapic *vioapic;
  503. struct kvm_pit *vpit;
  504. int vapics_in_nmi_mode;
  505. struct mutex apic_map_lock;
  506. struct kvm_apic_map *apic_map;
  507. unsigned int tss_addr;
  508. bool apic_access_page_done;
  509. gpa_t wall_clock;
  510. bool ept_identity_pagetable_done;
  511. gpa_t ept_identity_map_addr;
  512. unsigned long irq_sources_bitmap;
  513. s64 kvmclock_offset;
  514. raw_spinlock_t tsc_write_lock;
  515. u64 last_tsc_nsec;
  516. u64 last_tsc_write;
  517. u32 last_tsc_khz;
  518. u64 cur_tsc_nsec;
  519. u64 cur_tsc_write;
  520. u64 cur_tsc_offset;
  521. u64 cur_tsc_generation;
  522. int nr_vcpus_matched_tsc;
  523. spinlock_t pvclock_gtod_sync_lock;
  524. bool use_master_clock;
  525. u64 master_kernel_ns;
  526. cycle_t master_cycle_now;
  527. struct delayed_work kvmclock_update_work;
  528. struct delayed_work kvmclock_sync_work;
  529. struct kvm_xen_hvm_config xen_hvm_config;
  530. /* reads protected by irq_srcu, writes by irq_lock */
  531. struct hlist_head mask_notifier_list;
  532. /* fields used by HYPER-V emulation */
  533. u64 hv_guest_os_id;
  534. u64 hv_hypercall;
  535. u64 hv_tsc_page;
  536. #ifdef CONFIG_KVM_MMU_AUDIT
  537. int audit_point;
  538. #endif
  539. bool boot_vcpu_runs_old_kvmclock;
  540. };
  541. struct kvm_vm_stat {
  542. u32 mmu_shadow_zapped;
  543. u32 mmu_pte_write;
  544. u32 mmu_pte_updated;
  545. u32 mmu_pde_zapped;
  546. u32 mmu_flooded;
  547. u32 mmu_recycled;
  548. u32 mmu_cache_miss;
  549. u32 mmu_unsync;
  550. u32 remote_tlb_flush;
  551. u32 lpages;
  552. };
  553. struct kvm_vcpu_stat {
  554. u32 pf_fixed;
  555. u32 pf_guest;
  556. u32 tlb_flush;
  557. u32 invlpg;
  558. u32 exits;
  559. u32 io_exits;
  560. u32 mmio_exits;
  561. u32 signal_exits;
  562. u32 irq_window_exits;
  563. u32 nmi_window_exits;
  564. u32 halt_exits;
  565. u32 halt_successful_poll;
  566. u32 halt_wakeup;
  567. u32 request_irq_exits;
  568. u32 irq_exits;
  569. u32 host_state_reload;
  570. u32 efer_reload;
  571. u32 fpu_reload;
  572. u32 insn_emulation;
  573. u32 insn_emulation_fail;
  574. u32 hypercalls;
  575. u32 irq_injections;
  576. u32 nmi_injections;
  577. };
  578. struct x86_instruction_info;
  579. struct msr_data {
  580. bool host_initiated;
  581. u32 index;
  582. u64 data;
  583. };
  584. struct kvm_lapic_irq {
  585. u32 vector;
  586. u32 delivery_mode;
  587. u32 dest_mode;
  588. u32 level;
  589. u32 trig_mode;
  590. u32 shorthand;
  591. u32 dest_id;
  592. };
  593. struct kvm_x86_ops {
  594. int (*cpu_has_kvm_support)(void); /* __init */
  595. int (*disabled_by_bios)(void); /* __init */
  596. int (*hardware_enable)(void);
  597. void (*hardware_disable)(void);
  598. void (*check_processor_compatibility)(void *rtn);
  599. int (*hardware_setup)(void); /* __init */
  600. void (*hardware_unsetup)(void); /* __exit */
  601. bool (*cpu_has_accelerated_tpr)(void);
  602. void (*cpuid_update)(struct kvm_vcpu *vcpu);
  603. /* Create, but do not attach this VCPU */
  604. struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
  605. void (*vcpu_free)(struct kvm_vcpu *vcpu);
  606. void (*vcpu_reset)(struct kvm_vcpu *vcpu);
  607. void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
  608. void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
  609. void (*vcpu_put)(struct kvm_vcpu *vcpu);
  610. void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
  611. int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
  612. int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
  613. u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
  614. void (*get_segment)(struct kvm_vcpu *vcpu,
  615. struct kvm_segment *var, int seg);
  616. int (*get_cpl)(struct kvm_vcpu *vcpu);
  617. void (*set_segment)(struct kvm_vcpu *vcpu,
  618. struct kvm_segment *var, int seg);
  619. void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
  620. void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
  621. void (*decache_cr3)(struct kvm_vcpu *vcpu);
  622. void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
  623. void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
  624. void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
  625. int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
  626. void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
  627. void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  628. void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  629. void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  630. void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  631. u64 (*get_dr6)(struct kvm_vcpu *vcpu);
  632. void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
  633. void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
  634. void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
  635. void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
  636. unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
  637. void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
  638. void (*fpu_activate)(struct kvm_vcpu *vcpu);
  639. void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
  640. void (*tlb_flush)(struct kvm_vcpu *vcpu);
  641. void (*run)(struct kvm_vcpu *vcpu);
  642. int (*handle_exit)(struct kvm_vcpu *vcpu);
  643. void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
  644. void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
  645. u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
  646. void (*patch_hypercall)(struct kvm_vcpu *vcpu,
  647. unsigned char *hypercall_addr);
  648. void (*set_irq)(struct kvm_vcpu *vcpu);
  649. void (*set_nmi)(struct kvm_vcpu *vcpu);
  650. void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
  651. bool has_error_code, u32 error_code,
  652. bool reinject);
  653. void (*cancel_injection)(struct kvm_vcpu *vcpu);
  654. int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
  655. int (*nmi_allowed)(struct kvm_vcpu *vcpu);
  656. bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
  657. void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
  658. void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
  659. void (*enable_irq_window)(struct kvm_vcpu *vcpu);
  660. void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
  661. int (*vm_has_apicv)(struct kvm *kvm);
  662. void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
  663. void (*hwapic_isr_update)(struct kvm *kvm, int isr);
  664. void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
  665. void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
  666. void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
  667. void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
  668. void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
  669. int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
  670. int (*get_tdp_level)(void);
  671. u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
  672. int (*get_lpage_level)(void);
  673. bool (*rdtscp_supported)(void);
  674. bool (*invpcid_supported)(void);
  675. void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
  676. void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
  677. void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
  678. bool (*has_wbinvd_exit)(void);
  679. void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
  680. u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
  681. void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
  682. u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
  683. u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
  684. void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
  685. int (*check_intercept)(struct kvm_vcpu *vcpu,
  686. struct x86_instruction_info *info,
  687. enum x86_intercept_stage stage);
  688. void (*handle_external_intr)(struct kvm_vcpu *vcpu);
  689. bool (*mpx_supported)(void);
  690. bool (*xsaves_supported)(void);
  691. int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
  692. void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
  693. /*
  694. * Arch-specific dirty logging hooks. These hooks are only supposed to
  695. * be valid if the specific arch has hardware-accelerated dirty logging
  696. * mechanism. Currently only for PML on VMX.
  697. *
  698. * - slot_enable_log_dirty:
  699. * called when enabling log dirty mode for the slot.
  700. * - slot_disable_log_dirty:
  701. * called when disabling log dirty mode for the slot.
  702. * also called when slot is created with log dirty disabled.
  703. * - flush_log_dirty:
  704. * called before reporting dirty_bitmap to userspace.
  705. * - enable_log_dirty_pt_masked:
  706. * called when reenabling log dirty for the GFNs in the mask after
  707. * corresponding bits are cleared in slot->dirty_bitmap.
  708. */
  709. void (*slot_enable_log_dirty)(struct kvm *kvm,
  710. struct kvm_memory_slot *slot);
  711. void (*slot_disable_log_dirty)(struct kvm *kvm,
  712. struct kvm_memory_slot *slot);
  713. void (*flush_log_dirty)(struct kvm *kvm);
  714. void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
  715. struct kvm_memory_slot *slot,
  716. gfn_t offset, unsigned long mask);
  717. };
  718. struct kvm_arch_async_pf {
  719. u32 token;
  720. gfn_t gfn;
  721. unsigned long cr3;
  722. bool direct_map;
  723. };
  724. extern struct kvm_x86_ops *kvm_x86_ops;
  725. static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
  726. s64 adjustment)
  727. {
  728. kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
  729. }
  730. static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
  731. {
  732. kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
  733. }
  734. int kvm_mmu_module_init(void);
  735. void kvm_mmu_module_exit(void);
  736. void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
  737. int kvm_mmu_create(struct kvm_vcpu *vcpu);
  738. void kvm_mmu_setup(struct kvm_vcpu *vcpu);
  739. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  740. u64 dirty_mask, u64 nx_mask, u64 x_mask);
  741. void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
  742. void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
  743. struct kvm_memory_slot *memslot);
  744. void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
  745. struct kvm_memory_slot *memslot);
  746. void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
  747. struct kvm_memory_slot *memslot);
  748. void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
  749. struct kvm_memory_slot *memslot);
  750. void kvm_mmu_slot_set_dirty(struct kvm *kvm,
  751. struct kvm_memory_slot *memslot);
  752. void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
  753. struct kvm_memory_slot *slot,
  754. gfn_t gfn_offset, unsigned long mask);
  755. void kvm_mmu_zap_all(struct kvm *kvm);
  756. void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
  757. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
  758. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
  759. int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
  760. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  761. const void *val, int bytes);
  762. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
  763. struct kvm_irq_mask_notifier {
  764. void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
  765. int irq;
  766. struct hlist_node link;
  767. };
  768. void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
  769. struct kvm_irq_mask_notifier *kimn);
  770. void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
  771. struct kvm_irq_mask_notifier *kimn);
  772. void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
  773. bool mask);
  774. extern bool tdp_enabled;
  775. u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
  776. /* control of guest tsc rate supported? */
  777. extern bool kvm_has_tsc_control;
  778. /* minimum supported tsc_khz for guests */
  779. extern u32 kvm_min_guest_tsc_khz;
  780. /* maximum supported tsc_khz for guests */
  781. extern u32 kvm_max_guest_tsc_khz;
  782. enum emulation_result {
  783. EMULATE_DONE, /* no further processing */
  784. EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
  785. EMULATE_FAIL, /* can't emulate this instruction */
  786. };
  787. #define EMULTYPE_NO_DECODE (1 << 0)
  788. #define EMULTYPE_TRAP_UD (1 << 1)
  789. #define EMULTYPE_SKIP (1 << 2)
  790. #define EMULTYPE_RETRY (1 << 3)
  791. #define EMULTYPE_NO_REEXECUTE (1 << 4)
  792. int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
  793. int emulation_type, void *insn, int insn_len);
  794. static inline int emulate_instruction(struct kvm_vcpu *vcpu,
  795. int emulation_type)
  796. {
  797. return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
  798. }
  799. void kvm_enable_efer_bits(u64);
  800. bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
  801. int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
  802. int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
  803. struct x86_emulate_ctxt;
  804. int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
  805. void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
  806. int kvm_emulate_halt(struct kvm_vcpu *vcpu);
  807. int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
  808. int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
  809. void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
  810. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
  811. void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
  812. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
  813. int reason, bool has_error_code, u32 error_code);
  814. int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
  815. int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  816. int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  817. int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
  818. int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
  819. int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
  820. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
  821. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
  822. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
  823. int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
  824. int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
  825. int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
  826. unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
  827. void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
  828. bool kvm_rdpmc(struct kvm_vcpu *vcpu);
  829. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
  830. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
  831. void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
  832. void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
  833. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
  834. int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  835. gfn_t gfn, void *data, int offset, int len,
  836. u32 access);
  837. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
  838. bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
  839. static inline int __kvm_irq_line_state(unsigned long *irq_state,
  840. int irq_source_id, int level)
  841. {
  842. /* Logical OR for level trig interrupt */
  843. if (level)
  844. __set_bit(irq_source_id, irq_state);
  845. else
  846. __clear_bit(irq_source_id, irq_state);
  847. return !!(*irq_state);
  848. }
  849. int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
  850. void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
  851. void kvm_inject_nmi(struct kvm_vcpu *vcpu);
  852. int fx_init(struct kvm_vcpu *vcpu);
  853. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  854. const u8 *new, int bytes);
  855. int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
  856. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
  857. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
  858. int kvm_mmu_load(struct kvm_vcpu *vcpu);
  859. void kvm_mmu_unload(struct kvm_vcpu *vcpu);
  860. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
  861. gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
  862. struct x86_exception *exception);
  863. gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
  864. struct x86_exception *exception);
  865. gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
  866. struct x86_exception *exception);
  867. gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
  868. struct x86_exception *exception);
  869. gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
  870. struct x86_exception *exception);
  871. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
  872. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
  873. void *insn, int insn_len);
  874. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
  875. void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
  876. void kvm_enable_tdp(void);
  877. void kvm_disable_tdp(void);
  878. static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
  879. struct x86_exception *exception)
  880. {
  881. return gpa;
  882. }
  883. static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
  884. {
  885. struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
  886. return (struct kvm_mmu_page *)page_private(page);
  887. }
  888. static inline u16 kvm_read_ldt(void)
  889. {
  890. u16 ldt;
  891. asm("sldt %0" : "=g"(ldt));
  892. return ldt;
  893. }
  894. static inline void kvm_load_ldt(u16 sel)
  895. {
  896. asm("lldt %0" : : "rm"(sel));
  897. }
  898. #ifdef CONFIG_X86_64
  899. static inline unsigned long read_msr(unsigned long msr)
  900. {
  901. u64 value;
  902. rdmsrl(msr, value);
  903. return value;
  904. }
  905. #endif
  906. static inline u32 get_rdx_init_val(void)
  907. {
  908. return 0x600; /* P6 family */
  909. }
  910. static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
  911. {
  912. kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
  913. }
  914. static inline u64 get_canonical(u64 la)
  915. {
  916. return ((int64_t)la << 16) >> 16;
  917. }
  918. static inline bool is_noncanonical_address(u64 la)
  919. {
  920. #ifdef CONFIG_X86_64
  921. return get_canonical(la) != la;
  922. #else
  923. return false;
  924. #endif
  925. }
  926. #define TSS_IOPB_BASE_OFFSET 0x66
  927. #define TSS_BASE_SIZE 0x68
  928. #define TSS_IOPB_SIZE (65536 / 8)
  929. #define TSS_REDIRECTION_SIZE (256 / 8)
  930. #define RMODE_TSS_SIZE \
  931. (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
  932. enum {
  933. TASK_SWITCH_CALL = 0,
  934. TASK_SWITCH_IRET = 1,
  935. TASK_SWITCH_JMP = 2,
  936. TASK_SWITCH_GATE = 3,
  937. };
  938. #define HF_GIF_MASK (1 << 0)
  939. #define HF_HIF_MASK (1 << 1)
  940. #define HF_VINTR_MASK (1 << 2)
  941. #define HF_NMI_MASK (1 << 3)
  942. #define HF_IRET_MASK (1 << 4)
  943. #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
  944. /*
  945. * Hardware virtualization extension instructions may fault if a
  946. * reboot turns off virtualization while processes are running.
  947. * Trap the fault and ignore the instruction if that happens.
  948. */
  949. asmlinkage void kvm_spurious_fault(void);
  950. #define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
  951. "666: " insn "\n\t" \
  952. "668: \n\t" \
  953. ".pushsection .fixup, \"ax\" \n" \
  954. "667: \n\t" \
  955. cleanup_insn "\n\t" \
  956. "cmpb $0, kvm_rebooting \n\t" \
  957. "jne 668b \n\t" \
  958. __ASM_SIZE(push) " $666b \n\t" \
  959. "call kvm_spurious_fault \n\t" \
  960. ".popsection \n\t" \
  961. _ASM_EXTABLE(666b, 667b)
  962. #define __kvm_handle_fault_on_reboot(insn) \
  963. ____kvm_handle_fault_on_reboot(insn, "")
  964. #define KVM_ARCH_WANT_MMU_NOTIFIER
  965. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
  966. int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
  967. int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
  968. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
  969. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
  970. int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
  971. int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
  972. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
  973. int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
  974. void kvm_vcpu_reset(struct kvm_vcpu *vcpu);
  975. void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
  976. void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
  977. unsigned long address);
  978. void kvm_define_shared_msr(unsigned index, u32 msr);
  979. int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
  980. unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
  981. bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
  982. void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
  983. struct kvm_async_pf *work);
  984. void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
  985. struct kvm_async_pf *work);
  986. void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
  987. struct kvm_async_pf *work);
  988. bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
  989. extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
  990. void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
  991. int kvm_is_in_guest(void);
  992. void kvm_pmu_init(struct kvm_vcpu *vcpu);
  993. void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
  994. void kvm_pmu_reset(struct kvm_vcpu *vcpu);
  995. void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
  996. bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
  997. int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  998. int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  999. int kvm_pmu_check_pmc(struct kvm_vcpu *vcpu, unsigned pmc);
  1000. int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
  1001. void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
  1002. void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
  1003. #endif /* _ASM_X86_KVM_HOST_H */