omap_hwmod.c 121 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cminst44xx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "mux.h"
  160. #include "pm.h"
  161. /* Name of the OMAP hwmod for the MPU */
  162. #define MPU_INITIATOR_NAME "mpu"
  163. /*
  164. * Number of struct omap_hwmod_link records per struct
  165. * omap_hwmod_ocp_if record (master->slave and slave->master)
  166. */
  167. #define LINKS_PER_OCP_IF 2
  168. /**
  169. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  170. * @enable_module: function to enable a module (via MODULEMODE)
  171. * @disable_module: function to disable a module (via MODULEMODE)
  172. *
  173. * XXX Eventually this functionality will be hidden inside the PRM/CM
  174. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  175. * conditionals in this code.
  176. */
  177. struct omap_hwmod_soc_ops {
  178. void (*enable_module)(struct omap_hwmod *oh);
  179. int (*disable_module)(struct omap_hwmod *oh);
  180. int (*wait_target_ready)(struct omap_hwmod *oh);
  181. int (*assert_hardreset)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*deassert_hardreset)(struct omap_hwmod *oh,
  184. struct omap_hwmod_rst_info *ohri);
  185. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  186. struct omap_hwmod_rst_info *ohri);
  187. int (*init_clkdm)(struct omap_hwmod *oh);
  188. void (*update_context_lost)(struct omap_hwmod *oh);
  189. int (*get_context_lost)(struct omap_hwmod *oh);
  190. };
  191. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  192. static struct omap_hwmod_soc_ops soc_ops;
  193. /* omap_hwmod_list contains all registered struct omap_hwmods */
  194. static LIST_HEAD(omap_hwmod_list);
  195. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  196. static struct omap_hwmod *mpu_oh;
  197. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  198. static DEFINE_SPINLOCK(io_chain_lock);
  199. /*
  200. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  201. * allocated from - used to reduce the number of small memory
  202. * allocations, which has a significant impact on performance
  203. */
  204. static struct omap_hwmod_link *linkspace;
  205. /*
  206. * free_ls, max_ls: array indexes into linkspace; representing the
  207. * next free struct omap_hwmod_link index, and the maximum number of
  208. * struct omap_hwmod_link records allocated (respectively)
  209. */
  210. static unsigned short free_ls, max_ls, ls_supp;
  211. /* inited: set to true once the hwmod code is initialized */
  212. static bool inited;
  213. /* Private functions */
  214. /**
  215. * _fetch_next_ocp_if - return the next OCP interface in a list
  216. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  217. * @i: pointer to the index of the element pointed to by @p in the list
  218. *
  219. * Return a pointer to the struct omap_hwmod_ocp_if record
  220. * containing the struct list_head pointed to by @p, and increment
  221. * @p such that a future call to this routine will return the next
  222. * record.
  223. */
  224. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  225. int *i)
  226. {
  227. struct omap_hwmod_ocp_if *oi;
  228. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  229. *p = (*p)->next;
  230. *i = *i + 1;
  231. return oi;
  232. }
  233. /**
  234. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  235. * @oh: struct omap_hwmod *
  236. *
  237. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  238. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  239. * OCP_SYSCONFIG register or 0 upon success.
  240. */
  241. static int _update_sysc_cache(struct omap_hwmod *oh)
  242. {
  243. if (!oh->class->sysc) {
  244. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  245. return -EINVAL;
  246. }
  247. /* XXX ensure module interface clock is up */
  248. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  249. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  250. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  251. return 0;
  252. }
  253. /**
  254. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  255. * @v: OCP_SYSCONFIG value to write
  256. * @oh: struct omap_hwmod *
  257. *
  258. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  259. * one. No return value.
  260. */
  261. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  262. {
  263. if (!oh->class->sysc) {
  264. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  265. return;
  266. }
  267. /* XXX ensure module interface clock is up */
  268. /* Module might have lost context, always update cache and register */
  269. oh->_sysc_cache = v;
  270. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  271. }
  272. /**
  273. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  274. * @oh: struct omap_hwmod *
  275. * @standbymode: MIDLEMODE field bits
  276. * @v: pointer to register contents to modify
  277. *
  278. * Update the master standby mode bits in @v to be @standbymode for
  279. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  280. * upon error or 0 upon success.
  281. */
  282. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  283. u32 *v)
  284. {
  285. u32 mstandby_mask;
  286. u8 mstandby_shift;
  287. if (!oh->class->sysc ||
  288. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  289. return -EINVAL;
  290. if (!oh->class->sysc->sysc_fields) {
  291. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  292. return -EINVAL;
  293. }
  294. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  295. mstandby_mask = (0x3 << mstandby_shift);
  296. *v &= ~mstandby_mask;
  297. *v |= __ffs(standbymode) << mstandby_shift;
  298. return 0;
  299. }
  300. /**
  301. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  302. * @oh: struct omap_hwmod *
  303. * @idlemode: SIDLEMODE field bits
  304. * @v: pointer to register contents to modify
  305. *
  306. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  307. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  308. * or 0 upon success.
  309. */
  310. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  311. {
  312. u32 sidle_mask;
  313. u8 sidle_shift;
  314. if (!oh->class->sysc ||
  315. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  316. return -EINVAL;
  317. if (!oh->class->sysc->sysc_fields) {
  318. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  319. return -EINVAL;
  320. }
  321. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  322. sidle_mask = (0x3 << sidle_shift);
  323. *v &= ~sidle_mask;
  324. *v |= __ffs(idlemode) << sidle_shift;
  325. return 0;
  326. }
  327. /**
  328. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  329. * @oh: struct omap_hwmod *
  330. * @clockact: CLOCKACTIVITY field bits
  331. * @v: pointer to register contents to modify
  332. *
  333. * Update the clockactivity mode bits in @v to be @clockact for the
  334. * @oh hwmod. Used for additional powersaving on some modules. Does
  335. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  336. * success.
  337. */
  338. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  339. {
  340. u32 clkact_mask;
  341. u8 clkact_shift;
  342. if (!oh->class->sysc ||
  343. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  344. return -EINVAL;
  345. if (!oh->class->sysc->sysc_fields) {
  346. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  347. return -EINVAL;
  348. }
  349. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  350. clkact_mask = (0x3 << clkact_shift);
  351. *v &= ~clkact_mask;
  352. *v |= clockact << clkact_shift;
  353. return 0;
  354. }
  355. /**
  356. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  357. * @oh: struct omap_hwmod *
  358. * @v: pointer to register contents to modify
  359. *
  360. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  361. * error or 0 upon success.
  362. */
  363. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  364. {
  365. u32 softrst_mask;
  366. if (!oh->class->sysc ||
  367. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  368. return -EINVAL;
  369. if (!oh->class->sysc->sysc_fields) {
  370. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  371. return -EINVAL;
  372. }
  373. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  374. *v |= softrst_mask;
  375. return 0;
  376. }
  377. /**
  378. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  379. * @oh: struct omap_hwmod *
  380. * @v: pointer to register contents to modify
  381. *
  382. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  383. * error or 0 upon success.
  384. */
  385. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  386. {
  387. u32 softrst_mask;
  388. if (!oh->class->sysc ||
  389. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  390. return -EINVAL;
  391. if (!oh->class->sysc->sysc_fields) {
  392. WARN(1,
  393. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  394. oh->name);
  395. return -EINVAL;
  396. }
  397. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  398. *v &= ~softrst_mask;
  399. return 0;
  400. }
  401. /**
  402. * _wait_softreset_complete - wait for an OCP softreset to complete
  403. * @oh: struct omap_hwmod * to wait on
  404. *
  405. * Wait until the IP block represented by @oh reports that its OCP
  406. * softreset is complete. This can be triggered by software (see
  407. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  408. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  409. * microseconds. Returns the number of microseconds waited.
  410. */
  411. static int _wait_softreset_complete(struct omap_hwmod *oh)
  412. {
  413. struct omap_hwmod_class_sysconfig *sysc;
  414. u32 softrst_mask;
  415. int c = 0;
  416. sysc = oh->class->sysc;
  417. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  418. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  419. & SYSS_RESETDONE_MASK),
  420. MAX_MODULE_SOFTRESET_WAIT, c);
  421. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  422. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  423. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  424. & softrst_mask),
  425. MAX_MODULE_SOFTRESET_WAIT, c);
  426. }
  427. return c;
  428. }
  429. /**
  430. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  431. * @oh: struct omap_hwmod *
  432. *
  433. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  434. * of some modules. When the DMA must perform read/write accesses, the
  435. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  436. * for power management, software must set the DMADISABLE bit back to 1.
  437. *
  438. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  439. * error or 0 upon success.
  440. */
  441. static int _set_dmadisable(struct omap_hwmod *oh)
  442. {
  443. u32 v;
  444. u32 dmadisable_mask;
  445. if (!oh->class->sysc ||
  446. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  447. return -EINVAL;
  448. if (!oh->class->sysc->sysc_fields) {
  449. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  450. return -EINVAL;
  451. }
  452. /* clocks must be on for this operation */
  453. if (oh->_state != _HWMOD_STATE_ENABLED) {
  454. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  455. return -EINVAL;
  456. }
  457. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  458. v = oh->_sysc_cache;
  459. dmadisable_mask =
  460. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  461. v |= dmadisable_mask;
  462. _write_sysconfig(v, oh);
  463. return 0;
  464. }
  465. /**
  466. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  467. * @oh: struct omap_hwmod *
  468. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  469. * @v: pointer to register contents to modify
  470. *
  471. * Update the module autoidle bit in @v to be @autoidle for the @oh
  472. * hwmod. The autoidle bit controls whether the module can gate
  473. * internal clocks automatically when it isn't doing anything; the
  474. * exact function of this bit varies on a per-module basis. This
  475. * function does not write to the hardware. Returns -EINVAL upon
  476. * error or 0 upon success.
  477. */
  478. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  479. u32 *v)
  480. {
  481. u32 autoidle_mask;
  482. u8 autoidle_shift;
  483. if (!oh->class->sysc ||
  484. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  485. return -EINVAL;
  486. if (!oh->class->sysc->sysc_fields) {
  487. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  488. return -EINVAL;
  489. }
  490. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  491. autoidle_mask = (0x1 << autoidle_shift);
  492. *v &= ~autoidle_mask;
  493. *v |= autoidle << autoidle_shift;
  494. return 0;
  495. }
  496. /**
  497. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  498. * @oh: struct omap_hwmod *
  499. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  500. *
  501. * Set or clear the I/O pad wakeup flag in the mux entries for the
  502. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  503. * in memory. If the hwmod is currently idled, and the new idle
  504. * values don't match the previous ones, this function will also
  505. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  506. * currently idled, this function won't touch the hardware: the new
  507. * mux settings are written to the SCM PADCTRL registers when the
  508. * hwmod is idled. No return value.
  509. */
  510. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  511. {
  512. struct omap_device_pad *pad;
  513. bool change = false;
  514. u16 prev_idle;
  515. int j;
  516. if (!oh->mux || !oh->mux->enabled)
  517. return;
  518. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  519. pad = oh->mux->pads_dynamic[j];
  520. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  521. continue;
  522. prev_idle = pad->idle;
  523. if (set_wake)
  524. pad->idle |= OMAP_WAKEUP_EN;
  525. else
  526. pad->idle &= ~OMAP_WAKEUP_EN;
  527. if (prev_idle != pad->idle)
  528. change = true;
  529. }
  530. if (change && oh->_state == _HWMOD_STATE_IDLE)
  531. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  532. }
  533. /**
  534. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  535. * @oh: struct omap_hwmod *
  536. *
  537. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  538. * upon error or 0 upon success.
  539. */
  540. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  541. {
  542. if (!oh->class->sysc ||
  543. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  544. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  545. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  546. return -EINVAL;
  547. if (!oh->class->sysc->sysc_fields) {
  548. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  549. return -EINVAL;
  550. }
  551. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  552. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  553. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  554. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  555. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  556. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  557. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  558. return 0;
  559. }
  560. /**
  561. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  562. * @oh: struct omap_hwmod *
  563. *
  564. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  565. * upon error or 0 upon success.
  566. */
  567. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  568. {
  569. if (!oh->class->sysc ||
  570. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  571. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  572. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  573. return -EINVAL;
  574. if (!oh->class->sysc->sysc_fields) {
  575. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  576. return -EINVAL;
  577. }
  578. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  579. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  580. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  581. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  582. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  583. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  584. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  585. return 0;
  586. }
  587. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  588. {
  589. struct clk_hw_omap *clk;
  590. if (oh->clkdm) {
  591. return oh->clkdm;
  592. } else if (oh->_clk) {
  593. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  594. return NULL;
  595. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  596. return clk->clkdm;
  597. }
  598. return NULL;
  599. }
  600. /**
  601. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  602. * @oh: struct omap_hwmod *
  603. *
  604. * Prevent the hardware module @oh from entering idle while the
  605. * hardare module initiator @init_oh is active. Useful when a module
  606. * will be accessed by a particular initiator (e.g., if a module will
  607. * be accessed by the IVA, there should be a sleepdep between the IVA
  608. * initiator and the module). Only applies to modules in smart-idle
  609. * mode. If the clockdomain is marked as not needing autodeps, return
  610. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  611. * passes along clkdm_add_sleepdep() value upon success.
  612. */
  613. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  614. {
  615. struct clockdomain *clkdm, *init_clkdm;
  616. clkdm = _get_clkdm(oh);
  617. init_clkdm = _get_clkdm(init_oh);
  618. if (!clkdm || !init_clkdm)
  619. return -EINVAL;
  620. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  621. return 0;
  622. return clkdm_add_sleepdep(clkdm, init_clkdm);
  623. }
  624. /**
  625. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  626. * @oh: struct omap_hwmod *
  627. *
  628. * Allow the hardware module @oh to enter idle while the hardare
  629. * module initiator @init_oh is active. Useful when a module will not
  630. * be accessed by a particular initiator (e.g., if a module will not
  631. * be accessed by the IVA, there should be no sleepdep between the IVA
  632. * initiator and the module). Only applies to modules in smart-idle
  633. * mode. If the clockdomain is marked as not needing autodeps, return
  634. * 0 without doing anything. Returns -EINVAL upon error or passes
  635. * along clkdm_del_sleepdep() value upon success.
  636. */
  637. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  638. {
  639. struct clockdomain *clkdm, *init_clkdm;
  640. clkdm = _get_clkdm(oh);
  641. init_clkdm = _get_clkdm(init_oh);
  642. if (!clkdm || !init_clkdm)
  643. return -EINVAL;
  644. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  645. return 0;
  646. return clkdm_del_sleepdep(clkdm, init_clkdm);
  647. }
  648. /**
  649. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  650. * @oh: struct omap_hwmod *
  651. *
  652. * Called from _init_clocks(). Populates the @oh _clk (main
  653. * functional clock pointer) if a main_clk is present. Returns 0 on
  654. * success or -EINVAL on error.
  655. */
  656. static int _init_main_clk(struct omap_hwmod *oh)
  657. {
  658. int ret = 0;
  659. if (!oh->main_clk)
  660. return 0;
  661. oh->_clk = clk_get(NULL, oh->main_clk);
  662. if (IS_ERR(oh->_clk)) {
  663. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  664. oh->name, oh->main_clk);
  665. return -EINVAL;
  666. }
  667. /*
  668. * HACK: This needs a re-visit once clk_prepare() is implemented
  669. * to do something meaningful. Today its just a no-op.
  670. * If clk_prepare() is used at some point to do things like
  671. * voltage scaling etc, then this would have to be moved to
  672. * some point where subsystems like i2c and pmic become
  673. * available.
  674. */
  675. clk_prepare(oh->_clk);
  676. if (!_get_clkdm(oh))
  677. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  678. oh->name, oh->main_clk);
  679. return ret;
  680. }
  681. /**
  682. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  683. * @oh: struct omap_hwmod *
  684. *
  685. * Called from _init_clocks(). Populates the @oh OCP slave interface
  686. * clock pointers. Returns 0 on success or -EINVAL on error.
  687. */
  688. static int _init_interface_clks(struct omap_hwmod *oh)
  689. {
  690. struct omap_hwmod_ocp_if *os;
  691. struct list_head *p;
  692. struct clk *c;
  693. int i = 0;
  694. int ret = 0;
  695. p = oh->slave_ports.next;
  696. while (i < oh->slaves_cnt) {
  697. os = _fetch_next_ocp_if(&p, &i);
  698. if (!os->clk)
  699. continue;
  700. c = clk_get(NULL, os->clk);
  701. if (IS_ERR(c)) {
  702. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  703. oh->name, os->clk);
  704. ret = -EINVAL;
  705. continue;
  706. }
  707. os->_clk = c;
  708. /*
  709. * HACK: This needs a re-visit once clk_prepare() is implemented
  710. * to do something meaningful. Today its just a no-op.
  711. * If clk_prepare() is used at some point to do things like
  712. * voltage scaling etc, then this would have to be moved to
  713. * some point where subsystems like i2c and pmic become
  714. * available.
  715. */
  716. clk_prepare(os->_clk);
  717. }
  718. return ret;
  719. }
  720. /**
  721. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  722. * @oh: struct omap_hwmod *
  723. *
  724. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  725. * clock pointers. Returns 0 on success or -EINVAL on error.
  726. */
  727. static int _init_opt_clks(struct omap_hwmod *oh)
  728. {
  729. struct omap_hwmod_opt_clk *oc;
  730. struct clk *c;
  731. int i;
  732. int ret = 0;
  733. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  734. c = clk_get(NULL, oc->clk);
  735. if (IS_ERR(c)) {
  736. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  737. oh->name, oc->clk);
  738. ret = -EINVAL;
  739. continue;
  740. }
  741. oc->_clk = c;
  742. /*
  743. * HACK: This needs a re-visit once clk_prepare() is implemented
  744. * to do something meaningful. Today its just a no-op.
  745. * If clk_prepare() is used at some point to do things like
  746. * voltage scaling etc, then this would have to be moved to
  747. * some point where subsystems like i2c and pmic become
  748. * available.
  749. */
  750. clk_prepare(oc->_clk);
  751. }
  752. return ret;
  753. }
  754. /**
  755. * _enable_clocks - enable hwmod main clock and interface clocks
  756. * @oh: struct omap_hwmod *
  757. *
  758. * Enables all clocks necessary for register reads and writes to succeed
  759. * on the hwmod @oh. Returns 0.
  760. */
  761. static int _enable_clocks(struct omap_hwmod *oh)
  762. {
  763. struct omap_hwmod_ocp_if *os;
  764. struct list_head *p;
  765. int i = 0;
  766. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  767. if (oh->_clk)
  768. clk_enable(oh->_clk);
  769. p = oh->slave_ports.next;
  770. while (i < oh->slaves_cnt) {
  771. os = _fetch_next_ocp_if(&p, &i);
  772. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  773. clk_enable(os->_clk);
  774. }
  775. /* The opt clocks are controlled by the device driver. */
  776. return 0;
  777. }
  778. /**
  779. * _disable_clocks - disable hwmod main clock and interface clocks
  780. * @oh: struct omap_hwmod *
  781. *
  782. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  783. */
  784. static int _disable_clocks(struct omap_hwmod *oh)
  785. {
  786. struct omap_hwmod_ocp_if *os;
  787. struct list_head *p;
  788. int i = 0;
  789. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  790. if (oh->_clk)
  791. clk_disable(oh->_clk);
  792. p = oh->slave_ports.next;
  793. while (i < oh->slaves_cnt) {
  794. os = _fetch_next_ocp_if(&p, &i);
  795. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  796. clk_disable(os->_clk);
  797. }
  798. /* The opt clocks are controlled by the device driver. */
  799. return 0;
  800. }
  801. static void _enable_optional_clocks(struct omap_hwmod *oh)
  802. {
  803. struct omap_hwmod_opt_clk *oc;
  804. int i;
  805. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  806. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  807. if (oc->_clk) {
  808. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  809. __clk_get_name(oc->_clk));
  810. clk_enable(oc->_clk);
  811. }
  812. }
  813. static void _disable_optional_clocks(struct omap_hwmod *oh)
  814. {
  815. struct omap_hwmod_opt_clk *oc;
  816. int i;
  817. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  818. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  819. if (oc->_clk) {
  820. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  821. __clk_get_name(oc->_clk));
  822. clk_disable(oc->_clk);
  823. }
  824. }
  825. /**
  826. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  827. * @oh: struct omap_hwmod *
  828. *
  829. * Enables the PRCM module mode related to the hwmod @oh.
  830. * No return value.
  831. */
  832. static void _omap4_enable_module(struct omap_hwmod *oh)
  833. {
  834. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  835. return;
  836. pr_debug("omap_hwmod: %s: %s: %d\n",
  837. oh->name, __func__, oh->prcm.omap4.modulemode);
  838. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  839. oh->clkdm->prcm_partition,
  840. oh->clkdm->cm_inst,
  841. oh->clkdm->clkdm_offs,
  842. oh->prcm.omap4.clkctrl_offs);
  843. }
  844. /**
  845. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  846. * @oh: struct omap_hwmod *
  847. *
  848. * Enables the PRCM module mode related to the hwmod @oh.
  849. * No return value.
  850. */
  851. static void _am33xx_enable_module(struct omap_hwmod *oh)
  852. {
  853. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  854. return;
  855. pr_debug("omap_hwmod: %s: %s: %d\n",
  856. oh->name, __func__, oh->prcm.omap4.modulemode);
  857. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  858. oh->clkdm->clkdm_offs,
  859. oh->prcm.omap4.clkctrl_offs);
  860. }
  861. /**
  862. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  863. * @oh: struct omap_hwmod *
  864. *
  865. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  866. * does not have an IDLEST bit or if the module successfully enters
  867. * slave idle; otherwise, pass along the return value of the
  868. * appropriate *_cm*_wait_module_idle() function.
  869. */
  870. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  871. {
  872. if (!oh)
  873. return -EINVAL;
  874. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  875. return 0;
  876. if (oh->flags & HWMOD_NO_IDLEST)
  877. return 0;
  878. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  879. oh->clkdm->cm_inst,
  880. oh->clkdm->clkdm_offs,
  881. oh->prcm.omap4.clkctrl_offs);
  882. }
  883. /**
  884. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  885. * @oh: struct omap_hwmod *
  886. *
  887. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  888. * does not have an IDLEST bit or if the module successfully enters
  889. * slave idle; otherwise, pass along the return value of the
  890. * appropriate *_cm*_wait_module_idle() function.
  891. */
  892. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  893. {
  894. if (!oh)
  895. return -EINVAL;
  896. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  897. return 0;
  898. if (oh->flags & HWMOD_NO_IDLEST)
  899. return 0;
  900. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  901. oh->clkdm->clkdm_offs,
  902. oh->prcm.omap4.clkctrl_offs);
  903. }
  904. /**
  905. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  906. * @oh: struct omap_hwmod *oh
  907. *
  908. * Count and return the number of MPU IRQs associated with the hwmod
  909. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  910. * NULL.
  911. */
  912. static int _count_mpu_irqs(struct omap_hwmod *oh)
  913. {
  914. struct omap_hwmod_irq_info *ohii;
  915. int i = 0;
  916. if (!oh || !oh->mpu_irqs)
  917. return 0;
  918. do {
  919. ohii = &oh->mpu_irqs[i++];
  920. } while (ohii->irq != -1);
  921. return i-1;
  922. }
  923. /**
  924. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  925. * @oh: struct omap_hwmod *oh
  926. *
  927. * Count and return the number of SDMA request lines associated with
  928. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  929. * if @oh is NULL.
  930. */
  931. static int _count_sdma_reqs(struct omap_hwmod *oh)
  932. {
  933. struct omap_hwmod_dma_info *ohdi;
  934. int i = 0;
  935. if (!oh || !oh->sdma_reqs)
  936. return 0;
  937. do {
  938. ohdi = &oh->sdma_reqs[i++];
  939. } while (ohdi->dma_req != -1);
  940. return i-1;
  941. }
  942. /**
  943. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  944. * @oh: struct omap_hwmod *oh
  945. *
  946. * Count and return the number of address space ranges associated with
  947. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  948. * if @oh is NULL.
  949. */
  950. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  951. {
  952. struct omap_hwmod_addr_space *mem;
  953. int i = 0;
  954. if (!os || !os->addr)
  955. return 0;
  956. do {
  957. mem = &os->addr[i++];
  958. } while (mem->pa_start != mem->pa_end);
  959. return i-1;
  960. }
  961. /**
  962. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  963. * @oh: struct omap_hwmod * to operate on
  964. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  965. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  966. *
  967. * Retrieve a MPU hardware IRQ line number named by @name associated
  968. * with the IP block pointed to by @oh. The IRQ number will be filled
  969. * into the address pointed to by @dma. When @name is non-null, the
  970. * IRQ line number associated with the named entry will be returned.
  971. * If @name is null, the first matching entry will be returned. Data
  972. * order is not meaningful in hwmod data, so callers are strongly
  973. * encouraged to use a non-null @name whenever possible to avoid
  974. * unpredictable effects if hwmod data is later added that causes data
  975. * ordering to change. Returns 0 upon success or a negative error
  976. * code upon error.
  977. */
  978. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  979. unsigned int *irq)
  980. {
  981. int i;
  982. bool found = false;
  983. if (!oh->mpu_irqs)
  984. return -ENOENT;
  985. i = 0;
  986. while (oh->mpu_irqs[i].irq != -1) {
  987. if (name == oh->mpu_irqs[i].name ||
  988. !strcmp(name, oh->mpu_irqs[i].name)) {
  989. found = true;
  990. break;
  991. }
  992. i++;
  993. }
  994. if (!found)
  995. return -ENOENT;
  996. *irq = oh->mpu_irqs[i].irq;
  997. return 0;
  998. }
  999. /**
  1000. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  1001. * @oh: struct omap_hwmod * to operate on
  1002. * @name: pointer to the name of the SDMA request line to fetch (optional)
  1003. * @dma: pointer to an unsigned int to store the request line ID to
  1004. *
  1005. * Retrieve an SDMA request line ID named by @name on the IP block
  1006. * pointed to by @oh. The ID will be filled into the address pointed
  1007. * to by @dma. When @name is non-null, the request line ID associated
  1008. * with the named entry will be returned. If @name is null, the first
  1009. * matching entry will be returned. Data order is not meaningful in
  1010. * hwmod data, so callers are strongly encouraged to use a non-null
  1011. * @name whenever possible to avoid unpredictable effects if hwmod
  1012. * data is later added that causes data ordering to change. Returns 0
  1013. * upon success or a negative error code upon error.
  1014. */
  1015. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  1016. unsigned int *dma)
  1017. {
  1018. int i;
  1019. bool found = false;
  1020. if (!oh->sdma_reqs)
  1021. return -ENOENT;
  1022. i = 0;
  1023. while (oh->sdma_reqs[i].dma_req != -1) {
  1024. if (name == oh->sdma_reqs[i].name ||
  1025. !strcmp(name, oh->sdma_reqs[i].name)) {
  1026. found = true;
  1027. break;
  1028. }
  1029. i++;
  1030. }
  1031. if (!found)
  1032. return -ENOENT;
  1033. *dma = oh->sdma_reqs[i].dma_req;
  1034. return 0;
  1035. }
  1036. /**
  1037. * _get_addr_space_by_name - fetch address space start & end by name
  1038. * @oh: struct omap_hwmod * to operate on
  1039. * @name: pointer to the name of the address space to fetch (optional)
  1040. * @pa_start: pointer to a u32 to store the starting address to
  1041. * @pa_end: pointer to a u32 to store the ending address to
  1042. *
  1043. * Retrieve address space start and end addresses for the IP block
  1044. * pointed to by @oh. The data will be filled into the addresses
  1045. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1046. * address space data associated with the named entry will be
  1047. * returned. If @name is null, the first matching entry will be
  1048. * returned. Data order is not meaningful in hwmod data, so callers
  1049. * are strongly encouraged to use a non-null @name whenever possible
  1050. * to avoid unpredictable effects if hwmod data is later added that
  1051. * causes data ordering to change. Returns 0 upon success or a
  1052. * negative error code upon error.
  1053. */
  1054. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1055. u32 *pa_start, u32 *pa_end)
  1056. {
  1057. int i, j;
  1058. struct omap_hwmod_ocp_if *os;
  1059. struct list_head *p = NULL;
  1060. bool found = false;
  1061. p = oh->slave_ports.next;
  1062. i = 0;
  1063. while (i < oh->slaves_cnt) {
  1064. os = _fetch_next_ocp_if(&p, &i);
  1065. if (!os->addr)
  1066. return -ENOENT;
  1067. j = 0;
  1068. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1069. if (name == os->addr[j].name ||
  1070. !strcmp(name, os->addr[j].name)) {
  1071. found = true;
  1072. break;
  1073. }
  1074. j++;
  1075. }
  1076. if (found)
  1077. break;
  1078. }
  1079. if (!found)
  1080. return -ENOENT;
  1081. *pa_start = os->addr[j].pa_start;
  1082. *pa_end = os->addr[j].pa_end;
  1083. return 0;
  1084. }
  1085. /**
  1086. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1087. * @oh: struct omap_hwmod *
  1088. *
  1089. * Determines the array index of the OCP slave port that the MPU uses
  1090. * to address the device, and saves it into the struct omap_hwmod.
  1091. * Intended to be called during hwmod registration only. No return
  1092. * value.
  1093. */
  1094. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1095. {
  1096. struct omap_hwmod_ocp_if *os = NULL;
  1097. struct list_head *p;
  1098. int i = 0;
  1099. if (!oh)
  1100. return;
  1101. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1102. p = oh->slave_ports.next;
  1103. while (i < oh->slaves_cnt) {
  1104. os = _fetch_next_ocp_if(&p, &i);
  1105. if (os->user & OCP_USER_MPU) {
  1106. oh->_mpu_port = os;
  1107. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1108. break;
  1109. }
  1110. }
  1111. return;
  1112. }
  1113. /**
  1114. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1115. * @oh: struct omap_hwmod *
  1116. *
  1117. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1118. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1119. * communicate with the IP block. This interface need not be directly
  1120. * connected to the MPU (and almost certainly is not), but is directly
  1121. * connected to the IP block represented by @oh. Returns a pointer
  1122. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1123. * error or if there does not appear to be a path from the MPU to this
  1124. * IP block.
  1125. */
  1126. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1127. {
  1128. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1129. return NULL;
  1130. return oh->_mpu_port;
  1131. };
  1132. /**
  1133. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1134. * @oh: struct omap_hwmod *
  1135. *
  1136. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1137. * the register target MPU address space; or returns NULL upon error.
  1138. */
  1139. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1140. {
  1141. struct omap_hwmod_ocp_if *os;
  1142. struct omap_hwmod_addr_space *mem;
  1143. int found = 0, i = 0;
  1144. os = _find_mpu_rt_port(oh);
  1145. if (!os || !os->addr)
  1146. return NULL;
  1147. do {
  1148. mem = &os->addr[i++];
  1149. if (mem->flags & ADDR_TYPE_RT)
  1150. found = 1;
  1151. } while (!found && mem->pa_start != mem->pa_end);
  1152. return (found) ? mem : NULL;
  1153. }
  1154. /**
  1155. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1156. * @oh: struct omap_hwmod *
  1157. *
  1158. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1159. * by @oh is set to indicate to the PRCM that the IP block is active.
  1160. * Usually this means placing the module into smart-idle mode and
  1161. * smart-standby, but if there is a bug in the automatic idle handling
  1162. * for the IP block, it may need to be placed into the force-idle or
  1163. * no-idle variants of these modes. No return value.
  1164. */
  1165. static void _enable_sysc(struct omap_hwmod *oh)
  1166. {
  1167. u8 idlemode, sf;
  1168. u32 v;
  1169. bool clkdm_act;
  1170. struct clockdomain *clkdm;
  1171. if (!oh->class->sysc)
  1172. return;
  1173. /*
  1174. * Wait until reset has completed, this is needed as the IP
  1175. * block is reset automatically by hardware in some cases
  1176. * (off-mode for example), and the drivers require the
  1177. * IP to be ready when they access it
  1178. */
  1179. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1180. _enable_optional_clocks(oh);
  1181. _wait_softreset_complete(oh);
  1182. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1183. _disable_optional_clocks(oh);
  1184. v = oh->_sysc_cache;
  1185. sf = oh->class->sysc->sysc_flags;
  1186. clkdm = _get_clkdm(oh);
  1187. if (sf & SYSC_HAS_SIDLEMODE) {
  1188. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1189. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1190. idlemode = HWMOD_IDLEMODE_NO;
  1191. } else {
  1192. if (sf & SYSC_HAS_ENAWAKEUP)
  1193. _enable_wakeup(oh, &v);
  1194. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1195. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1196. else
  1197. idlemode = HWMOD_IDLEMODE_SMART;
  1198. }
  1199. /*
  1200. * This is special handling for some IPs like
  1201. * 32k sync timer. Force them to idle!
  1202. */
  1203. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1204. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1205. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1206. idlemode = HWMOD_IDLEMODE_FORCE;
  1207. _set_slave_idlemode(oh, idlemode, &v);
  1208. }
  1209. if (sf & SYSC_HAS_MIDLEMODE) {
  1210. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1211. idlemode = HWMOD_IDLEMODE_FORCE;
  1212. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1213. idlemode = HWMOD_IDLEMODE_NO;
  1214. } else {
  1215. if (sf & SYSC_HAS_ENAWAKEUP)
  1216. _enable_wakeup(oh, &v);
  1217. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1218. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1219. else
  1220. idlemode = HWMOD_IDLEMODE_SMART;
  1221. }
  1222. _set_master_standbymode(oh, idlemode, &v);
  1223. }
  1224. /*
  1225. * XXX The clock framework should handle this, by
  1226. * calling into this code. But this must wait until the
  1227. * clock structures are tagged with omap_hwmod entries
  1228. */
  1229. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1230. (sf & SYSC_HAS_CLOCKACTIVITY))
  1231. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1232. /* If the cached value is the same as the new value, skip the write */
  1233. if (oh->_sysc_cache != v)
  1234. _write_sysconfig(v, oh);
  1235. /*
  1236. * Set the autoidle bit only after setting the smartidle bit
  1237. * Setting this will not have any impact on the other modules.
  1238. */
  1239. if (sf & SYSC_HAS_AUTOIDLE) {
  1240. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1241. 0 : 1;
  1242. _set_module_autoidle(oh, idlemode, &v);
  1243. _write_sysconfig(v, oh);
  1244. }
  1245. }
  1246. /**
  1247. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1248. * @oh: struct omap_hwmod *
  1249. *
  1250. * If module is marked as SWSUP_SIDLE, force the module into slave
  1251. * idle; otherwise, configure it for smart-idle. If module is marked
  1252. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1253. * configure it for smart-standby. No return value.
  1254. */
  1255. static void _idle_sysc(struct omap_hwmod *oh)
  1256. {
  1257. u8 idlemode, sf;
  1258. u32 v;
  1259. if (!oh->class->sysc)
  1260. return;
  1261. v = oh->_sysc_cache;
  1262. sf = oh->class->sysc->sysc_flags;
  1263. if (sf & SYSC_HAS_SIDLEMODE) {
  1264. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1265. idlemode = HWMOD_IDLEMODE_FORCE;
  1266. } else {
  1267. if (sf & SYSC_HAS_ENAWAKEUP)
  1268. _enable_wakeup(oh, &v);
  1269. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1270. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1271. else
  1272. idlemode = HWMOD_IDLEMODE_SMART;
  1273. }
  1274. _set_slave_idlemode(oh, idlemode, &v);
  1275. }
  1276. if (sf & SYSC_HAS_MIDLEMODE) {
  1277. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1278. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1279. idlemode = HWMOD_IDLEMODE_FORCE;
  1280. } else {
  1281. if (sf & SYSC_HAS_ENAWAKEUP)
  1282. _enable_wakeup(oh, &v);
  1283. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1284. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1285. else
  1286. idlemode = HWMOD_IDLEMODE_SMART;
  1287. }
  1288. _set_master_standbymode(oh, idlemode, &v);
  1289. }
  1290. _write_sysconfig(v, oh);
  1291. }
  1292. /**
  1293. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1294. * @oh: struct omap_hwmod *
  1295. *
  1296. * Force the module into slave idle and master suspend. No return
  1297. * value.
  1298. */
  1299. static void _shutdown_sysc(struct omap_hwmod *oh)
  1300. {
  1301. u32 v;
  1302. u8 sf;
  1303. if (!oh->class->sysc)
  1304. return;
  1305. v = oh->_sysc_cache;
  1306. sf = oh->class->sysc->sysc_flags;
  1307. if (sf & SYSC_HAS_SIDLEMODE)
  1308. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1309. if (sf & SYSC_HAS_MIDLEMODE)
  1310. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1311. if (sf & SYSC_HAS_AUTOIDLE)
  1312. _set_module_autoidle(oh, 1, &v);
  1313. _write_sysconfig(v, oh);
  1314. }
  1315. /**
  1316. * _lookup - find an omap_hwmod by name
  1317. * @name: find an omap_hwmod by name
  1318. *
  1319. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1320. */
  1321. static struct omap_hwmod *_lookup(const char *name)
  1322. {
  1323. struct omap_hwmod *oh, *temp_oh;
  1324. oh = NULL;
  1325. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1326. if (!strcmp(name, temp_oh->name)) {
  1327. oh = temp_oh;
  1328. break;
  1329. }
  1330. }
  1331. return oh;
  1332. }
  1333. /**
  1334. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1335. * @oh: struct omap_hwmod *
  1336. *
  1337. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1338. * clockdomain pointer, and save it into the struct omap_hwmod.
  1339. * Return -EINVAL if the clkdm_name lookup failed.
  1340. */
  1341. static int _init_clkdm(struct omap_hwmod *oh)
  1342. {
  1343. if (!oh->clkdm_name) {
  1344. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1345. return 0;
  1346. }
  1347. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1348. if (!oh->clkdm) {
  1349. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1350. oh->name, oh->clkdm_name);
  1351. return 0;
  1352. }
  1353. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1354. oh->name, oh->clkdm_name);
  1355. return 0;
  1356. }
  1357. /**
  1358. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1359. * well the clockdomain.
  1360. * @oh: struct omap_hwmod *
  1361. * @data: not used; pass NULL
  1362. *
  1363. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1364. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1365. * success, or a negative error code on failure.
  1366. */
  1367. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1368. {
  1369. int ret = 0;
  1370. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1371. return 0;
  1372. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1373. if (soc_ops.init_clkdm)
  1374. ret |= soc_ops.init_clkdm(oh);
  1375. ret |= _init_main_clk(oh);
  1376. ret |= _init_interface_clks(oh);
  1377. ret |= _init_opt_clks(oh);
  1378. if (!ret)
  1379. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1380. else
  1381. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1382. return ret;
  1383. }
  1384. /**
  1385. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1386. * @oh: struct omap_hwmod *
  1387. * @name: name of the reset line in the context of this hwmod
  1388. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1389. *
  1390. * Return the bit position of the reset line that match the
  1391. * input name. Return -ENOENT if not found.
  1392. */
  1393. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1394. struct omap_hwmod_rst_info *ohri)
  1395. {
  1396. int i;
  1397. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1398. const char *rst_line = oh->rst_lines[i].name;
  1399. if (!strcmp(rst_line, name)) {
  1400. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1401. ohri->st_shift = oh->rst_lines[i].st_shift;
  1402. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1403. oh->name, __func__, rst_line, ohri->rst_shift,
  1404. ohri->st_shift);
  1405. return 0;
  1406. }
  1407. }
  1408. return -ENOENT;
  1409. }
  1410. /**
  1411. * _assert_hardreset - assert the HW reset line of submodules
  1412. * contained in the hwmod module.
  1413. * @oh: struct omap_hwmod *
  1414. * @name: name of the reset line to lookup and assert
  1415. *
  1416. * Some IP like dsp, ipu or iva contain processor that require an HW
  1417. * reset line to be assert / deassert in order to enable fully the IP.
  1418. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1419. * asserting the hardreset line on the currently-booted SoC, or passes
  1420. * along the return value from _lookup_hardreset() or the SoC's
  1421. * assert_hardreset code.
  1422. */
  1423. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1424. {
  1425. struct omap_hwmod_rst_info ohri;
  1426. int ret = -EINVAL;
  1427. if (!oh)
  1428. return -EINVAL;
  1429. if (!soc_ops.assert_hardreset)
  1430. return -ENOSYS;
  1431. ret = _lookup_hardreset(oh, name, &ohri);
  1432. if (ret < 0)
  1433. return ret;
  1434. ret = soc_ops.assert_hardreset(oh, &ohri);
  1435. return ret;
  1436. }
  1437. /**
  1438. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1439. * in the hwmod module.
  1440. * @oh: struct omap_hwmod *
  1441. * @name: name of the reset line to look up and deassert
  1442. *
  1443. * Some IP like dsp, ipu or iva contain processor that require an HW
  1444. * reset line to be assert / deassert in order to enable fully the IP.
  1445. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1446. * deasserting the hardreset line on the currently-booted SoC, or passes
  1447. * along the return value from _lookup_hardreset() or the SoC's
  1448. * deassert_hardreset code.
  1449. */
  1450. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1451. {
  1452. struct omap_hwmod_rst_info ohri;
  1453. int ret = -EINVAL;
  1454. int hwsup = 0;
  1455. if (!oh)
  1456. return -EINVAL;
  1457. if (!soc_ops.deassert_hardreset)
  1458. return -ENOSYS;
  1459. ret = _lookup_hardreset(oh, name, &ohri);
  1460. if (ret < 0)
  1461. return ret;
  1462. if (oh->clkdm) {
  1463. /*
  1464. * A clockdomain must be in SW_SUP otherwise reset
  1465. * might not be completed. The clockdomain can be set
  1466. * in HW_AUTO only when the module become ready.
  1467. */
  1468. hwsup = clkdm_in_hwsup(oh->clkdm);
  1469. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1470. if (ret) {
  1471. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1472. oh->name, oh->clkdm->name, ret);
  1473. return ret;
  1474. }
  1475. }
  1476. _enable_clocks(oh);
  1477. if (soc_ops.enable_module)
  1478. soc_ops.enable_module(oh);
  1479. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1480. if (soc_ops.disable_module)
  1481. soc_ops.disable_module(oh);
  1482. _disable_clocks(oh);
  1483. if (ret == -EBUSY)
  1484. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1485. if (!ret) {
  1486. /*
  1487. * Set the clockdomain to HW_AUTO, assuming that the
  1488. * previous state was HW_AUTO.
  1489. */
  1490. if (oh->clkdm && hwsup)
  1491. clkdm_allow_idle(oh->clkdm);
  1492. } else {
  1493. if (oh->clkdm)
  1494. clkdm_hwmod_disable(oh->clkdm, oh);
  1495. }
  1496. return ret;
  1497. }
  1498. /**
  1499. * _read_hardreset - read the HW reset line state of submodules
  1500. * contained in the hwmod module
  1501. * @oh: struct omap_hwmod *
  1502. * @name: name of the reset line to look up and read
  1503. *
  1504. * Return the state of the reset line. Returns -EINVAL if @oh is
  1505. * null, -ENOSYS if we have no way of reading the hardreset line
  1506. * status on the currently-booted SoC, or passes along the return
  1507. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1508. * code.
  1509. */
  1510. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1511. {
  1512. struct omap_hwmod_rst_info ohri;
  1513. int ret = -EINVAL;
  1514. if (!oh)
  1515. return -EINVAL;
  1516. if (!soc_ops.is_hardreset_asserted)
  1517. return -ENOSYS;
  1518. ret = _lookup_hardreset(oh, name, &ohri);
  1519. if (ret < 0)
  1520. return ret;
  1521. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1522. }
  1523. /**
  1524. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1525. * @oh: struct omap_hwmod *
  1526. *
  1527. * If all hardreset lines associated with @oh are asserted, then return true.
  1528. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1529. * associated with @oh are asserted, then return false.
  1530. * This function is used to avoid executing some parts of the IP block
  1531. * enable/disable sequence if its hardreset line is set.
  1532. */
  1533. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1534. {
  1535. int i, rst_cnt = 0;
  1536. if (oh->rst_lines_cnt == 0)
  1537. return false;
  1538. for (i = 0; i < oh->rst_lines_cnt; i++)
  1539. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1540. rst_cnt++;
  1541. if (oh->rst_lines_cnt == rst_cnt)
  1542. return true;
  1543. return false;
  1544. }
  1545. /**
  1546. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1547. * hard-reset
  1548. * @oh: struct omap_hwmod *
  1549. *
  1550. * If any hardreset lines associated with @oh are asserted, then
  1551. * return true. Otherwise, if no hardreset lines associated with @oh
  1552. * are asserted, or if @oh has no hardreset lines, then return false.
  1553. * This function is used to avoid executing some parts of the IP block
  1554. * enable/disable sequence if any hardreset line is set.
  1555. */
  1556. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1557. {
  1558. int rst_cnt = 0;
  1559. int i;
  1560. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1561. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1562. rst_cnt++;
  1563. return (rst_cnt) ? true : false;
  1564. }
  1565. /**
  1566. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1567. * @oh: struct omap_hwmod *
  1568. *
  1569. * Disable the PRCM module mode related to the hwmod @oh.
  1570. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1571. */
  1572. static int _omap4_disable_module(struct omap_hwmod *oh)
  1573. {
  1574. int v;
  1575. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1576. return -EINVAL;
  1577. /*
  1578. * Since integration code might still be doing something, only
  1579. * disable if all lines are under hardreset.
  1580. */
  1581. if (_are_any_hardreset_lines_asserted(oh))
  1582. return 0;
  1583. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1584. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1585. oh->clkdm->cm_inst,
  1586. oh->clkdm->clkdm_offs,
  1587. oh->prcm.omap4.clkctrl_offs);
  1588. v = _omap4_wait_target_disable(oh);
  1589. if (v)
  1590. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1591. oh->name);
  1592. return 0;
  1593. }
  1594. /**
  1595. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1596. * @oh: struct omap_hwmod *
  1597. *
  1598. * Disable the PRCM module mode related to the hwmod @oh.
  1599. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1600. */
  1601. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1602. {
  1603. int v;
  1604. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1605. return -EINVAL;
  1606. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1607. if (_are_any_hardreset_lines_asserted(oh))
  1608. return 0;
  1609. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1610. oh->prcm.omap4.clkctrl_offs);
  1611. v = _am33xx_wait_target_disable(oh);
  1612. if (v)
  1613. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1614. oh->name);
  1615. return 0;
  1616. }
  1617. /**
  1618. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1619. * @oh: struct omap_hwmod *
  1620. *
  1621. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1622. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1623. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1624. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1625. *
  1626. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1627. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1628. * use the SYSCONFIG softreset bit to provide the status.
  1629. *
  1630. * Note that some IP like McBSP do have reset control but don't have
  1631. * reset status.
  1632. */
  1633. static int _ocp_softreset(struct omap_hwmod *oh)
  1634. {
  1635. u32 v;
  1636. int c = 0;
  1637. int ret = 0;
  1638. if (!oh->class->sysc ||
  1639. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1640. return -ENOENT;
  1641. /* clocks must be on for this operation */
  1642. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1643. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1644. oh->name);
  1645. return -EINVAL;
  1646. }
  1647. /* For some modules, all optionnal clocks need to be enabled as well */
  1648. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1649. _enable_optional_clocks(oh);
  1650. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1651. v = oh->_sysc_cache;
  1652. ret = _set_softreset(oh, &v);
  1653. if (ret)
  1654. goto dis_opt_clks;
  1655. _write_sysconfig(v, oh);
  1656. if (oh->class->sysc->srst_udelay)
  1657. udelay(oh->class->sysc->srst_udelay);
  1658. c = _wait_softreset_complete(oh);
  1659. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1660. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1661. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1662. ret = -ETIMEDOUT;
  1663. goto dis_opt_clks;
  1664. } else {
  1665. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1666. }
  1667. ret = _clear_softreset(oh, &v);
  1668. if (ret)
  1669. goto dis_opt_clks;
  1670. _write_sysconfig(v, oh);
  1671. /*
  1672. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1673. * _wait_target_ready() or _reset()
  1674. */
  1675. dis_opt_clks:
  1676. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1677. _disable_optional_clocks(oh);
  1678. return ret;
  1679. }
  1680. /**
  1681. * _reset - reset an omap_hwmod
  1682. * @oh: struct omap_hwmod *
  1683. *
  1684. * Resets an omap_hwmod @oh. If the module has a custom reset
  1685. * function pointer defined, then call it to reset the IP block, and
  1686. * pass along its return value to the caller. Otherwise, if the IP
  1687. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1688. * associated with it, call a function to reset the IP block via that
  1689. * method, and pass along the return value to the caller. Finally, if
  1690. * the IP block has some hardreset lines associated with it, assert
  1691. * all of those, but do _not_ deassert them. (This is because driver
  1692. * authors have expressed an apparent requirement to control the
  1693. * deassertion of the hardreset lines themselves.)
  1694. *
  1695. * The default software reset mechanism for most OMAP IP blocks is
  1696. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1697. * hwmods cannot be reset via this method. Some are not targets and
  1698. * therefore have no OCP header registers to access. Others (like the
  1699. * IVA) have idiosyncratic reset sequences. So for these relatively
  1700. * rare cases, custom reset code can be supplied in the struct
  1701. * omap_hwmod_class .reset function pointer.
  1702. *
  1703. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1704. * does not prevent idling of the system. This is necessary for cases
  1705. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1706. * kernel without disabling dma.
  1707. *
  1708. * Passes along the return value from either _ocp_softreset() or the
  1709. * custom reset function - these must return -EINVAL if the hwmod
  1710. * cannot be reset this way or if the hwmod is in the wrong state,
  1711. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1712. */
  1713. static int _reset(struct omap_hwmod *oh)
  1714. {
  1715. int i, r;
  1716. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1717. if (oh->class->reset) {
  1718. r = oh->class->reset(oh);
  1719. } else {
  1720. if (oh->rst_lines_cnt > 0) {
  1721. for (i = 0; i < oh->rst_lines_cnt; i++)
  1722. _assert_hardreset(oh, oh->rst_lines[i].name);
  1723. return 0;
  1724. } else {
  1725. r = _ocp_softreset(oh);
  1726. if (r == -ENOENT)
  1727. r = 0;
  1728. }
  1729. }
  1730. _set_dmadisable(oh);
  1731. /*
  1732. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1733. * softreset. The _enable() function should be split to avoid
  1734. * the rewrite of the OCP_SYSCONFIG register.
  1735. */
  1736. if (oh->class->sysc) {
  1737. _update_sysc_cache(oh);
  1738. _enable_sysc(oh);
  1739. }
  1740. return r;
  1741. }
  1742. /**
  1743. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1744. *
  1745. * Call the appropriate PRM function to clear any logged I/O chain
  1746. * wakeups and to reconfigure the chain. This apparently needs to be
  1747. * done upon every mux change. Since hwmods can be concurrently
  1748. * enabled and idled, hold a spinlock around the I/O chain
  1749. * reconfiguration sequence. No return value.
  1750. *
  1751. * XXX When the PRM code is moved to drivers, this function can be removed,
  1752. * as the PRM infrastructure should abstract this.
  1753. */
  1754. static void _reconfigure_io_chain(void)
  1755. {
  1756. unsigned long flags;
  1757. spin_lock_irqsave(&io_chain_lock, flags);
  1758. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1759. omap3xxx_prm_reconfigure_io_chain();
  1760. else if (cpu_is_omap44xx())
  1761. omap44xx_prm_reconfigure_io_chain();
  1762. spin_unlock_irqrestore(&io_chain_lock, flags);
  1763. }
  1764. /**
  1765. * _omap4_update_context_lost - increment hwmod context loss counter if
  1766. * hwmod context was lost, and clear hardware context loss reg
  1767. * @oh: hwmod to check for context loss
  1768. *
  1769. * If the PRCM indicates that the hwmod @oh lost context, increment
  1770. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1771. * bits. No return value.
  1772. */
  1773. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1774. {
  1775. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1776. return;
  1777. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1778. oh->clkdm->pwrdm.ptr->prcm_offs,
  1779. oh->prcm.omap4.context_offs))
  1780. return;
  1781. oh->prcm.omap4.context_lost_counter++;
  1782. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1783. oh->clkdm->pwrdm.ptr->prcm_offs,
  1784. oh->prcm.omap4.context_offs);
  1785. }
  1786. /**
  1787. * _omap4_get_context_lost - get context loss counter for a hwmod
  1788. * @oh: hwmod to get context loss counter for
  1789. *
  1790. * Returns the in-memory context loss counter for a hwmod.
  1791. */
  1792. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1793. {
  1794. return oh->prcm.omap4.context_lost_counter;
  1795. }
  1796. /**
  1797. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1798. * @oh: struct omap_hwmod *
  1799. *
  1800. * Some IP blocks (such as AESS) require some additional programming
  1801. * after enable before they can enter idle. If a function pointer to
  1802. * do so is present in the hwmod data, then call it and pass along the
  1803. * return value; otherwise, return 0.
  1804. */
  1805. static int _enable_preprogram(struct omap_hwmod *oh)
  1806. {
  1807. if (!oh->class->enable_preprogram)
  1808. return 0;
  1809. return oh->class->enable_preprogram(oh);
  1810. }
  1811. /**
  1812. * _enable - enable an omap_hwmod
  1813. * @oh: struct omap_hwmod *
  1814. *
  1815. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1816. * register target. Returns -EINVAL if the hwmod is in the wrong
  1817. * state or passes along the return value of _wait_target_ready().
  1818. */
  1819. static int _enable(struct omap_hwmod *oh)
  1820. {
  1821. int r;
  1822. int hwsup = 0;
  1823. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1824. /*
  1825. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1826. * state at init. Now that someone is really trying to enable
  1827. * them, just ensure that the hwmod mux is set.
  1828. */
  1829. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1830. /*
  1831. * If the caller has mux data populated, do the mux'ing
  1832. * which wouldn't have been done as part of the _enable()
  1833. * done during setup.
  1834. */
  1835. if (oh->mux)
  1836. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1837. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1838. return 0;
  1839. }
  1840. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1841. oh->_state != _HWMOD_STATE_IDLE &&
  1842. oh->_state != _HWMOD_STATE_DISABLED) {
  1843. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1844. oh->name);
  1845. return -EINVAL;
  1846. }
  1847. /*
  1848. * If an IP block contains HW reset lines and all of them are
  1849. * asserted, we let integration code associated with that
  1850. * block handle the enable. We've received very little
  1851. * information on what those driver authors need, and until
  1852. * detailed information is provided and the driver code is
  1853. * posted to the public lists, this is probably the best we
  1854. * can do.
  1855. */
  1856. if (_are_all_hardreset_lines_asserted(oh))
  1857. return 0;
  1858. /* Mux pins for device runtime if populated */
  1859. if (oh->mux && (!oh->mux->enabled ||
  1860. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1861. oh->mux->pads_dynamic))) {
  1862. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1863. _reconfigure_io_chain();
  1864. }
  1865. _add_initiator_dep(oh, mpu_oh);
  1866. if (oh->clkdm) {
  1867. /*
  1868. * A clockdomain must be in SW_SUP before enabling
  1869. * completely the module. The clockdomain can be set
  1870. * in HW_AUTO only when the module become ready.
  1871. */
  1872. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1873. !clkdm_missing_idle_reporting(oh->clkdm);
  1874. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1875. if (r) {
  1876. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1877. oh->name, oh->clkdm->name, r);
  1878. return r;
  1879. }
  1880. }
  1881. _enable_clocks(oh);
  1882. if (soc_ops.enable_module)
  1883. soc_ops.enable_module(oh);
  1884. if (oh->flags & HWMOD_BLOCK_WFI)
  1885. cpu_idle_poll_ctrl(true);
  1886. if (soc_ops.update_context_lost)
  1887. soc_ops.update_context_lost(oh);
  1888. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1889. -EINVAL;
  1890. if (!r) {
  1891. /*
  1892. * Set the clockdomain to HW_AUTO only if the target is ready,
  1893. * assuming that the previous state was HW_AUTO
  1894. */
  1895. if (oh->clkdm && hwsup)
  1896. clkdm_allow_idle(oh->clkdm);
  1897. oh->_state = _HWMOD_STATE_ENABLED;
  1898. /* Access the sysconfig only if the target is ready */
  1899. if (oh->class->sysc) {
  1900. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1901. _update_sysc_cache(oh);
  1902. _enable_sysc(oh);
  1903. }
  1904. r = _enable_preprogram(oh);
  1905. } else {
  1906. if (soc_ops.disable_module)
  1907. soc_ops.disable_module(oh);
  1908. _disable_clocks(oh);
  1909. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1910. oh->name, r);
  1911. if (oh->clkdm)
  1912. clkdm_hwmod_disable(oh->clkdm, oh);
  1913. }
  1914. return r;
  1915. }
  1916. /**
  1917. * _idle - idle an omap_hwmod
  1918. * @oh: struct omap_hwmod *
  1919. *
  1920. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1921. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1922. * state or returns 0.
  1923. */
  1924. static int _idle(struct omap_hwmod *oh)
  1925. {
  1926. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1927. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1928. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1929. oh->name);
  1930. return -EINVAL;
  1931. }
  1932. if (_are_all_hardreset_lines_asserted(oh))
  1933. return 0;
  1934. if (oh->class->sysc)
  1935. _idle_sysc(oh);
  1936. _del_initiator_dep(oh, mpu_oh);
  1937. if (oh->flags & HWMOD_BLOCK_WFI)
  1938. cpu_idle_poll_ctrl(false);
  1939. if (soc_ops.disable_module)
  1940. soc_ops.disable_module(oh);
  1941. /*
  1942. * The module must be in idle mode before disabling any parents
  1943. * clocks. Otherwise, the parent clock might be disabled before
  1944. * the module transition is done, and thus will prevent the
  1945. * transition to complete properly.
  1946. */
  1947. _disable_clocks(oh);
  1948. if (oh->clkdm)
  1949. clkdm_hwmod_disable(oh->clkdm, oh);
  1950. /* Mux pins for device idle if populated */
  1951. if (oh->mux && oh->mux->pads_dynamic) {
  1952. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1953. _reconfigure_io_chain();
  1954. }
  1955. oh->_state = _HWMOD_STATE_IDLE;
  1956. return 0;
  1957. }
  1958. /**
  1959. * _shutdown - shutdown an omap_hwmod
  1960. * @oh: struct omap_hwmod *
  1961. *
  1962. * Shut down an omap_hwmod @oh. This should be called when the driver
  1963. * used for the hwmod is removed or unloaded or if the driver is not
  1964. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1965. * state or returns 0.
  1966. */
  1967. static int _shutdown(struct omap_hwmod *oh)
  1968. {
  1969. int ret, i;
  1970. u8 prev_state;
  1971. if (oh->_state != _HWMOD_STATE_IDLE &&
  1972. oh->_state != _HWMOD_STATE_ENABLED) {
  1973. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1974. oh->name);
  1975. return -EINVAL;
  1976. }
  1977. if (_are_all_hardreset_lines_asserted(oh))
  1978. return 0;
  1979. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1980. if (oh->class->pre_shutdown) {
  1981. prev_state = oh->_state;
  1982. if (oh->_state == _HWMOD_STATE_IDLE)
  1983. _enable(oh);
  1984. ret = oh->class->pre_shutdown(oh);
  1985. if (ret) {
  1986. if (prev_state == _HWMOD_STATE_IDLE)
  1987. _idle(oh);
  1988. return ret;
  1989. }
  1990. }
  1991. if (oh->class->sysc) {
  1992. if (oh->_state == _HWMOD_STATE_IDLE)
  1993. _enable(oh);
  1994. _shutdown_sysc(oh);
  1995. }
  1996. /* clocks and deps are already disabled in idle */
  1997. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1998. _del_initiator_dep(oh, mpu_oh);
  1999. /* XXX what about the other system initiators here? dma, dsp */
  2000. if (oh->flags & HWMOD_BLOCK_WFI)
  2001. cpu_idle_poll_ctrl(false);
  2002. if (soc_ops.disable_module)
  2003. soc_ops.disable_module(oh);
  2004. _disable_clocks(oh);
  2005. if (oh->clkdm)
  2006. clkdm_hwmod_disable(oh->clkdm, oh);
  2007. }
  2008. /* XXX Should this code also force-disable the optional clocks? */
  2009. for (i = 0; i < oh->rst_lines_cnt; i++)
  2010. _assert_hardreset(oh, oh->rst_lines[i].name);
  2011. /* Mux pins to safe mode or use populated off mode values */
  2012. if (oh->mux)
  2013. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  2014. oh->_state = _HWMOD_STATE_DISABLED;
  2015. return 0;
  2016. }
  2017. static int of_dev_find_hwmod(struct device_node *np,
  2018. struct omap_hwmod *oh)
  2019. {
  2020. int count, i, res;
  2021. const char *p;
  2022. count = of_property_count_strings(np, "ti,hwmods");
  2023. if (count < 1)
  2024. return -ENODEV;
  2025. for (i = 0; i < count; i++) {
  2026. res = of_property_read_string_index(np, "ti,hwmods",
  2027. i, &p);
  2028. if (res)
  2029. continue;
  2030. if (!strcmp(p, oh->name)) {
  2031. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  2032. np->name, i, oh->name);
  2033. return i;
  2034. }
  2035. }
  2036. return -ENODEV;
  2037. }
  2038. /**
  2039. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  2040. * @np: struct device_node *
  2041. * @oh: struct omap_hwmod *
  2042. * @index: index of the entry found
  2043. * @found: struct device_node * found or NULL
  2044. *
  2045. * Parse the dt blob and find out needed hwmod. Recursive function is
  2046. * implemented to take care hierarchical dt blob parsing.
  2047. * Return: Returns 0 on success, -ENODEV when not found.
  2048. */
  2049. static int of_dev_hwmod_lookup(struct device_node *np,
  2050. struct omap_hwmod *oh,
  2051. int *index,
  2052. struct device_node **found)
  2053. {
  2054. struct device_node *np0 = NULL;
  2055. int res;
  2056. res = of_dev_find_hwmod(np, oh);
  2057. if (res >= 0) {
  2058. *found = np;
  2059. *index = res;
  2060. return 0;
  2061. }
  2062. for_each_child_of_node(np, np0) {
  2063. struct device_node *fc;
  2064. int i;
  2065. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2066. if (res == 0) {
  2067. *found = fc;
  2068. *index = i;
  2069. return 0;
  2070. }
  2071. }
  2072. *found = NULL;
  2073. *index = 0;
  2074. return -ENODEV;
  2075. }
  2076. /**
  2077. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2078. * @oh: struct omap_hwmod * to locate the virtual address
  2079. * @data: (unused, caller should pass NULL)
  2080. * @index: index of the reg entry iospace in device tree
  2081. * @np: struct device_node * of the IP block's device node in the DT data
  2082. *
  2083. * Cache the virtual address used by the MPU to access this IP block's
  2084. * registers. This address is needed early so the OCP registers that
  2085. * are part of the device's address space can be ioremapped properly.
  2086. *
  2087. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2088. * -ENXIO on absent or invalid register target address space.
  2089. */
  2090. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2091. int index, struct device_node *np)
  2092. {
  2093. struct omap_hwmod_addr_space *mem;
  2094. void __iomem *va_start = NULL;
  2095. if (!oh)
  2096. return -EINVAL;
  2097. _save_mpu_port_index(oh);
  2098. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2099. return -ENXIO;
  2100. mem = _find_mpu_rt_addr_space(oh);
  2101. if (!mem) {
  2102. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2103. oh->name);
  2104. /* Extract the IO space from device tree blob */
  2105. if (!np)
  2106. return -ENXIO;
  2107. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2108. } else {
  2109. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2110. }
  2111. if (!va_start) {
  2112. if (mem)
  2113. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2114. else
  2115. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2116. oh->name, index, np->full_name);
  2117. return -ENXIO;
  2118. }
  2119. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2120. oh->name, va_start);
  2121. oh->_mpu_rt_va = va_start;
  2122. return 0;
  2123. }
  2124. /**
  2125. * _init - initialize internal data for the hwmod @oh
  2126. * @oh: struct omap_hwmod *
  2127. * @n: (unused)
  2128. *
  2129. * Look up the clocks and the address space used by the MPU to access
  2130. * registers belonging to the hwmod @oh. @oh must already be
  2131. * registered at this point. This is the first of two phases for
  2132. * hwmod initialization. Code called here does not touch any hardware
  2133. * registers, it simply prepares internal data structures. Returns 0
  2134. * upon success or if the hwmod isn't registered or if the hwmod's
  2135. * address space is not defined, or -EINVAL upon failure.
  2136. */
  2137. static int __init _init(struct omap_hwmod *oh, void *data)
  2138. {
  2139. int r, index;
  2140. struct device_node *np = NULL;
  2141. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2142. return 0;
  2143. if (of_have_populated_dt()) {
  2144. struct device_node *bus;
  2145. bus = of_find_node_by_name(NULL, "ocp");
  2146. if (!bus)
  2147. return -ENODEV;
  2148. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2149. if (r)
  2150. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2151. else if (np && index)
  2152. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2153. oh->name, np->name);
  2154. }
  2155. if (oh->class->sysc) {
  2156. r = _init_mpu_rt_base(oh, NULL, index, np);
  2157. if (r < 0) {
  2158. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2159. oh->name);
  2160. return 0;
  2161. }
  2162. }
  2163. r = _init_clocks(oh, NULL);
  2164. if (r < 0) {
  2165. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2166. return -EINVAL;
  2167. }
  2168. if (np)
  2169. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2170. oh->flags |= HWMOD_INIT_NO_RESET;
  2171. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2172. oh->flags |= HWMOD_INIT_NO_IDLE;
  2173. oh->_state = _HWMOD_STATE_INITIALIZED;
  2174. return 0;
  2175. }
  2176. /**
  2177. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2178. * @oh: struct omap_hwmod *
  2179. *
  2180. * Set up the module's interface clocks. XXX This function is still mostly
  2181. * a stub; implementing this properly requires iclk autoidle usecounting in
  2182. * the clock code. No return value.
  2183. */
  2184. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2185. {
  2186. struct omap_hwmod_ocp_if *os;
  2187. struct list_head *p;
  2188. int i = 0;
  2189. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2190. return;
  2191. p = oh->slave_ports.next;
  2192. while (i < oh->slaves_cnt) {
  2193. os = _fetch_next_ocp_if(&p, &i);
  2194. if (!os->_clk)
  2195. continue;
  2196. if (os->flags & OCPIF_SWSUP_IDLE) {
  2197. /* XXX omap_iclk_deny_idle(c); */
  2198. } else {
  2199. /* XXX omap_iclk_allow_idle(c); */
  2200. clk_enable(os->_clk);
  2201. }
  2202. }
  2203. return;
  2204. }
  2205. /**
  2206. * _setup_reset - reset an IP block during the setup process
  2207. * @oh: struct omap_hwmod *
  2208. *
  2209. * Reset the IP block corresponding to the hwmod @oh during the setup
  2210. * process. The IP block is first enabled so it can be successfully
  2211. * reset. Returns 0 upon success or a negative error code upon
  2212. * failure.
  2213. */
  2214. static int __init _setup_reset(struct omap_hwmod *oh)
  2215. {
  2216. int r;
  2217. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2218. return -EINVAL;
  2219. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2220. return -EPERM;
  2221. if (oh->rst_lines_cnt == 0) {
  2222. r = _enable(oh);
  2223. if (r) {
  2224. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2225. oh->name, oh->_state);
  2226. return -EINVAL;
  2227. }
  2228. }
  2229. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2230. r = _reset(oh);
  2231. return r;
  2232. }
  2233. /**
  2234. * _setup_postsetup - transition to the appropriate state after _setup
  2235. * @oh: struct omap_hwmod *
  2236. *
  2237. * Place an IP block represented by @oh into a "post-setup" state --
  2238. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2239. * this function is called at the end of _setup().) The postsetup
  2240. * state for an IP block can be changed by calling
  2241. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2242. * before one of the omap_hwmod_setup*() functions are called for the
  2243. * IP block.
  2244. *
  2245. * The IP block stays in this state until a PM runtime-based driver is
  2246. * loaded for that IP block. A post-setup state of IDLE is
  2247. * appropriate for almost all IP blocks with runtime PM-enabled
  2248. * drivers, since those drivers are able to enable the IP block. A
  2249. * post-setup state of ENABLED is appropriate for kernels with PM
  2250. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2251. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2252. * included, since the WDTIMER starts running on reset and will reset
  2253. * the MPU if left active.
  2254. *
  2255. * This post-setup mechanism is deprecated. Once all of the OMAP
  2256. * drivers have been converted to use PM runtime, and all of the IP
  2257. * block data and interconnect data is available to the hwmod code, it
  2258. * should be possible to replace this mechanism with a "lazy reset"
  2259. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2260. * when the driver first probes, then all remaining IP blocks without
  2261. * drivers are either shut down or enabled after the drivers have
  2262. * loaded. However, this cannot take place until the above
  2263. * preconditions have been met, since otherwise the late reset code
  2264. * has no way of knowing which IP blocks are in use by drivers, and
  2265. * which ones are unused.
  2266. *
  2267. * No return value.
  2268. */
  2269. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2270. {
  2271. u8 postsetup_state;
  2272. if (oh->rst_lines_cnt > 0)
  2273. return;
  2274. postsetup_state = oh->_postsetup_state;
  2275. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2276. postsetup_state = _HWMOD_STATE_ENABLED;
  2277. /*
  2278. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2279. * it should be set by the core code as a runtime flag during startup
  2280. */
  2281. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2282. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2283. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2284. postsetup_state = _HWMOD_STATE_ENABLED;
  2285. }
  2286. if (postsetup_state == _HWMOD_STATE_IDLE)
  2287. _idle(oh);
  2288. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2289. _shutdown(oh);
  2290. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2291. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2292. oh->name, postsetup_state);
  2293. return;
  2294. }
  2295. /**
  2296. * _setup - prepare IP block hardware for use
  2297. * @oh: struct omap_hwmod *
  2298. * @n: (unused, pass NULL)
  2299. *
  2300. * Configure the IP block represented by @oh. This may include
  2301. * enabling the IP block, resetting it, and placing it into a
  2302. * post-setup state, depending on the type of IP block and applicable
  2303. * flags. IP blocks are reset to prevent any previous configuration
  2304. * by the bootloader or previous operating system from interfering
  2305. * with power management or other parts of the system. The reset can
  2306. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2307. * two phases for hwmod initialization. Code called here generally
  2308. * affects the IP block hardware, or system integration hardware
  2309. * associated with the IP block. Returns 0.
  2310. */
  2311. static int __init _setup(struct omap_hwmod *oh, void *data)
  2312. {
  2313. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2314. return 0;
  2315. _setup_iclk_autoidle(oh);
  2316. if (!_setup_reset(oh))
  2317. _setup_postsetup(oh);
  2318. return 0;
  2319. }
  2320. /**
  2321. * _register - register a struct omap_hwmod
  2322. * @oh: struct omap_hwmod *
  2323. *
  2324. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2325. * already has been registered by the same name; -EINVAL if the
  2326. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2327. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2328. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2329. * success.
  2330. *
  2331. * XXX The data should be copied into bootmem, so the original data
  2332. * should be marked __initdata and freed after init. This would allow
  2333. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2334. * that the copy process would be relatively complex due to the large number
  2335. * of substructures.
  2336. */
  2337. static int __init _register(struct omap_hwmod *oh)
  2338. {
  2339. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2340. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2341. return -EINVAL;
  2342. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2343. if (_lookup(oh->name))
  2344. return -EEXIST;
  2345. list_add_tail(&oh->node, &omap_hwmod_list);
  2346. INIT_LIST_HEAD(&oh->master_ports);
  2347. INIT_LIST_HEAD(&oh->slave_ports);
  2348. spin_lock_init(&oh->_lock);
  2349. oh->_state = _HWMOD_STATE_REGISTERED;
  2350. /*
  2351. * XXX Rather than doing a strcmp(), this should test a flag
  2352. * set in the hwmod data, inserted by the autogenerator code.
  2353. */
  2354. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2355. mpu_oh = oh;
  2356. return 0;
  2357. }
  2358. /**
  2359. * _alloc_links - return allocated memory for hwmod links
  2360. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2361. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2362. *
  2363. * Return pointers to two struct omap_hwmod_link records, via the
  2364. * addresses pointed to by @ml and @sl. Will first attempt to return
  2365. * memory allocated as part of a large initial block, but if that has
  2366. * been exhausted, will allocate memory itself. Since ideally this
  2367. * second allocation path will never occur, the number of these
  2368. * 'supplemental' allocations will be logged when debugging is
  2369. * enabled. Returns 0.
  2370. */
  2371. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2372. struct omap_hwmod_link **sl)
  2373. {
  2374. unsigned int sz;
  2375. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2376. *ml = &linkspace[free_ls++];
  2377. *sl = &linkspace[free_ls++];
  2378. return 0;
  2379. }
  2380. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2381. *sl = NULL;
  2382. *ml = memblock_virt_alloc(sz, 0);
  2383. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2384. ls_supp++;
  2385. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2386. ls_supp * LINKS_PER_OCP_IF);
  2387. return 0;
  2388. };
  2389. /**
  2390. * _add_link - add an interconnect between two IP blocks
  2391. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2392. *
  2393. * Add struct omap_hwmod_link records connecting the master IP block
  2394. * specified in @oi->master to @oi, and connecting the slave IP block
  2395. * specified in @oi->slave to @oi. This code is assumed to run before
  2396. * preemption or SMP has been enabled, thus avoiding the need for
  2397. * locking in this code. Changes to this assumption will require
  2398. * additional locking. Returns 0.
  2399. */
  2400. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2401. {
  2402. struct omap_hwmod_link *ml, *sl;
  2403. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2404. oi->slave->name);
  2405. _alloc_links(&ml, &sl);
  2406. ml->ocp_if = oi;
  2407. INIT_LIST_HEAD(&ml->node);
  2408. list_add(&ml->node, &oi->master->master_ports);
  2409. oi->master->masters_cnt++;
  2410. sl->ocp_if = oi;
  2411. INIT_LIST_HEAD(&sl->node);
  2412. list_add(&sl->node, &oi->slave->slave_ports);
  2413. oi->slave->slaves_cnt++;
  2414. return 0;
  2415. }
  2416. /**
  2417. * _register_link - register a struct omap_hwmod_ocp_if
  2418. * @oi: struct omap_hwmod_ocp_if *
  2419. *
  2420. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2421. * has already been registered; -EINVAL if @oi is NULL or if the
  2422. * record pointed to by @oi is missing required fields; or 0 upon
  2423. * success.
  2424. *
  2425. * XXX The data should be copied into bootmem, so the original data
  2426. * should be marked __initdata and freed after init. This would allow
  2427. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2428. */
  2429. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2430. {
  2431. if (!oi || !oi->master || !oi->slave || !oi->user)
  2432. return -EINVAL;
  2433. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2434. return -EEXIST;
  2435. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2436. oi->master->name, oi->slave->name);
  2437. /*
  2438. * Register the connected hwmods, if they haven't been
  2439. * registered already
  2440. */
  2441. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2442. _register(oi->master);
  2443. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2444. _register(oi->slave);
  2445. _add_link(oi);
  2446. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2447. return 0;
  2448. }
  2449. /**
  2450. * _alloc_linkspace - allocate large block of hwmod links
  2451. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2452. *
  2453. * Allocate a large block of struct omap_hwmod_link records. This
  2454. * improves boot time significantly by avoiding the need to allocate
  2455. * individual records one by one. If the number of records to
  2456. * allocate in the block hasn't been manually specified, this function
  2457. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2458. * and use that to determine the allocation size. For SoC families
  2459. * that require multiple list registrations, such as OMAP3xxx, this
  2460. * estimation process isn't optimal, so manual estimation is advised
  2461. * in those cases. Returns -EEXIST if the allocation has already occurred
  2462. * or 0 upon success.
  2463. */
  2464. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2465. {
  2466. unsigned int i = 0;
  2467. unsigned int sz;
  2468. if (linkspace) {
  2469. WARN(1, "linkspace already allocated\n");
  2470. return -EEXIST;
  2471. }
  2472. if (max_ls == 0)
  2473. while (ois[i++])
  2474. max_ls += LINKS_PER_OCP_IF;
  2475. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2476. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2477. __func__, sz, max_ls);
  2478. linkspace = memblock_virt_alloc(sz, 0);
  2479. return 0;
  2480. }
  2481. /* Static functions intended only for use in soc_ops field function pointers */
  2482. /**
  2483. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2484. * @oh: struct omap_hwmod *
  2485. *
  2486. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2487. * does not have an IDLEST bit or if the module successfully leaves
  2488. * slave idle; otherwise, pass along the return value of the
  2489. * appropriate *_cm*_wait_module_ready() function.
  2490. */
  2491. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2492. {
  2493. if (!oh)
  2494. return -EINVAL;
  2495. if (oh->flags & HWMOD_NO_IDLEST)
  2496. return 0;
  2497. if (!_find_mpu_rt_port(oh))
  2498. return 0;
  2499. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2500. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2501. oh->prcm.omap2.idlest_reg_id,
  2502. oh->prcm.omap2.idlest_idle_bit);
  2503. }
  2504. /**
  2505. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2506. * @oh: struct omap_hwmod *
  2507. *
  2508. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2509. * does not have an IDLEST bit or if the module successfully leaves
  2510. * slave idle; otherwise, pass along the return value of the
  2511. * appropriate *_cm*_wait_module_ready() function.
  2512. */
  2513. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2514. {
  2515. if (!oh)
  2516. return -EINVAL;
  2517. if (oh->flags & HWMOD_NO_IDLEST)
  2518. return 0;
  2519. if (!_find_mpu_rt_port(oh))
  2520. return 0;
  2521. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2522. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2523. oh->prcm.omap2.idlest_reg_id,
  2524. oh->prcm.omap2.idlest_idle_bit);
  2525. }
  2526. /**
  2527. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2528. * @oh: struct omap_hwmod *
  2529. *
  2530. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2531. * does not have an IDLEST bit or if the module successfully leaves
  2532. * slave idle; otherwise, pass along the return value of the
  2533. * appropriate *_cm*_wait_module_ready() function.
  2534. */
  2535. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2536. {
  2537. if (!oh)
  2538. return -EINVAL;
  2539. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2540. return 0;
  2541. if (!_find_mpu_rt_port(oh))
  2542. return 0;
  2543. /* XXX check module SIDLEMODE, hardreset status */
  2544. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2545. oh->clkdm->cm_inst,
  2546. oh->clkdm->clkdm_offs,
  2547. oh->prcm.omap4.clkctrl_offs);
  2548. }
  2549. /**
  2550. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2551. * @oh: struct omap_hwmod *
  2552. *
  2553. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2554. * does not have an IDLEST bit or if the module successfully leaves
  2555. * slave idle; otherwise, pass along the return value of the
  2556. * appropriate *_cm*_wait_module_ready() function.
  2557. */
  2558. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2559. {
  2560. if (!oh || !oh->clkdm)
  2561. return -EINVAL;
  2562. if (oh->flags & HWMOD_NO_IDLEST)
  2563. return 0;
  2564. if (!_find_mpu_rt_port(oh))
  2565. return 0;
  2566. /* XXX check module SIDLEMODE, hardreset status */
  2567. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2568. oh->clkdm->clkdm_offs,
  2569. oh->prcm.omap4.clkctrl_offs);
  2570. }
  2571. /**
  2572. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2573. * @oh: struct omap_hwmod * to assert hardreset
  2574. * @ohri: hardreset line data
  2575. *
  2576. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2577. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2578. * use as an soc_ops function pointer. Passes along the return value
  2579. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2580. * for removal when the PRM code is moved into drivers/.
  2581. */
  2582. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2583. struct omap_hwmod_rst_info *ohri)
  2584. {
  2585. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2586. ohri->rst_shift);
  2587. }
  2588. /**
  2589. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2590. * @oh: struct omap_hwmod * to deassert hardreset
  2591. * @ohri: hardreset line data
  2592. *
  2593. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2594. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2595. * use as an soc_ops function pointer. Passes along the return value
  2596. * from omap2_prm_deassert_hardreset(). XXX This function is
  2597. * scheduled for removal when the PRM code is moved into drivers/.
  2598. */
  2599. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2600. struct omap_hwmod_rst_info *ohri)
  2601. {
  2602. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2603. ohri->rst_shift,
  2604. ohri->st_shift);
  2605. }
  2606. /**
  2607. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2608. * @oh: struct omap_hwmod * to test hardreset
  2609. * @ohri: hardreset line data
  2610. *
  2611. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2612. * from the hwmod @oh and the hardreset line data @ohri. Only
  2613. * intended for use as an soc_ops function pointer. Passes along the
  2614. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2615. * function is scheduled for removal when the PRM code is moved into
  2616. * drivers/.
  2617. */
  2618. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2619. struct omap_hwmod_rst_info *ohri)
  2620. {
  2621. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2622. ohri->st_shift);
  2623. }
  2624. /**
  2625. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2626. * @oh: struct omap_hwmod * to assert hardreset
  2627. * @ohri: hardreset line data
  2628. *
  2629. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2630. * from the hwmod @oh and the hardreset line data @ohri. Only
  2631. * intended for use as an soc_ops function pointer. Passes along the
  2632. * return value from omap4_prminst_assert_hardreset(). XXX This
  2633. * function is scheduled for removal when the PRM code is moved into
  2634. * drivers/.
  2635. */
  2636. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2637. struct omap_hwmod_rst_info *ohri)
  2638. {
  2639. if (!oh->clkdm)
  2640. return -EINVAL;
  2641. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2642. oh->clkdm->pwrdm.ptr->prcm_partition,
  2643. oh->clkdm->pwrdm.ptr->prcm_offs,
  2644. oh->prcm.omap4.rstctrl_offs);
  2645. }
  2646. /**
  2647. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2648. * @oh: struct omap_hwmod * to deassert hardreset
  2649. * @ohri: hardreset line data
  2650. *
  2651. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2652. * from the hwmod @oh and the hardreset line data @ohri. Only
  2653. * intended for use as an soc_ops function pointer. Passes along the
  2654. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2655. * function is scheduled for removal when the PRM code is moved into
  2656. * drivers/.
  2657. */
  2658. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2659. struct omap_hwmod_rst_info *ohri)
  2660. {
  2661. if (!oh->clkdm)
  2662. return -EINVAL;
  2663. if (ohri->st_shift)
  2664. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2665. oh->name, ohri->name);
  2666. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2667. oh->clkdm->pwrdm.ptr->prcm_partition,
  2668. oh->clkdm->pwrdm.ptr->prcm_offs,
  2669. oh->prcm.omap4.rstctrl_offs);
  2670. }
  2671. /**
  2672. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2673. * @oh: struct omap_hwmod * to test hardreset
  2674. * @ohri: hardreset line data
  2675. *
  2676. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2677. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2678. * Only intended for use as an soc_ops function pointer. Passes along
  2679. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2680. * This function is scheduled for removal when the PRM code is moved
  2681. * into drivers/.
  2682. */
  2683. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2684. struct omap_hwmod_rst_info *ohri)
  2685. {
  2686. if (!oh->clkdm)
  2687. return -EINVAL;
  2688. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2689. oh->clkdm->pwrdm.ptr->prcm_partition,
  2690. oh->clkdm->pwrdm.ptr->prcm_offs,
  2691. oh->prcm.omap4.rstctrl_offs);
  2692. }
  2693. /**
  2694. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2695. * @oh: struct omap_hwmod * to assert hardreset
  2696. * @ohri: hardreset line data
  2697. *
  2698. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2699. * from the hwmod @oh and the hardreset line data @ohri. Only
  2700. * intended for use as an soc_ops function pointer. Passes along the
  2701. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2702. * function is scheduled for removal when the PRM code is moved into
  2703. * drivers/.
  2704. */
  2705. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2706. struct omap_hwmod_rst_info *ohri)
  2707. {
  2708. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2709. oh->clkdm->pwrdm.ptr->prcm_offs,
  2710. oh->prcm.omap4.rstctrl_offs);
  2711. }
  2712. /**
  2713. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2714. * @oh: struct omap_hwmod * to deassert hardreset
  2715. * @ohri: hardreset line data
  2716. *
  2717. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2718. * from the hwmod @oh and the hardreset line data @ohri. Only
  2719. * intended for use as an soc_ops function pointer. Passes along the
  2720. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2721. * function is scheduled for removal when the PRM code is moved into
  2722. * drivers/.
  2723. */
  2724. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2725. struct omap_hwmod_rst_info *ohri)
  2726. {
  2727. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2728. ohri->st_shift,
  2729. oh->clkdm->pwrdm.ptr->prcm_offs,
  2730. oh->prcm.omap4.rstctrl_offs,
  2731. oh->prcm.omap4.rstst_offs);
  2732. }
  2733. /**
  2734. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2735. * @oh: struct omap_hwmod * to test hardreset
  2736. * @ohri: hardreset line data
  2737. *
  2738. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2739. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2740. * Only intended for use as an soc_ops function pointer. Passes along
  2741. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2742. * This function is scheduled for removal when the PRM code is moved
  2743. * into drivers/.
  2744. */
  2745. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2746. struct omap_hwmod_rst_info *ohri)
  2747. {
  2748. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2749. oh->clkdm->pwrdm.ptr->prcm_offs,
  2750. oh->prcm.omap4.rstctrl_offs);
  2751. }
  2752. /* Public functions */
  2753. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2754. {
  2755. if (oh->flags & HWMOD_16BIT_REG)
  2756. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2757. else
  2758. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2759. }
  2760. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2761. {
  2762. if (oh->flags & HWMOD_16BIT_REG)
  2763. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2764. else
  2765. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2766. }
  2767. /**
  2768. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2769. * @oh: struct omap_hwmod *
  2770. *
  2771. * This is a public function exposed to drivers. Some drivers may need to do
  2772. * some settings before and after resetting the device. Those drivers after
  2773. * doing the necessary settings could use this function to start a reset by
  2774. * setting the SYSCONFIG.SOFTRESET bit.
  2775. */
  2776. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2777. {
  2778. u32 v;
  2779. int ret;
  2780. if (!oh || !(oh->_sysc_cache))
  2781. return -EINVAL;
  2782. v = oh->_sysc_cache;
  2783. ret = _set_softreset(oh, &v);
  2784. if (ret)
  2785. goto error;
  2786. _write_sysconfig(v, oh);
  2787. ret = _clear_softreset(oh, &v);
  2788. if (ret)
  2789. goto error;
  2790. _write_sysconfig(v, oh);
  2791. error:
  2792. return ret;
  2793. }
  2794. /**
  2795. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2796. * @name: name of the omap_hwmod to look up
  2797. *
  2798. * Given a @name of an omap_hwmod, return a pointer to the registered
  2799. * struct omap_hwmod *, or NULL upon error.
  2800. */
  2801. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2802. {
  2803. struct omap_hwmod *oh;
  2804. if (!name)
  2805. return NULL;
  2806. oh = _lookup(name);
  2807. return oh;
  2808. }
  2809. /**
  2810. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2811. * @fn: pointer to a callback function
  2812. * @data: void * data to pass to callback function
  2813. *
  2814. * Call @fn for each registered omap_hwmod, passing @data to each
  2815. * function. @fn must return 0 for success or any other value for
  2816. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2817. * will stop and the non-zero return value will be passed to the
  2818. * caller of omap_hwmod_for_each(). @fn is called with
  2819. * omap_hwmod_for_each() held.
  2820. */
  2821. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2822. void *data)
  2823. {
  2824. struct omap_hwmod *temp_oh;
  2825. int ret = 0;
  2826. if (!fn)
  2827. return -EINVAL;
  2828. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2829. ret = (*fn)(temp_oh, data);
  2830. if (ret)
  2831. break;
  2832. }
  2833. return ret;
  2834. }
  2835. /**
  2836. * omap_hwmod_register_links - register an array of hwmod links
  2837. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2838. *
  2839. * Intended to be called early in boot before the clock framework is
  2840. * initialized. If @ois is not null, will register all omap_hwmods
  2841. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2842. * omap_hwmod_init() hasn't been called before calling this function,
  2843. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2844. * success.
  2845. */
  2846. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2847. {
  2848. int r, i;
  2849. if (!inited)
  2850. return -EINVAL;
  2851. if (!ois)
  2852. return 0;
  2853. if (!linkspace) {
  2854. if (_alloc_linkspace(ois)) {
  2855. pr_err("omap_hwmod: could not allocate link space\n");
  2856. return -ENOMEM;
  2857. }
  2858. }
  2859. i = 0;
  2860. do {
  2861. r = _register_link(ois[i]);
  2862. WARN(r && r != -EEXIST,
  2863. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2864. ois[i]->master->name, ois[i]->slave->name, r);
  2865. } while (ois[++i]);
  2866. return 0;
  2867. }
  2868. /**
  2869. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2870. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2871. *
  2872. * If the hwmod data corresponding to the MPU subsystem IP block
  2873. * hasn't been initialized and set up yet, do so now. This must be
  2874. * done first since sleep dependencies may be added from other hwmods
  2875. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2876. * return value.
  2877. */
  2878. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2879. {
  2880. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2881. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2882. __func__, MPU_INITIATOR_NAME);
  2883. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2884. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2885. }
  2886. /**
  2887. * omap_hwmod_setup_one - set up a single hwmod
  2888. * @oh_name: const char * name of the already-registered hwmod to set up
  2889. *
  2890. * Initialize and set up a single hwmod. Intended to be used for a
  2891. * small number of early devices, such as the timer IP blocks used for
  2892. * the scheduler clock. Must be called after omap2_clk_init().
  2893. * Resolves the struct clk names to struct clk pointers for each
  2894. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2895. * -EINVAL upon error or 0 upon success.
  2896. */
  2897. int __init omap_hwmod_setup_one(const char *oh_name)
  2898. {
  2899. struct omap_hwmod *oh;
  2900. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2901. oh = _lookup(oh_name);
  2902. if (!oh) {
  2903. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2904. return -EINVAL;
  2905. }
  2906. _ensure_mpu_hwmod_is_setup(oh);
  2907. _init(oh, NULL);
  2908. _setup(oh, NULL);
  2909. return 0;
  2910. }
  2911. /**
  2912. * omap_hwmod_setup_all - set up all registered IP blocks
  2913. *
  2914. * Initialize and set up all IP blocks registered with the hwmod code.
  2915. * Must be called after omap2_clk_init(). Resolves the struct clk
  2916. * names to struct clk pointers for each registered omap_hwmod. Also
  2917. * calls _setup() on each hwmod. Returns 0 upon success.
  2918. */
  2919. static int __init omap_hwmod_setup_all(void)
  2920. {
  2921. _ensure_mpu_hwmod_is_setup(NULL);
  2922. omap_hwmod_for_each(_init, NULL);
  2923. omap_hwmod_for_each(_setup, NULL);
  2924. return 0;
  2925. }
  2926. omap_core_initcall(omap_hwmod_setup_all);
  2927. /**
  2928. * omap_hwmod_enable - enable an omap_hwmod
  2929. * @oh: struct omap_hwmod *
  2930. *
  2931. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2932. * Returns -EINVAL on error or passes along the return value from _enable().
  2933. */
  2934. int omap_hwmod_enable(struct omap_hwmod *oh)
  2935. {
  2936. int r;
  2937. unsigned long flags;
  2938. if (!oh)
  2939. return -EINVAL;
  2940. spin_lock_irqsave(&oh->_lock, flags);
  2941. r = _enable(oh);
  2942. spin_unlock_irqrestore(&oh->_lock, flags);
  2943. return r;
  2944. }
  2945. /**
  2946. * omap_hwmod_idle - idle an omap_hwmod
  2947. * @oh: struct omap_hwmod *
  2948. *
  2949. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2950. * Returns -EINVAL on error or passes along the return value from _idle().
  2951. */
  2952. int omap_hwmod_idle(struct omap_hwmod *oh)
  2953. {
  2954. unsigned long flags;
  2955. if (!oh)
  2956. return -EINVAL;
  2957. spin_lock_irqsave(&oh->_lock, flags);
  2958. _idle(oh);
  2959. spin_unlock_irqrestore(&oh->_lock, flags);
  2960. return 0;
  2961. }
  2962. /**
  2963. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2964. * @oh: struct omap_hwmod *
  2965. *
  2966. * Shutdown an omap_hwmod @oh. Intended to be called by
  2967. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2968. * the return value from _shutdown().
  2969. */
  2970. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2971. {
  2972. unsigned long flags;
  2973. if (!oh)
  2974. return -EINVAL;
  2975. spin_lock_irqsave(&oh->_lock, flags);
  2976. _shutdown(oh);
  2977. spin_unlock_irqrestore(&oh->_lock, flags);
  2978. return 0;
  2979. }
  2980. /**
  2981. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2982. * @oh: struct omap_hwmod *oh
  2983. *
  2984. * Intended to be called by the omap_device code.
  2985. */
  2986. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2987. {
  2988. unsigned long flags;
  2989. spin_lock_irqsave(&oh->_lock, flags);
  2990. _enable_clocks(oh);
  2991. spin_unlock_irqrestore(&oh->_lock, flags);
  2992. return 0;
  2993. }
  2994. /**
  2995. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2996. * @oh: struct omap_hwmod *oh
  2997. *
  2998. * Intended to be called by the omap_device code.
  2999. */
  3000. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  3001. {
  3002. unsigned long flags;
  3003. spin_lock_irqsave(&oh->_lock, flags);
  3004. _disable_clocks(oh);
  3005. spin_unlock_irqrestore(&oh->_lock, flags);
  3006. return 0;
  3007. }
  3008. /**
  3009. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  3010. * @oh: struct omap_hwmod *oh
  3011. *
  3012. * Intended to be called by drivers and core code when all posted
  3013. * writes to a device must complete before continuing further
  3014. * execution (for example, after clearing some device IRQSTATUS
  3015. * register bits)
  3016. *
  3017. * XXX what about targets with multiple OCP threads?
  3018. */
  3019. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  3020. {
  3021. BUG_ON(!oh);
  3022. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  3023. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  3024. oh->name);
  3025. return;
  3026. }
  3027. /*
  3028. * Forces posted writes to complete on the OCP thread handling
  3029. * register writes
  3030. */
  3031. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  3032. }
  3033. /**
  3034. * omap_hwmod_reset - reset the hwmod
  3035. * @oh: struct omap_hwmod *
  3036. *
  3037. * Under some conditions, a driver may wish to reset the entire device.
  3038. * Called from omap_device code. Returns -EINVAL on error or passes along
  3039. * the return value from _reset().
  3040. */
  3041. int omap_hwmod_reset(struct omap_hwmod *oh)
  3042. {
  3043. int r;
  3044. unsigned long flags;
  3045. if (!oh)
  3046. return -EINVAL;
  3047. spin_lock_irqsave(&oh->_lock, flags);
  3048. r = _reset(oh);
  3049. spin_unlock_irqrestore(&oh->_lock, flags);
  3050. return r;
  3051. }
  3052. /*
  3053. * IP block data retrieval functions
  3054. */
  3055. /**
  3056. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  3057. * @oh: struct omap_hwmod *
  3058. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  3059. *
  3060. * Count the number of struct resource array elements necessary to
  3061. * contain omap_hwmod @oh resources. Intended to be called by code
  3062. * that registers omap_devices. Intended to be used to determine the
  3063. * size of a dynamically-allocated struct resource array, before
  3064. * calling omap_hwmod_fill_resources(). Returns the number of struct
  3065. * resource array elements needed.
  3066. *
  3067. * XXX This code is not optimized. It could attempt to merge adjacent
  3068. * resource IDs.
  3069. *
  3070. */
  3071. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  3072. {
  3073. int ret = 0;
  3074. if (flags & IORESOURCE_IRQ)
  3075. ret += _count_mpu_irqs(oh);
  3076. if (flags & IORESOURCE_DMA)
  3077. ret += _count_sdma_reqs(oh);
  3078. if (flags & IORESOURCE_MEM) {
  3079. int i = 0;
  3080. struct omap_hwmod_ocp_if *os;
  3081. struct list_head *p = oh->slave_ports.next;
  3082. while (i < oh->slaves_cnt) {
  3083. os = _fetch_next_ocp_if(&p, &i);
  3084. ret += _count_ocp_if_addr_spaces(os);
  3085. }
  3086. }
  3087. return ret;
  3088. }
  3089. /**
  3090. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  3091. * @oh: struct omap_hwmod *
  3092. * @res: pointer to the first element of an array of struct resource to fill
  3093. *
  3094. * Fill the struct resource array @res with resource data from the
  3095. * omap_hwmod @oh. Intended to be called by code that registers
  3096. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3097. * number of array elements filled.
  3098. */
  3099. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3100. {
  3101. struct omap_hwmod_ocp_if *os;
  3102. struct list_head *p;
  3103. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3104. int r = 0;
  3105. /* For each IRQ, DMA, memory area, fill in array.*/
  3106. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3107. for (i = 0; i < mpu_irqs_cnt; i++) {
  3108. (res + r)->name = (oh->mpu_irqs + i)->name;
  3109. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3110. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3111. (res + r)->flags = IORESOURCE_IRQ;
  3112. r++;
  3113. }
  3114. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3115. for (i = 0; i < sdma_reqs_cnt; i++) {
  3116. (res + r)->name = (oh->sdma_reqs + i)->name;
  3117. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3118. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3119. (res + r)->flags = IORESOURCE_DMA;
  3120. r++;
  3121. }
  3122. p = oh->slave_ports.next;
  3123. i = 0;
  3124. while (i < oh->slaves_cnt) {
  3125. os = _fetch_next_ocp_if(&p, &i);
  3126. addr_cnt = _count_ocp_if_addr_spaces(os);
  3127. for (j = 0; j < addr_cnt; j++) {
  3128. (res + r)->name = (os->addr + j)->name;
  3129. (res + r)->start = (os->addr + j)->pa_start;
  3130. (res + r)->end = (os->addr + j)->pa_end;
  3131. (res + r)->flags = IORESOURCE_MEM;
  3132. r++;
  3133. }
  3134. }
  3135. return r;
  3136. }
  3137. /**
  3138. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3139. * @oh: struct omap_hwmod *
  3140. * @res: pointer to the array of struct resource to fill
  3141. *
  3142. * Fill the struct resource array @res with dma resource data from the
  3143. * omap_hwmod @oh. Intended to be called by code that registers
  3144. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3145. * number of array elements filled.
  3146. */
  3147. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3148. {
  3149. int i, sdma_reqs_cnt;
  3150. int r = 0;
  3151. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3152. for (i = 0; i < sdma_reqs_cnt; i++) {
  3153. (res + r)->name = (oh->sdma_reqs + i)->name;
  3154. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3155. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3156. (res + r)->flags = IORESOURCE_DMA;
  3157. r++;
  3158. }
  3159. return r;
  3160. }
  3161. /**
  3162. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3163. * @oh: struct omap_hwmod * to operate on
  3164. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3165. * @name: pointer to the name of the data to fetch (optional)
  3166. * @rsrc: pointer to a struct resource, allocated by the caller
  3167. *
  3168. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3169. * data for the IP block pointed to by @oh. The data will be filled
  3170. * into a struct resource record pointed to by @rsrc. The struct
  3171. * resource must be allocated by the caller. When @name is non-null,
  3172. * the data associated with the matching entry in the IRQ/SDMA/address
  3173. * space hwmod data arrays will be returned. If @name is null, the
  3174. * first array entry will be returned. Data order is not meaningful
  3175. * in hwmod data, so callers are strongly encouraged to use a non-null
  3176. * @name whenever possible to avoid unpredictable effects if hwmod
  3177. * data is later added that causes data ordering to change. This
  3178. * function is only intended for use by OMAP core code. Device
  3179. * drivers should not call this function - the appropriate bus-related
  3180. * data accessor functions should be used instead. Returns 0 upon
  3181. * success or a negative error code upon error.
  3182. */
  3183. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3184. const char *name, struct resource *rsrc)
  3185. {
  3186. int r;
  3187. unsigned int irq, dma;
  3188. u32 pa_start, pa_end;
  3189. if (!oh || !rsrc)
  3190. return -EINVAL;
  3191. if (type == IORESOURCE_IRQ) {
  3192. r = _get_mpu_irq_by_name(oh, name, &irq);
  3193. if (r)
  3194. return r;
  3195. rsrc->start = irq;
  3196. rsrc->end = irq;
  3197. } else if (type == IORESOURCE_DMA) {
  3198. r = _get_sdma_req_by_name(oh, name, &dma);
  3199. if (r)
  3200. return r;
  3201. rsrc->start = dma;
  3202. rsrc->end = dma;
  3203. } else if (type == IORESOURCE_MEM) {
  3204. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3205. if (r)
  3206. return r;
  3207. rsrc->start = pa_start;
  3208. rsrc->end = pa_end;
  3209. } else {
  3210. return -EINVAL;
  3211. }
  3212. rsrc->flags = type;
  3213. rsrc->name = name;
  3214. return 0;
  3215. }
  3216. /**
  3217. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3218. * @oh: struct omap_hwmod *
  3219. *
  3220. * Return the powerdomain pointer associated with the OMAP module
  3221. * @oh's main clock. If @oh does not have a main clk, return the
  3222. * powerdomain associated with the interface clock associated with the
  3223. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3224. * instead?) Returns NULL on error, or a struct powerdomain * on
  3225. * success.
  3226. */
  3227. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3228. {
  3229. struct clk *c;
  3230. struct omap_hwmod_ocp_if *oi;
  3231. struct clockdomain *clkdm;
  3232. struct clk_hw_omap *clk;
  3233. if (!oh)
  3234. return NULL;
  3235. if (oh->clkdm)
  3236. return oh->clkdm->pwrdm.ptr;
  3237. if (oh->_clk) {
  3238. c = oh->_clk;
  3239. } else {
  3240. oi = _find_mpu_rt_port(oh);
  3241. if (!oi)
  3242. return NULL;
  3243. c = oi->_clk;
  3244. }
  3245. clk = to_clk_hw_omap(__clk_get_hw(c));
  3246. clkdm = clk->clkdm;
  3247. if (!clkdm)
  3248. return NULL;
  3249. return clkdm->pwrdm.ptr;
  3250. }
  3251. /**
  3252. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3253. * @oh: struct omap_hwmod *
  3254. *
  3255. * Returns the virtual address corresponding to the beginning of the
  3256. * module's register target, in the address range that is intended to
  3257. * be used by the MPU. Returns the virtual address upon success or NULL
  3258. * upon error.
  3259. */
  3260. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3261. {
  3262. if (!oh)
  3263. return NULL;
  3264. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3265. return NULL;
  3266. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3267. return NULL;
  3268. return oh->_mpu_rt_va;
  3269. }
  3270. /**
  3271. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3272. * @oh: struct omap_hwmod *
  3273. * @init_oh: struct omap_hwmod * (initiator)
  3274. *
  3275. * Add a sleep dependency between the initiator @init_oh and @oh.
  3276. * Intended to be called by DSP/Bridge code via platform_data for the
  3277. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3278. * code needs to add/del initiator dependencies dynamically
  3279. * before/after accessing a device. Returns the return value from
  3280. * _add_initiator_dep().
  3281. *
  3282. * XXX Keep a usecount in the clockdomain code
  3283. */
  3284. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3285. struct omap_hwmod *init_oh)
  3286. {
  3287. return _add_initiator_dep(oh, init_oh);
  3288. }
  3289. /*
  3290. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3291. * for context save/restore operations?
  3292. */
  3293. /**
  3294. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3295. * @oh: struct omap_hwmod *
  3296. * @init_oh: struct omap_hwmod * (initiator)
  3297. *
  3298. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3299. * Intended to be called by DSP/Bridge code via platform_data for the
  3300. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3301. * code needs to add/del initiator dependencies dynamically
  3302. * before/after accessing a device. Returns the return value from
  3303. * _del_initiator_dep().
  3304. *
  3305. * XXX Keep a usecount in the clockdomain code
  3306. */
  3307. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3308. struct omap_hwmod *init_oh)
  3309. {
  3310. return _del_initiator_dep(oh, init_oh);
  3311. }
  3312. /**
  3313. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3314. * @oh: struct omap_hwmod *
  3315. *
  3316. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3317. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3318. * this IP block if it has dynamic mux entries. Eventually this
  3319. * should set PRCM wakeup registers to cause the PRCM to receive
  3320. * wakeup events from the module. Does not set any wakeup routing
  3321. * registers beyond this point - if the module is to wake up any other
  3322. * module or subsystem, that must be set separately. Called by
  3323. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3324. */
  3325. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3326. {
  3327. unsigned long flags;
  3328. u32 v;
  3329. spin_lock_irqsave(&oh->_lock, flags);
  3330. if (oh->class->sysc &&
  3331. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3332. v = oh->_sysc_cache;
  3333. _enable_wakeup(oh, &v);
  3334. _write_sysconfig(v, oh);
  3335. }
  3336. _set_idle_ioring_wakeup(oh, true);
  3337. spin_unlock_irqrestore(&oh->_lock, flags);
  3338. return 0;
  3339. }
  3340. /**
  3341. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3342. * @oh: struct omap_hwmod *
  3343. *
  3344. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3345. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3346. * events for this IP block if it has dynamic mux entries. Eventually
  3347. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3348. * wakeup events from the module. Does not set any wakeup routing
  3349. * registers beyond this point - if the module is to wake up any other
  3350. * module or subsystem, that must be set separately. Called by
  3351. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3352. */
  3353. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3354. {
  3355. unsigned long flags;
  3356. u32 v;
  3357. spin_lock_irqsave(&oh->_lock, flags);
  3358. if (oh->class->sysc &&
  3359. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3360. v = oh->_sysc_cache;
  3361. _disable_wakeup(oh, &v);
  3362. _write_sysconfig(v, oh);
  3363. }
  3364. _set_idle_ioring_wakeup(oh, false);
  3365. spin_unlock_irqrestore(&oh->_lock, flags);
  3366. return 0;
  3367. }
  3368. /**
  3369. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3370. * contained in the hwmod module.
  3371. * @oh: struct omap_hwmod *
  3372. * @name: name of the reset line to lookup and assert
  3373. *
  3374. * Some IP like dsp, ipu or iva contain processor that require
  3375. * an HW reset line to be assert / deassert in order to enable fully
  3376. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3377. * yet supported on this OMAP; otherwise, passes along the return value
  3378. * from _assert_hardreset().
  3379. */
  3380. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3381. {
  3382. int ret;
  3383. unsigned long flags;
  3384. if (!oh)
  3385. return -EINVAL;
  3386. spin_lock_irqsave(&oh->_lock, flags);
  3387. ret = _assert_hardreset(oh, name);
  3388. spin_unlock_irqrestore(&oh->_lock, flags);
  3389. return ret;
  3390. }
  3391. /**
  3392. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3393. * contained in the hwmod module.
  3394. * @oh: struct omap_hwmod *
  3395. * @name: name of the reset line to look up and deassert
  3396. *
  3397. * Some IP like dsp, ipu or iva contain processor that require
  3398. * an HW reset line to be assert / deassert in order to enable fully
  3399. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3400. * yet supported on this OMAP; otherwise, passes along the return value
  3401. * from _deassert_hardreset().
  3402. */
  3403. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3404. {
  3405. int ret;
  3406. unsigned long flags;
  3407. if (!oh)
  3408. return -EINVAL;
  3409. spin_lock_irqsave(&oh->_lock, flags);
  3410. ret = _deassert_hardreset(oh, name);
  3411. spin_unlock_irqrestore(&oh->_lock, flags);
  3412. return ret;
  3413. }
  3414. /**
  3415. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3416. * contained in the hwmod module
  3417. * @oh: struct omap_hwmod *
  3418. * @name: name of the reset line to look up and read
  3419. *
  3420. * Return the current state of the hwmod @oh's reset line named @name:
  3421. * returns -EINVAL upon parameter error or if this operation
  3422. * is unsupported on the current OMAP; otherwise, passes along the return
  3423. * value from _read_hardreset().
  3424. */
  3425. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3426. {
  3427. int ret;
  3428. unsigned long flags;
  3429. if (!oh)
  3430. return -EINVAL;
  3431. spin_lock_irqsave(&oh->_lock, flags);
  3432. ret = _read_hardreset(oh, name);
  3433. spin_unlock_irqrestore(&oh->_lock, flags);
  3434. return ret;
  3435. }
  3436. /**
  3437. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3438. * @classname: struct omap_hwmod_class name to search for
  3439. * @fn: callback function pointer to call for each hwmod in class @classname
  3440. * @user: arbitrary context data to pass to the callback function
  3441. *
  3442. * For each omap_hwmod of class @classname, call @fn.
  3443. * If the callback function returns something other than
  3444. * zero, the iterator is terminated, and the callback function's return
  3445. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3446. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3447. */
  3448. int omap_hwmod_for_each_by_class(const char *classname,
  3449. int (*fn)(struct omap_hwmod *oh,
  3450. void *user),
  3451. void *user)
  3452. {
  3453. struct omap_hwmod *temp_oh;
  3454. int ret = 0;
  3455. if (!classname || !fn)
  3456. return -EINVAL;
  3457. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3458. __func__, classname);
  3459. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3460. if (!strcmp(temp_oh->class->name, classname)) {
  3461. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3462. __func__, temp_oh->name);
  3463. ret = (*fn)(temp_oh, user);
  3464. if (ret)
  3465. break;
  3466. }
  3467. }
  3468. if (ret)
  3469. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3470. __func__, ret);
  3471. return ret;
  3472. }
  3473. /**
  3474. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3475. * @oh: struct omap_hwmod *
  3476. * @state: state that _setup() should leave the hwmod in
  3477. *
  3478. * Sets the hwmod state that @oh will enter at the end of _setup()
  3479. * (called by omap_hwmod_setup_*()). See also the documentation
  3480. * for _setup_postsetup(), above. Returns 0 upon success or
  3481. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3482. * in the wrong state.
  3483. */
  3484. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3485. {
  3486. int ret;
  3487. unsigned long flags;
  3488. if (!oh)
  3489. return -EINVAL;
  3490. if (state != _HWMOD_STATE_DISABLED &&
  3491. state != _HWMOD_STATE_ENABLED &&
  3492. state != _HWMOD_STATE_IDLE)
  3493. return -EINVAL;
  3494. spin_lock_irqsave(&oh->_lock, flags);
  3495. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3496. ret = -EINVAL;
  3497. goto ohsps_unlock;
  3498. }
  3499. oh->_postsetup_state = state;
  3500. ret = 0;
  3501. ohsps_unlock:
  3502. spin_unlock_irqrestore(&oh->_lock, flags);
  3503. return ret;
  3504. }
  3505. /**
  3506. * omap_hwmod_get_context_loss_count - get lost context count
  3507. * @oh: struct omap_hwmod *
  3508. *
  3509. * Returns the context loss count of associated @oh
  3510. * upon success, or zero if no context loss data is available.
  3511. *
  3512. * On OMAP4, this queries the per-hwmod context loss register,
  3513. * assuming one exists. If not, or on OMAP2/3, this queries the
  3514. * enclosing powerdomain context loss count.
  3515. */
  3516. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3517. {
  3518. struct powerdomain *pwrdm;
  3519. int ret = 0;
  3520. if (soc_ops.get_context_lost)
  3521. return soc_ops.get_context_lost(oh);
  3522. pwrdm = omap_hwmod_get_pwrdm(oh);
  3523. if (pwrdm)
  3524. ret = pwrdm_get_context_loss_count(pwrdm);
  3525. return ret;
  3526. }
  3527. /**
  3528. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3529. * @oh: struct omap_hwmod *
  3530. *
  3531. * Prevent the hwmod @oh from being reset during the setup process.
  3532. * Intended for use by board-*.c files on boards with devices that
  3533. * cannot tolerate being reset. Must be called before the hwmod has
  3534. * been set up. Returns 0 upon success or negative error code upon
  3535. * failure.
  3536. */
  3537. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3538. {
  3539. if (!oh)
  3540. return -EINVAL;
  3541. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3542. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3543. oh->name);
  3544. return -EINVAL;
  3545. }
  3546. oh->flags |= HWMOD_INIT_NO_RESET;
  3547. return 0;
  3548. }
  3549. /**
  3550. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3551. * @oh: struct omap_hwmod * containing hwmod mux entries
  3552. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3553. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3554. *
  3555. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3556. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3557. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3558. * this function is not called for a given pad_idx, then the ISR
  3559. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3560. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3561. * the _dynamic or wakeup_ entry: if there are other entries not
  3562. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3563. * entries are NOT COUNTED in the dynamic pad index. This function
  3564. * must be called separately for each pad that requires its interrupt
  3565. * to be re-routed this way. Returns -EINVAL if there is an argument
  3566. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3567. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3568. *
  3569. * XXX This function interface is fragile. Rather than using array
  3570. * indexes, which are subject to unpredictable change, it should be
  3571. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3572. * pad records.
  3573. */
  3574. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3575. {
  3576. int nr_irqs;
  3577. might_sleep();
  3578. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3579. pad_idx >= oh->mux->nr_pads_dynamic)
  3580. return -EINVAL;
  3581. /* Check the number of available mpu_irqs */
  3582. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3583. ;
  3584. if (irq_idx >= nr_irqs)
  3585. return -EINVAL;
  3586. if (!oh->mux->irqs) {
  3587. /* XXX What frees this? */
  3588. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3589. GFP_KERNEL);
  3590. if (!oh->mux->irqs)
  3591. return -ENOMEM;
  3592. }
  3593. oh->mux->irqs[pad_idx] = irq_idx;
  3594. return 0;
  3595. }
  3596. /**
  3597. * omap_hwmod_init - initialize the hwmod code
  3598. *
  3599. * Sets up some function pointers needed by the hwmod code to operate on the
  3600. * currently-booted SoC. Intended to be called once during kernel init
  3601. * before any hwmods are registered. No return value.
  3602. */
  3603. void __init omap_hwmod_init(void)
  3604. {
  3605. if (cpu_is_omap24xx()) {
  3606. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3607. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3608. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3609. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3610. } else if (cpu_is_omap34xx()) {
  3611. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3612. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3613. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3614. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3615. soc_ops.init_clkdm = _init_clkdm;
  3616. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3617. soc_ops.enable_module = _omap4_enable_module;
  3618. soc_ops.disable_module = _omap4_disable_module;
  3619. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3620. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3621. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3622. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3623. soc_ops.init_clkdm = _init_clkdm;
  3624. soc_ops.update_context_lost = _omap4_update_context_lost;
  3625. soc_ops.get_context_lost = _omap4_get_context_lost;
  3626. } else if (soc_is_am43xx()) {
  3627. soc_ops.enable_module = _omap4_enable_module;
  3628. soc_ops.disable_module = _omap4_disable_module;
  3629. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3630. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3631. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3632. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3633. soc_ops.init_clkdm = _init_clkdm;
  3634. } else if (soc_is_am33xx()) {
  3635. soc_ops.enable_module = _am33xx_enable_module;
  3636. soc_ops.disable_module = _am33xx_disable_module;
  3637. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3638. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3639. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3640. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3641. soc_ops.init_clkdm = _init_clkdm;
  3642. } else {
  3643. WARN(1, "omap_hwmod: unknown SoC type\n");
  3644. }
  3645. inited = true;
  3646. }
  3647. /**
  3648. * omap_hwmod_get_main_clk - get pointer to main clock name
  3649. * @oh: struct omap_hwmod *
  3650. *
  3651. * Returns the main clock name assocated with @oh upon success,
  3652. * or NULL if @oh is NULL.
  3653. */
  3654. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3655. {
  3656. if (!oh)
  3657. return NULL;
  3658. return oh->main_clk;
  3659. }