amdgpu_device.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amd_pcie.h"
  44. #ifdef CONFIG_DRM_AMDGPU_SI
  45. #include "si.h"
  46. #endif
  47. #ifdef CONFIG_DRM_AMDGPU_CIK
  48. #include "cik.h"
  49. #endif
  50. #include "vi.h"
  51. #include "bif/bif_4_1_d.h"
  52. #include <linux/pci.h>
  53. #include <linux/firmware.h>
  54. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  55. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  56. static const char *amdgpu_asic_name[] = {
  57. "TAHITI",
  58. "PITCAIRN",
  59. "VERDE",
  60. "OLAND",
  61. "HAINAN",
  62. "BONAIRE",
  63. "KAVERI",
  64. "KABINI",
  65. "HAWAII",
  66. "MULLINS",
  67. "TOPAZ",
  68. "TONGA",
  69. "FIJI",
  70. "CARRIZO",
  71. "STONEY",
  72. "POLARIS10",
  73. "POLARIS11",
  74. "LAST",
  75. };
  76. bool amdgpu_device_is_px(struct drm_device *dev)
  77. {
  78. struct amdgpu_device *adev = dev->dev_private;
  79. if (adev->flags & AMD_IS_PX)
  80. return true;
  81. return false;
  82. }
  83. /*
  84. * MMIO register access helper functions.
  85. */
  86. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  87. bool always_indirect)
  88. {
  89. uint32_t ret;
  90. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  91. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  92. else {
  93. unsigned long flags;
  94. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  95. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  96. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  97. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  98. }
  99. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  100. return ret;
  101. }
  102. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  103. bool always_indirect)
  104. {
  105. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  106. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  107. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  108. else {
  109. unsigned long flags;
  110. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  111. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  112. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  113. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  114. }
  115. }
  116. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  117. {
  118. if ((reg * 4) < adev->rio_mem_size)
  119. return ioread32(adev->rio_mem + (reg * 4));
  120. else {
  121. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  122. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  123. }
  124. }
  125. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  126. {
  127. if ((reg * 4) < adev->rio_mem_size)
  128. iowrite32(v, adev->rio_mem + (reg * 4));
  129. else {
  130. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  131. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  132. }
  133. }
  134. /**
  135. * amdgpu_mm_rdoorbell - read a doorbell dword
  136. *
  137. * @adev: amdgpu_device pointer
  138. * @index: doorbell index
  139. *
  140. * Returns the value in the doorbell aperture at the
  141. * requested doorbell index (CIK).
  142. */
  143. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  144. {
  145. if (index < adev->doorbell.num_doorbells) {
  146. return readl(adev->doorbell.ptr + index);
  147. } else {
  148. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  149. return 0;
  150. }
  151. }
  152. /**
  153. * amdgpu_mm_wdoorbell - write a doorbell dword
  154. *
  155. * @adev: amdgpu_device pointer
  156. * @index: doorbell index
  157. * @v: value to write
  158. *
  159. * Writes @v to the doorbell aperture at the
  160. * requested doorbell index (CIK).
  161. */
  162. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  163. {
  164. if (index < adev->doorbell.num_doorbells) {
  165. writel(v, adev->doorbell.ptr + index);
  166. } else {
  167. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  168. }
  169. }
  170. /**
  171. * amdgpu_invalid_rreg - dummy reg read function
  172. *
  173. * @adev: amdgpu device pointer
  174. * @reg: offset of register
  175. *
  176. * Dummy register read function. Used for register blocks
  177. * that certain asics don't have (all asics).
  178. * Returns the value in the register.
  179. */
  180. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  181. {
  182. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  183. BUG();
  184. return 0;
  185. }
  186. /**
  187. * amdgpu_invalid_wreg - dummy reg write function
  188. *
  189. * @adev: amdgpu device pointer
  190. * @reg: offset of register
  191. * @v: value to write to the register
  192. *
  193. * Dummy register read function. Used for register blocks
  194. * that certain asics don't have (all asics).
  195. */
  196. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  197. {
  198. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  199. reg, v);
  200. BUG();
  201. }
  202. /**
  203. * amdgpu_block_invalid_rreg - dummy reg read function
  204. *
  205. * @adev: amdgpu device pointer
  206. * @block: offset of instance
  207. * @reg: offset of register
  208. *
  209. * Dummy register read function. Used for register blocks
  210. * that certain asics don't have (all asics).
  211. * Returns the value in the register.
  212. */
  213. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  214. uint32_t block, uint32_t reg)
  215. {
  216. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  217. reg, block);
  218. BUG();
  219. return 0;
  220. }
  221. /**
  222. * amdgpu_block_invalid_wreg - dummy reg write function
  223. *
  224. * @adev: amdgpu device pointer
  225. * @block: offset of instance
  226. * @reg: offset of register
  227. * @v: value to write to the register
  228. *
  229. * Dummy register read function. Used for register blocks
  230. * that certain asics don't have (all asics).
  231. */
  232. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  233. uint32_t block,
  234. uint32_t reg, uint32_t v)
  235. {
  236. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  237. reg, block, v);
  238. BUG();
  239. }
  240. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  241. {
  242. int r;
  243. if (adev->vram_scratch.robj == NULL) {
  244. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  245. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  246. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  247. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  248. NULL, NULL, &adev->vram_scratch.robj);
  249. if (r) {
  250. return r;
  251. }
  252. }
  253. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  254. if (unlikely(r != 0))
  255. return r;
  256. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  257. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  258. if (r) {
  259. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  260. return r;
  261. }
  262. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  263. (void **)&adev->vram_scratch.ptr);
  264. if (r)
  265. amdgpu_bo_unpin(adev->vram_scratch.robj);
  266. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  267. return r;
  268. }
  269. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  270. {
  271. int r;
  272. if (adev->vram_scratch.robj == NULL) {
  273. return;
  274. }
  275. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  276. if (likely(r == 0)) {
  277. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  278. amdgpu_bo_unpin(adev->vram_scratch.robj);
  279. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  280. }
  281. amdgpu_bo_unref(&adev->vram_scratch.robj);
  282. }
  283. /**
  284. * amdgpu_program_register_sequence - program an array of registers.
  285. *
  286. * @adev: amdgpu_device pointer
  287. * @registers: pointer to the register array
  288. * @array_size: size of the register array
  289. *
  290. * Programs an array or registers with and and or masks.
  291. * This is a helper for setting golden registers.
  292. */
  293. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  294. const u32 *registers,
  295. const u32 array_size)
  296. {
  297. u32 tmp, reg, and_mask, or_mask;
  298. int i;
  299. if (array_size % 3)
  300. return;
  301. for (i = 0; i < array_size; i +=3) {
  302. reg = registers[i + 0];
  303. and_mask = registers[i + 1];
  304. or_mask = registers[i + 2];
  305. if (and_mask == 0xffffffff) {
  306. tmp = or_mask;
  307. } else {
  308. tmp = RREG32(reg);
  309. tmp &= ~and_mask;
  310. tmp |= or_mask;
  311. }
  312. WREG32(reg, tmp);
  313. }
  314. }
  315. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  316. {
  317. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  318. }
  319. /*
  320. * GPU doorbell aperture helpers function.
  321. */
  322. /**
  323. * amdgpu_doorbell_init - Init doorbell driver information.
  324. *
  325. * @adev: amdgpu_device pointer
  326. *
  327. * Init doorbell driver information (CIK)
  328. * Returns 0 on success, error on failure.
  329. */
  330. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  331. {
  332. /* doorbell bar mapping */
  333. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  334. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  335. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  336. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  337. if (adev->doorbell.num_doorbells == 0)
  338. return -EINVAL;
  339. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  340. if (adev->doorbell.ptr == NULL) {
  341. return -ENOMEM;
  342. }
  343. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  344. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  345. return 0;
  346. }
  347. /**
  348. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  349. *
  350. * @adev: amdgpu_device pointer
  351. *
  352. * Tear down doorbell driver information (CIK)
  353. */
  354. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  355. {
  356. iounmap(adev->doorbell.ptr);
  357. adev->doorbell.ptr = NULL;
  358. }
  359. /**
  360. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  361. * setup amdkfd
  362. *
  363. * @adev: amdgpu_device pointer
  364. * @aperture_base: output returning doorbell aperture base physical address
  365. * @aperture_size: output returning doorbell aperture size in bytes
  366. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  367. *
  368. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  369. * takes doorbells required for its own rings and reports the setup to amdkfd.
  370. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  371. */
  372. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  373. phys_addr_t *aperture_base,
  374. size_t *aperture_size,
  375. size_t *start_offset)
  376. {
  377. /*
  378. * The first num_doorbells are used by amdgpu.
  379. * amdkfd takes whatever's left in the aperture.
  380. */
  381. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  382. *aperture_base = adev->doorbell.base;
  383. *aperture_size = adev->doorbell.size;
  384. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  385. } else {
  386. *aperture_base = 0;
  387. *aperture_size = 0;
  388. *start_offset = 0;
  389. }
  390. }
  391. /*
  392. * amdgpu_wb_*()
  393. * Writeback is the the method by which the the GPU updates special pages
  394. * in memory with the status of certain GPU events (fences, ring pointers,
  395. * etc.).
  396. */
  397. /**
  398. * amdgpu_wb_fini - Disable Writeback and free memory
  399. *
  400. * @adev: amdgpu_device pointer
  401. *
  402. * Disables Writeback and frees the Writeback memory (all asics).
  403. * Used at driver shutdown.
  404. */
  405. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  406. {
  407. if (adev->wb.wb_obj) {
  408. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  409. &adev->wb.gpu_addr,
  410. (void **)&adev->wb.wb);
  411. adev->wb.wb_obj = NULL;
  412. }
  413. }
  414. /**
  415. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  416. *
  417. * @adev: amdgpu_device pointer
  418. *
  419. * Disables Writeback and frees the Writeback memory (all asics).
  420. * Used at driver startup.
  421. * Returns 0 on success or an -error on failure.
  422. */
  423. static int amdgpu_wb_init(struct amdgpu_device *adev)
  424. {
  425. int r;
  426. if (adev->wb.wb_obj == NULL) {
  427. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * 4,
  428. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  429. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  430. (void **)&adev->wb.wb);
  431. if (r) {
  432. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  433. return r;
  434. }
  435. adev->wb.num_wb = AMDGPU_MAX_WB;
  436. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  437. /* clear wb memory */
  438. memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
  439. }
  440. return 0;
  441. }
  442. /**
  443. * amdgpu_wb_get - Allocate a wb entry
  444. *
  445. * @adev: amdgpu_device pointer
  446. * @wb: wb index
  447. *
  448. * Allocate a wb slot for use by the driver (all asics).
  449. * Returns 0 on success or -EINVAL on failure.
  450. */
  451. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  452. {
  453. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  454. if (offset < adev->wb.num_wb) {
  455. __set_bit(offset, adev->wb.used);
  456. *wb = offset;
  457. return 0;
  458. } else {
  459. return -EINVAL;
  460. }
  461. }
  462. /**
  463. * amdgpu_wb_free - Free a wb entry
  464. *
  465. * @adev: amdgpu_device pointer
  466. * @wb: wb index
  467. *
  468. * Free a wb slot allocated for use by the driver (all asics)
  469. */
  470. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  471. {
  472. if (wb < adev->wb.num_wb)
  473. __clear_bit(wb, adev->wb.used);
  474. }
  475. /**
  476. * amdgpu_vram_location - try to find VRAM location
  477. * @adev: amdgpu device structure holding all necessary informations
  478. * @mc: memory controller structure holding memory informations
  479. * @base: base address at which to put VRAM
  480. *
  481. * Function will place try to place VRAM at base address provided
  482. * as parameter (which is so far either PCI aperture address or
  483. * for IGP TOM base address).
  484. *
  485. * If there is not enough space to fit the unvisible VRAM in the 32bits
  486. * address space then we limit the VRAM size to the aperture.
  487. *
  488. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  489. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  490. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  491. * not IGP.
  492. *
  493. * Note: we use mc_vram_size as on some board we need to program the mc to
  494. * cover the whole aperture even if VRAM size is inferior to aperture size
  495. * Novell bug 204882 + along with lots of ubuntu ones
  496. *
  497. * Note: when limiting vram it's safe to overwritte real_vram_size because
  498. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  499. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  500. * ones)
  501. *
  502. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  503. * explicitly check for that thought.
  504. *
  505. * FIXME: when reducing VRAM size align new size on power of 2.
  506. */
  507. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  508. {
  509. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  510. mc->vram_start = base;
  511. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  512. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  513. mc->real_vram_size = mc->aper_size;
  514. mc->mc_vram_size = mc->aper_size;
  515. }
  516. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  517. if (limit && limit < mc->real_vram_size)
  518. mc->real_vram_size = limit;
  519. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  520. mc->mc_vram_size >> 20, mc->vram_start,
  521. mc->vram_end, mc->real_vram_size >> 20);
  522. }
  523. /**
  524. * amdgpu_gtt_location - try to find GTT location
  525. * @adev: amdgpu device structure holding all necessary informations
  526. * @mc: memory controller structure holding memory informations
  527. *
  528. * Function will place try to place GTT before or after VRAM.
  529. *
  530. * If GTT size is bigger than space left then we ajust GTT size.
  531. * Thus function will never fails.
  532. *
  533. * FIXME: when reducing GTT size align new size on power of 2.
  534. */
  535. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  536. {
  537. u64 size_af, size_bf;
  538. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  539. size_bf = mc->vram_start & ~mc->gtt_base_align;
  540. if (size_bf > size_af) {
  541. if (mc->gtt_size > size_bf) {
  542. dev_warn(adev->dev, "limiting GTT\n");
  543. mc->gtt_size = size_bf;
  544. }
  545. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  546. } else {
  547. if (mc->gtt_size > size_af) {
  548. dev_warn(adev->dev, "limiting GTT\n");
  549. mc->gtt_size = size_af;
  550. }
  551. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  552. }
  553. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  554. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  555. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  556. }
  557. /*
  558. * GPU helpers function.
  559. */
  560. /**
  561. * amdgpu_card_posted - check if the hw has already been initialized
  562. *
  563. * @adev: amdgpu_device pointer
  564. *
  565. * Check if the asic has been initialized (all asics).
  566. * Used at driver startup.
  567. * Returns true if initialized or false if not.
  568. */
  569. bool amdgpu_card_posted(struct amdgpu_device *adev)
  570. {
  571. uint32_t reg;
  572. /* then check MEM_SIZE, in case the crtcs are off */
  573. reg = RREG32(mmCONFIG_MEMSIZE);
  574. if (reg)
  575. return true;
  576. return false;
  577. }
  578. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  579. {
  580. if (amdgpu_sriov_vf(adev))
  581. return false;
  582. if (amdgpu_passthrough(adev)) {
  583. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  584. * some old smc fw still need driver do vPost otherwise gpu hang, while
  585. * those smc fw version above 22.15 doesn't have this flaw, so we force
  586. * vpost executed for smc version below 22.15
  587. */
  588. if (adev->asic_type == CHIP_FIJI) {
  589. int err;
  590. uint32_t fw_ver;
  591. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  592. /* force vPost if error occured */
  593. if (err)
  594. return true;
  595. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  596. if (fw_ver < 0x00160e00)
  597. return true;
  598. }
  599. }
  600. return !amdgpu_card_posted(adev);
  601. }
  602. /**
  603. * amdgpu_dummy_page_init - init dummy page used by the driver
  604. *
  605. * @adev: amdgpu_device pointer
  606. *
  607. * Allocate the dummy page used by the driver (all asics).
  608. * This dummy page is used by the driver as a filler for gart entries
  609. * when pages are taken out of the GART
  610. * Returns 0 on sucess, -ENOMEM on failure.
  611. */
  612. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  613. {
  614. if (adev->dummy_page.page)
  615. return 0;
  616. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  617. if (adev->dummy_page.page == NULL)
  618. return -ENOMEM;
  619. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  620. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  621. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  622. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  623. __free_page(adev->dummy_page.page);
  624. adev->dummy_page.page = NULL;
  625. return -ENOMEM;
  626. }
  627. return 0;
  628. }
  629. /**
  630. * amdgpu_dummy_page_fini - free dummy page used by the driver
  631. *
  632. * @adev: amdgpu_device pointer
  633. *
  634. * Frees the dummy page used by the driver (all asics).
  635. */
  636. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  637. {
  638. if (adev->dummy_page.page == NULL)
  639. return;
  640. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  641. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  642. __free_page(adev->dummy_page.page);
  643. adev->dummy_page.page = NULL;
  644. }
  645. /* ATOM accessor methods */
  646. /*
  647. * ATOM is an interpreted byte code stored in tables in the vbios. The
  648. * driver registers callbacks to access registers and the interpreter
  649. * in the driver parses the tables and executes then to program specific
  650. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  651. * atombios.h, and atom.c
  652. */
  653. /**
  654. * cail_pll_read - read PLL register
  655. *
  656. * @info: atom card_info pointer
  657. * @reg: PLL register offset
  658. *
  659. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  660. * Returns the value of the PLL register.
  661. */
  662. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  663. {
  664. return 0;
  665. }
  666. /**
  667. * cail_pll_write - write PLL register
  668. *
  669. * @info: atom card_info pointer
  670. * @reg: PLL register offset
  671. * @val: value to write to the pll register
  672. *
  673. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  674. */
  675. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  676. {
  677. }
  678. /**
  679. * cail_mc_read - read MC (Memory Controller) register
  680. *
  681. * @info: atom card_info pointer
  682. * @reg: MC register offset
  683. *
  684. * Provides an MC register accessor for the atom interpreter (r4xx+).
  685. * Returns the value of the MC register.
  686. */
  687. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  688. {
  689. return 0;
  690. }
  691. /**
  692. * cail_mc_write - write MC (Memory Controller) register
  693. *
  694. * @info: atom card_info pointer
  695. * @reg: MC register offset
  696. * @val: value to write to the pll register
  697. *
  698. * Provides a MC register accessor for the atom interpreter (r4xx+).
  699. */
  700. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  701. {
  702. }
  703. /**
  704. * cail_reg_write - write MMIO register
  705. *
  706. * @info: atom card_info pointer
  707. * @reg: MMIO register offset
  708. * @val: value to write to the pll register
  709. *
  710. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  711. */
  712. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  713. {
  714. struct amdgpu_device *adev = info->dev->dev_private;
  715. WREG32(reg, val);
  716. }
  717. /**
  718. * cail_reg_read - read MMIO register
  719. *
  720. * @info: atom card_info pointer
  721. * @reg: MMIO register offset
  722. *
  723. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  724. * Returns the value of the MMIO register.
  725. */
  726. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  727. {
  728. struct amdgpu_device *adev = info->dev->dev_private;
  729. uint32_t r;
  730. r = RREG32(reg);
  731. return r;
  732. }
  733. /**
  734. * cail_ioreg_write - write IO register
  735. *
  736. * @info: atom card_info pointer
  737. * @reg: IO register offset
  738. * @val: value to write to the pll register
  739. *
  740. * Provides a IO register accessor for the atom interpreter (r4xx+).
  741. */
  742. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  743. {
  744. struct amdgpu_device *adev = info->dev->dev_private;
  745. WREG32_IO(reg, val);
  746. }
  747. /**
  748. * cail_ioreg_read - read IO register
  749. *
  750. * @info: atom card_info pointer
  751. * @reg: IO register offset
  752. *
  753. * Provides an IO register accessor for the atom interpreter (r4xx+).
  754. * Returns the value of the IO register.
  755. */
  756. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  757. {
  758. struct amdgpu_device *adev = info->dev->dev_private;
  759. uint32_t r;
  760. r = RREG32_IO(reg);
  761. return r;
  762. }
  763. /**
  764. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  765. *
  766. * @adev: amdgpu_device pointer
  767. *
  768. * Frees the driver info and register access callbacks for the ATOM
  769. * interpreter (r4xx+).
  770. * Called at driver shutdown.
  771. */
  772. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  773. {
  774. if (adev->mode_info.atom_context) {
  775. kfree(adev->mode_info.atom_context->scratch);
  776. kfree(adev->mode_info.atom_context->iio);
  777. }
  778. kfree(adev->mode_info.atom_context);
  779. adev->mode_info.atom_context = NULL;
  780. kfree(adev->mode_info.atom_card_info);
  781. adev->mode_info.atom_card_info = NULL;
  782. }
  783. /**
  784. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  785. *
  786. * @adev: amdgpu_device pointer
  787. *
  788. * Initializes the driver info and register access callbacks for the
  789. * ATOM interpreter (r4xx+).
  790. * Returns 0 on sucess, -ENOMEM on failure.
  791. * Called at driver startup.
  792. */
  793. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  794. {
  795. struct card_info *atom_card_info =
  796. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  797. if (!atom_card_info)
  798. return -ENOMEM;
  799. adev->mode_info.atom_card_info = atom_card_info;
  800. atom_card_info->dev = adev->ddev;
  801. atom_card_info->reg_read = cail_reg_read;
  802. atom_card_info->reg_write = cail_reg_write;
  803. /* needed for iio ops */
  804. if (adev->rio_mem) {
  805. atom_card_info->ioreg_read = cail_ioreg_read;
  806. atom_card_info->ioreg_write = cail_ioreg_write;
  807. } else {
  808. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  809. atom_card_info->ioreg_read = cail_reg_read;
  810. atom_card_info->ioreg_write = cail_reg_write;
  811. }
  812. atom_card_info->mc_read = cail_mc_read;
  813. atom_card_info->mc_write = cail_mc_write;
  814. atom_card_info->pll_read = cail_pll_read;
  815. atom_card_info->pll_write = cail_pll_write;
  816. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  817. if (!adev->mode_info.atom_context) {
  818. amdgpu_atombios_fini(adev);
  819. return -ENOMEM;
  820. }
  821. mutex_init(&adev->mode_info.atom_context->mutex);
  822. amdgpu_atombios_scratch_regs_init(adev);
  823. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  824. return 0;
  825. }
  826. /* if we get transitioned to only one device, take VGA back */
  827. /**
  828. * amdgpu_vga_set_decode - enable/disable vga decode
  829. *
  830. * @cookie: amdgpu_device pointer
  831. * @state: enable/disable vga decode
  832. *
  833. * Enable/disable vga decode (all asics).
  834. * Returns VGA resource flags.
  835. */
  836. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  837. {
  838. struct amdgpu_device *adev = cookie;
  839. amdgpu_asic_set_vga_state(adev, state);
  840. if (state)
  841. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  842. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  843. else
  844. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  845. }
  846. /**
  847. * amdgpu_check_pot_argument - check that argument is a power of two
  848. *
  849. * @arg: value to check
  850. *
  851. * Validates that a certain argument is a power of two (all asics).
  852. * Returns true if argument is valid.
  853. */
  854. static bool amdgpu_check_pot_argument(int arg)
  855. {
  856. return (arg & (arg - 1)) == 0;
  857. }
  858. /**
  859. * amdgpu_check_arguments - validate module params
  860. *
  861. * @adev: amdgpu_device pointer
  862. *
  863. * Validates certain module parameters and updates
  864. * the associated values used by the driver (all asics).
  865. */
  866. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  867. {
  868. if (amdgpu_sched_jobs < 4) {
  869. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  870. amdgpu_sched_jobs);
  871. amdgpu_sched_jobs = 4;
  872. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  873. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  874. amdgpu_sched_jobs);
  875. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  876. }
  877. if (amdgpu_gart_size != -1) {
  878. /* gtt size must be greater or equal to 32M */
  879. if (amdgpu_gart_size < 32) {
  880. dev_warn(adev->dev, "gart size (%d) too small\n",
  881. amdgpu_gart_size);
  882. amdgpu_gart_size = -1;
  883. }
  884. }
  885. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  886. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  887. amdgpu_vm_size);
  888. amdgpu_vm_size = 8;
  889. }
  890. if (amdgpu_vm_size < 1) {
  891. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  892. amdgpu_vm_size);
  893. amdgpu_vm_size = 8;
  894. }
  895. /*
  896. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  897. */
  898. if (amdgpu_vm_size > 1024) {
  899. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  900. amdgpu_vm_size);
  901. amdgpu_vm_size = 8;
  902. }
  903. /* defines number of bits in page table versus page directory,
  904. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  905. * page table and the remaining bits are in the page directory */
  906. if (amdgpu_vm_block_size == -1) {
  907. /* Total bits covered by PD + PTs */
  908. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  909. /* Make sure the PD is 4K in size up to 8GB address space.
  910. Above that split equal between PD and PTs */
  911. if (amdgpu_vm_size <= 8)
  912. amdgpu_vm_block_size = bits - 9;
  913. else
  914. amdgpu_vm_block_size = (bits + 3) / 2;
  915. } else if (amdgpu_vm_block_size < 9) {
  916. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  917. amdgpu_vm_block_size);
  918. amdgpu_vm_block_size = 9;
  919. }
  920. if (amdgpu_vm_block_size > 24 ||
  921. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  922. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  923. amdgpu_vm_block_size);
  924. amdgpu_vm_block_size = 9;
  925. }
  926. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  927. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  928. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  929. amdgpu_vram_page_split);
  930. amdgpu_vram_page_split = 1024;
  931. }
  932. }
  933. /**
  934. * amdgpu_switcheroo_set_state - set switcheroo state
  935. *
  936. * @pdev: pci dev pointer
  937. * @state: vga_switcheroo state
  938. *
  939. * Callback for the switcheroo driver. Suspends or resumes the
  940. * the asics before or after it is powered up using ACPI methods.
  941. */
  942. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  943. {
  944. struct drm_device *dev = pci_get_drvdata(pdev);
  945. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  946. return;
  947. if (state == VGA_SWITCHEROO_ON) {
  948. unsigned d3_delay = dev->pdev->d3_delay;
  949. printk(KERN_INFO "amdgpu: switched on\n");
  950. /* don't suspend or resume card normally */
  951. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  952. amdgpu_device_resume(dev, true, true);
  953. dev->pdev->d3_delay = d3_delay;
  954. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  955. drm_kms_helper_poll_enable(dev);
  956. } else {
  957. printk(KERN_INFO "amdgpu: switched off\n");
  958. drm_kms_helper_poll_disable(dev);
  959. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  960. amdgpu_device_suspend(dev, true, true);
  961. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  962. }
  963. }
  964. /**
  965. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  966. *
  967. * @pdev: pci dev pointer
  968. *
  969. * Callback for the switcheroo driver. Check of the switcheroo
  970. * state can be changed.
  971. * Returns true if the state can be changed, false if not.
  972. */
  973. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  974. {
  975. struct drm_device *dev = pci_get_drvdata(pdev);
  976. /*
  977. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  978. * locking inversion with the driver load path. And the access here is
  979. * completely racy anyway. So don't bother with locking for now.
  980. */
  981. return dev->open_count == 0;
  982. }
  983. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  984. .set_gpu_state = amdgpu_switcheroo_set_state,
  985. .reprobe = NULL,
  986. .can_switch = amdgpu_switcheroo_can_switch,
  987. };
  988. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  989. enum amd_ip_block_type block_type,
  990. enum amd_clockgating_state state)
  991. {
  992. int i, r = 0;
  993. for (i = 0; i < adev->num_ip_blocks; i++) {
  994. if (!adev->ip_blocks[i].status.valid)
  995. continue;
  996. if (adev->ip_blocks[i].version->type == block_type) {
  997. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  998. state);
  999. if (r)
  1000. return r;
  1001. break;
  1002. }
  1003. }
  1004. return r;
  1005. }
  1006. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1007. enum amd_ip_block_type block_type,
  1008. enum amd_powergating_state state)
  1009. {
  1010. int i, r = 0;
  1011. for (i = 0; i < adev->num_ip_blocks; i++) {
  1012. if (!adev->ip_blocks[i].status.valid)
  1013. continue;
  1014. if (adev->ip_blocks[i].version->type == block_type) {
  1015. r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
  1016. state);
  1017. if (r)
  1018. return r;
  1019. break;
  1020. }
  1021. }
  1022. return r;
  1023. }
  1024. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1025. enum amd_ip_block_type block_type)
  1026. {
  1027. int i, r;
  1028. for (i = 0; i < adev->num_ip_blocks; i++) {
  1029. if (!adev->ip_blocks[i].status.valid)
  1030. continue;
  1031. if (adev->ip_blocks[i].version->type == block_type) {
  1032. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1033. if (r)
  1034. return r;
  1035. break;
  1036. }
  1037. }
  1038. return 0;
  1039. }
  1040. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1041. enum amd_ip_block_type block_type)
  1042. {
  1043. int i;
  1044. for (i = 0; i < adev->num_ip_blocks; i++) {
  1045. if (!adev->ip_blocks[i].status.valid)
  1046. continue;
  1047. if (adev->ip_blocks[i].version->type == block_type)
  1048. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1049. }
  1050. return true;
  1051. }
  1052. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1053. enum amd_ip_block_type type)
  1054. {
  1055. int i;
  1056. for (i = 0; i < adev->num_ip_blocks; i++)
  1057. if (adev->ip_blocks[i].version->type == type)
  1058. return &adev->ip_blocks[i];
  1059. return NULL;
  1060. }
  1061. /**
  1062. * amdgpu_ip_block_version_cmp
  1063. *
  1064. * @adev: amdgpu_device pointer
  1065. * @type: enum amd_ip_block_type
  1066. * @major: major version
  1067. * @minor: minor version
  1068. *
  1069. * return 0 if equal or greater
  1070. * return 1 if smaller or the ip_block doesn't exist
  1071. */
  1072. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1073. enum amd_ip_block_type type,
  1074. u32 major, u32 minor)
  1075. {
  1076. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1077. if (ip_block && ((ip_block->version->major > major) ||
  1078. ((ip_block->version->major == major) &&
  1079. (ip_block->version->minor >= minor))))
  1080. return 0;
  1081. return 1;
  1082. }
  1083. /**
  1084. * amdgpu_ip_block_add
  1085. *
  1086. * @adev: amdgpu_device pointer
  1087. * @ip_block_version: pointer to the IP to add
  1088. *
  1089. * Adds the IP block driver information to the collection of IPs
  1090. * on the asic.
  1091. */
  1092. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1093. const struct amdgpu_ip_block_version *ip_block_version)
  1094. {
  1095. if (!ip_block_version)
  1096. return -EINVAL;
  1097. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1098. return 0;
  1099. }
  1100. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1101. {
  1102. adev->enable_virtual_display = false;
  1103. if (amdgpu_virtual_display) {
  1104. struct drm_device *ddev = adev->ddev;
  1105. const char *pci_address_name = pci_name(ddev->pdev);
  1106. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1107. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1108. pciaddstr_tmp = pciaddstr;
  1109. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1110. pciaddname = strsep(&pciaddname_tmp, ",");
  1111. if (!strcmp(pci_address_name, pciaddname)) {
  1112. long num_crtc;
  1113. int res = -1;
  1114. adev->enable_virtual_display = true;
  1115. if (pciaddname_tmp)
  1116. res = kstrtol(pciaddname_tmp, 10,
  1117. &num_crtc);
  1118. if (!res) {
  1119. if (num_crtc < 1)
  1120. num_crtc = 1;
  1121. if (num_crtc > 6)
  1122. num_crtc = 6;
  1123. adev->mode_info.num_crtc = num_crtc;
  1124. } else {
  1125. adev->mode_info.num_crtc = 1;
  1126. }
  1127. break;
  1128. }
  1129. }
  1130. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1131. amdgpu_virtual_display, pci_address_name,
  1132. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1133. kfree(pciaddstr);
  1134. }
  1135. }
  1136. static int amdgpu_early_init(struct amdgpu_device *adev)
  1137. {
  1138. int i, r;
  1139. amdgpu_device_enable_virtual_display(adev);
  1140. switch (adev->asic_type) {
  1141. case CHIP_TOPAZ:
  1142. case CHIP_TONGA:
  1143. case CHIP_FIJI:
  1144. case CHIP_POLARIS11:
  1145. case CHIP_POLARIS10:
  1146. case CHIP_CARRIZO:
  1147. case CHIP_STONEY:
  1148. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1149. adev->family = AMDGPU_FAMILY_CZ;
  1150. else
  1151. adev->family = AMDGPU_FAMILY_VI;
  1152. r = vi_set_ip_blocks(adev);
  1153. if (r)
  1154. return r;
  1155. break;
  1156. #ifdef CONFIG_DRM_AMDGPU_SI
  1157. case CHIP_VERDE:
  1158. case CHIP_TAHITI:
  1159. case CHIP_PITCAIRN:
  1160. case CHIP_OLAND:
  1161. case CHIP_HAINAN:
  1162. adev->family = AMDGPU_FAMILY_SI;
  1163. r = si_set_ip_blocks(adev);
  1164. if (r)
  1165. return r;
  1166. break;
  1167. #endif
  1168. #ifdef CONFIG_DRM_AMDGPU_CIK
  1169. case CHIP_BONAIRE:
  1170. case CHIP_HAWAII:
  1171. case CHIP_KAVERI:
  1172. case CHIP_KABINI:
  1173. case CHIP_MULLINS:
  1174. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1175. adev->family = AMDGPU_FAMILY_CI;
  1176. else
  1177. adev->family = AMDGPU_FAMILY_KV;
  1178. r = cik_set_ip_blocks(adev);
  1179. if (r)
  1180. return r;
  1181. break;
  1182. #endif
  1183. default:
  1184. /* FIXME: not supported yet */
  1185. return -EINVAL;
  1186. }
  1187. for (i = 0; i < adev->num_ip_blocks; i++) {
  1188. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1189. DRM_ERROR("disabled ip block: %d\n", i);
  1190. adev->ip_blocks[i].status.valid = false;
  1191. } else {
  1192. if (adev->ip_blocks[i].version->funcs->early_init) {
  1193. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1194. if (r == -ENOENT) {
  1195. adev->ip_blocks[i].status.valid = false;
  1196. } else if (r) {
  1197. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1198. adev->ip_blocks[i].version->funcs->name, r);
  1199. return r;
  1200. } else {
  1201. adev->ip_blocks[i].status.valid = true;
  1202. }
  1203. } else {
  1204. adev->ip_blocks[i].status.valid = true;
  1205. }
  1206. }
  1207. }
  1208. adev->cg_flags &= amdgpu_cg_mask;
  1209. adev->pg_flags &= amdgpu_pg_mask;
  1210. return 0;
  1211. }
  1212. static int amdgpu_init(struct amdgpu_device *adev)
  1213. {
  1214. int i, r;
  1215. for (i = 0; i < adev->num_ip_blocks; i++) {
  1216. if (!adev->ip_blocks[i].status.valid)
  1217. continue;
  1218. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1219. if (r) {
  1220. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1221. adev->ip_blocks[i].version->funcs->name, r);
  1222. return r;
  1223. }
  1224. adev->ip_blocks[i].status.sw = true;
  1225. /* need to do gmc hw init early so we can allocate gpu mem */
  1226. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1227. r = amdgpu_vram_scratch_init(adev);
  1228. if (r) {
  1229. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1230. return r;
  1231. }
  1232. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1233. if (r) {
  1234. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1235. return r;
  1236. }
  1237. r = amdgpu_wb_init(adev);
  1238. if (r) {
  1239. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1240. return r;
  1241. }
  1242. adev->ip_blocks[i].status.hw = true;
  1243. }
  1244. }
  1245. for (i = 0; i < adev->num_ip_blocks; i++) {
  1246. if (!adev->ip_blocks[i].status.sw)
  1247. continue;
  1248. /* gmc hw init is done early */
  1249. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1250. continue;
  1251. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1252. if (r) {
  1253. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1254. adev->ip_blocks[i].version->funcs->name, r);
  1255. return r;
  1256. }
  1257. adev->ip_blocks[i].status.hw = true;
  1258. }
  1259. return 0;
  1260. }
  1261. static int amdgpu_late_init(struct amdgpu_device *adev)
  1262. {
  1263. int i = 0, r;
  1264. for (i = 0; i < adev->num_ip_blocks; i++) {
  1265. if (!adev->ip_blocks[i].status.valid)
  1266. continue;
  1267. if (adev->ip_blocks[i].version->funcs->late_init) {
  1268. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1269. if (r) {
  1270. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1271. adev->ip_blocks[i].version->funcs->name, r);
  1272. return r;
  1273. }
  1274. adev->ip_blocks[i].status.late_initialized = true;
  1275. }
  1276. /* skip CG for VCE/UVD, it's handled specially */
  1277. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1278. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1279. /* enable clockgating to save power */
  1280. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1281. AMD_CG_STATE_GATE);
  1282. if (r) {
  1283. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1284. adev->ip_blocks[i].version->funcs->name, r);
  1285. return r;
  1286. }
  1287. }
  1288. }
  1289. return 0;
  1290. }
  1291. static int amdgpu_fini(struct amdgpu_device *adev)
  1292. {
  1293. int i, r;
  1294. /* need to disable SMC first */
  1295. for (i = 0; i < adev->num_ip_blocks; i++) {
  1296. if (!adev->ip_blocks[i].status.hw)
  1297. continue;
  1298. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1299. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1300. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1301. AMD_CG_STATE_UNGATE);
  1302. if (r) {
  1303. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1304. adev->ip_blocks[i].version->funcs->name, r);
  1305. return r;
  1306. }
  1307. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1308. /* XXX handle errors */
  1309. if (r) {
  1310. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1311. adev->ip_blocks[i].version->funcs->name, r);
  1312. }
  1313. adev->ip_blocks[i].status.hw = false;
  1314. break;
  1315. }
  1316. }
  1317. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1318. if (!adev->ip_blocks[i].status.hw)
  1319. continue;
  1320. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1321. amdgpu_wb_fini(adev);
  1322. amdgpu_vram_scratch_fini(adev);
  1323. }
  1324. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1325. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1326. AMD_CG_STATE_UNGATE);
  1327. if (r) {
  1328. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1329. adev->ip_blocks[i].version->funcs->name, r);
  1330. return r;
  1331. }
  1332. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1333. /* XXX handle errors */
  1334. if (r) {
  1335. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1336. adev->ip_blocks[i].version->funcs->name, r);
  1337. }
  1338. adev->ip_blocks[i].status.hw = false;
  1339. }
  1340. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1341. if (!adev->ip_blocks[i].status.sw)
  1342. continue;
  1343. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1344. /* XXX handle errors */
  1345. if (r) {
  1346. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1347. adev->ip_blocks[i].version->funcs->name, r);
  1348. }
  1349. adev->ip_blocks[i].status.sw = false;
  1350. adev->ip_blocks[i].status.valid = false;
  1351. }
  1352. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1353. if (!adev->ip_blocks[i].status.late_initialized)
  1354. continue;
  1355. if (adev->ip_blocks[i].version->funcs->late_fini)
  1356. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1357. adev->ip_blocks[i].status.late_initialized = false;
  1358. }
  1359. return 0;
  1360. }
  1361. static int amdgpu_suspend(struct amdgpu_device *adev)
  1362. {
  1363. int i, r;
  1364. /* ungate SMC block first */
  1365. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1366. AMD_CG_STATE_UNGATE);
  1367. if (r) {
  1368. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1369. }
  1370. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1371. if (!adev->ip_blocks[i].status.valid)
  1372. continue;
  1373. /* ungate blocks so that suspend can properly shut them down */
  1374. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1375. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1376. AMD_CG_STATE_UNGATE);
  1377. if (r) {
  1378. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1379. adev->ip_blocks[i].version->funcs->name, r);
  1380. }
  1381. }
  1382. /* XXX handle errors */
  1383. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1384. /* XXX handle errors */
  1385. if (r) {
  1386. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1387. adev->ip_blocks[i].version->funcs->name, r);
  1388. }
  1389. }
  1390. return 0;
  1391. }
  1392. static int amdgpu_resume(struct amdgpu_device *adev)
  1393. {
  1394. int i, r;
  1395. for (i = 0; i < adev->num_ip_blocks; i++) {
  1396. if (!adev->ip_blocks[i].status.valid)
  1397. continue;
  1398. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1399. if (r) {
  1400. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1401. adev->ip_blocks[i].version->funcs->name, r);
  1402. return r;
  1403. }
  1404. }
  1405. return 0;
  1406. }
  1407. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1408. {
  1409. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1410. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1411. }
  1412. /**
  1413. * amdgpu_device_init - initialize the driver
  1414. *
  1415. * @adev: amdgpu_device pointer
  1416. * @pdev: drm dev pointer
  1417. * @pdev: pci dev pointer
  1418. * @flags: driver flags
  1419. *
  1420. * Initializes the driver info and hw (all asics).
  1421. * Returns 0 for success or an error on failure.
  1422. * Called at driver startup.
  1423. */
  1424. int amdgpu_device_init(struct amdgpu_device *adev,
  1425. struct drm_device *ddev,
  1426. struct pci_dev *pdev,
  1427. uint32_t flags)
  1428. {
  1429. int r, i;
  1430. bool runtime = false;
  1431. u32 max_MBps;
  1432. adev->shutdown = false;
  1433. adev->dev = &pdev->dev;
  1434. adev->ddev = ddev;
  1435. adev->pdev = pdev;
  1436. adev->flags = flags;
  1437. adev->asic_type = flags & AMD_ASIC_MASK;
  1438. adev->is_atom_bios = false;
  1439. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1440. adev->mc.gtt_size = 512 * 1024 * 1024;
  1441. adev->accel_working = false;
  1442. adev->num_rings = 0;
  1443. adev->mman.buffer_funcs = NULL;
  1444. adev->mman.buffer_funcs_ring = NULL;
  1445. adev->vm_manager.vm_pte_funcs = NULL;
  1446. adev->vm_manager.vm_pte_num_rings = 0;
  1447. adev->gart.gart_funcs = NULL;
  1448. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1449. adev->smc_rreg = &amdgpu_invalid_rreg;
  1450. adev->smc_wreg = &amdgpu_invalid_wreg;
  1451. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1452. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1453. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1454. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1455. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1456. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1457. adev->didt_rreg = &amdgpu_invalid_rreg;
  1458. adev->didt_wreg = &amdgpu_invalid_wreg;
  1459. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1460. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1461. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1462. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1463. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1464. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1465. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1466. /* mutex initialization are all done here so we
  1467. * can recall function without having locking issues */
  1468. mutex_init(&adev->vm_manager.lock);
  1469. atomic_set(&adev->irq.ih.lock, 0);
  1470. mutex_init(&adev->pm.mutex);
  1471. mutex_init(&adev->gfx.gpu_clock_mutex);
  1472. mutex_init(&adev->srbm_mutex);
  1473. mutex_init(&adev->grbm_idx_mutex);
  1474. mutex_init(&adev->mn_lock);
  1475. hash_init(adev->mn_hash);
  1476. amdgpu_check_arguments(adev);
  1477. /* Registers mapping */
  1478. /* TODO: block userspace mapping of io register */
  1479. spin_lock_init(&adev->mmio_idx_lock);
  1480. spin_lock_init(&adev->smc_idx_lock);
  1481. spin_lock_init(&adev->pcie_idx_lock);
  1482. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1483. spin_lock_init(&adev->didt_idx_lock);
  1484. spin_lock_init(&adev->gc_cac_idx_lock);
  1485. spin_lock_init(&adev->audio_endpt_idx_lock);
  1486. spin_lock_init(&adev->mm_stats.lock);
  1487. INIT_LIST_HEAD(&adev->shadow_list);
  1488. mutex_init(&adev->shadow_list_lock);
  1489. INIT_LIST_HEAD(&adev->gtt_list);
  1490. spin_lock_init(&adev->gtt_list_lock);
  1491. if (adev->asic_type >= CHIP_BONAIRE) {
  1492. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1493. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1494. } else {
  1495. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1496. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1497. }
  1498. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1499. if (adev->rmmio == NULL) {
  1500. return -ENOMEM;
  1501. }
  1502. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1503. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1504. if (adev->asic_type >= CHIP_BONAIRE)
  1505. /* doorbell bar mapping */
  1506. amdgpu_doorbell_init(adev);
  1507. /* io port mapping */
  1508. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1509. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1510. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1511. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1512. break;
  1513. }
  1514. }
  1515. if (adev->rio_mem == NULL)
  1516. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1517. /* early init functions */
  1518. r = amdgpu_early_init(adev);
  1519. if (r)
  1520. return r;
  1521. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1522. /* this will fail for cards that aren't VGA class devices, just
  1523. * ignore it */
  1524. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1525. if (amdgpu_runtime_pm == 1)
  1526. runtime = true;
  1527. if (amdgpu_device_is_px(ddev))
  1528. runtime = true;
  1529. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1530. if (runtime)
  1531. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1532. /* Read BIOS */
  1533. if (!amdgpu_get_bios(adev)) {
  1534. r = -EINVAL;
  1535. goto failed;
  1536. }
  1537. /* Must be an ATOMBIOS */
  1538. if (!adev->is_atom_bios) {
  1539. dev_err(adev->dev, "Expecting atombios for GPU\n");
  1540. r = -EINVAL;
  1541. goto failed;
  1542. }
  1543. r = amdgpu_atombios_init(adev);
  1544. if (r) {
  1545. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1546. goto failed;
  1547. }
  1548. /* detect if we are with an SRIOV vbios */
  1549. amdgpu_device_detect_sriov_bios(adev);
  1550. /* Post card if necessary */
  1551. if (amdgpu_vpost_needed(adev)) {
  1552. if (!adev->bios) {
  1553. dev_err(adev->dev, "no vBIOS found\n");
  1554. r = -EINVAL;
  1555. goto failed;
  1556. }
  1557. DRM_INFO("GPU posting now...\n");
  1558. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1559. if (r) {
  1560. dev_err(adev->dev, "gpu post error!\n");
  1561. goto failed;
  1562. }
  1563. } else {
  1564. DRM_INFO("GPU post is not needed\n");
  1565. }
  1566. /* Initialize clocks */
  1567. r = amdgpu_atombios_get_clock_info(adev);
  1568. if (r) {
  1569. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1570. goto failed;
  1571. }
  1572. /* init i2c buses */
  1573. amdgpu_atombios_i2c_init(adev);
  1574. /* Fence driver */
  1575. r = amdgpu_fence_driver_init(adev);
  1576. if (r) {
  1577. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1578. goto failed;
  1579. }
  1580. /* init the mode config */
  1581. drm_mode_config_init(adev->ddev);
  1582. r = amdgpu_init(adev);
  1583. if (r) {
  1584. dev_err(adev->dev, "amdgpu_init failed\n");
  1585. amdgpu_fini(adev);
  1586. goto failed;
  1587. }
  1588. adev->accel_working = true;
  1589. /* Initialize the buffer migration limit. */
  1590. if (amdgpu_moverate >= 0)
  1591. max_MBps = amdgpu_moverate;
  1592. else
  1593. max_MBps = 8; /* Allow 8 MB/s. */
  1594. /* Get a log2 for easy divisions. */
  1595. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1596. amdgpu_fbdev_init(adev);
  1597. r = amdgpu_ib_pool_init(adev);
  1598. if (r) {
  1599. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1600. goto failed;
  1601. }
  1602. r = amdgpu_ib_ring_tests(adev);
  1603. if (r)
  1604. DRM_ERROR("ib ring test failed (%d).\n", r);
  1605. r = amdgpu_gem_debugfs_init(adev);
  1606. if (r) {
  1607. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1608. }
  1609. r = amdgpu_debugfs_regs_init(adev);
  1610. if (r) {
  1611. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1612. }
  1613. r = amdgpu_debugfs_firmware_init(adev);
  1614. if (r) {
  1615. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1616. return r;
  1617. }
  1618. if ((amdgpu_testing & 1)) {
  1619. if (adev->accel_working)
  1620. amdgpu_test_moves(adev);
  1621. else
  1622. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1623. }
  1624. if ((amdgpu_testing & 2)) {
  1625. if (adev->accel_working)
  1626. amdgpu_test_syncing(adev);
  1627. else
  1628. DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
  1629. }
  1630. if (amdgpu_benchmarking) {
  1631. if (adev->accel_working)
  1632. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1633. else
  1634. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1635. }
  1636. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1637. * explicit gating rather than handling it automatically.
  1638. */
  1639. r = amdgpu_late_init(adev);
  1640. if (r) {
  1641. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1642. goto failed;
  1643. }
  1644. return 0;
  1645. failed:
  1646. if (runtime)
  1647. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1648. return r;
  1649. }
  1650. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
  1651. /**
  1652. * amdgpu_device_fini - tear down the driver
  1653. *
  1654. * @adev: amdgpu_device pointer
  1655. *
  1656. * Tear down the driver info (all asics).
  1657. * Called at driver shutdown.
  1658. */
  1659. void amdgpu_device_fini(struct amdgpu_device *adev)
  1660. {
  1661. int r;
  1662. DRM_INFO("amdgpu: finishing device.\n");
  1663. adev->shutdown = true;
  1664. drm_crtc_force_disable_all(adev->ddev);
  1665. /* evict vram memory */
  1666. amdgpu_bo_evict_vram(adev);
  1667. amdgpu_ib_pool_fini(adev);
  1668. amdgpu_fence_driver_fini(adev);
  1669. amdgpu_fbdev_fini(adev);
  1670. r = amdgpu_fini(adev);
  1671. adev->accel_working = false;
  1672. /* free i2c buses */
  1673. amdgpu_i2c_fini(adev);
  1674. amdgpu_atombios_fini(adev);
  1675. kfree(adev->bios);
  1676. adev->bios = NULL;
  1677. vga_switcheroo_unregister_client(adev->pdev);
  1678. if (adev->flags & AMD_IS_PX)
  1679. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1680. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1681. if (adev->rio_mem)
  1682. pci_iounmap(adev->pdev, adev->rio_mem);
  1683. adev->rio_mem = NULL;
  1684. iounmap(adev->rmmio);
  1685. adev->rmmio = NULL;
  1686. if (adev->asic_type >= CHIP_BONAIRE)
  1687. amdgpu_doorbell_fini(adev);
  1688. amdgpu_debugfs_regs_cleanup(adev);
  1689. amdgpu_debugfs_remove_files(adev);
  1690. }
  1691. /*
  1692. * Suspend & resume.
  1693. */
  1694. /**
  1695. * amdgpu_device_suspend - initiate device suspend
  1696. *
  1697. * @pdev: drm dev pointer
  1698. * @state: suspend state
  1699. *
  1700. * Puts the hw in the suspend state (all asics).
  1701. * Returns 0 for success or an error on failure.
  1702. * Called at driver suspend.
  1703. */
  1704. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  1705. {
  1706. struct amdgpu_device *adev;
  1707. struct drm_crtc *crtc;
  1708. struct drm_connector *connector;
  1709. int r;
  1710. if (dev == NULL || dev->dev_private == NULL) {
  1711. return -ENODEV;
  1712. }
  1713. adev = dev->dev_private;
  1714. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1715. return 0;
  1716. drm_kms_helper_poll_disable(dev);
  1717. /* turn off display hw */
  1718. drm_modeset_lock_all(dev);
  1719. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1720. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1721. }
  1722. drm_modeset_unlock_all(dev);
  1723. /* unpin the front buffers and cursors */
  1724. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1725. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1726. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1727. struct amdgpu_bo *robj;
  1728. if (amdgpu_crtc->cursor_bo) {
  1729. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1730. r = amdgpu_bo_reserve(aobj, false);
  1731. if (r == 0) {
  1732. amdgpu_bo_unpin(aobj);
  1733. amdgpu_bo_unreserve(aobj);
  1734. }
  1735. }
  1736. if (rfb == NULL || rfb->obj == NULL) {
  1737. continue;
  1738. }
  1739. robj = gem_to_amdgpu_bo(rfb->obj);
  1740. /* don't unpin kernel fb objects */
  1741. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1742. r = amdgpu_bo_reserve(robj, false);
  1743. if (r == 0) {
  1744. amdgpu_bo_unpin(robj);
  1745. amdgpu_bo_unreserve(robj);
  1746. }
  1747. }
  1748. }
  1749. /* evict vram memory */
  1750. amdgpu_bo_evict_vram(adev);
  1751. amdgpu_fence_driver_suspend(adev);
  1752. r = amdgpu_suspend(adev);
  1753. /* evict remaining vram memory
  1754. * This second call to evict vram is to evict the gart page table
  1755. * using the CPU.
  1756. */
  1757. amdgpu_bo_evict_vram(adev);
  1758. amdgpu_atombios_scratch_regs_save(adev);
  1759. pci_save_state(dev->pdev);
  1760. if (suspend) {
  1761. /* Shut down the device */
  1762. pci_disable_device(dev->pdev);
  1763. pci_set_power_state(dev->pdev, PCI_D3hot);
  1764. } else {
  1765. r = amdgpu_asic_reset(adev);
  1766. if (r)
  1767. DRM_ERROR("amdgpu asic reset failed\n");
  1768. }
  1769. if (fbcon) {
  1770. console_lock();
  1771. amdgpu_fbdev_set_suspend(adev, 1);
  1772. console_unlock();
  1773. }
  1774. return 0;
  1775. }
  1776. /**
  1777. * amdgpu_device_resume - initiate device resume
  1778. *
  1779. * @pdev: drm dev pointer
  1780. *
  1781. * Bring the hw back to operating state (all asics).
  1782. * Returns 0 for success or an error on failure.
  1783. * Called at driver resume.
  1784. */
  1785. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  1786. {
  1787. struct drm_connector *connector;
  1788. struct amdgpu_device *adev = dev->dev_private;
  1789. struct drm_crtc *crtc;
  1790. int r;
  1791. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1792. return 0;
  1793. if (fbcon)
  1794. console_lock();
  1795. if (resume) {
  1796. pci_set_power_state(dev->pdev, PCI_D0);
  1797. pci_restore_state(dev->pdev);
  1798. r = pci_enable_device(dev->pdev);
  1799. if (r) {
  1800. if (fbcon)
  1801. console_unlock();
  1802. return r;
  1803. }
  1804. }
  1805. amdgpu_atombios_scratch_regs_restore(adev);
  1806. /* post card */
  1807. if (!amdgpu_card_posted(adev) || !resume) {
  1808. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1809. if (r)
  1810. DRM_ERROR("amdgpu asic init failed\n");
  1811. }
  1812. r = amdgpu_resume(adev);
  1813. if (r)
  1814. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  1815. amdgpu_fence_driver_resume(adev);
  1816. if (resume) {
  1817. r = amdgpu_ib_ring_tests(adev);
  1818. if (r)
  1819. DRM_ERROR("ib ring test failed (%d).\n", r);
  1820. }
  1821. r = amdgpu_late_init(adev);
  1822. if (r)
  1823. return r;
  1824. /* pin cursors */
  1825. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1826. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1827. if (amdgpu_crtc->cursor_bo) {
  1828. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1829. r = amdgpu_bo_reserve(aobj, false);
  1830. if (r == 0) {
  1831. r = amdgpu_bo_pin(aobj,
  1832. AMDGPU_GEM_DOMAIN_VRAM,
  1833. &amdgpu_crtc->cursor_addr);
  1834. if (r != 0)
  1835. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1836. amdgpu_bo_unreserve(aobj);
  1837. }
  1838. }
  1839. }
  1840. /* blat the mode back in */
  1841. if (fbcon) {
  1842. drm_helper_resume_force_mode(dev);
  1843. /* turn on display hw */
  1844. drm_modeset_lock_all(dev);
  1845. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1846. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1847. }
  1848. drm_modeset_unlock_all(dev);
  1849. }
  1850. drm_kms_helper_poll_enable(dev);
  1851. /*
  1852. * Most of the connector probing functions try to acquire runtime pm
  1853. * refs to ensure that the GPU is powered on when connector polling is
  1854. * performed. Since we're calling this from a runtime PM callback,
  1855. * trying to acquire rpm refs will cause us to deadlock.
  1856. *
  1857. * Since we're guaranteed to be holding the rpm lock, it's safe to
  1858. * temporarily disable the rpm helpers so this doesn't deadlock us.
  1859. */
  1860. #ifdef CONFIG_PM
  1861. dev->dev->power.disable_depth++;
  1862. #endif
  1863. drm_helper_hpd_irq_event(dev);
  1864. #ifdef CONFIG_PM
  1865. dev->dev->power.disable_depth--;
  1866. #endif
  1867. if (fbcon) {
  1868. amdgpu_fbdev_set_suspend(adev, 0);
  1869. console_unlock();
  1870. }
  1871. return 0;
  1872. }
  1873. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  1874. {
  1875. int i;
  1876. bool asic_hang = false;
  1877. for (i = 0; i < adev->num_ip_blocks; i++) {
  1878. if (!adev->ip_blocks[i].status.valid)
  1879. continue;
  1880. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  1881. adev->ip_blocks[i].status.hang =
  1882. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  1883. if (adev->ip_blocks[i].status.hang) {
  1884. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  1885. asic_hang = true;
  1886. }
  1887. }
  1888. return asic_hang;
  1889. }
  1890. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  1891. {
  1892. int i, r = 0;
  1893. for (i = 0; i < adev->num_ip_blocks; i++) {
  1894. if (!adev->ip_blocks[i].status.valid)
  1895. continue;
  1896. if (adev->ip_blocks[i].status.hang &&
  1897. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  1898. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  1899. if (r)
  1900. return r;
  1901. }
  1902. }
  1903. return 0;
  1904. }
  1905. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  1906. {
  1907. int i;
  1908. for (i = 0; i < adev->num_ip_blocks; i++) {
  1909. if (!adev->ip_blocks[i].status.valid)
  1910. continue;
  1911. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  1912. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  1913. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  1914. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  1915. if (adev->ip_blocks[i].status.hang) {
  1916. DRM_INFO("Some block need full reset!\n");
  1917. return true;
  1918. }
  1919. }
  1920. }
  1921. return false;
  1922. }
  1923. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  1924. {
  1925. int i, r = 0;
  1926. for (i = 0; i < adev->num_ip_blocks; i++) {
  1927. if (!adev->ip_blocks[i].status.valid)
  1928. continue;
  1929. if (adev->ip_blocks[i].status.hang &&
  1930. adev->ip_blocks[i].version->funcs->soft_reset) {
  1931. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  1932. if (r)
  1933. return r;
  1934. }
  1935. }
  1936. return 0;
  1937. }
  1938. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  1939. {
  1940. int i, r = 0;
  1941. for (i = 0; i < adev->num_ip_blocks; i++) {
  1942. if (!adev->ip_blocks[i].status.valid)
  1943. continue;
  1944. if (adev->ip_blocks[i].status.hang &&
  1945. adev->ip_blocks[i].version->funcs->post_soft_reset)
  1946. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  1947. if (r)
  1948. return r;
  1949. }
  1950. return 0;
  1951. }
  1952. bool amdgpu_need_backup(struct amdgpu_device *adev)
  1953. {
  1954. if (adev->flags & AMD_IS_APU)
  1955. return false;
  1956. return amdgpu_lockup_timeout > 0 ? true : false;
  1957. }
  1958. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  1959. struct amdgpu_ring *ring,
  1960. struct amdgpu_bo *bo,
  1961. struct dma_fence **fence)
  1962. {
  1963. uint32_t domain;
  1964. int r;
  1965. if (!bo->shadow)
  1966. return 0;
  1967. r = amdgpu_bo_reserve(bo, false);
  1968. if (r)
  1969. return r;
  1970. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  1971. /* if bo has been evicted, then no need to recover */
  1972. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  1973. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  1974. NULL, fence, true);
  1975. if (r) {
  1976. DRM_ERROR("recover page table failed!\n");
  1977. goto err;
  1978. }
  1979. }
  1980. err:
  1981. amdgpu_bo_unreserve(bo);
  1982. return r;
  1983. }
  1984. /**
  1985. * amdgpu_gpu_reset - reset the asic
  1986. *
  1987. * @adev: amdgpu device pointer
  1988. *
  1989. * Attempt the reset the GPU if it has hung (all asics).
  1990. * Returns 0 for success or an error on failure.
  1991. */
  1992. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  1993. {
  1994. int i, r;
  1995. int resched;
  1996. bool need_full_reset;
  1997. if (!amdgpu_check_soft_reset(adev)) {
  1998. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  1999. return 0;
  2000. }
  2001. atomic_inc(&adev->gpu_reset_counter);
  2002. /* block TTM */
  2003. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2004. /* block scheduler */
  2005. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2006. struct amdgpu_ring *ring = adev->rings[i];
  2007. if (!ring)
  2008. continue;
  2009. kthread_park(ring->sched.thread);
  2010. amd_sched_hw_job_reset(&ring->sched);
  2011. }
  2012. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2013. amdgpu_fence_driver_force_completion(adev);
  2014. need_full_reset = amdgpu_need_full_reset(adev);
  2015. if (!need_full_reset) {
  2016. amdgpu_pre_soft_reset(adev);
  2017. r = amdgpu_soft_reset(adev);
  2018. amdgpu_post_soft_reset(adev);
  2019. if (r || amdgpu_check_soft_reset(adev)) {
  2020. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2021. need_full_reset = true;
  2022. }
  2023. }
  2024. if (need_full_reset) {
  2025. r = amdgpu_suspend(adev);
  2026. retry:
  2027. /* Disable fb access */
  2028. if (adev->mode_info.num_crtc) {
  2029. struct amdgpu_mode_mc_save save;
  2030. amdgpu_display_stop_mc_access(adev, &save);
  2031. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2032. }
  2033. amdgpu_atombios_scratch_regs_save(adev);
  2034. r = amdgpu_asic_reset(adev);
  2035. amdgpu_atombios_scratch_regs_restore(adev);
  2036. /* post card */
  2037. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2038. if (!r) {
  2039. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2040. r = amdgpu_resume(adev);
  2041. }
  2042. }
  2043. if (!r) {
  2044. amdgpu_irq_gpu_reset_resume_helper(adev);
  2045. if (need_full_reset && amdgpu_need_backup(adev)) {
  2046. r = amdgpu_ttm_recover_gart(adev);
  2047. if (r)
  2048. DRM_ERROR("gart recovery failed!!!\n");
  2049. }
  2050. r = amdgpu_ib_ring_tests(adev);
  2051. if (r) {
  2052. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2053. r = amdgpu_suspend(adev);
  2054. need_full_reset = true;
  2055. goto retry;
  2056. }
  2057. /**
  2058. * recovery vm page tables, since we cannot depend on VRAM is
  2059. * consistent after gpu full reset.
  2060. */
  2061. if (need_full_reset && amdgpu_need_backup(adev)) {
  2062. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2063. struct amdgpu_bo *bo, *tmp;
  2064. struct dma_fence *fence = NULL, *next = NULL;
  2065. DRM_INFO("recover vram bo from shadow\n");
  2066. mutex_lock(&adev->shadow_list_lock);
  2067. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2068. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2069. if (fence) {
  2070. r = dma_fence_wait(fence, false);
  2071. if (r) {
  2072. WARN(r, "recovery from shadow isn't comleted\n");
  2073. break;
  2074. }
  2075. }
  2076. dma_fence_put(fence);
  2077. fence = next;
  2078. }
  2079. mutex_unlock(&adev->shadow_list_lock);
  2080. if (fence) {
  2081. r = dma_fence_wait(fence, false);
  2082. if (r)
  2083. WARN(r, "recovery from shadow isn't comleted\n");
  2084. }
  2085. dma_fence_put(fence);
  2086. }
  2087. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2088. struct amdgpu_ring *ring = adev->rings[i];
  2089. if (!ring)
  2090. continue;
  2091. amd_sched_job_recovery(&ring->sched);
  2092. kthread_unpark(ring->sched.thread);
  2093. }
  2094. } else {
  2095. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2096. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2097. if (adev->rings[i]) {
  2098. kthread_unpark(adev->rings[i]->sched.thread);
  2099. }
  2100. }
  2101. }
  2102. drm_helper_resume_force_mode(adev->ddev);
  2103. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2104. if (r) {
  2105. /* bad news, how to tell it to userspace ? */
  2106. dev_info(adev->dev, "GPU reset failed\n");
  2107. }
  2108. return r;
  2109. }
  2110. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2111. {
  2112. u32 mask;
  2113. int ret;
  2114. if (amdgpu_pcie_gen_cap)
  2115. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2116. if (amdgpu_pcie_lane_cap)
  2117. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2118. /* covers APUs as well */
  2119. if (pci_is_root_bus(adev->pdev->bus)) {
  2120. if (adev->pm.pcie_gen_mask == 0)
  2121. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2122. if (adev->pm.pcie_mlw_mask == 0)
  2123. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2124. return;
  2125. }
  2126. if (adev->pm.pcie_gen_mask == 0) {
  2127. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2128. if (!ret) {
  2129. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2130. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2131. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2132. if (mask & DRM_PCIE_SPEED_25)
  2133. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2134. if (mask & DRM_PCIE_SPEED_50)
  2135. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2136. if (mask & DRM_PCIE_SPEED_80)
  2137. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2138. } else {
  2139. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2140. }
  2141. }
  2142. if (adev->pm.pcie_mlw_mask == 0) {
  2143. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2144. if (!ret) {
  2145. switch (mask) {
  2146. case 32:
  2147. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2148. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2149. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2150. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2151. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2152. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2153. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2154. break;
  2155. case 16:
  2156. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2157. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2158. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2159. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2160. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2161. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2162. break;
  2163. case 12:
  2164. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2165. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2166. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2167. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2168. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2169. break;
  2170. case 8:
  2171. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2172. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2173. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2174. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2175. break;
  2176. case 4:
  2177. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2178. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2179. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2180. break;
  2181. case 2:
  2182. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2183. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2184. break;
  2185. case 1:
  2186. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2187. break;
  2188. default:
  2189. break;
  2190. }
  2191. } else {
  2192. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2193. }
  2194. }
  2195. }
  2196. /*
  2197. * Debugfs
  2198. */
  2199. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2200. const struct drm_info_list *files,
  2201. unsigned nfiles)
  2202. {
  2203. unsigned i;
  2204. for (i = 0; i < adev->debugfs_count; i++) {
  2205. if (adev->debugfs[i].files == files) {
  2206. /* Already registered */
  2207. return 0;
  2208. }
  2209. }
  2210. i = adev->debugfs_count + 1;
  2211. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2212. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2213. DRM_ERROR("Report so we increase "
  2214. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2215. return -EINVAL;
  2216. }
  2217. adev->debugfs[adev->debugfs_count].files = files;
  2218. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2219. adev->debugfs_count = i;
  2220. #if defined(CONFIG_DEBUG_FS)
  2221. drm_debugfs_create_files(files, nfiles,
  2222. adev->ddev->control->debugfs_root,
  2223. adev->ddev->control);
  2224. drm_debugfs_create_files(files, nfiles,
  2225. adev->ddev->primary->debugfs_root,
  2226. adev->ddev->primary);
  2227. #endif
  2228. return 0;
  2229. }
  2230. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
  2231. {
  2232. #if defined(CONFIG_DEBUG_FS)
  2233. unsigned i;
  2234. for (i = 0; i < adev->debugfs_count; i++) {
  2235. drm_debugfs_remove_files(adev->debugfs[i].files,
  2236. adev->debugfs[i].num_files,
  2237. adev->ddev->control);
  2238. drm_debugfs_remove_files(adev->debugfs[i].files,
  2239. adev->debugfs[i].num_files,
  2240. adev->ddev->primary);
  2241. }
  2242. #endif
  2243. }
  2244. #if defined(CONFIG_DEBUG_FS)
  2245. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2246. size_t size, loff_t *pos)
  2247. {
  2248. struct amdgpu_device *adev = f->f_inode->i_private;
  2249. ssize_t result = 0;
  2250. int r;
  2251. bool pm_pg_lock, use_bank;
  2252. unsigned instance_bank, sh_bank, se_bank;
  2253. if (size & 0x3 || *pos & 0x3)
  2254. return -EINVAL;
  2255. /* are we reading registers for which a PG lock is necessary? */
  2256. pm_pg_lock = (*pos >> 23) & 1;
  2257. if (*pos & (1ULL << 62)) {
  2258. se_bank = (*pos >> 24) & 0x3FF;
  2259. sh_bank = (*pos >> 34) & 0x3FF;
  2260. instance_bank = (*pos >> 44) & 0x3FF;
  2261. if (se_bank == 0x3FF)
  2262. se_bank = 0xFFFFFFFF;
  2263. if (sh_bank == 0x3FF)
  2264. sh_bank = 0xFFFFFFFF;
  2265. if (instance_bank == 0x3FF)
  2266. instance_bank = 0xFFFFFFFF;
  2267. use_bank = 1;
  2268. } else {
  2269. use_bank = 0;
  2270. }
  2271. *pos &= 0x3FFFF;
  2272. if (use_bank) {
  2273. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2274. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2275. return -EINVAL;
  2276. mutex_lock(&adev->grbm_idx_mutex);
  2277. amdgpu_gfx_select_se_sh(adev, se_bank,
  2278. sh_bank, instance_bank);
  2279. }
  2280. if (pm_pg_lock)
  2281. mutex_lock(&adev->pm.mutex);
  2282. while (size) {
  2283. uint32_t value;
  2284. if (*pos > adev->rmmio_size)
  2285. goto end;
  2286. value = RREG32(*pos >> 2);
  2287. r = put_user(value, (uint32_t *)buf);
  2288. if (r) {
  2289. result = r;
  2290. goto end;
  2291. }
  2292. result += 4;
  2293. buf += 4;
  2294. *pos += 4;
  2295. size -= 4;
  2296. }
  2297. end:
  2298. if (use_bank) {
  2299. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2300. mutex_unlock(&adev->grbm_idx_mutex);
  2301. }
  2302. if (pm_pg_lock)
  2303. mutex_unlock(&adev->pm.mutex);
  2304. return result;
  2305. }
  2306. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2307. size_t size, loff_t *pos)
  2308. {
  2309. struct amdgpu_device *adev = f->f_inode->i_private;
  2310. ssize_t result = 0;
  2311. int r;
  2312. bool pm_pg_lock, use_bank;
  2313. unsigned instance_bank, sh_bank, se_bank;
  2314. if (size & 0x3 || *pos & 0x3)
  2315. return -EINVAL;
  2316. /* are we reading registers for which a PG lock is necessary? */
  2317. pm_pg_lock = (*pos >> 23) & 1;
  2318. if (*pos & (1ULL << 62)) {
  2319. se_bank = (*pos >> 24) & 0x3FF;
  2320. sh_bank = (*pos >> 34) & 0x3FF;
  2321. instance_bank = (*pos >> 44) & 0x3FF;
  2322. if (se_bank == 0x3FF)
  2323. se_bank = 0xFFFFFFFF;
  2324. if (sh_bank == 0x3FF)
  2325. sh_bank = 0xFFFFFFFF;
  2326. if (instance_bank == 0x3FF)
  2327. instance_bank = 0xFFFFFFFF;
  2328. use_bank = 1;
  2329. } else {
  2330. use_bank = 0;
  2331. }
  2332. *pos &= 0x3FFFF;
  2333. if (use_bank) {
  2334. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2335. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2336. return -EINVAL;
  2337. mutex_lock(&adev->grbm_idx_mutex);
  2338. amdgpu_gfx_select_se_sh(adev, se_bank,
  2339. sh_bank, instance_bank);
  2340. }
  2341. if (pm_pg_lock)
  2342. mutex_lock(&adev->pm.mutex);
  2343. while (size) {
  2344. uint32_t value;
  2345. if (*pos > adev->rmmio_size)
  2346. return result;
  2347. r = get_user(value, (uint32_t *)buf);
  2348. if (r)
  2349. return r;
  2350. WREG32(*pos >> 2, value);
  2351. result += 4;
  2352. buf += 4;
  2353. *pos += 4;
  2354. size -= 4;
  2355. }
  2356. if (use_bank) {
  2357. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2358. mutex_unlock(&adev->grbm_idx_mutex);
  2359. }
  2360. if (pm_pg_lock)
  2361. mutex_unlock(&adev->pm.mutex);
  2362. return result;
  2363. }
  2364. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2365. size_t size, loff_t *pos)
  2366. {
  2367. struct amdgpu_device *adev = f->f_inode->i_private;
  2368. ssize_t result = 0;
  2369. int r;
  2370. if (size & 0x3 || *pos & 0x3)
  2371. return -EINVAL;
  2372. while (size) {
  2373. uint32_t value;
  2374. value = RREG32_PCIE(*pos >> 2);
  2375. r = put_user(value, (uint32_t *)buf);
  2376. if (r)
  2377. return r;
  2378. result += 4;
  2379. buf += 4;
  2380. *pos += 4;
  2381. size -= 4;
  2382. }
  2383. return result;
  2384. }
  2385. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2386. size_t size, loff_t *pos)
  2387. {
  2388. struct amdgpu_device *adev = f->f_inode->i_private;
  2389. ssize_t result = 0;
  2390. int r;
  2391. if (size & 0x3 || *pos & 0x3)
  2392. return -EINVAL;
  2393. while (size) {
  2394. uint32_t value;
  2395. r = get_user(value, (uint32_t *)buf);
  2396. if (r)
  2397. return r;
  2398. WREG32_PCIE(*pos >> 2, value);
  2399. result += 4;
  2400. buf += 4;
  2401. *pos += 4;
  2402. size -= 4;
  2403. }
  2404. return result;
  2405. }
  2406. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2407. size_t size, loff_t *pos)
  2408. {
  2409. struct amdgpu_device *adev = f->f_inode->i_private;
  2410. ssize_t result = 0;
  2411. int r;
  2412. if (size & 0x3 || *pos & 0x3)
  2413. return -EINVAL;
  2414. while (size) {
  2415. uint32_t value;
  2416. value = RREG32_DIDT(*pos >> 2);
  2417. r = put_user(value, (uint32_t *)buf);
  2418. if (r)
  2419. return r;
  2420. result += 4;
  2421. buf += 4;
  2422. *pos += 4;
  2423. size -= 4;
  2424. }
  2425. return result;
  2426. }
  2427. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2428. size_t size, loff_t *pos)
  2429. {
  2430. struct amdgpu_device *adev = f->f_inode->i_private;
  2431. ssize_t result = 0;
  2432. int r;
  2433. if (size & 0x3 || *pos & 0x3)
  2434. return -EINVAL;
  2435. while (size) {
  2436. uint32_t value;
  2437. r = get_user(value, (uint32_t *)buf);
  2438. if (r)
  2439. return r;
  2440. WREG32_DIDT(*pos >> 2, value);
  2441. result += 4;
  2442. buf += 4;
  2443. *pos += 4;
  2444. size -= 4;
  2445. }
  2446. return result;
  2447. }
  2448. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2449. size_t size, loff_t *pos)
  2450. {
  2451. struct amdgpu_device *adev = f->f_inode->i_private;
  2452. ssize_t result = 0;
  2453. int r;
  2454. if (size & 0x3 || *pos & 0x3)
  2455. return -EINVAL;
  2456. while (size) {
  2457. uint32_t value;
  2458. value = RREG32_SMC(*pos);
  2459. r = put_user(value, (uint32_t *)buf);
  2460. if (r)
  2461. return r;
  2462. result += 4;
  2463. buf += 4;
  2464. *pos += 4;
  2465. size -= 4;
  2466. }
  2467. return result;
  2468. }
  2469. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2470. size_t size, loff_t *pos)
  2471. {
  2472. struct amdgpu_device *adev = f->f_inode->i_private;
  2473. ssize_t result = 0;
  2474. int r;
  2475. if (size & 0x3 || *pos & 0x3)
  2476. return -EINVAL;
  2477. while (size) {
  2478. uint32_t value;
  2479. r = get_user(value, (uint32_t *)buf);
  2480. if (r)
  2481. return r;
  2482. WREG32_SMC(*pos, value);
  2483. result += 4;
  2484. buf += 4;
  2485. *pos += 4;
  2486. size -= 4;
  2487. }
  2488. return result;
  2489. }
  2490. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2491. size_t size, loff_t *pos)
  2492. {
  2493. struct amdgpu_device *adev = f->f_inode->i_private;
  2494. ssize_t result = 0;
  2495. int r;
  2496. uint32_t *config, no_regs = 0;
  2497. if (size & 0x3 || *pos & 0x3)
  2498. return -EINVAL;
  2499. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2500. if (!config)
  2501. return -ENOMEM;
  2502. /* version, increment each time something is added */
  2503. config[no_regs++] = 2;
  2504. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2505. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2506. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2507. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2508. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2509. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2510. config[no_regs++] = adev->gfx.config.max_gprs;
  2511. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2512. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2513. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2514. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2515. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2516. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2517. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2518. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2519. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2520. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2521. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2522. config[no_regs++] = adev->gfx.config.num_gpus;
  2523. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2524. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2525. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2526. config[no_regs++] = adev->gfx.config.num_rbs;
  2527. /* rev==1 */
  2528. config[no_regs++] = adev->rev_id;
  2529. config[no_regs++] = adev->pg_flags;
  2530. config[no_regs++] = adev->cg_flags;
  2531. /* rev==2 */
  2532. config[no_regs++] = adev->family;
  2533. config[no_regs++] = adev->external_rev_id;
  2534. while (size && (*pos < no_regs * 4)) {
  2535. uint32_t value;
  2536. value = config[*pos >> 2];
  2537. r = put_user(value, (uint32_t *)buf);
  2538. if (r) {
  2539. kfree(config);
  2540. return r;
  2541. }
  2542. result += 4;
  2543. buf += 4;
  2544. *pos += 4;
  2545. size -= 4;
  2546. }
  2547. kfree(config);
  2548. return result;
  2549. }
  2550. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  2551. size_t size, loff_t *pos)
  2552. {
  2553. struct amdgpu_device *adev = f->f_inode->i_private;
  2554. int idx, r;
  2555. int32_t value;
  2556. if (size != 4 || *pos & 0x3)
  2557. return -EINVAL;
  2558. /* convert offset to sensor number */
  2559. idx = *pos >> 2;
  2560. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  2561. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &value);
  2562. else
  2563. return -EINVAL;
  2564. if (!r)
  2565. r = put_user(value, (int32_t *)buf);
  2566. return !r ? 4 : r;
  2567. }
  2568. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  2569. size_t size, loff_t *pos)
  2570. {
  2571. struct amdgpu_device *adev = f->f_inode->i_private;
  2572. int r, x;
  2573. ssize_t result=0;
  2574. uint32_t offset, se, sh, cu, wave, simd, data[32];
  2575. if (size & 3 || *pos & 3)
  2576. return -EINVAL;
  2577. /* decode offset */
  2578. offset = (*pos & 0x7F);
  2579. se = ((*pos >> 7) & 0xFF);
  2580. sh = ((*pos >> 15) & 0xFF);
  2581. cu = ((*pos >> 23) & 0xFF);
  2582. wave = ((*pos >> 31) & 0xFF);
  2583. simd = ((*pos >> 37) & 0xFF);
  2584. /* switch to the specific se/sh/cu */
  2585. mutex_lock(&adev->grbm_idx_mutex);
  2586. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  2587. x = 0;
  2588. if (adev->gfx.funcs->read_wave_data)
  2589. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  2590. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  2591. mutex_unlock(&adev->grbm_idx_mutex);
  2592. if (!x)
  2593. return -EINVAL;
  2594. while (size && (offset < x * 4)) {
  2595. uint32_t value;
  2596. value = data[offset >> 2];
  2597. r = put_user(value, (uint32_t *)buf);
  2598. if (r)
  2599. return r;
  2600. result += 4;
  2601. buf += 4;
  2602. offset += 4;
  2603. size -= 4;
  2604. }
  2605. return result;
  2606. }
  2607. static const struct file_operations amdgpu_debugfs_regs_fops = {
  2608. .owner = THIS_MODULE,
  2609. .read = amdgpu_debugfs_regs_read,
  2610. .write = amdgpu_debugfs_regs_write,
  2611. .llseek = default_llseek
  2612. };
  2613. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  2614. .owner = THIS_MODULE,
  2615. .read = amdgpu_debugfs_regs_didt_read,
  2616. .write = amdgpu_debugfs_regs_didt_write,
  2617. .llseek = default_llseek
  2618. };
  2619. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  2620. .owner = THIS_MODULE,
  2621. .read = amdgpu_debugfs_regs_pcie_read,
  2622. .write = amdgpu_debugfs_regs_pcie_write,
  2623. .llseek = default_llseek
  2624. };
  2625. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  2626. .owner = THIS_MODULE,
  2627. .read = amdgpu_debugfs_regs_smc_read,
  2628. .write = amdgpu_debugfs_regs_smc_write,
  2629. .llseek = default_llseek
  2630. };
  2631. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  2632. .owner = THIS_MODULE,
  2633. .read = amdgpu_debugfs_gca_config_read,
  2634. .llseek = default_llseek
  2635. };
  2636. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  2637. .owner = THIS_MODULE,
  2638. .read = amdgpu_debugfs_sensor_read,
  2639. .llseek = default_llseek
  2640. };
  2641. static const struct file_operations amdgpu_debugfs_wave_fops = {
  2642. .owner = THIS_MODULE,
  2643. .read = amdgpu_debugfs_wave_read,
  2644. .llseek = default_llseek
  2645. };
  2646. static const struct file_operations *debugfs_regs[] = {
  2647. &amdgpu_debugfs_regs_fops,
  2648. &amdgpu_debugfs_regs_didt_fops,
  2649. &amdgpu_debugfs_regs_pcie_fops,
  2650. &amdgpu_debugfs_regs_smc_fops,
  2651. &amdgpu_debugfs_gca_config_fops,
  2652. &amdgpu_debugfs_sensors_fops,
  2653. &amdgpu_debugfs_wave_fops,
  2654. };
  2655. static const char *debugfs_regs_names[] = {
  2656. "amdgpu_regs",
  2657. "amdgpu_regs_didt",
  2658. "amdgpu_regs_pcie",
  2659. "amdgpu_regs_smc",
  2660. "amdgpu_gca_config",
  2661. "amdgpu_sensors",
  2662. "amdgpu_wave",
  2663. };
  2664. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2665. {
  2666. struct drm_minor *minor = adev->ddev->primary;
  2667. struct dentry *ent, *root = minor->debugfs_root;
  2668. unsigned i, j;
  2669. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2670. ent = debugfs_create_file(debugfs_regs_names[i],
  2671. S_IFREG | S_IRUGO, root,
  2672. adev, debugfs_regs[i]);
  2673. if (IS_ERR(ent)) {
  2674. for (j = 0; j < i; j++) {
  2675. debugfs_remove(adev->debugfs_regs[i]);
  2676. adev->debugfs_regs[i] = NULL;
  2677. }
  2678. return PTR_ERR(ent);
  2679. }
  2680. if (!i)
  2681. i_size_write(ent->d_inode, adev->rmmio_size);
  2682. adev->debugfs_regs[i] = ent;
  2683. }
  2684. return 0;
  2685. }
  2686. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  2687. {
  2688. unsigned i;
  2689. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2690. if (adev->debugfs_regs[i]) {
  2691. debugfs_remove(adev->debugfs_regs[i]);
  2692. adev->debugfs_regs[i] = NULL;
  2693. }
  2694. }
  2695. }
  2696. int amdgpu_debugfs_init(struct drm_minor *minor)
  2697. {
  2698. return 0;
  2699. }
  2700. void amdgpu_debugfs_cleanup(struct drm_minor *minor)
  2701. {
  2702. }
  2703. #else
  2704. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2705. {
  2706. return 0;
  2707. }
  2708. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  2709. #endif