qcom-timer.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /*
  2. *
  3. * Copyright (C) 2007 Google, Inc.
  4. * Copyright (c) 2009-2012,2014, The Linux Foundation. All rights reserved.
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #include <linux/clocksource.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/cpu.h>
  19. #include <linux/init.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/sched_clock.h>
  27. #include <asm/delay.h>
  28. #define TIMER_MATCH_VAL 0x0000
  29. #define TIMER_COUNT_VAL 0x0004
  30. #define TIMER_ENABLE 0x0008
  31. #define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
  32. #define TIMER_ENABLE_EN BIT(0)
  33. #define TIMER_CLEAR 0x000C
  34. #define DGT_CLK_CTL 0x10
  35. #define DGT_CLK_CTL_DIV_4 0x3
  36. #define TIMER_STS_GPT0_CLR_PEND BIT(10)
  37. #define GPT_HZ 32768
  38. static void __iomem *event_base;
  39. static void __iomem *sts_base;
  40. static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
  41. {
  42. struct clock_event_device *evt = dev_id;
  43. /* Stop the timer tick */
  44. if (clockevent_state_oneshot(evt)) {
  45. u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  46. ctrl &= ~TIMER_ENABLE_EN;
  47. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  48. }
  49. evt->event_handler(evt);
  50. return IRQ_HANDLED;
  51. }
  52. static int msm_timer_set_next_event(unsigned long cycles,
  53. struct clock_event_device *evt)
  54. {
  55. u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  56. ctrl &= ~TIMER_ENABLE_EN;
  57. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  58. writel_relaxed(ctrl, event_base + TIMER_CLEAR);
  59. writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
  60. if (sts_base)
  61. while (readl_relaxed(sts_base) & TIMER_STS_GPT0_CLR_PEND)
  62. cpu_relax();
  63. writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
  64. return 0;
  65. }
  66. static int msm_timer_shutdown(struct clock_event_device *evt)
  67. {
  68. u32 ctrl;
  69. ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  70. ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
  71. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  72. return 0;
  73. }
  74. static struct clock_event_device __percpu *msm_evt;
  75. static void __iomem *source_base;
  76. static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
  77. {
  78. return readl_relaxed(source_base + TIMER_COUNT_VAL);
  79. }
  80. static struct clocksource msm_clocksource = {
  81. .name = "dg_timer",
  82. .rating = 300,
  83. .read = msm_read_timer_count,
  84. .mask = CLOCKSOURCE_MASK(32),
  85. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  86. };
  87. static int msm_timer_irq;
  88. static int msm_timer_has_ppi;
  89. static int msm_local_timer_setup(struct clock_event_device *evt)
  90. {
  91. int cpu = smp_processor_id();
  92. int err;
  93. evt->irq = msm_timer_irq;
  94. evt->name = "msm_timer";
  95. evt->features = CLOCK_EVT_FEAT_ONESHOT;
  96. evt->rating = 200;
  97. evt->set_state_shutdown = msm_timer_shutdown;
  98. evt->set_state_oneshot = msm_timer_shutdown;
  99. evt->tick_resume = msm_timer_shutdown;
  100. evt->set_next_event = msm_timer_set_next_event;
  101. evt->cpumask = cpumask_of(cpu);
  102. clockevents_config_and_register(evt, GPT_HZ, 4, 0xffffffff);
  103. if (msm_timer_has_ppi) {
  104. enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
  105. } else {
  106. err = request_irq(evt->irq, msm_timer_interrupt,
  107. IRQF_TIMER | IRQF_NOBALANCING |
  108. IRQF_TRIGGER_RISING, "gp_timer", evt);
  109. if (err)
  110. pr_err("request_irq failed\n");
  111. }
  112. return 0;
  113. }
  114. static void msm_local_timer_stop(struct clock_event_device *evt)
  115. {
  116. evt->set_state_shutdown(evt);
  117. disable_percpu_irq(evt->irq);
  118. }
  119. static int msm_timer_cpu_notify(struct notifier_block *self,
  120. unsigned long action, void *hcpu)
  121. {
  122. /*
  123. * Grab cpu pointer in each case to avoid spurious
  124. * preemptible warnings
  125. */
  126. switch (action & ~CPU_TASKS_FROZEN) {
  127. case CPU_STARTING:
  128. msm_local_timer_setup(this_cpu_ptr(msm_evt));
  129. break;
  130. case CPU_DYING:
  131. msm_local_timer_stop(this_cpu_ptr(msm_evt));
  132. break;
  133. }
  134. return NOTIFY_OK;
  135. }
  136. static struct notifier_block msm_timer_cpu_nb = {
  137. .notifier_call = msm_timer_cpu_notify,
  138. };
  139. static u64 notrace msm_sched_clock_read(void)
  140. {
  141. return msm_clocksource.read(&msm_clocksource);
  142. }
  143. static unsigned long msm_read_current_timer(void)
  144. {
  145. return msm_clocksource.read(&msm_clocksource);
  146. }
  147. static struct delay_timer msm_delay_timer = {
  148. .read_current_timer = msm_read_current_timer,
  149. };
  150. static int __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
  151. bool percpu)
  152. {
  153. struct clocksource *cs = &msm_clocksource;
  154. int res = 0;
  155. msm_timer_irq = irq;
  156. msm_timer_has_ppi = percpu;
  157. msm_evt = alloc_percpu(struct clock_event_device);
  158. if (!msm_evt) {
  159. pr_err("memory allocation failed for clockevents\n");
  160. goto err;
  161. }
  162. if (percpu)
  163. res = request_percpu_irq(irq, msm_timer_interrupt,
  164. "gp_timer", msm_evt);
  165. if (res) {
  166. pr_err("request_percpu_irq failed\n");
  167. } else {
  168. res = register_cpu_notifier(&msm_timer_cpu_nb);
  169. if (res) {
  170. free_percpu_irq(irq, msm_evt);
  171. goto err;
  172. }
  173. /* Immediately configure the timer on the boot CPU */
  174. msm_local_timer_setup(raw_cpu_ptr(msm_evt));
  175. }
  176. err:
  177. writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
  178. res = clocksource_register_hz(cs, dgt_hz);
  179. if (res)
  180. pr_err("clocksource_register failed\n");
  181. sched_clock_register(msm_sched_clock_read, sched_bits, dgt_hz);
  182. msm_delay_timer.freq = dgt_hz;
  183. register_current_timer_delay(&msm_delay_timer);
  184. return res;
  185. }
  186. static int __init msm_dt_timer_init(struct device_node *np)
  187. {
  188. u32 freq;
  189. int irq, ret;
  190. struct resource res;
  191. u32 percpu_offset;
  192. void __iomem *base;
  193. void __iomem *cpu0_base;
  194. base = of_iomap(np, 0);
  195. if (!base) {
  196. pr_err("Failed to map event base\n");
  197. return -ENXIO;
  198. }
  199. /* We use GPT0 for the clockevent */
  200. irq = irq_of_parse_and_map(np, 1);
  201. if (irq <= 0) {
  202. pr_err("Can't get irq\n");
  203. return -EINVAL;
  204. }
  205. /* We use CPU0's DGT for the clocksource */
  206. if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
  207. percpu_offset = 0;
  208. ret = of_address_to_resource(np, 0, &res);
  209. if (ret) {
  210. pr_err("Failed to parse DGT resource\n");
  211. return ret;
  212. }
  213. cpu0_base = ioremap(res.start + percpu_offset, resource_size(&res));
  214. if (!cpu0_base) {
  215. pr_err("Failed to map source base\n");
  216. return -EINVAL;
  217. }
  218. if (of_property_read_u32(np, "clock-frequency", &freq)) {
  219. pr_err("Unknown frequency\n");
  220. return -EINVAL;
  221. }
  222. event_base = base + 0x4;
  223. sts_base = base + 0x88;
  224. source_base = cpu0_base + 0x24;
  225. freq /= 4;
  226. writel_relaxed(DGT_CLK_CTL_DIV_4, source_base + DGT_CLK_CTL);
  227. return msm_timer_init(freq, 32, irq, !!percpu_offset);
  228. }
  229. CLOCKSOURCE_OF_DECLARE(kpss_timer, "qcom,kpss-timer", msm_dt_timer_init);
  230. CLOCKSOURCE_OF_DECLARE(scss_timer, "qcom,scss-timer", msm_dt_timer_init);