uvd_v6_0.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  40. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static int uvd_v6_0_start(struct amdgpu_device *adev);
  42. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  43. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  44. static int uvd_v6_0_set_clockgating_state(void *handle,
  45. enum amd_clockgating_state state);
  46. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  47. bool enable);
  48. /**
  49. * uvd_v6_0_enc_support - get encode support status
  50. *
  51. * @adev: amdgpu_device pointer
  52. *
  53. * Returns the current hardware encode support status
  54. */
  55. static inline bool uvd_v6_0_enc_support(struct amdgpu_device *adev)
  56. {
  57. return ((adev->asic_type >= CHIP_POLARIS10) && (adev->asic_type <= CHIP_POLARIS12));
  58. }
  59. /**
  60. * uvd_v6_0_ring_get_rptr - get read pointer
  61. *
  62. * @ring: amdgpu_ring pointer
  63. *
  64. * Returns the current hardware read pointer
  65. */
  66. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  67. {
  68. struct amdgpu_device *adev = ring->adev;
  69. return RREG32(mmUVD_RBC_RB_RPTR);
  70. }
  71. /**
  72. * uvd_v6_0_enc_ring_get_rptr - get enc read pointer
  73. *
  74. * @ring: amdgpu_ring pointer
  75. *
  76. * Returns the current hardware enc read pointer
  77. */
  78. static uint64_t uvd_v6_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  79. {
  80. struct amdgpu_device *adev = ring->adev;
  81. if (ring == &adev->uvd.ring_enc[0])
  82. return RREG32(mmUVD_RB_RPTR);
  83. else
  84. return RREG32(mmUVD_RB_RPTR2);
  85. }
  86. /**
  87. * uvd_v6_0_ring_get_wptr - get write pointer
  88. *
  89. * @ring: amdgpu_ring pointer
  90. *
  91. * Returns the current hardware write pointer
  92. */
  93. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  94. {
  95. struct amdgpu_device *adev = ring->adev;
  96. return RREG32(mmUVD_RBC_RB_WPTR);
  97. }
  98. /**
  99. * uvd_v6_0_enc_ring_get_wptr - get enc write pointer
  100. *
  101. * @ring: amdgpu_ring pointer
  102. *
  103. * Returns the current hardware enc write pointer
  104. */
  105. static uint64_t uvd_v6_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  106. {
  107. struct amdgpu_device *adev = ring->adev;
  108. if (ring == &adev->uvd.ring_enc[0])
  109. return RREG32(mmUVD_RB_WPTR);
  110. else
  111. return RREG32(mmUVD_RB_WPTR2);
  112. }
  113. /**
  114. * uvd_v6_0_ring_set_wptr - set write pointer
  115. *
  116. * @ring: amdgpu_ring pointer
  117. *
  118. * Commits the write pointer to the hardware
  119. */
  120. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  121. {
  122. struct amdgpu_device *adev = ring->adev;
  123. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  124. }
  125. /**
  126. * uvd_v6_0_enc_ring_set_wptr - set enc write pointer
  127. *
  128. * @ring: amdgpu_ring pointer
  129. *
  130. * Commits the enc write pointer to the hardware
  131. */
  132. static void uvd_v6_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  133. {
  134. struct amdgpu_device *adev = ring->adev;
  135. if (ring == &adev->uvd.ring_enc[0])
  136. WREG32(mmUVD_RB_WPTR,
  137. lower_32_bits(ring->wptr));
  138. else
  139. WREG32(mmUVD_RB_WPTR2,
  140. lower_32_bits(ring->wptr));
  141. }
  142. /**
  143. * uvd_v6_0_enc_ring_test_ring - test if UVD ENC ring is working
  144. *
  145. * @ring: the engine to test on
  146. *
  147. */
  148. static int uvd_v6_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  149. {
  150. struct amdgpu_device *adev = ring->adev;
  151. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  152. unsigned i;
  153. int r;
  154. r = amdgpu_ring_alloc(ring, 16);
  155. if (r) {
  156. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  157. ring->idx, r);
  158. return r;
  159. }
  160. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  161. amdgpu_ring_commit(ring);
  162. for (i = 0; i < adev->usec_timeout; i++) {
  163. if (amdgpu_ring_get_rptr(ring) != rptr)
  164. break;
  165. DRM_UDELAY(1);
  166. }
  167. if (i < adev->usec_timeout) {
  168. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  169. ring->idx, i);
  170. } else {
  171. DRM_ERROR("amdgpu: ring %d test failed\n",
  172. ring->idx);
  173. r = -ETIMEDOUT;
  174. }
  175. return r;
  176. }
  177. /**
  178. * uvd_v6_0_enc_get_create_msg - generate a UVD ENC create msg
  179. *
  180. * @adev: amdgpu_device pointer
  181. * @ring: ring we should submit the msg to
  182. * @handle: session handle to use
  183. * @fence: optional fence to return
  184. *
  185. * Open up a stream for HW test
  186. */
  187. static int uvd_v6_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  188. struct dma_fence **fence)
  189. {
  190. const unsigned ib_size_dw = 16;
  191. struct amdgpu_job *job;
  192. struct amdgpu_ib *ib;
  193. struct dma_fence *f = NULL;
  194. uint64_t dummy;
  195. int i, r;
  196. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  197. if (r)
  198. return r;
  199. ib = &job->ibs[0];
  200. dummy = ib->gpu_addr + 1024;
  201. ib->length_dw = 0;
  202. ib->ptr[ib->length_dw++] = 0x00000018;
  203. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  204. ib->ptr[ib->length_dw++] = handle;
  205. ib->ptr[ib->length_dw++] = 0x00010000;
  206. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  207. ib->ptr[ib->length_dw++] = dummy;
  208. ib->ptr[ib->length_dw++] = 0x00000014;
  209. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  210. ib->ptr[ib->length_dw++] = 0x0000001c;
  211. ib->ptr[ib->length_dw++] = 0x00000001;
  212. ib->ptr[ib->length_dw++] = 0x00000000;
  213. ib->ptr[ib->length_dw++] = 0x00000008;
  214. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  215. for (i = ib->length_dw; i < ib_size_dw; ++i)
  216. ib->ptr[i] = 0x0;
  217. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  218. job->fence = dma_fence_get(f);
  219. if (r)
  220. goto err;
  221. amdgpu_job_free(job);
  222. if (fence)
  223. *fence = dma_fence_get(f);
  224. dma_fence_put(f);
  225. return 0;
  226. err:
  227. amdgpu_job_free(job);
  228. return r;
  229. }
  230. /**
  231. * uvd_v6_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  232. *
  233. * @adev: amdgpu_device pointer
  234. * @ring: ring we should submit the msg to
  235. * @handle: session handle to use
  236. * @fence: optional fence to return
  237. *
  238. * Close up a stream for HW test or if userspace failed to do so
  239. */
  240. int uvd_v6_0_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  241. bool direct, struct dma_fence **fence)
  242. {
  243. const unsigned ib_size_dw = 16;
  244. struct amdgpu_job *job;
  245. struct amdgpu_ib *ib;
  246. struct dma_fence *f = NULL;
  247. uint64_t dummy;
  248. int i, r;
  249. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  250. if (r)
  251. return r;
  252. ib = &job->ibs[0];
  253. dummy = ib->gpu_addr + 1024;
  254. ib->length_dw = 0;
  255. ib->ptr[ib->length_dw++] = 0x00000018;
  256. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  257. ib->ptr[ib->length_dw++] = handle;
  258. ib->ptr[ib->length_dw++] = 0x00010000;
  259. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  260. ib->ptr[ib->length_dw++] = dummy;
  261. ib->ptr[ib->length_dw++] = 0x00000014;
  262. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  263. ib->ptr[ib->length_dw++] = 0x0000001c;
  264. ib->ptr[ib->length_dw++] = 0x00000001;
  265. ib->ptr[ib->length_dw++] = 0x00000000;
  266. ib->ptr[ib->length_dw++] = 0x00000008;
  267. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  268. for (i = ib->length_dw; i < ib_size_dw; ++i)
  269. ib->ptr[i] = 0x0;
  270. if (direct) {
  271. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  272. job->fence = dma_fence_get(f);
  273. if (r)
  274. goto err;
  275. amdgpu_job_free(job);
  276. } else {
  277. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  278. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  279. if (r)
  280. goto err;
  281. }
  282. if (fence)
  283. *fence = dma_fence_get(f);
  284. dma_fence_put(f);
  285. return 0;
  286. err:
  287. amdgpu_job_free(job);
  288. return r;
  289. }
  290. /**
  291. * uvd_v6_0_enc_ring_test_ib - test if UVD ENC IBs are working
  292. *
  293. * @ring: the engine to test on
  294. *
  295. */
  296. static int uvd_v6_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  297. {
  298. struct dma_fence *fence = NULL;
  299. long r;
  300. r = uvd_v6_0_enc_get_create_msg(ring, 1, NULL);
  301. if (r) {
  302. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  303. goto error;
  304. }
  305. r = uvd_v6_0_enc_get_destroy_msg(ring, 1, true, &fence);
  306. if (r) {
  307. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  308. goto error;
  309. }
  310. r = dma_fence_wait_timeout(fence, false, timeout);
  311. if (r == 0) {
  312. DRM_ERROR("amdgpu: IB test timed out.\n");
  313. r = -ETIMEDOUT;
  314. } else if (r < 0) {
  315. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  316. } else {
  317. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  318. r = 0;
  319. }
  320. error:
  321. dma_fence_put(fence);
  322. return r;
  323. }
  324. static int uvd_v6_0_early_init(void *handle)
  325. {
  326. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  327. uvd_v6_0_set_ring_funcs(adev);
  328. if (uvd_v6_0_enc_support(adev)) {
  329. adev->uvd.num_enc_rings = 2;
  330. uvd_v6_0_set_enc_ring_funcs(adev);
  331. }
  332. uvd_v6_0_set_irq_funcs(adev);
  333. return 0;
  334. }
  335. static int uvd_v6_0_sw_init(void *handle)
  336. {
  337. struct amdgpu_ring *ring;
  338. int i, r;
  339. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  340. /* UVD TRAP */
  341. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.irq);
  342. if (r)
  343. return r;
  344. /* UVD ENC TRAP */
  345. if (uvd_v6_0_enc_support(adev)) {
  346. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  347. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + 119, &adev->uvd.irq);
  348. if (r)
  349. return r;
  350. }
  351. }
  352. r = amdgpu_uvd_sw_init(adev);
  353. if (r)
  354. return r;
  355. if (uvd_v6_0_enc_support(adev)) {
  356. struct amd_sched_rq *rq;
  357. ring = &adev->uvd.ring_enc[0];
  358. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  359. r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity_enc,
  360. rq, amdgpu_sched_jobs);
  361. if (r) {
  362. DRM_ERROR("Failed setting up UVD ENC run queue.\n");
  363. return r;
  364. }
  365. }
  366. r = amdgpu_uvd_resume(adev);
  367. if (r)
  368. return r;
  369. ring = &adev->uvd.ring;
  370. sprintf(ring->name, "uvd");
  371. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  372. if (r)
  373. return r;
  374. if (uvd_v6_0_enc_support(adev)) {
  375. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  376. ring = &adev->uvd.ring_enc[i];
  377. sprintf(ring->name, "uvd_enc%d", i);
  378. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  379. if (r)
  380. return r;
  381. }
  382. }
  383. return r;
  384. }
  385. static int uvd_v6_0_sw_fini(void *handle)
  386. {
  387. int i, r;
  388. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  389. r = amdgpu_uvd_suspend(adev);
  390. if (r)
  391. return r;
  392. if (uvd_v6_0_enc_support(adev)) {
  393. amd_sched_entity_fini(&adev->uvd.ring_enc[0].sched, &adev->uvd.entity_enc);
  394. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  395. amdgpu_ring_fini(&adev->uvd.ring_enc[i]);
  396. }
  397. return amdgpu_uvd_sw_fini(adev);
  398. }
  399. /**
  400. * uvd_v6_0_hw_init - start and test UVD block
  401. *
  402. * @adev: amdgpu_device pointer
  403. *
  404. * Initialize the hardware, boot up the VCPU and do some testing
  405. */
  406. static int uvd_v6_0_hw_init(void *handle)
  407. {
  408. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  409. struct amdgpu_ring *ring = &adev->uvd.ring;
  410. uint32_t tmp;
  411. int i, r;
  412. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  413. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  414. uvd_v6_0_enable_mgcg(adev, true);
  415. ring->ready = true;
  416. r = amdgpu_ring_test_ring(ring);
  417. if (r) {
  418. ring->ready = false;
  419. goto done;
  420. }
  421. r = amdgpu_ring_alloc(ring, 10);
  422. if (r) {
  423. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  424. goto done;
  425. }
  426. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  427. amdgpu_ring_write(ring, tmp);
  428. amdgpu_ring_write(ring, 0xFFFFF);
  429. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  430. amdgpu_ring_write(ring, tmp);
  431. amdgpu_ring_write(ring, 0xFFFFF);
  432. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  433. amdgpu_ring_write(ring, tmp);
  434. amdgpu_ring_write(ring, 0xFFFFF);
  435. /* Clear timeout status bits */
  436. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  437. amdgpu_ring_write(ring, 0x8);
  438. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  439. amdgpu_ring_write(ring, 3);
  440. amdgpu_ring_commit(ring);
  441. if (uvd_v6_0_enc_support(adev)) {
  442. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  443. ring = &adev->uvd.ring_enc[i];
  444. ring->ready = true;
  445. r = amdgpu_ring_test_ring(ring);
  446. if (r) {
  447. ring->ready = false;
  448. goto done;
  449. }
  450. }
  451. }
  452. done:
  453. if (!r) {
  454. if (uvd_v6_0_enc_support(adev))
  455. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  456. else
  457. DRM_INFO("UVD initialized successfully.\n");
  458. }
  459. return r;
  460. }
  461. /**
  462. * uvd_v6_0_hw_fini - stop the hardware block
  463. *
  464. * @adev: amdgpu_device pointer
  465. *
  466. * Stop the UVD block, mark ring as not ready any more
  467. */
  468. static int uvd_v6_0_hw_fini(void *handle)
  469. {
  470. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  471. struct amdgpu_ring *ring = &adev->uvd.ring;
  472. if (RREG32(mmUVD_STATUS) != 0)
  473. uvd_v6_0_stop(adev);
  474. ring->ready = false;
  475. return 0;
  476. }
  477. static int uvd_v6_0_suspend(void *handle)
  478. {
  479. int r;
  480. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  481. r = uvd_v6_0_hw_fini(adev);
  482. if (r)
  483. return r;
  484. /* Skip this for APU for now */
  485. if (!(adev->flags & AMD_IS_APU))
  486. r = amdgpu_uvd_suspend(adev);
  487. return r;
  488. }
  489. static int uvd_v6_0_resume(void *handle)
  490. {
  491. int r;
  492. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  493. /* Skip this for APU for now */
  494. if (!(adev->flags & AMD_IS_APU)) {
  495. r = amdgpu_uvd_resume(adev);
  496. if (r)
  497. return r;
  498. }
  499. return uvd_v6_0_hw_init(adev);
  500. }
  501. /**
  502. * uvd_v6_0_mc_resume - memory controller programming
  503. *
  504. * @adev: amdgpu_device pointer
  505. *
  506. * Let the UVD memory controller know it's offsets
  507. */
  508. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  509. {
  510. uint64_t offset;
  511. uint32_t size;
  512. /* programm memory controller bits 0-27 */
  513. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  514. lower_32_bits(adev->uvd.gpu_addr));
  515. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  516. upper_32_bits(adev->uvd.gpu_addr));
  517. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  518. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  519. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  520. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  521. offset += size;
  522. size = AMDGPU_UVD_HEAP_SIZE;
  523. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  524. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  525. offset += size;
  526. size = AMDGPU_UVD_STACK_SIZE +
  527. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  528. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  529. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  530. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  531. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  532. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  533. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  534. }
  535. #if 0
  536. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  537. bool enable)
  538. {
  539. u32 data, data1;
  540. data = RREG32(mmUVD_CGC_GATE);
  541. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  542. if (enable) {
  543. data |= UVD_CGC_GATE__SYS_MASK |
  544. UVD_CGC_GATE__UDEC_MASK |
  545. UVD_CGC_GATE__MPEG2_MASK |
  546. UVD_CGC_GATE__RBC_MASK |
  547. UVD_CGC_GATE__LMI_MC_MASK |
  548. UVD_CGC_GATE__IDCT_MASK |
  549. UVD_CGC_GATE__MPRD_MASK |
  550. UVD_CGC_GATE__MPC_MASK |
  551. UVD_CGC_GATE__LBSI_MASK |
  552. UVD_CGC_GATE__LRBBM_MASK |
  553. UVD_CGC_GATE__UDEC_RE_MASK |
  554. UVD_CGC_GATE__UDEC_CM_MASK |
  555. UVD_CGC_GATE__UDEC_IT_MASK |
  556. UVD_CGC_GATE__UDEC_DB_MASK |
  557. UVD_CGC_GATE__UDEC_MP_MASK |
  558. UVD_CGC_GATE__WCB_MASK |
  559. UVD_CGC_GATE__VCPU_MASK |
  560. UVD_CGC_GATE__SCPU_MASK;
  561. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  562. UVD_SUVD_CGC_GATE__SIT_MASK |
  563. UVD_SUVD_CGC_GATE__SMP_MASK |
  564. UVD_SUVD_CGC_GATE__SCM_MASK |
  565. UVD_SUVD_CGC_GATE__SDB_MASK |
  566. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  567. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  568. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  569. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  570. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  571. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  572. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  573. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  574. } else {
  575. data &= ~(UVD_CGC_GATE__SYS_MASK |
  576. UVD_CGC_GATE__UDEC_MASK |
  577. UVD_CGC_GATE__MPEG2_MASK |
  578. UVD_CGC_GATE__RBC_MASK |
  579. UVD_CGC_GATE__LMI_MC_MASK |
  580. UVD_CGC_GATE__LMI_UMC_MASK |
  581. UVD_CGC_GATE__IDCT_MASK |
  582. UVD_CGC_GATE__MPRD_MASK |
  583. UVD_CGC_GATE__MPC_MASK |
  584. UVD_CGC_GATE__LBSI_MASK |
  585. UVD_CGC_GATE__LRBBM_MASK |
  586. UVD_CGC_GATE__UDEC_RE_MASK |
  587. UVD_CGC_GATE__UDEC_CM_MASK |
  588. UVD_CGC_GATE__UDEC_IT_MASK |
  589. UVD_CGC_GATE__UDEC_DB_MASK |
  590. UVD_CGC_GATE__UDEC_MP_MASK |
  591. UVD_CGC_GATE__WCB_MASK |
  592. UVD_CGC_GATE__VCPU_MASK |
  593. UVD_CGC_GATE__SCPU_MASK);
  594. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  595. UVD_SUVD_CGC_GATE__SIT_MASK |
  596. UVD_SUVD_CGC_GATE__SMP_MASK |
  597. UVD_SUVD_CGC_GATE__SCM_MASK |
  598. UVD_SUVD_CGC_GATE__SDB_MASK |
  599. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  600. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  601. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  602. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  603. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  604. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  605. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  606. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  607. }
  608. WREG32(mmUVD_CGC_GATE, data);
  609. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  610. }
  611. #endif
  612. /**
  613. * uvd_v6_0_start - start UVD block
  614. *
  615. * @adev: amdgpu_device pointer
  616. *
  617. * Setup and start the UVD block
  618. */
  619. static int uvd_v6_0_start(struct amdgpu_device *adev)
  620. {
  621. struct amdgpu_ring *ring = &adev->uvd.ring;
  622. uint32_t rb_bufsz, tmp;
  623. uint32_t lmi_swap_cntl;
  624. uint32_t mp_swap_cntl;
  625. int i, j, r;
  626. /* disable DPG */
  627. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  628. /* disable byte swapping */
  629. lmi_swap_cntl = 0;
  630. mp_swap_cntl = 0;
  631. uvd_v6_0_mc_resume(adev);
  632. /* disable interupt */
  633. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  634. /* stall UMC and register bus before resetting VCPU */
  635. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  636. mdelay(1);
  637. /* put LMI, VCPU, RBC etc... into reset */
  638. WREG32(mmUVD_SOFT_RESET,
  639. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  640. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  641. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  642. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  643. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  644. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  645. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  646. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  647. mdelay(5);
  648. /* take UVD block out of reset */
  649. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  650. mdelay(5);
  651. /* initialize UVD memory controller */
  652. WREG32(mmUVD_LMI_CTRL,
  653. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  654. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  655. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  656. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  657. UVD_LMI_CTRL__REQ_MODE_MASK |
  658. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  659. #ifdef __BIG_ENDIAN
  660. /* swap (8 in 32) RB and IB */
  661. lmi_swap_cntl = 0xa;
  662. mp_swap_cntl = 0;
  663. #endif
  664. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  665. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  666. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  667. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  668. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  669. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  670. WREG32(mmUVD_MPC_SET_ALU, 0);
  671. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  672. /* take all subblocks out of reset, except VCPU */
  673. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  674. mdelay(5);
  675. /* enable VCPU clock */
  676. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  677. /* enable UMC */
  678. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  679. /* boot up the VCPU */
  680. WREG32(mmUVD_SOFT_RESET, 0);
  681. mdelay(10);
  682. for (i = 0; i < 10; ++i) {
  683. uint32_t status;
  684. for (j = 0; j < 100; ++j) {
  685. status = RREG32(mmUVD_STATUS);
  686. if (status & 2)
  687. break;
  688. mdelay(10);
  689. }
  690. r = 0;
  691. if (status & 2)
  692. break;
  693. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  694. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  695. mdelay(10);
  696. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  697. mdelay(10);
  698. r = -1;
  699. }
  700. if (r) {
  701. DRM_ERROR("UVD not responding, giving up!!!\n");
  702. return r;
  703. }
  704. /* enable master interrupt */
  705. WREG32_P(mmUVD_MASTINT_EN,
  706. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  707. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  708. /* clear the bit 4 of UVD_STATUS */
  709. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  710. /* force RBC into idle state */
  711. rb_bufsz = order_base_2(ring->ring_size);
  712. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  713. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  714. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  715. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  716. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  717. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  718. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  719. /* set the write pointer delay */
  720. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  721. /* set the wb address */
  722. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  723. /* programm the RB_BASE for ring buffer */
  724. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  725. lower_32_bits(ring->gpu_addr));
  726. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  727. upper_32_bits(ring->gpu_addr));
  728. /* Initialize the ring buffer's read and write pointers */
  729. WREG32(mmUVD_RBC_RB_RPTR, 0);
  730. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  731. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  732. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  733. if (uvd_v6_0_enc_support(adev)) {
  734. ring = &adev->uvd.ring_enc[0];
  735. WREG32(mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  736. WREG32(mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  737. WREG32(mmUVD_RB_BASE_LO, ring->gpu_addr);
  738. WREG32(mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  739. WREG32(mmUVD_RB_SIZE, ring->ring_size / 4);
  740. ring = &adev->uvd.ring_enc[1];
  741. WREG32(mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  742. WREG32(mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  743. WREG32(mmUVD_RB_BASE_LO2, ring->gpu_addr);
  744. WREG32(mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  745. WREG32(mmUVD_RB_SIZE2, ring->ring_size / 4);
  746. }
  747. return 0;
  748. }
  749. /**
  750. * uvd_v6_0_stop - stop UVD block
  751. *
  752. * @adev: amdgpu_device pointer
  753. *
  754. * stop the UVD block
  755. */
  756. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  757. {
  758. /* force RBC into idle state */
  759. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  760. /* Stall UMC and register bus before resetting VCPU */
  761. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  762. mdelay(1);
  763. /* put VCPU into reset */
  764. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  765. mdelay(5);
  766. /* disable VCPU clock */
  767. WREG32(mmUVD_VCPU_CNTL, 0x0);
  768. /* Unstall UMC and register bus */
  769. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  770. WREG32(mmUVD_STATUS, 0);
  771. }
  772. /**
  773. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  774. *
  775. * @ring: amdgpu_ring pointer
  776. * @fence: fence to emit
  777. *
  778. * Write a fence and a trap command to the ring.
  779. */
  780. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  781. unsigned flags)
  782. {
  783. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  784. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  785. amdgpu_ring_write(ring, seq);
  786. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  787. amdgpu_ring_write(ring, addr & 0xffffffff);
  788. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  789. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  790. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  791. amdgpu_ring_write(ring, 0);
  792. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  793. amdgpu_ring_write(ring, 0);
  794. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  795. amdgpu_ring_write(ring, 0);
  796. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  797. amdgpu_ring_write(ring, 2);
  798. }
  799. /**
  800. * uvd_v6_0_enc_ring_emit_fence - emit an enc fence & trap command
  801. *
  802. * @ring: amdgpu_ring pointer
  803. * @fence: fence to emit
  804. *
  805. * Write enc a fence and a trap command to the ring.
  806. */
  807. static void uvd_v6_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  808. u64 seq, unsigned flags)
  809. {
  810. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  811. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  812. amdgpu_ring_write(ring, addr);
  813. amdgpu_ring_write(ring, upper_32_bits(addr));
  814. amdgpu_ring_write(ring, seq);
  815. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  816. }
  817. /**
  818. * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
  819. *
  820. * @ring: amdgpu_ring pointer
  821. *
  822. * Emits an hdp flush.
  823. */
  824. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  825. {
  826. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  827. amdgpu_ring_write(ring, 0);
  828. }
  829. /**
  830. * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
  831. *
  832. * @ring: amdgpu_ring pointer
  833. *
  834. * Emits an hdp invalidate.
  835. */
  836. static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  837. {
  838. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  839. amdgpu_ring_write(ring, 1);
  840. }
  841. /**
  842. * uvd_v6_0_ring_test_ring - register write test
  843. *
  844. * @ring: amdgpu_ring pointer
  845. *
  846. * Test if we can successfully write to the context register
  847. */
  848. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  849. {
  850. struct amdgpu_device *adev = ring->adev;
  851. uint32_t tmp = 0;
  852. unsigned i;
  853. int r;
  854. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  855. r = amdgpu_ring_alloc(ring, 3);
  856. if (r) {
  857. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  858. ring->idx, r);
  859. return r;
  860. }
  861. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  862. amdgpu_ring_write(ring, 0xDEADBEEF);
  863. amdgpu_ring_commit(ring);
  864. for (i = 0; i < adev->usec_timeout; i++) {
  865. tmp = RREG32(mmUVD_CONTEXT_ID);
  866. if (tmp == 0xDEADBEEF)
  867. break;
  868. DRM_UDELAY(1);
  869. }
  870. if (i < adev->usec_timeout) {
  871. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  872. ring->idx, i);
  873. } else {
  874. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  875. ring->idx, tmp);
  876. r = -EINVAL;
  877. }
  878. return r;
  879. }
  880. /**
  881. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  882. *
  883. * @ring: amdgpu_ring pointer
  884. * @ib: indirect buffer to execute
  885. *
  886. * Write ring commands to execute the indirect buffer
  887. */
  888. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  889. struct amdgpu_ib *ib,
  890. unsigned vm_id, bool ctx_switch)
  891. {
  892. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  893. amdgpu_ring_write(ring, vm_id);
  894. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  895. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  896. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  897. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  898. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  899. amdgpu_ring_write(ring, ib->length_dw);
  900. }
  901. /**
  902. * uvd_v6_0_enc_ring_emit_ib - enc execute indirect buffer
  903. *
  904. * @ring: amdgpu_ring pointer
  905. * @ib: indirect buffer to execute
  906. *
  907. * Write enc ring commands to execute the indirect buffer
  908. */
  909. static void uvd_v6_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  910. struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
  911. {
  912. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  913. amdgpu_ring_write(ring, vm_id);
  914. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  915. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  916. amdgpu_ring_write(ring, ib->length_dw);
  917. }
  918. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  919. unsigned vm_id, uint64_t pd_addr)
  920. {
  921. uint32_t reg;
  922. if (vm_id < 8)
  923. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
  924. else
  925. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
  926. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  927. amdgpu_ring_write(ring, reg << 2);
  928. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  929. amdgpu_ring_write(ring, pd_addr >> 12);
  930. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  931. amdgpu_ring_write(ring, 0x8);
  932. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  933. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  934. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  935. amdgpu_ring_write(ring, 1 << vm_id);
  936. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  937. amdgpu_ring_write(ring, 0x8);
  938. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  939. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  940. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  941. amdgpu_ring_write(ring, 0);
  942. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  943. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  944. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  945. amdgpu_ring_write(ring, 0xC);
  946. }
  947. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  948. {
  949. uint32_t seq = ring->fence_drv.sync_seq;
  950. uint64_t addr = ring->fence_drv.gpu_addr;
  951. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  952. amdgpu_ring_write(ring, lower_32_bits(addr));
  953. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  954. amdgpu_ring_write(ring, upper_32_bits(addr));
  955. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  956. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  957. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  958. amdgpu_ring_write(ring, seq);
  959. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  960. amdgpu_ring_write(ring, 0xE);
  961. }
  962. static void uvd_v6_0_enc_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  963. {
  964. uint32_t seq = ring->fence_drv.sync_seq;
  965. uint64_t addr = ring->fence_drv.gpu_addr;
  966. amdgpu_ring_write(ring, HEVC_ENC_CMD_WAIT_GE);
  967. amdgpu_ring_write(ring, lower_32_bits(addr));
  968. amdgpu_ring_write(ring, upper_32_bits(addr));
  969. amdgpu_ring_write(ring, seq);
  970. }
  971. static void uvd_v6_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  972. {
  973. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  974. }
  975. static void uvd_v6_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  976. unsigned int vm_id, uint64_t pd_addr)
  977. {
  978. amdgpu_ring_write(ring, HEVC_ENC_CMD_UPDATE_PTB);
  979. amdgpu_ring_write(ring, vm_id);
  980. amdgpu_ring_write(ring, pd_addr >> 12);
  981. amdgpu_ring_write(ring, HEVC_ENC_CMD_FLUSH_TLB);
  982. amdgpu_ring_write(ring, vm_id);
  983. }
  984. static bool uvd_v6_0_is_idle(void *handle)
  985. {
  986. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  987. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  988. }
  989. static int uvd_v6_0_wait_for_idle(void *handle)
  990. {
  991. unsigned i;
  992. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  993. for (i = 0; i < adev->usec_timeout; i++) {
  994. if (uvd_v6_0_is_idle(handle))
  995. return 0;
  996. }
  997. return -ETIMEDOUT;
  998. }
  999. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  1000. static bool uvd_v6_0_check_soft_reset(void *handle)
  1001. {
  1002. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1003. u32 srbm_soft_reset = 0;
  1004. u32 tmp = RREG32(mmSRBM_STATUS);
  1005. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  1006. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  1007. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  1008. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  1009. if (srbm_soft_reset) {
  1010. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  1011. return true;
  1012. } else {
  1013. adev->uvd.srbm_soft_reset = 0;
  1014. return false;
  1015. }
  1016. }
  1017. static int uvd_v6_0_pre_soft_reset(void *handle)
  1018. {
  1019. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1020. if (!adev->uvd.srbm_soft_reset)
  1021. return 0;
  1022. uvd_v6_0_stop(adev);
  1023. return 0;
  1024. }
  1025. static int uvd_v6_0_soft_reset(void *handle)
  1026. {
  1027. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1028. u32 srbm_soft_reset;
  1029. if (!adev->uvd.srbm_soft_reset)
  1030. return 0;
  1031. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  1032. if (srbm_soft_reset) {
  1033. u32 tmp;
  1034. tmp = RREG32(mmSRBM_SOFT_RESET);
  1035. tmp |= srbm_soft_reset;
  1036. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1037. WREG32(mmSRBM_SOFT_RESET, tmp);
  1038. tmp = RREG32(mmSRBM_SOFT_RESET);
  1039. udelay(50);
  1040. tmp &= ~srbm_soft_reset;
  1041. WREG32(mmSRBM_SOFT_RESET, tmp);
  1042. tmp = RREG32(mmSRBM_SOFT_RESET);
  1043. /* Wait a little for things to settle down */
  1044. udelay(50);
  1045. }
  1046. return 0;
  1047. }
  1048. static int uvd_v6_0_post_soft_reset(void *handle)
  1049. {
  1050. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1051. if (!adev->uvd.srbm_soft_reset)
  1052. return 0;
  1053. mdelay(5);
  1054. return uvd_v6_0_start(adev);
  1055. }
  1056. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  1057. struct amdgpu_irq_src *source,
  1058. unsigned type,
  1059. enum amdgpu_interrupt_state state)
  1060. {
  1061. // TODO
  1062. return 0;
  1063. }
  1064. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  1065. struct amdgpu_irq_src *source,
  1066. struct amdgpu_iv_entry *entry)
  1067. {
  1068. bool int_handled = true;
  1069. DRM_DEBUG("IH: UVD TRAP\n");
  1070. switch (entry->src_id) {
  1071. case 124:
  1072. amdgpu_fence_process(&adev->uvd.ring);
  1073. break;
  1074. case 119:
  1075. if (likely(uvd_v6_0_enc_support(adev)))
  1076. amdgpu_fence_process(&adev->uvd.ring_enc[0]);
  1077. else
  1078. int_handled = false;
  1079. break;
  1080. case 120:
  1081. if (likely(uvd_v6_0_enc_support(adev)))
  1082. amdgpu_fence_process(&adev->uvd.ring_enc[1]);
  1083. else
  1084. int_handled = false;
  1085. break;
  1086. }
  1087. if (false == int_handled)
  1088. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1089. entry->src_id, entry->src_data[0]);
  1090. return 0;
  1091. }
  1092. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  1093. {
  1094. uint32_t data1, data3;
  1095. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1096. data3 = RREG32(mmUVD_CGC_GATE);
  1097. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  1098. UVD_SUVD_CGC_GATE__SIT_MASK |
  1099. UVD_SUVD_CGC_GATE__SMP_MASK |
  1100. UVD_SUVD_CGC_GATE__SCM_MASK |
  1101. UVD_SUVD_CGC_GATE__SDB_MASK |
  1102. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  1103. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  1104. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  1105. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  1106. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  1107. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  1108. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  1109. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  1110. if (enable) {
  1111. data3 |= (UVD_CGC_GATE__SYS_MASK |
  1112. UVD_CGC_GATE__UDEC_MASK |
  1113. UVD_CGC_GATE__MPEG2_MASK |
  1114. UVD_CGC_GATE__RBC_MASK |
  1115. UVD_CGC_GATE__LMI_MC_MASK |
  1116. UVD_CGC_GATE__LMI_UMC_MASK |
  1117. UVD_CGC_GATE__IDCT_MASK |
  1118. UVD_CGC_GATE__MPRD_MASK |
  1119. UVD_CGC_GATE__MPC_MASK |
  1120. UVD_CGC_GATE__LBSI_MASK |
  1121. UVD_CGC_GATE__LRBBM_MASK |
  1122. UVD_CGC_GATE__UDEC_RE_MASK |
  1123. UVD_CGC_GATE__UDEC_CM_MASK |
  1124. UVD_CGC_GATE__UDEC_IT_MASK |
  1125. UVD_CGC_GATE__UDEC_DB_MASK |
  1126. UVD_CGC_GATE__UDEC_MP_MASK |
  1127. UVD_CGC_GATE__WCB_MASK |
  1128. UVD_CGC_GATE__JPEG_MASK |
  1129. UVD_CGC_GATE__SCPU_MASK |
  1130. UVD_CGC_GATE__JPEG2_MASK);
  1131. /* only in pg enabled, we can gate clock to vcpu*/
  1132. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  1133. data3 |= UVD_CGC_GATE__VCPU_MASK;
  1134. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  1135. } else {
  1136. data3 = 0;
  1137. }
  1138. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1139. WREG32(mmUVD_CGC_GATE, data3);
  1140. }
  1141. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1142. {
  1143. uint32_t data, data2;
  1144. data = RREG32(mmUVD_CGC_CTRL);
  1145. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  1146. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1147. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1148. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1149. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1150. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1151. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1152. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1153. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1154. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1155. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1156. UVD_CGC_CTRL__SYS_MODE_MASK |
  1157. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1158. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1159. UVD_CGC_CTRL__REGS_MODE_MASK |
  1160. UVD_CGC_CTRL__RBC_MODE_MASK |
  1161. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1162. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1163. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1164. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1165. UVD_CGC_CTRL__MPC_MODE_MASK |
  1166. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1167. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1168. UVD_CGC_CTRL__WCB_MODE_MASK |
  1169. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1170. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1171. UVD_CGC_CTRL__SCPU_MODE_MASK |
  1172. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  1173. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1174. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1175. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1176. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1177. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1178. WREG32(mmUVD_CGC_CTRL, data);
  1179. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  1180. }
  1181. #if 0
  1182. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1183. {
  1184. uint32_t data, data1, cgc_flags, suvd_flags;
  1185. data = RREG32(mmUVD_CGC_GATE);
  1186. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1187. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1188. UVD_CGC_GATE__UDEC_MASK |
  1189. UVD_CGC_GATE__MPEG2_MASK |
  1190. UVD_CGC_GATE__RBC_MASK |
  1191. UVD_CGC_GATE__LMI_MC_MASK |
  1192. UVD_CGC_GATE__IDCT_MASK |
  1193. UVD_CGC_GATE__MPRD_MASK |
  1194. UVD_CGC_GATE__MPC_MASK |
  1195. UVD_CGC_GATE__LBSI_MASK |
  1196. UVD_CGC_GATE__LRBBM_MASK |
  1197. UVD_CGC_GATE__UDEC_RE_MASK |
  1198. UVD_CGC_GATE__UDEC_CM_MASK |
  1199. UVD_CGC_GATE__UDEC_IT_MASK |
  1200. UVD_CGC_GATE__UDEC_DB_MASK |
  1201. UVD_CGC_GATE__UDEC_MP_MASK |
  1202. UVD_CGC_GATE__WCB_MASK |
  1203. UVD_CGC_GATE__VCPU_MASK |
  1204. UVD_CGC_GATE__SCPU_MASK |
  1205. UVD_CGC_GATE__JPEG_MASK |
  1206. UVD_CGC_GATE__JPEG2_MASK;
  1207. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1208. UVD_SUVD_CGC_GATE__SIT_MASK |
  1209. UVD_SUVD_CGC_GATE__SMP_MASK |
  1210. UVD_SUVD_CGC_GATE__SCM_MASK |
  1211. UVD_SUVD_CGC_GATE__SDB_MASK;
  1212. data |= cgc_flags;
  1213. data1 |= suvd_flags;
  1214. WREG32(mmUVD_CGC_GATE, data);
  1215. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1216. }
  1217. #endif
  1218. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  1219. bool enable)
  1220. {
  1221. u32 orig, data;
  1222. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  1223. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1224. data |= 0xfff;
  1225. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1226. orig = data = RREG32(mmUVD_CGC_CTRL);
  1227. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1228. if (orig != data)
  1229. WREG32(mmUVD_CGC_CTRL, data);
  1230. } else {
  1231. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1232. data &= ~0xfff;
  1233. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1234. orig = data = RREG32(mmUVD_CGC_CTRL);
  1235. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1236. if (orig != data)
  1237. WREG32(mmUVD_CGC_CTRL, data);
  1238. }
  1239. }
  1240. static int uvd_v6_0_set_clockgating_state(void *handle,
  1241. enum amd_clockgating_state state)
  1242. {
  1243. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1244. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1245. if (enable) {
  1246. /* wait for STATUS to clear */
  1247. if (uvd_v6_0_wait_for_idle(handle))
  1248. return -EBUSY;
  1249. uvd_v6_0_enable_clock_gating(adev, true);
  1250. /* enable HW gates because UVD is idle */
  1251. /* uvd_v6_0_set_hw_clock_gating(adev); */
  1252. } else {
  1253. /* disable HW gating and enable Sw gating */
  1254. uvd_v6_0_enable_clock_gating(adev, false);
  1255. }
  1256. uvd_v6_0_set_sw_clock_gating(adev);
  1257. return 0;
  1258. }
  1259. static int uvd_v6_0_set_powergating_state(void *handle,
  1260. enum amd_powergating_state state)
  1261. {
  1262. /* This doesn't actually powergate the UVD block.
  1263. * That's done in the dpm code via the SMC. This
  1264. * just re-inits the block as necessary. The actual
  1265. * gating still happens in the dpm code. We should
  1266. * revisit this when there is a cleaner line between
  1267. * the smc and the hw blocks
  1268. */
  1269. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1270. int ret = 0;
  1271. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1272. if (state == AMD_PG_STATE_GATE) {
  1273. uvd_v6_0_stop(adev);
  1274. } else {
  1275. ret = uvd_v6_0_start(adev);
  1276. if (ret)
  1277. goto out;
  1278. }
  1279. out:
  1280. return ret;
  1281. }
  1282. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  1283. {
  1284. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1285. int data;
  1286. mutex_lock(&adev->pm.mutex);
  1287. if (adev->flags & AMD_IS_APU)
  1288. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  1289. else
  1290. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  1291. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  1292. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  1293. goto out;
  1294. }
  1295. /* AMD_CG_SUPPORT_UVD_MGCG */
  1296. data = RREG32(mmUVD_CGC_CTRL);
  1297. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  1298. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  1299. out:
  1300. mutex_unlock(&adev->pm.mutex);
  1301. }
  1302. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  1303. .name = "uvd_v6_0",
  1304. .early_init = uvd_v6_0_early_init,
  1305. .late_init = NULL,
  1306. .sw_init = uvd_v6_0_sw_init,
  1307. .sw_fini = uvd_v6_0_sw_fini,
  1308. .hw_init = uvd_v6_0_hw_init,
  1309. .hw_fini = uvd_v6_0_hw_fini,
  1310. .suspend = uvd_v6_0_suspend,
  1311. .resume = uvd_v6_0_resume,
  1312. .is_idle = uvd_v6_0_is_idle,
  1313. .wait_for_idle = uvd_v6_0_wait_for_idle,
  1314. .check_soft_reset = uvd_v6_0_check_soft_reset,
  1315. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  1316. .soft_reset = uvd_v6_0_soft_reset,
  1317. .post_soft_reset = uvd_v6_0_post_soft_reset,
  1318. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  1319. .set_powergating_state = uvd_v6_0_set_powergating_state,
  1320. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  1321. };
  1322. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  1323. .type = AMDGPU_RING_TYPE_UVD,
  1324. .align_mask = 0xf,
  1325. .nop = PACKET0(mmUVD_NO_OP, 0),
  1326. .support_64bit_ptrs = false,
  1327. .get_rptr = uvd_v6_0_ring_get_rptr,
  1328. .get_wptr = uvd_v6_0_ring_get_wptr,
  1329. .set_wptr = uvd_v6_0_ring_set_wptr,
  1330. .parse_cs = amdgpu_uvd_ring_parse_cs,
  1331. .emit_frame_size =
  1332. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  1333. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  1334. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1335. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  1336. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1337. .emit_ib = uvd_v6_0_ring_emit_ib,
  1338. .emit_fence = uvd_v6_0_ring_emit_fence,
  1339. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1340. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  1341. .test_ring = uvd_v6_0_ring_test_ring,
  1342. .test_ib = amdgpu_uvd_ring_test_ib,
  1343. .insert_nop = amdgpu_ring_insert_nop,
  1344. .pad_ib = amdgpu_ring_generic_pad_ib,
  1345. .begin_use = amdgpu_uvd_ring_begin_use,
  1346. .end_use = amdgpu_uvd_ring_end_use,
  1347. };
  1348. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  1349. .type = AMDGPU_RING_TYPE_UVD,
  1350. .align_mask = 0xf,
  1351. .nop = PACKET0(mmUVD_NO_OP, 0),
  1352. .support_64bit_ptrs = false,
  1353. .get_rptr = uvd_v6_0_ring_get_rptr,
  1354. .get_wptr = uvd_v6_0_ring_get_wptr,
  1355. .set_wptr = uvd_v6_0_ring_set_wptr,
  1356. .emit_frame_size =
  1357. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  1358. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  1359. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1360. 20 + /* uvd_v6_0_ring_emit_vm_flush */
  1361. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  1362. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1363. .emit_ib = uvd_v6_0_ring_emit_ib,
  1364. .emit_fence = uvd_v6_0_ring_emit_fence,
  1365. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  1366. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  1367. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1368. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  1369. .test_ring = uvd_v6_0_ring_test_ring,
  1370. .test_ib = amdgpu_uvd_ring_test_ib,
  1371. .insert_nop = amdgpu_ring_insert_nop,
  1372. .pad_ib = amdgpu_ring_generic_pad_ib,
  1373. .begin_use = amdgpu_uvd_ring_begin_use,
  1374. .end_use = amdgpu_uvd_ring_end_use,
  1375. };
  1376. static const struct amdgpu_ring_funcs uvd_v6_0_enc_ring_vm_funcs = {
  1377. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1378. .align_mask = 0x3f,
  1379. .nop = HEVC_ENC_CMD_NO_OP,
  1380. .support_64bit_ptrs = false,
  1381. .get_rptr = uvd_v6_0_enc_ring_get_rptr,
  1382. .get_wptr = uvd_v6_0_enc_ring_get_wptr,
  1383. .set_wptr = uvd_v6_0_enc_ring_set_wptr,
  1384. .emit_frame_size =
  1385. 4 + /* uvd_v6_0_enc_ring_emit_pipeline_sync */
  1386. 6 + /* uvd_v6_0_enc_ring_emit_vm_flush */
  1387. 5 + 5 + /* uvd_v6_0_enc_ring_emit_fence x2 vm fence */
  1388. 1, /* uvd_v6_0_enc_ring_insert_end */
  1389. .emit_ib_size = 5, /* uvd_v6_0_enc_ring_emit_ib */
  1390. .emit_ib = uvd_v6_0_enc_ring_emit_ib,
  1391. .emit_fence = uvd_v6_0_enc_ring_emit_fence,
  1392. .emit_vm_flush = uvd_v6_0_enc_ring_emit_vm_flush,
  1393. .emit_pipeline_sync = uvd_v6_0_enc_ring_emit_pipeline_sync,
  1394. .test_ring = uvd_v6_0_enc_ring_test_ring,
  1395. .test_ib = uvd_v6_0_enc_ring_test_ib,
  1396. .insert_nop = amdgpu_ring_insert_nop,
  1397. .insert_end = uvd_v6_0_enc_ring_insert_end,
  1398. .pad_ib = amdgpu_ring_generic_pad_ib,
  1399. .begin_use = amdgpu_uvd_ring_begin_use,
  1400. .end_use = amdgpu_uvd_ring_end_use,
  1401. };
  1402. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  1403. {
  1404. if (adev->asic_type >= CHIP_POLARIS10) {
  1405. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  1406. DRM_INFO("UVD is enabled in VM mode\n");
  1407. } else {
  1408. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  1409. DRM_INFO("UVD is enabled in physical mode\n");
  1410. }
  1411. }
  1412. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1413. {
  1414. int i;
  1415. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1416. adev->uvd.ring_enc[i].funcs = &uvd_v6_0_enc_ring_vm_funcs;
  1417. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1418. }
  1419. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1420. .set = uvd_v6_0_set_interrupt_state,
  1421. .process = uvd_v6_0_process_interrupt,
  1422. };
  1423. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1424. {
  1425. if (uvd_v6_0_enc_support(adev))
  1426. adev->uvd.irq.num_types = adev->uvd.num_enc_rings + 1;
  1427. else
  1428. adev->uvd.irq.num_types = 1;
  1429. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  1430. }
  1431. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1432. {
  1433. .type = AMD_IP_BLOCK_TYPE_UVD,
  1434. .major = 6,
  1435. .minor = 0,
  1436. .rev = 0,
  1437. .funcs = &uvd_v6_0_ip_funcs,
  1438. };
  1439. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1440. {
  1441. .type = AMD_IP_BLOCK_TYPE_UVD,
  1442. .major = 6,
  1443. .minor = 2,
  1444. .rev = 0,
  1445. .funcs = &uvd_v6_0_ip_funcs,
  1446. };
  1447. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1448. {
  1449. .type = AMD_IP_BLOCK_TYPE_UVD,
  1450. .major = 6,
  1451. .minor = 3,
  1452. .rev = 0,
  1453. .funcs = &uvd_v6_0_ip_funcs,
  1454. };