nbio_v7_0.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "amdgpu_atombios.h"
  25. #include "nbio_v7_0.h"
  26. #include "vega10/soc15ip.h"
  27. #include "raven1/NBIO/nbio_7_0_default.h"
  28. #include "raven1/NBIO/nbio_7_0_offset.h"
  29. #include "raven1/NBIO/nbio_7_0_sh_mask.h"
  30. #include "vega10/vega10_enum.h"
  31. #define smnNBIF_MGCG_CTRL_LCLK 0x1013a05c
  32. u32 nbio_v7_0_get_rev_id(struct amdgpu_device *adev)
  33. {
  34. u32 tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
  35. tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
  36. tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
  37. return tmp;
  38. }
  39. u32 nbio_v7_0_get_atombios_scratch_regs(struct amdgpu_device *adev,
  40. uint32_t idx)
  41. {
  42. return RREG32_SOC15_OFFSET(NBIO, 0, mmBIOS_SCRATCH_0, idx);
  43. }
  44. void nbio_v7_0_set_atombios_scratch_regs(struct amdgpu_device *adev,
  45. uint32_t idx, uint32_t val)
  46. {
  47. WREG32_SOC15_OFFSET(NBIO, 0, mmBIOS_SCRATCH_0, idx, val);
  48. }
  49. void nbio_v7_0_mc_access_enable(struct amdgpu_device *adev, bool enable)
  50. {
  51. if (enable)
  52. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
  53. BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  54. else
  55. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
  56. }
  57. void nbio_v7_0_hdp_flush(struct amdgpu_device *adev)
  58. {
  59. WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  60. }
  61. u32 nbio_v7_0_get_memsize(struct amdgpu_device *adev)
  62. {
  63. return RREG32_SOC15(NBIO, 0, mmRCC_CONFIG_MEMSIZE);
  64. }
  65. static const u32 nbio_sdma_doorbell_range_reg[] =
  66. {
  67. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE),
  68. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE)
  69. };
  70. void nbio_v7_0_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
  71. bool use_doorbell, int doorbell_index)
  72. {
  73. u32 doorbell_range = RREG32(nbio_sdma_doorbell_range_reg[instance]);
  74. if (use_doorbell) {
  75. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, OFFSET, doorbell_index);
  76. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 2);
  77. } else
  78. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 0);
  79. WREG32(nbio_sdma_doorbell_range_reg[instance], doorbell_range);
  80. }
  81. void nbio_v7_0_enable_doorbell_aperture(struct amdgpu_device *adev,
  82. bool enable)
  83. {
  84. WREG32_FIELD15(NBIO, 0, RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, enable ? 1 : 0);
  85. }
  86. void nbio_v7_0_ih_doorbell_range(struct amdgpu_device *adev,
  87. bool use_doorbell, int doorbell_index)
  88. {
  89. u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0 , mmBIF_IH_DOORBELL_RANGE);
  90. if (use_doorbell) {
  91. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, OFFSET, doorbell_index);
  92. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 2);
  93. } else
  94. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 0);
  95. WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
  96. }
  97. static uint32_t nbio_7_0_read_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset)
  98. {
  99. uint32_t data;
  100. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  101. data = RREG32_SOC15(NBIO, 0, mmSYSHUB_DATA);
  102. return data;
  103. }
  104. static void nbio_7_0_write_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset,
  105. uint32_t data)
  106. {
  107. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  108. WREG32_SOC15(NBIO, 0, mmSYSHUB_DATA, data);
  109. }
  110. void nbio_v7_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  111. bool enable)
  112. {
  113. uint32_t def, data;
  114. /* NBIF_MGCG_CTRL_LCLK */
  115. def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK);
  116. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  117. data |= NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  118. else
  119. data &= ~NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  120. if (def != data)
  121. WREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK, data);
  122. /* SYSHUB_MGCG_CTRL_SOCCLK */
  123. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK);
  124. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  125. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  126. else
  127. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  128. if (def != data)
  129. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK, data);
  130. /* SYSHUB_MGCG_CTRL_SHUBCLK */
  131. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK);
  132. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  133. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  134. else
  135. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  136. if (def != data)
  137. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK, data);
  138. }
  139. void nbio_v7_0_ih_control(struct amdgpu_device *adev)
  140. {
  141. u32 interrupt_cntl;
  142. /* setup interrupt control */
  143. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page.addr >> 8);
  144. interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
  145. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  146. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  147. */
  148. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
  149. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  150. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
  151. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
  152. }
  153. const struct nbio_hdp_flush_reg nbio_v7_0_hdp_flush_reg = {
  154. .hdp_flush_req_offset = SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ),
  155. .hdp_flush_done_offset = SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE),
  156. .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
  157. .ref_and_mask_cp1 = GPU_HDP_FLUSH_DONE__CP1_MASK,
  158. .ref_and_mask_cp2 = GPU_HDP_FLUSH_DONE__CP2_MASK,
  159. .ref_and_mask_cp3 = GPU_HDP_FLUSH_DONE__CP3_MASK,
  160. .ref_and_mask_cp4 = GPU_HDP_FLUSH_DONE__CP4_MASK,
  161. .ref_and_mask_cp5 = GPU_HDP_FLUSH_DONE__CP5_MASK,
  162. .ref_and_mask_cp6 = GPU_HDP_FLUSH_DONE__CP6_MASK,
  163. .ref_and_mask_cp7 = GPU_HDP_FLUSH_DONE__CP7_MASK,
  164. .ref_and_mask_cp8 = GPU_HDP_FLUSH_DONE__CP8_MASK,
  165. .ref_and_mask_cp9 = GPU_HDP_FLUSH_DONE__CP9_MASK,
  166. .ref_and_mask_sdma0 = GPU_HDP_FLUSH_DONE__SDMA0_MASK,
  167. .ref_and_mask_sdma1 = GPU_HDP_FLUSH_DONE__SDMA1_MASK,
  168. };
  169. const struct nbio_pcie_index_data nbio_v7_0_pcie_index_data = {
  170. .index_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2),
  171. .data_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2)
  172. };