gmc_v6_0.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "gmc_v6_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "bif/bif_3_0_d.h"
  29. #include "bif/bif_3_0_sh_mask.h"
  30. #include "oss/oss_1_0_d.h"
  31. #include "oss/oss_1_0_sh_mask.h"
  32. #include "gmc/gmc_6_0_d.h"
  33. #include "gmc/gmc_6_0_sh_mask.h"
  34. #include "dce/dce_6_0_d.h"
  35. #include "dce/dce_6_0_sh_mask.h"
  36. #include "si_enums.h"
  37. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v6_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  41. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  42. MODULE_FIRMWARE("radeon/verde_mc.bin");
  43. MODULE_FIRMWARE("radeon/oland_mc.bin");
  44. MODULE_FIRMWARE("radeon/si58_mc.bin");
  45. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  46. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  47. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  48. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  49. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  50. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  51. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  52. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  53. static const u32 crtc_offsets[6] =
  54. {
  55. SI_CRTC0_REGISTER_OFFSET,
  56. SI_CRTC1_REGISTER_OFFSET,
  57. SI_CRTC2_REGISTER_OFFSET,
  58. SI_CRTC3_REGISTER_OFFSET,
  59. SI_CRTC4_REGISTER_OFFSET,
  60. SI_CRTC5_REGISTER_OFFSET
  61. };
  62. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev)
  63. {
  64. u32 blackout;
  65. gmc_v6_0_wait_for_idle((void *)adev);
  66. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  67. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  68. /* Block CPU access */
  69. WREG32(mmBIF_FB_EN, 0);
  70. /* blackout the MC */
  71. blackout = REG_SET_FIELD(blackout,
  72. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  73. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  74. }
  75. /* wait for the MC to settle */
  76. udelay(100);
  77. }
  78. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev)
  79. {
  80. u32 tmp;
  81. /* unblackout the MC */
  82. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  83. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  84. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  85. /* allow CPU access */
  86. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  87. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  88. WREG32(mmBIF_FB_EN, tmp);
  89. }
  90. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  91. {
  92. const char *chip_name;
  93. char fw_name[30];
  94. int err;
  95. bool is_58_fw = false;
  96. DRM_DEBUG("\n");
  97. switch (adev->asic_type) {
  98. case CHIP_TAHITI:
  99. chip_name = "tahiti";
  100. break;
  101. case CHIP_PITCAIRN:
  102. chip_name = "pitcairn";
  103. break;
  104. case CHIP_VERDE:
  105. chip_name = "verde";
  106. break;
  107. case CHIP_OLAND:
  108. chip_name = "oland";
  109. break;
  110. case CHIP_HAINAN:
  111. chip_name = "hainan";
  112. break;
  113. default: BUG();
  114. }
  115. /* this memory configuration requires special firmware */
  116. if (((RREG32(mmMC_SEQ_MISC0) & 0xff000000) >> 24) == 0x58)
  117. is_58_fw = true;
  118. if (is_58_fw)
  119. snprintf(fw_name, sizeof(fw_name), "radeon/si58_mc.bin");
  120. else
  121. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  122. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  123. if (err)
  124. goto out;
  125. err = amdgpu_ucode_validate(adev->mc.fw);
  126. out:
  127. if (err) {
  128. dev_err(adev->dev,
  129. "si_mc: Failed to load firmware \"%s\"\n",
  130. fw_name);
  131. release_firmware(adev->mc.fw);
  132. adev->mc.fw = NULL;
  133. }
  134. return err;
  135. }
  136. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  137. {
  138. const __le32 *new_fw_data = NULL;
  139. u32 running;
  140. const __le32 *new_io_mc_regs = NULL;
  141. int i, regs_size, ucode_size;
  142. const struct mc_firmware_header_v1_0 *hdr;
  143. if (!adev->mc.fw)
  144. return -EINVAL;
  145. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  146. amdgpu_ucode_print_mc_hdr(&hdr->header);
  147. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  148. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  149. new_io_mc_regs = (const __le32 *)
  150. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  151. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  152. new_fw_data = (const __le32 *)
  153. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  154. running = RREG32(mmMC_SEQ_SUP_CNTL) & MC_SEQ_SUP_CNTL__RUN_MASK;
  155. if (running == 0) {
  156. /* reset the engine and set to writable */
  157. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  158. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  159. /* load mc io regs */
  160. for (i = 0; i < regs_size; i++) {
  161. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  162. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  163. }
  164. /* load the MC ucode */
  165. for (i = 0; i < ucode_size; i++) {
  166. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  167. }
  168. /* put the engine back into the active state */
  169. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  170. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  171. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  172. /* wait for training to complete */
  173. for (i = 0; i < adev->usec_timeout; i++) {
  174. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D0_MASK)
  175. break;
  176. udelay(1);
  177. }
  178. for (i = 0; i < adev->usec_timeout; i++) {
  179. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D1_MASK)
  180. break;
  181. udelay(1);
  182. }
  183. }
  184. return 0;
  185. }
  186. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  187. struct amdgpu_mc *mc)
  188. {
  189. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  190. base <<= 24;
  191. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  192. dev_warn(adev->dev, "limiting VRAM\n");
  193. mc->real_vram_size = 0xFFC0000000ULL;
  194. mc->mc_vram_size = 0xFFC0000000ULL;
  195. }
  196. amdgpu_vram_location(adev, &adev->mc, base);
  197. amdgpu_gart_location(adev, mc);
  198. }
  199. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  200. {
  201. int i, j;
  202. /* Initialize HDP */
  203. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  204. WREG32((0xb05 + j), 0x00000000);
  205. WREG32((0xb06 + j), 0x00000000);
  206. WREG32((0xb07 + j), 0x00000000);
  207. WREG32((0xb08 + j), 0x00000000);
  208. WREG32((0xb09 + j), 0x00000000);
  209. }
  210. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  211. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  212. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  213. }
  214. if (adev->mode_info.num_crtc) {
  215. u32 tmp;
  216. /* Lockout access through VGA aperture*/
  217. tmp = RREG32(mmVGA_HDP_CONTROL);
  218. tmp |= VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK;
  219. WREG32(mmVGA_HDP_CONTROL, tmp);
  220. /* disable VGA render */
  221. tmp = RREG32(mmVGA_RENDER_CONTROL);
  222. tmp &= ~VGA_VSTATUS_CNTL;
  223. WREG32(mmVGA_RENDER_CONTROL, tmp);
  224. }
  225. /* Update configuration */
  226. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  227. adev->mc.vram_start >> 12);
  228. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  229. adev->mc.vram_end >> 12);
  230. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  231. adev->vram_scratch.gpu_addr >> 12);
  232. WREG32(mmMC_VM_AGP_BASE, 0);
  233. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  234. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  235. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  236. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  237. }
  238. }
  239. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  240. {
  241. u32 tmp;
  242. int chansize, numchan;
  243. tmp = RREG32(mmMC_ARB_RAMCFG);
  244. if (tmp & (1 << 11)) {
  245. chansize = 16;
  246. } else if (tmp & MC_ARB_RAMCFG__CHANSIZE_MASK) {
  247. chansize = 64;
  248. } else {
  249. chansize = 32;
  250. }
  251. tmp = RREG32(mmMC_SHARED_CHMAP);
  252. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  253. case 0:
  254. default:
  255. numchan = 1;
  256. break;
  257. case 1:
  258. numchan = 2;
  259. break;
  260. case 2:
  261. numchan = 4;
  262. break;
  263. case 3:
  264. numchan = 8;
  265. break;
  266. case 4:
  267. numchan = 3;
  268. break;
  269. case 5:
  270. numchan = 6;
  271. break;
  272. case 6:
  273. numchan = 10;
  274. break;
  275. case 7:
  276. numchan = 12;
  277. break;
  278. case 8:
  279. numchan = 16;
  280. break;
  281. }
  282. adev->mc.vram_width = numchan * chansize;
  283. /* Could aper size report 0 ? */
  284. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  285. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  286. /* size in MB on si */
  287. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  288. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  289. adev->mc.visible_vram_size = adev->mc.aper_size;
  290. /* set the gart size */
  291. if (amdgpu_gart_size == -1) {
  292. switch (adev->asic_type) {
  293. case CHIP_HAINAN: /* no MM engines */
  294. default:
  295. adev->mc.gart_size = 256ULL << 20;
  296. break;
  297. case CHIP_VERDE: /* UVD, VCE do not support GPUVM */
  298. case CHIP_TAHITI: /* UVD, VCE do not support GPUVM */
  299. case CHIP_PITCAIRN: /* UVD, VCE do not support GPUVM */
  300. case CHIP_OLAND: /* UVD, VCE do not support GPUVM */
  301. adev->mc.gart_size = 1024ULL << 20;
  302. break;
  303. }
  304. } else {
  305. adev->mc.gart_size = (u64)amdgpu_gart_size << 20;
  306. }
  307. gmc_v6_0_vram_gtt_location(adev, &adev->mc);
  308. return 0;
  309. }
  310. static void gmc_v6_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  311. uint32_t vmid)
  312. {
  313. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  314. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  315. }
  316. static int gmc_v6_0_gart_set_pte_pde(struct amdgpu_device *adev,
  317. void *cpu_pt_addr,
  318. uint32_t gpu_page_idx,
  319. uint64_t addr,
  320. uint64_t flags)
  321. {
  322. void __iomem *ptr = (void *)cpu_pt_addr;
  323. uint64_t value;
  324. value = addr & 0xFFFFFFFFFFFFF000ULL;
  325. value |= flags;
  326. writeq(value, ptr + (gpu_page_idx * 8));
  327. return 0;
  328. }
  329. static uint64_t gmc_v6_0_get_vm_pte_flags(struct amdgpu_device *adev,
  330. uint32_t flags)
  331. {
  332. uint64_t pte_flag = 0;
  333. if (flags & AMDGPU_VM_PAGE_READABLE)
  334. pte_flag |= AMDGPU_PTE_READABLE;
  335. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  336. pte_flag |= AMDGPU_PTE_WRITEABLE;
  337. if (flags & AMDGPU_VM_PAGE_PRT)
  338. pte_flag |= AMDGPU_PTE_PRT;
  339. return pte_flag;
  340. }
  341. static uint64_t gmc_v6_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  342. {
  343. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  344. return addr;
  345. }
  346. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  347. bool value)
  348. {
  349. u32 tmp;
  350. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  351. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  352. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  353. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  354. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  355. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  356. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  357. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  358. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  359. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  360. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  361. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  362. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  363. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  364. }
  365. /**
  366. + * gmc_v8_0_set_prt - set PRT VM fault
  367. + *
  368. + * @adev: amdgpu_device pointer
  369. + * @enable: enable/disable VM fault handling for PRT
  370. +*/
  371. static void gmc_v6_0_set_prt(struct amdgpu_device *adev, bool enable)
  372. {
  373. u32 tmp;
  374. if (enable && !adev->mc.prt_warning) {
  375. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  376. adev->mc.prt_warning = true;
  377. }
  378. tmp = RREG32(mmVM_PRT_CNTL);
  379. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  380. CB_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  381. enable);
  382. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  383. TC_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  384. enable);
  385. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  386. L2_CACHE_STORE_INVALID_ENTRIES,
  387. enable);
  388. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  389. L1_TLB_STORE_INVALID_ENTRIES,
  390. enable);
  391. WREG32(mmVM_PRT_CNTL, tmp);
  392. if (enable) {
  393. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  394. uint32_t high = adev->vm_manager.max_pfn;
  395. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  396. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  397. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  398. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  399. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  400. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  401. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  402. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  403. } else {
  404. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  405. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  406. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  407. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  408. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  409. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  410. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  411. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  412. }
  413. }
  414. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  415. {
  416. int r, i;
  417. u32 field;
  418. if (adev->gart.robj == NULL) {
  419. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  420. return -EINVAL;
  421. }
  422. r = amdgpu_gart_table_vram_pin(adev);
  423. if (r)
  424. return r;
  425. /* Setup TLB control */
  426. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  427. (0xA << 7) |
  428. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK |
  429. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_FRAGMENT_PROCESSING_MASK |
  430. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  431. MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK |
  432. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  433. /* Setup L2 cache */
  434. WREG32(mmVM_L2_CNTL,
  435. VM_L2_CNTL__ENABLE_L2_CACHE_MASK |
  436. VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK |
  437. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  438. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  439. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  440. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  441. WREG32(mmVM_L2_CNTL2,
  442. VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK |
  443. VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK);
  444. field = adev->vm_manager.fragment_size;
  445. WREG32(mmVM_L2_CNTL3,
  446. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  447. (field << VM_L2_CNTL3__BANK_SELECT__SHIFT) |
  448. (field << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  449. /* setup context0 */
  450. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  451. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  452. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  453. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  454. (u32)(adev->dummy_page.addr >> 12));
  455. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  456. WREG32(mmVM_CONTEXT0_CNTL,
  457. VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK |
  458. (0UL << VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  459. VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK);
  460. WREG32(0x575, 0);
  461. WREG32(0x576, 0);
  462. WREG32(0x577, 0);
  463. /* empty context1-15 */
  464. /* set vm size, must be a multiple of 4 */
  465. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  466. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  467. /* Assign the pt base to something valid for now; the pts used for
  468. * the VMs are determined by the application and setup and assigned
  469. * on the fly in the vm part of radeon_gart.c
  470. */
  471. for (i = 1; i < 16; i++) {
  472. if (i < 8)
  473. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  474. adev->gart.table_addr >> 12);
  475. else
  476. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  477. adev->gart.table_addr >> 12);
  478. }
  479. /* enable context1-15 */
  480. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  481. (u32)(adev->dummy_page.addr >> 12));
  482. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  483. WREG32(mmVM_CONTEXT1_CNTL,
  484. VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK |
  485. (1UL << VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  486. ((adev->vm_manager.block_size - 9)
  487. << VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT));
  488. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  489. gmc_v6_0_set_fault_enable_default(adev, false);
  490. else
  491. gmc_v6_0_set_fault_enable_default(adev, true);
  492. gmc_v6_0_gart_flush_gpu_tlb(adev, 0);
  493. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  494. (unsigned)(adev->mc.gart_size >> 20),
  495. (unsigned long long)adev->gart.table_addr);
  496. adev->gart.ready = true;
  497. return 0;
  498. }
  499. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  500. {
  501. int r;
  502. if (adev->gart.robj) {
  503. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  504. return 0;
  505. }
  506. r = amdgpu_gart_init(adev);
  507. if (r)
  508. return r;
  509. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  510. adev->gart.gart_pte_flags = 0;
  511. return amdgpu_gart_table_vram_alloc(adev);
  512. }
  513. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  514. {
  515. /*unsigned i;
  516. for (i = 1; i < 16; ++i) {
  517. uint32_t reg;
  518. if (i < 8)
  519. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  520. else
  521. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  522. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  523. }*/
  524. /* Disable all tables */
  525. WREG32(mmVM_CONTEXT0_CNTL, 0);
  526. WREG32(mmVM_CONTEXT1_CNTL, 0);
  527. /* Setup TLB control */
  528. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  529. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  530. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  531. /* Setup L2 cache */
  532. WREG32(mmVM_L2_CNTL,
  533. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  534. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  535. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  536. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  537. WREG32(mmVM_L2_CNTL2, 0);
  538. WREG32(mmVM_L2_CNTL3,
  539. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  540. (0UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  541. amdgpu_gart_table_vram_unpin(adev);
  542. }
  543. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  544. {
  545. amdgpu_gart_table_vram_free(adev);
  546. amdgpu_gart_fini(adev);
  547. }
  548. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  549. u32 status, u32 addr, u32 mc_client)
  550. {
  551. u32 mc_id;
  552. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  553. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  554. PROTECTIONS);
  555. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  556. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  557. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  558. MEMORY_CLIENT_ID);
  559. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  560. protections, vmid, addr,
  561. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  562. MEMORY_CLIENT_RW) ?
  563. "write" : "read", block, mc_client, mc_id);
  564. }
  565. /*
  566. static const u32 mc_cg_registers[] = {
  567. MC_HUB_MISC_HUB_CG,
  568. MC_HUB_MISC_SIP_CG,
  569. MC_HUB_MISC_VM_CG,
  570. MC_XPB_CLK_GAT,
  571. ATC_MISC_CG,
  572. MC_CITF_MISC_WR_CG,
  573. MC_CITF_MISC_RD_CG,
  574. MC_CITF_MISC_VM_CG,
  575. VM_L2_CG,
  576. };
  577. static const u32 mc_cg_ls_en[] = {
  578. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  579. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  580. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  581. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  582. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  583. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  584. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  585. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  586. VM_L2_CG__MEM_LS_ENABLE_MASK,
  587. };
  588. static const u32 mc_cg_en[] = {
  589. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  590. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  591. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  592. MC_XPB_CLK_GAT__ENABLE_MASK,
  593. ATC_MISC_CG__ENABLE_MASK,
  594. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  595. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  596. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  597. VM_L2_CG__ENABLE_MASK,
  598. };
  599. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  600. bool enable)
  601. {
  602. int i;
  603. u32 orig, data;
  604. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  605. orig = data = RREG32(mc_cg_registers[i]);
  606. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  607. data |= mc_cg_ls_en[i];
  608. else
  609. data &= ~mc_cg_ls_en[i];
  610. if (data != orig)
  611. WREG32(mc_cg_registers[i], data);
  612. }
  613. }
  614. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  615. bool enable)
  616. {
  617. int i;
  618. u32 orig, data;
  619. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  620. orig = data = RREG32(mc_cg_registers[i]);
  621. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  622. data |= mc_cg_en[i];
  623. else
  624. data &= ~mc_cg_en[i];
  625. if (data != orig)
  626. WREG32(mc_cg_registers[i], data);
  627. }
  628. }
  629. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  630. bool enable)
  631. {
  632. u32 orig, data;
  633. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  634. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  635. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  636. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  637. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  638. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  639. } else {
  640. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  641. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  642. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  643. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  644. }
  645. if (orig != data)
  646. WREG32_PCIE(ixPCIE_CNTL2, data);
  647. }
  648. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  649. bool enable)
  650. {
  651. u32 orig, data;
  652. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  653. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  654. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  655. else
  656. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  657. if (orig != data)
  658. WREG32(mmHDP_HOST_PATH_CNTL, data);
  659. }
  660. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  661. bool enable)
  662. {
  663. u32 orig, data;
  664. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  665. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  666. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  667. else
  668. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  669. if (orig != data)
  670. WREG32(mmHDP_MEM_POWER_LS, data);
  671. }
  672. */
  673. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  674. {
  675. switch (mc_seq_vram_type) {
  676. case MC_SEQ_MISC0__MT__GDDR1:
  677. return AMDGPU_VRAM_TYPE_GDDR1;
  678. case MC_SEQ_MISC0__MT__DDR2:
  679. return AMDGPU_VRAM_TYPE_DDR2;
  680. case MC_SEQ_MISC0__MT__GDDR3:
  681. return AMDGPU_VRAM_TYPE_GDDR3;
  682. case MC_SEQ_MISC0__MT__GDDR4:
  683. return AMDGPU_VRAM_TYPE_GDDR4;
  684. case MC_SEQ_MISC0__MT__GDDR5:
  685. return AMDGPU_VRAM_TYPE_GDDR5;
  686. case MC_SEQ_MISC0__MT__DDR3:
  687. return AMDGPU_VRAM_TYPE_DDR3;
  688. default:
  689. return AMDGPU_VRAM_TYPE_UNKNOWN;
  690. }
  691. }
  692. static int gmc_v6_0_early_init(void *handle)
  693. {
  694. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  695. gmc_v6_0_set_gart_funcs(adev);
  696. gmc_v6_0_set_irq_funcs(adev);
  697. return 0;
  698. }
  699. static int gmc_v6_0_late_init(void *handle)
  700. {
  701. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  702. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  703. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  704. else
  705. return 0;
  706. }
  707. static int gmc_v6_0_sw_init(void *handle)
  708. {
  709. int r;
  710. int dma_bits;
  711. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  712. if (adev->flags & AMD_IS_APU) {
  713. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  714. } else {
  715. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  716. tmp &= MC_SEQ_MISC0__MT__MASK;
  717. adev->mc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  718. }
  719. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  720. if (r)
  721. return r;
  722. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  723. if (r)
  724. return r;
  725. amdgpu_vm_adjust_size(adev, 64, 9);
  726. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  727. adev->mc.mc_mask = 0xffffffffffULL;
  728. adev->mc.stolen_size = 256 * 1024;
  729. adev->need_dma32 = false;
  730. dma_bits = adev->need_dma32 ? 32 : 40;
  731. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  732. if (r) {
  733. adev->need_dma32 = true;
  734. dma_bits = 32;
  735. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  736. }
  737. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  738. if (r) {
  739. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  740. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  741. }
  742. r = gmc_v6_0_init_microcode(adev);
  743. if (r) {
  744. dev_err(adev->dev, "Failed to load mc firmware!\n");
  745. return r;
  746. }
  747. r = gmc_v6_0_mc_init(adev);
  748. if (r)
  749. return r;
  750. r = amdgpu_bo_init(adev);
  751. if (r)
  752. return r;
  753. r = gmc_v6_0_gart_init(adev);
  754. if (r)
  755. return r;
  756. /*
  757. * number of VMs
  758. * VMID 0 is reserved for System
  759. * amdgpu graphics/compute will use VMIDs 1-7
  760. * amdkfd will use VMIDs 8-15
  761. */
  762. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  763. adev->vm_manager.num_level = 1;
  764. amdgpu_vm_manager_init(adev);
  765. /* base offset of vram pages */
  766. if (adev->flags & AMD_IS_APU) {
  767. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  768. tmp <<= 22;
  769. adev->vm_manager.vram_base_offset = tmp;
  770. } else {
  771. adev->vm_manager.vram_base_offset = 0;
  772. }
  773. return 0;
  774. }
  775. static int gmc_v6_0_sw_fini(void *handle)
  776. {
  777. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  778. amdgpu_vm_manager_fini(adev);
  779. gmc_v6_0_gart_fini(adev);
  780. amdgpu_gem_force_release(adev);
  781. amdgpu_bo_fini(adev);
  782. release_firmware(adev->mc.fw);
  783. adev->mc.fw = NULL;
  784. return 0;
  785. }
  786. static int gmc_v6_0_hw_init(void *handle)
  787. {
  788. int r;
  789. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  790. gmc_v6_0_mc_program(adev);
  791. if (!(adev->flags & AMD_IS_APU)) {
  792. r = gmc_v6_0_mc_load_microcode(adev);
  793. if (r) {
  794. dev_err(adev->dev, "Failed to load MC firmware!\n");
  795. return r;
  796. }
  797. }
  798. r = gmc_v6_0_gart_enable(adev);
  799. if (r)
  800. return r;
  801. return r;
  802. }
  803. static int gmc_v6_0_hw_fini(void *handle)
  804. {
  805. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  806. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  807. gmc_v6_0_gart_disable(adev);
  808. return 0;
  809. }
  810. static int gmc_v6_0_suspend(void *handle)
  811. {
  812. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  813. gmc_v6_0_hw_fini(adev);
  814. return 0;
  815. }
  816. static int gmc_v6_0_resume(void *handle)
  817. {
  818. int r;
  819. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  820. r = gmc_v6_0_hw_init(adev);
  821. if (r)
  822. return r;
  823. amdgpu_vm_reset_all_ids(adev);
  824. return 0;
  825. }
  826. static bool gmc_v6_0_is_idle(void *handle)
  827. {
  828. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  829. u32 tmp = RREG32(mmSRBM_STATUS);
  830. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  831. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  832. return false;
  833. return true;
  834. }
  835. static int gmc_v6_0_wait_for_idle(void *handle)
  836. {
  837. unsigned i;
  838. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  839. for (i = 0; i < adev->usec_timeout; i++) {
  840. if (gmc_v6_0_is_idle(handle))
  841. return 0;
  842. udelay(1);
  843. }
  844. return -ETIMEDOUT;
  845. }
  846. static int gmc_v6_0_soft_reset(void *handle)
  847. {
  848. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  849. u32 srbm_soft_reset = 0;
  850. u32 tmp = RREG32(mmSRBM_STATUS);
  851. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  852. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  853. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  854. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  855. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  856. if (!(adev->flags & AMD_IS_APU))
  857. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  858. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  859. }
  860. if (srbm_soft_reset) {
  861. gmc_v6_0_mc_stop(adev);
  862. if (gmc_v6_0_wait_for_idle(adev)) {
  863. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  864. }
  865. tmp = RREG32(mmSRBM_SOFT_RESET);
  866. tmp |= srbm_soft_reset;
  867. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  868. WREG32(mmSRBM_SOFT_RESET, tmp);
  869. tmp = RREG32(mmSRBM_SOFT_RESET);
  870. udelay(50);
  871. tmp &= ~srbm_soft_reset;
  872. WREG32(mmSRBM_SOFT_RESET, tmp);
  873. tmp = RREG32(mmSRBM_SOFT_RESET);
  874. udelay(50);
  875. gmc_v6_0_mc_resume(adev);
  876. udelay(50);
  877. }
  878. return 0;
  879. }
  880. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  881. struct amdgpu_irq_src *src,
  882. unsigned type,
  883. enum amdgpu_interrupt_state state)
  884. {
  885. u32 tmp;
  886. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  887. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  888. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  889. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  890. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  891. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  892. switch (state) {
  893. case AMDGPU_IRQ_STATE_DISABLE:
  894. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  895. tmp &= ~bits;
  896. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  897. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  898. tmp &= ~bits;
  899. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  900. break;
  901. case AMDGPU_IRQ_STATE_ENABLE:
  902. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  903. tmp |= bits;
  904. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  905. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  906. tmp |= bits;
  907. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  908. break;
  909. default:
  910. break;
  911. }
  912. return 0;
  913. }
  914. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  915. struct amdgpu_irq_src *source,
  916. struct amdgpu_iv_entry *entry)
  917. {
  918. u32 addr, status;
  919. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  920. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  921. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  922. if (!addr && !status)
  923. return 0;
  924. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  925. gmc_v6_0_set_fault_enable_default(adev, false);
  926. if (printk_ratelimit()) {
  927. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  928. entry->src_id, entry->src_data[0]);
  929. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  930. addr);
  931. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  932. status);
  933. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  934. }
  935. return 0;
  936. }
  937. static int gmc_v6_0_set_clockgating_state(void *handle,
  938. enum amd_clockgating_state state)
  939. {
  940. return 0;
  941. }
  942. static int gmc_v6_0_set_powergating_state(void *handle,
  943. enum amd_powergating_state state)
  944. {
  945. return 0;
  946. }
  947. static const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  948. .name = "gmc_v6_0",
  949. .early_init = gmc_v6_0_early_init,
  950. .late_init = gmc_v6_0_late_init,
  951. .sw_init = gmc_v6_0_sw_init,
  952. .sw_fini = gmc_v6_0_sw_fini,
  953. .hw_init = gmc_v6_0_hw_init,
  954. .hw_fini = gmc_v6_0_hw_fini,
  955. .suspend = gmc_v6_0_suspend,
  956. .resume = gmc_v6_0_resume,
  957. .is_idle = gmc_v6_0_is_idle,
  958. .wait_for_idle = gmc_v6_0_wait_for_idle,
  959. .soft_reset = gmc_v6_0_soft_reset,
  960. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  961. .set_powergating_state = gmc_v6_0_set_powergating_state,
  962. };
  963. static const struct amdgpu_gart_funcs gmc_v6_0_gart_funcs = {
  964. .flush_gpu_tlb = gmc_v6_0_gart_flush_gpu_tlb,
  965. .set_pte_pde = gmc_v6_0_gart_set_pte_pde,
  966. .set_prt = gmc_v6_0_set_prt,
  967. .get_vm_pde = gmc_v6_0_get_vm_pde,
  968. .get_vm_pte_flags = gmc_v6_0_get_vm_pte_flags
  969. };
  970. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  971. .set = gmc_v6_0_vm_fault_interrupt_state,
  972. .process = gmc_v6_0_process_interrupt,
  973. };
  974. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev)
  975. {
  976. if (adev->gart.gart_funcs == NULL)
  977. adev->gart.gart_funcs = &gmc_v6_0_gart_funcs;
  978. }
  979. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  980. {
  981. adev->mc.vm_fault.num_types = 1;
  982. adev->mc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  983. }
  984. const struct amdgpu_ip_block_version gmc_v6_0_ip_block =
  985. {
  986. .type = AMD_IP_BLOCK_TYPE_GMC,
  987. .major = 6,
  988. .minor = 0,
  989. .rev = 0,
  990. .funcs = &gmc_v6_0_ip_funcs,
  991. };