gfx_v9_0.c 138 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  64. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) },
  66. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  68. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1) },
  70. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  72. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2) },
  74. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  76. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3) },
  78. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  80. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4) },
  82. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  84. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5) },
  86. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  88. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6) },
  90. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  92. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7) },
  94. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE),
  95. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  96. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8),
  97. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8) },
  98. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE),
  99. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  100. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9),
  101. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9) },
  102. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE),
  103. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  104. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10),
  105. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10) },
  106. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE),
  107. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  108. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11),
  109. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11) },
  110. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE),
  111. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  112. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12),
  113. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  114. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE),
  115. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  116. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13),
  117. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13) },
  118. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE),
  119. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  120. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14),
  121. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14) },
  122. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE),
  123. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  124. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15),
  125. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15) }
  126. };
  127. static const u32 golden_settings_gc_9_0[] =
  128. {
  129. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  130. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  131. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  132. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  133. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  134. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  136. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  137. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  138. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  139. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  141. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  142. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  143. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  144. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  145. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  146. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  147. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  148. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  149. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  150. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  151. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  152. };
  153. static const u32 golden_settings_gc_9_0_vg10[] =
  154. {
  155. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  156. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  157. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  159. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  160. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  161. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  162. };
  163. static const u32 golden_settings_gc_9_1[] =
  164. {
  165. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  166. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  167. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  168. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  169. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  170. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  171. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  172. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  173. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  174. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  175. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  176. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  177. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  178. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  179. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  180. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  181. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  182. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  183. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  184. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  185. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  186. };
  187. static const u32 golden_settings_gc_9_1_rv1[] =
  188. {
  189. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  190. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  191. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  192. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  193. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  194. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  195. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  196. };
  197. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  198. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  199. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  200. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  201. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  202. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  203. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  204. struct amdgpu_cu_info *cu_info);
  205. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  206. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  207. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  208. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  209. {
  210. switch (adev->asic_type) {
  211. case CHIP_VEGA10:
  212. amdgpu_program_register_sequence(adev,
  213. golden_settings_gc_9_0,
  214. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  215. amdgpu_program_register_sequence(adev,
  216. golden_settings_gc_9_0_vg10,
  217. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  218. break;
  219. case CHIP_RAVEN:
  220. amdgpu_program_register_sequence(adev,
  221. golden_settings_gc_9_1,
  222. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  223. amdgpu_program_register_sequence(adev,
  224. golden_settings_gc_9_1_rv1,
  225. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  226. break;
  227. default:
  228. break;
  229. }
  230. }
  231. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  232. {
  233. adev->gfx.scratch.num_reg = 8;
  234. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  235. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  236. }
  237. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  238. bool wc, uint32_t reg, uint32_t val)
  239. {
  240. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  241. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  242. WRITE_DATA_DST_SEL(0) |
  243. (wc ? WR_CONFIRM : 0));
  244. amdgpu_ring_write(ring, reg);
  245. amdgpu_ring_write(ring, 0);
  246. amdgpu_ring_write(ring, val);
  247. }
  248. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  249. int mem_space, int opt, uint32_t addr0,
  250. uint32_t addr1, uint32_t ref, uint32_t mask,
  251. uint32_t inv)
  252. {
  253. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  254. amdgpu_ring_write(ring,
  255. /* memory (1) or register (0) */
  256. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  257. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  258. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  259. WAIT_REG_MEM_ENGINE(eng_sel)));
  260. if (mem_space)
  261. BUG_ON(addr0 & 0x3); /* Dword align */
  262. amdgpu_ring_write(ring, addr0);
  263. amdgpu_ring_write(ring, addr1);
  264. amdgpu_ring_write(ring, ref);
  265. amdgpu_ring_write(ring, mask);
  266. amdgpu_ring_write(ring, inv); /* poll interval */
  267. }
  268. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  269. {
  270. struct amdgpu_device *adev = ring->adev;
  271. uint32_t scratch;
  272. uint32_t tmp = 0;
  273. unsigned i;
  274. int r;
  275. r = amdgpu_gfx_scratch_get(adev, &scratch);
  276. if (r) {
  277. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  278. return r;
  279. }
  280. WREG32(scratch, 0xCAFEDEAD);
  281. r = amdgpu_ring_alloc(ring, 3);
  282. if (r) {
  283. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  284. ring->idx, r);
  285. amdgpu_gfx_scratch_free(adev, scratch);
  286. return r;
  287. }
  288. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  289. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  290. amdgpu_ring_write(ring, 0xDEADBEEF);
  291. amdgpu_ring_commit(ring);
  292. for (i = 0; i < adev->usec_timeout; i++) {
  293. tmp = RREG32(scratch);
  294. if (tmp == 0xDEADBEEF)
  295. break;
  296. DRM_UDELAY(1);
  297. }
  298. if (i < adev->usec_timeout) {
  299. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  300. ring->idx, i);
  301. } else {
  302. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  303. ring->idx, scratch, tmp);
  304. r = -EINVAL;
  305. }
  306. amdgpu_gfx_scratch_free(adev, scratch);
  307. return r;
  308. }
  309. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  310. {
  311. struct amdgpu_device *adev = ring->adev;
  312. struct amdgpu_ib ib;
  313. struct dma_fence *f = NULL;
  314. uint32_t scratch;
  315. uint32_t tmp = 0;
  316. long r;
  317. r = amdgpu_gfx_scratch_get(adev, &scratch);
  318. if (r) {
  319. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  320. return r;
  321. }
  322. WREG32(scratch, 0xCAFEDEAD);
  323. memset(&ib, 0, sizeof(ib));
  324. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  325. if (r) {
  326. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  327. goto err1;
  328. }
  329. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  330. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  331. ib.ptr[2] = 0xDEADBEEF;
  332. ib.length_dw = 3;
  333. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  334. if (r)
  335. goto err2;
  336. r = dma_fence_wait_timeout(f, false, timeout);
  337. if (r == 0) {
  338. DRM_ERROR("amdgpu: IB test timed out.\n");
  339. r = -ETIMEDOUT;
  340. goto err2;
  341. } else if (r < 0) {
  342. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  343. goto err2;
  344. }
  345. tmp = RREG32(scratch);
  346. if (tmp == 0xDEADBEEF) {
  347. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  348. r = 0;
  349. } else {
  350. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  351. scratch, tmp);
  352. r = -EINVAL;
  353. }
  354. err2:
  355. amdgpu_ib_free(adev, &ib, NULL);
  356. dma_fence_put(f);
  357. err1:
  358. amdgpu_gfx_scratch_free(adev, scratch);
  359. return r;
  360. }
  361. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  362. {
  363. release_firmware(adev->gfx.pfp_fw);
  364. adev->gfx.pfp_fw = NULL;
  365. release_firmware(adev->gfx.me_fw);
  366. adev->gfx.me_fw = NULL;
  367. release_firmware(adev->gfx.ce_fw);
  368. adev->gfx.ce_fw = NULL;
  369. release_firmware(adev->gfx.rlc_fw);
  370. adev->gfx.rlc_fw = NULL;
  371. release_firmware(adev->gfx.mec_fw);
  372. adev->gfx.mec_fw = NULL;
  373. release_firmware(adev->gfx.mec2_fw);
  374. adev->gfx.mec2_fw = NULL;
  375. kfree(adev->gfx.rlc.register_list_format);
  376. }
  377. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  378. {
  379. const char *chip_name;
  380. char fw_name[30];
  381. int err;
  382. struct amdgpu_firmware_info *info = NULL;
  383. const struct common_firmware_header *header = NULL;
  384. const struct gfx_firmware_header_v1_0 *cp_hdr;
  385. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  386. unsigned int *tmp = NULL;
  387. unsigned int i = 0;
  388. DRM_DEBUG("\n");
  389. switch (adev->asic_type) {
  390. case CHIP_VEGA10:
  391. chip_name = "vega10";
  392. break;
  393. case CHIP_RAVEN:
  394. chip_name = "raven";
  395. break;
  396. default:
  397. BUG();
  398. }
  399. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  400. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  401. if (err)
  402. goto out;
  403. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  404. if (err)
  405. goto out;
  406. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  407. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  408. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  409. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  410. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  411. if (err)
  412. goto out;
  413. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  414. if (err)
  415. goto out;
  416. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  417. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  418. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  419. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  420. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  421. if (err)
  422. goto out;
  423. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  424. if (err)
  425. goto out;
  426. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  427. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  428. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  429. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  430. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  431. if (err)
  432. goto out;
  433. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  434. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  435. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  436. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  437. adev->gfx.rlc.save_and_restore_offset =
  438. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  439. adev->gfx.rlc.clear_state_descriptor_offset =
  440. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  441. adev->gfx.rlc.avail_scratch_ram_locations =
  442. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  443. adev->gfx.rlc.reg_restore_list_size =
  444. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  445. adev->gfx.rlc.reg_list_format_start =
  446. le32_to_cpu(rlc_hdr->reg_list_format_start);
  447. adev->gfx.rlc.reg_list_format_separate_start =
  448. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  449. adev->gfx.rlc.starting_offsets_start =
  450. le32_to_cpu(rlc_hdr->starting_offsets_start);
  451. adev->gfx.rlc.reg_list_format_size_bytes =
  452. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  453. adev->gfx.rlc.reg_list_size_bytes =
  454. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  455. adev->gfx.rlc.register_list_format =
  456. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  457. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  458. if (!adev->gfx.rlc.register_list_format) {
  459. err = -ENOMEM;
  460. goto out;
  461. }
  462. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  463. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  464. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  465. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  466. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  467. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  468. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  469. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  470. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  471. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  472. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  473. if (err)
  474. goto out;
  475. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  476. if (err)
  477. goto out;
  478. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  479. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  480. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  481. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  482. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  483. if (!err) {
  484. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  485. if (err)
  486. goto out;
  487. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  488. adev->gfx.mec2_fw->data;
  489. adev->gfx.mec2_fw_version =
  490. le32_to_cpu(cp_hdr->header.ucode_version);
  491. adev->gfx.mec2_feature_version =
  492. le32_to_cpu(cp_hdr->ucode_feature_version);
  493. } else {
  494. err = 0;
  495. adev->gfx.mec2_fw = NULL;
  496. }
  497. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  498. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  499. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  500. info->fw = adev->gfx.pfp_fw;
  501. header = (const struct common_firmware_header *)info->fw->data;
  502. adev->firmware.fw_size +=
  503. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  504. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  505. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  506. info->fw = adev->gfx.me_fw;
  507. header = (const struct common_firmware_header *)info->fw->data;
  508. adev->firmware.fw_size +=
  509. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  510. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  511. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  512. info->fw = adev->gfx.ce_fw;
  513. header = (const struct common_firmware_header *)info->fw->data;
  514. adev->firmware.fw_size +=
  515. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  516. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  517. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  518. info->fw = adev->gfx.rlc_fw;
  519. header = (const struct common_firmware_header *)info->fw->data;
  520. adev->firmware.fw_size +=
  521. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  522. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  523. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  524. info->fw = adev->gfx.mec_fw;
  525. header = (const struct common_firmware_header *)info->fw->data;
  526. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  527. adev->firmware.fw_size +=
  528. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  529. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  530. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  531. info->fw = adev->gfx.mec_fw;
  532. adev->firmware.fw_size +=
  533. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  534. if (adev->gfx.mec2_fw) {
  535. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  536. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  537. info->fw = adev->gfx.mec2_fw;
  538. header = (const struct common_firmware_header *)info->fw->data;
  539. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  540. adev->firmware.fw_size +=
  541. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  542. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  543. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  544. info->fw = adev->gfx.mec2_fw;
  545. adev->firmware.fw_size +=
  546. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  547. }
  548. }
  549. out:
  550. if (err) {
  551. dev_err(adev->dev,
  552. "gfx9: Failed to load firmware \"%s\"\n",
  553. fw_name);
  554. release_firmware(adev->gfx.pfp_fw);
  555. adev->gfx.pfp_fw = NULL;
  556. release_firmware(adev->gfx.me_fw);
  557. adev->gfx.me_fw = NULL;
  558. release_firmware(adev->gfx.ce_fw);
  559. adev->gfx.ce_fw = NULL;
  560. release_firmware(adev->gfx.rlc_fw);
  561. adev->gfx.rlc_fw = NULL;
  562. release_firmware(adev->gfx.mec_fw);
  563. adev->gfx.mec_fw = NULL;
  564. release_firmware(adev->gfx.mec2_fw);
  565. adev->gfx.mec2_fw = NULL;
  566. }
  567. return err;
  568. }
  569. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  570. {
  571. u32 count = 0;
  572. const struct cs_section_def *sect = NULL;
  573. const struct cs_extent_def *ext = NULL;
  574. /* begin clear state */
  575. count += 2;
  576. /* context control state */
  577. count += 3;
  578. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  579. for (ext = sect->section; ext->extent != NULL; ++ext) {
  580. if (sect->id == SECT_CONTEXT)
  581. count += 2 + ext->reg_count;
  582. else
  583. return 0;
  584. }
  585. }
  586. /* end clear state */
  587. count += 2;
  588. /* clear state */
  589. count += 2;
  590. return count;
  591. }
  592. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  593. volatile u32 *buffer)
  594. {
  595. u32 count = 0, i;
  596. const struct cs_section_def *sect = NULL;
  597. const struct cs_extent_def *ext = NULL;
  598. if (adev->gfx.rlc.cs_data == NULL)
  599. return;
  600. if (buffer == NULL)
  601. return;
  602. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  603. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  604. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  605. buffer[count++] = cpu_to_le32(0x80000000);
  606. buffer[count++] = cpu_to_le32(0x80000000);
  607. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  608. for (ext = sect->section; ext->extent != NULL; ++ext) {
  609. if (sect->id == SECT_CONTEXT) {
  610. buffer[count++] =
  611. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  612. buffer[count++] = cpu_to_le32(ext->reg_index -
  613. PACKET3_SET_CONTEXT_REG_START);
  614. for (i = 0; i < ext->reg_count; i++)
  615. buffer[count++] = cpu_to_le32(ext->extent[i]);
  616. } else {
  617. return;
  618. }
  619. }
  620. }
  621. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  622. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  623. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  624. buffer[count++] = cpu_to_le32(0);
  625. }
  626. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  627. {
  628. uint32_t data;
  629. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  630. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  631. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  632. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  633. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  634. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  635. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  636. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  637. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  638. mutex_lock(&adev->grbm_idx_mutex);
  639. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  640. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  641. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  642. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  643. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  644. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  645. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  646. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  647. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  648. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  649. data &= 0x0000FFFF;
  650. data |= 0x00C00000;
  651. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  652. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  653. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  654. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  655. * but used for RLC_LB_CNTL configuration */
  656. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  657. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  658. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  659. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  660. mutex_unlock(&adev->grbm_idx_mutex);
  661. }
  662. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  663. {
  664. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  665. }
  666. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  667. {
  668. const __le32 *fw_data;
  669. volatile u32 *dst_ptr;
  670. int me, i, max_me = 5;
  671. u32 bo_offset = 0;
  672. u32 table_offset, table_size;
  673. /* write the cp table buffer */
  674. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  675. for (me = 0; me < max_me; me++) {
  676. if (me == 0) {
  677. const struct gfx_firmware_header_v1_0 *hdr =
  678. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  679. fw_data = (const __le32 *)
  680. (adev->gfx.ce_fw->data +
  681. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  682. table_offset = le32_to_cpu(hdr->jt_offset);
  683. table_size = le32_to_cpu(hdr->jt_size);
  684. } else if (me == 1) {
  685. const struct gfx_firmware_header_v1_0 *hdr =
  686. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  687. fw_data = (const __le32 *)
  688. (adev->gfx.pfp_fw->data +
  689. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  690. table_offset = le32_to_cpu(hdr->jt_offset);
  691. table_size = le32_to_cpu(hdr->jt_size);
  692. } else if (me == 2) {
  693. const struct gfx_firmware_header_v1_0 *hdr =
  694. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  695. fw_data = (const __le32 *)
  696. (adev->gfx.me_fw->data +
  697. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  698. table_offset = le32_to_cpu(hdr->jt_offset);
  699. table_size = le32_to_cpu(hdr->jt_size);
  700. } else if (me == 3) {
  701. const struct gfx_firmware_header_v1_0 *hdr =
  702. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  703. fw_data = (const __le32 *)
  704. (adev->gfx.mec_fw->data +
  705. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  706. table_offset = le32_to_cpu(hdr->jt_offset);
  707. table_size = le32_to_cpu(hdr->jt_size);
  708. } else if (me == 4) {
  709. const struct gfx_firmware_header_v1_0 *hdr =
  710. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  711. fw_data = (const __le32 *)
  712. (adev->gfx.mec2_fw->data +
  713. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  714. table_offset = le32_to_cpu(hdr->jt_offset);
  715. table_size = le32_to_cpu(hdr->jt_size);
  716. }
  717. for (i = 0; i < table_size; i ++) {
  718. dst_ptr[bo_offset + i] =
  719. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  720. }
  721. bo_offset += table_size;
  722. }
  723. }
  724. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  725. {
  726. /* clear state block */
  727. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  728. &adev->gfx.rlc.clear_state_gpu_addr,
  729. (void **)&adev->gfx.rlc.cs_ptr);
  730. /* jump table block */
  731. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  732. &adev->gfx.rlc.cp_table_gpu_addr,
  733. (void **)&adev->gfx.rlc.cp_table_ptr);
  734. }
  735. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  736. {
  737. volatile u32 *dst_ptr;
  738. u32 dws;
  739. const struct cs_section_def *cs_data;
  740. int r;
  741. adev->gfx.rlc.cs_data = gfx9_cs_data;
  742. cs_data = adev->gfx.rlc.cs_data;
  743. if (cs_data) {
  744. /* clear state block */
  745. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  746. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  747. AMDGPU_GEM_DOMAIN_VRAM,
  748. &adev->gfx.rlc.clear_state_obj,
  749. &adev->gfx.rlc.clear_state_gpu_addr,
  750. (void **)&adev->gfx.rlc.cs_ptr);
  751. if (r) {
  752. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  753. r);
  754. gfx_v9_0_rlc_fini(adev);
  755. return r;
  756. }
  757. /* set up the cs buffer */
  758. dst_ptr = adev->gfx.rlc.cs_ptr;
  759. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  760. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  761. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  762. }
  763. if (adev->asic_type == CHIP_RAVEN) {
  764. /* TODO: double check the cp_table_size for RV */
  765. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  766. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  767. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  768. &adev->gfx.rlc.cp_table_obj,
  769. &adev->gfx.rlc.cp_table_gpu_addr,
  770. (void **)&adev->gfx.rlc.cp_table_ptr);
  771. if (r) {
  772. dev_err(adev->dev,
  773. "(%d) failed to create cp table bo\n", r);
  774. gfx_v9_0_rlc_fini(adev);
  775. return r;
  776. }
  777. rv_init_cp_jump_table(adev);
  778. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  779. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  780. gfx_v9_0_init_lbpw(adev);
  781. }
  782. return 0;
  783. }
  784. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  785. {
  786. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  787. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  788. }
  789. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  790. {
  791. int r;
  792. u32 *hpd;
  793. const __le32 *fw_data;
  794. unsigned fw_size;
  795. u32 *fw;
  796. size_t mec_hpd_size;
  797. const struct gfx_firmware_header_v1_0 *mec_hdr;
  798. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  799. /* take ownership of the relevant compute queues */
  800. amdgpu_gfx_compute_queue_acquire(adev);
  801. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  802. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  803. AMDGPU_GEM_DOMAIN_GTT,
  804. &adev->gfx.mec.hpd_eop_obj,
  805. &adev->gfx.mec.hpd_eop_gpu_addr,
  806. (void **)&hpd);
  807. if (r) {
  808. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  809. gfx_v9_0_mec_fini(adev);
  810. return r;
  811. }
  812. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  813. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  814. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  815. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  816. fw_data = (const __le32 *)
  817. (adev->gfx.mec_fw->data +
  818. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  819. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  820. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  821. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  822. &adev->gfx.mec.mec_fw_obj,
  823. &adev->gfx.mec.mec_fw_gpu_addr,
  824. (void **)&fw);
  825. if (r) {
  826. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  827. gfx_v9_0_mec_fini(adev);
  828. return r;
  829. }
  830. memcpy(fw, fw_data, fw_size);
  831. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  832. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  833. return 0;
  834. }
  835. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  836. {
  837. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  838. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  839. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  840. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  841. (SQ_IND_INDEX__FORCE_READ_MASK));
  842. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  843. }
  844. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  845. uint32_t wave, uint32_t thread,
  846. uint32_t regno, uint32_t num, uint32_t *out)
  847. {
  848. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  849. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  850. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  851. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  852. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  853. (SQ_IND_INDEX__FORCE_READ_MASK) |
  854. (SQ_IND_INDEX__AUTO_INCR_MASK));
  855. while (num--)
  856. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  857. }
  858. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  859. {
  860. /* type 1 wave data */
  861. dst[(*no_fields)++] = 1;
  862. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  863. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  864. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  865. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  866. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  867. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  868. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  869. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  870. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  871. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  872. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  873. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  874. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  875. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  876. }
  877. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  878. uint32_t wave, uint32_t start,
  879. uint32_t size, uint32_t *dst)
  880. {
  881. wave_read_regs(
  882. adev, simd, wave, 0,
  883. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  884. }
  885. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  886. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  887. .select_se_sh = &gfx_v9_0_select_se_sh,
  888. .read_wave_data = &gfx_v9_0_read_wave_data,
  889. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  890. };
  891. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  892. {
  893. u32 gb_addr_config;
  894. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  895. switch (adev->asic_type) {
  896. case CHIP_VEGA10:
  897. adev->gfx.config.max_hw_contexts = 8;
  898. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  899. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  900. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  901. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  902. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  903. break;
  904. case CHIP_RAVEN:
  905. adev->gfx.config.max_hw_contexts = 8;
  906. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  907. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  908. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  909. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  910. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  911. break;
  912. default:
  913. BUG();
  914. break;
  915. }
  916. adev->gfx.config.gb_addr_config = gb_addr_config;
  917. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  918. REG_GET_FIELD(
  919. adev->gfx.config.gb_addr_config,
  920. GB_ADDR_CONFIG,
  921. NUM_PIPES);
  922. adev->gfx.config.max_tile_pipes =
  923. adev->gfx.config.gb_addr_config_fields.num_pipes;
  924. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  925. REG_GET_FIELD(
  926. adev->gfx.config.gb_addr_config,
  927. GB_ADDR_CONFIG,
  928. NUM_BANKS);
  929. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  930. REG_GET_FIELD(
  931. adev->gfx.config.gb_addr_config,
  932. GB_ADDR_CONFIG,
  933. MAX_COMPRESSED_FRAGS);
  934. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  935. REG_GET_FIELD(
  936. adev->gfx.config.gb_addr_config,
  937. GB_ADDR_CONFIG,
  938. NUM_RB_PER_SE);
  939. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  940. REG_GET_FIELD(
  941. adev->gfx.config.gb_addr_config,
  942. GB_ADDR_CONFIG,
  943. NUM_SHADER_ENGINES);
  944. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  945. REG_GET_FIELD(
  946. adev->gfx.config.gb_addr_config,
  947. GB_ADDR_CONFIG,
  948. PIPE_INTERLEAVE_SIZE));
  949. }
  950. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  951. struct amdgpu_ngg_buf *ngg_buf,
  952. int size_se,
  953. int default_size_se)
  954. {
  955. int r;
  956. if (size_se < 0) {
  957. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  958. return -EINVAL;
  959. }
  960. size_se = size_se ? size_se : default_size_se;
  961. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  962. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  963. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  964. &ngg_buf->bo,
  965. &ngg_buf->gpu_addr,
  966. NULL);
  967. if (r) {
  968. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  969. return r;
  970. }
  971. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  972. return r;
  973. }
  974. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  975. {
  976. int i;
  977. for (i = 0; i < NGG_BUF_MAX; i++)
  978. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  979. &adev->gfx.ngg.buf[i].gpu_addr,
  980. NULL);
  981. memset(&adev->gfx.ngg.buf[0], 0,
  982. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  983. adev->gfx.ngg.init = false;
  984. return 0;
  985. }
  986. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  987. {
  988. int r;
  989. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  990. return 0;
  991. /* GDS reserve memory: 64 bytes alignment */
  992. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  993. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  994. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  995. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  996. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  997. /* Primitive Buffer */
  998. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  999. amdgpu_prim_buf_per_se,
  1000. 64 * 1024);
  1001. if (r) {
  1002. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1003. goto err;
  1004. }
  1005. /* Position Buffer */
  1006. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1007. amdgpu_pos_buf_per_se,
  1008. 256 * 1024);
  1009. if (r) {
  1010. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1011. goto err;
  1012. }
  1013. /* Control Sideband */
  1014. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1015. amdgpu_cntl_sb_buf_per_se,
  1016. 256);
  1017. if (r) {
  1018. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1019. goto err;
  1020. }
  1021. /* Parameter Cache, not created by default */
  1022. if (amdgpu_param_buf_per_se <= 0)
  1023. goto out;
  1024. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1025. amdgpu_param_buf_per_se,
  1026. 512 * 1024);
  1027. if (r) {
  1028. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1029. goto err;
  1030. }
  1031. out:
  1032. adev->gfx.ngg.init = true;
  1033. return 0;
  1034. err:
  1035. gfx_v9_0_ngg_fini(adev);
  1036. return r;
  1037. }
  1038. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1039. {
  1040. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1041. int r;
  1042. u32 data, base;
  1043. if (!amdgpu_ngg)
  1044. return 0;
  1045. /* Program buffer size */
  1046. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1047. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1048. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1049. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1050. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1051. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1052. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1053. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1054. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1055. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1056. /* Program buffer base address */
  1057. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1058. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1059. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1060. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1061. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1062. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1063. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1064. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1065. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1066. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1067. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1068. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1069. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1070. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1071. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1072. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1073. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1074. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1075. /* Clear GDS reserved memory */
  1076. r = amdgpu_ring_alloc(ring, 17);
  1077. if (r) {
  1078. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1079. ring->idx, r);
  1080. return r;
  1081. }
  1082. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1083. amdgpu_gds_reg_offset[0].mem_size,
  1084. (adev->gds.mem.total_size +
  1085. adev->gfx.ngg.gds_reserve_size) >>
  1086. AMDGPU_GDS_SHIFT);
  1087. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1088. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1089. PACKET3_DMA_DATA_SRC_SEL(2)));
  1090. amdgpu_ring_write(ring, 0);
  1091. amdgpu_ring_write(ring, 0);
  1092. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1093. amdgpu_ring_write(ring, 0);
  1094. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1095. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1096. amdgpu_gds_reg_offset[0].mem_size, 0);
  1097. amdgpu_ring_commit(ring);
  1098. return 0;
  1099. }
  1100. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1101. int mec, int pipe, int queue)
  1102. {
  1103. int r;
  1104. unsigned irq_type;
  1105. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1106. ring = &adev->gfx.compute_ring[ring_id];
  1107. /* mec0 is me1 */
  1108. ring->me = mec + 1;
  1109. ring->pipe = pipe;
  1110. ring->queue = queue;
  1111. ring->ring_obj = NULL;
  1112. ring->use_doorbell = true;
  1113. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1114. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1115. + (ring_id * GFX9_MEC_HPD_SIZE);
  1116. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1117. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1118. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1119. + ring->pipe;
  1120. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1121. r = amdgpu_ring_init(adev, ring, 1024,
  1122. &adev->gfx.eop_irq, irq_type);
  1123. if (r)
  1124. return r;
  1125. return 0;
  1126. }
  1127. static int gfx_v9_0_sw_init(void *handle)
  1128. {
  1129. int i, j, k, r, ring_id;
  1130. struct amdgpu_ring *ring;
  1131. struct amdgpu_kiq *kiq;
  1132. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1133. switch (adev->asic_type) {
  1134. case CHIP_VEGA10:
  1135. case CHIP_RAVEN:
  1136. adev->gfx.mec.num_mec = 2;
  1137. break;
  1138. default:
  1139. adev->gfx.mec.num_mec = 1;
  1140. break;
  1141. }
  1142. adev->gfx.mec.num_pipe_per_mec = 4;
  1143. adev->gfx.mec.num_queue_per_pipe = 8;
  1144. /* KIQ event */
  1145. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1146. if (r)
  1147. return r;
  1148. /* EOP Event */
  1149. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1150. if (r)
  1151. return r;
  1152. /* Privileged reg */
  1153. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1154. &adev->gfx.priv_reg_irq);
  1155. if (r)
  1156. return r;
  1157. /* Privileged inst */
  1158. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1159. &adev->gfx.priv_inst_irq);
  1160. if (r)
  1161. return r;
  1162. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1163. gfx_v9_0_scratch_init(adev);
  1164. r = gfx_v9_0_init_microcode(adev);
  1165. if (r) {
  1166. DRM_ERROR("Failed to load gfx firmware!\n");
  1167. return r;
  1168. }
  1169. r = gfx_v9_0_rlc_init(adev);
  1170. if (r) {
  1171. DRM_ERROR("Failed to init rlc BOs!\n");
  1172. return r;
  1173. }
  1174. r = gfx_v9_0_mec_init(adev);
  1175. if (r) {
  1176. DRM_ERROR("Failed to init MEC BOs!\n");
  1177. return r;
  1178. }
  1179. /* set up the gfx ring */
  1180. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1181. ring = &adev->gfx.gfx_ring[i];
  1182. ring->ring_obj = NULL;
  1183. if (!i)
  1184. sprintf(ring->name, "gfx");
  1185. else
  1186. sprintf(ring->name, "gfx_%d", i);
  1187. ring->use_doorbell = true;
  1188. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1189. r = amdgpu_ring_init(adev, ring, 1024,
  1190. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1191. if (r)
  1192. return r;
  1193. }
  1194. /* set up the compute queues - allocate horizontally across pipes */
  1195. ring_id = 0;
  1196. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1197. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1198. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1199. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1200. continue;
  1201. r = gfx_v9_0_compute_ring_init(adev,
  1202. ring_id,
  1203. i, k, j);
  1204. if (r)
  1205. return r;
  1206. ring_id++;
  1207. }
  1208. }
  1209. }
  1210. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1211. if (r) {
  1212. DRM_ERROR("Failed to init KIQ BOs!\n");
  1213. return r;
  1214. }
  1215. kiq = &adev->gfx.kiq;
  1216. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1217. if (r)
  1218. return r;
  1219. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1220. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1221. if (r)
  1222. return r;
  1223. /* reserve GDS, GWS and OA resource for gfx */
  1224. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1225. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1226. &adev->gds.gds_gfx_bo, NULL, NULL);
  1227. if (r)
  1228. return r;
  1229. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1230. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1231. &adev->gds.gws_gfx_bo, NULL, NULL);
  1232. if (r)
  1233. return r;
  1234. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1235. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1236. &adev->gds.oa_gfx_bo, NULL, NULL);
  1237. if (r)
  1238. return r;
  1239. adev->gfx.ce_ram_size = 0x8000;
  1240. gfx_v9_0_gpu_early_init(adev);
  1241. r = gfx_v9_0_ngg_init(adev);
  1242. if (r)
  1243. return r;
  1244. return 0;
  1245. }
  1246. static int gfx_v9_0_sw_fini(void *handle)
  1247. {
  1248. int i;
  1249. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1250. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1251. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1252. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1253. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1254. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1255. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1256. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1257. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1258. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1259. amdgpu_gfx_kiq_fini(adev);
  1260. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1261. gfx_v9_0_mec_fini(adev);
  1262. gfx_v9_0_ngg_fini(adev);
  1263. gfx_v9_0_free_microcode(adev);
  1264. return 0;
  1265. }
  1266. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1267. {
  1268. /* TODO */
  1269. }
  1270. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1271. {
  1272. u32 data;
  1273. if (instance == 0xffffffff)
  1274. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1275. else
  1276. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1277. if (se_num == 0xffffffff)
  1278. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1279. else
  1280. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1281. if (sh_num == 0xffffffff)
  1282. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1283. else
  1284. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1285. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1286. }
  1287. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1288. {
  1289. u32 data, mask;
  1290. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1291. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1292. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1293. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1294. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1295. adev->gfx.config.max_sh_per_se);
  1296. return (~data) & mask;
  1297. }
  1298. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1299. {
  1300. int i, j;
  1301. u32 data;
  1302. u32 active_rbs = 0;
  1303. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1304. adev->gfx.config.max_sh_per_se;
  1305. mutex_lock(&adev->grbm_idx_mutex);
  1306. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1307. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1308. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1309. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1310. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1311. rb_bitmap_width_per_sh);
  1312. }
  1313. }
  1314. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1315. mutex_unlock(&adev->grbm_idx_mutex);
  1316. adev->gfx.config.backend_enable_mask = active_rbs;
  1317. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1318. }
  1319. #define DEFAULT_SH_MEM_BASES (0x6000)
  1320. #define FIRST_COMPUTE_VMID (8)
  1321. #define LAST_COMPUTE_VMID (16)
  1322. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1323. {
  1324. int i;
  1325. uint32_t sh_mem_config;
  1326. uint32_t sh_mem_bases;
  1327. /*
  1328. * Configure apertures:
  1329. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1330. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1331. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1332. */
  1333. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1334. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1335. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1336. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1337. mutex_lock(&adev->srbm_mutex);
  1338. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1339. soc15_grbm_select(adev, 0, 0, 0, i);
  1340. /* CP and shaders */
  1341. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1342. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1343. }
  1344. soc15_grbm_select(adev, 0, 0, 0, 0);
  1345. mutex_unlock(&adev->srbm_mutex);
  1346. }
  1347. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1348. {
  1349. u32 tmp;
  1350. int i;
  1351. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1352. gfx_v9_0_tiling_mode_table_init(adev);
  1353. gfx_v9_0_setup_rb(adev);
  1354. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1355. /* XXX SH_MEM regs */
  1356. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1357. mutex_lock(&adev->srbm_mutex);
  1358. for (i = 0; i < 16; i++) {
  1359. soc15_grbm_select(adev, 0, 0, 0, i);
  1360. /* CP and shaders */
  1361. tmp = 0;
  1362. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1363. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1364. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1365. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1366. }
  1367. soc15_grbm_select(adev, 0, 0, 0, 0);
  1368. mutex_unlock(&adev->srbm_mutex);
  1369. gfx_v9_0_init_compute_vmid(adev);
  1370. mutex_lock(&adev->grbm_idx_mutex);
  1371. /*
  1372. * making sure that the following register writes will be broadcasted
  1373. * to all the shaders
  1374. */
  1375. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1376. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1377. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1378. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1379. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1380. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1381. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1382. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1383. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1384. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1385. mutex_unlock(&adev->grbm_idx_mutex);
  1386. }
  1387. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1388. {
  1389. u32 i, j, k;
  1390. u32 mask;
  1391. mutex_lock(&adev->grbm_idx_mutex);
  1392. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1393. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1394. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1395. for (k = 0; k < adev->usec_timeout; k++) {
  1396. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1397. break;
  1398. udelay(1);
  1399. }
  1400. }
  1401. }
  1402. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1403. mutex_unlock(&adev->grbm_idx_mutex);
  1404. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1405. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1406. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1407. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1408. for (k = 0; k < adev->usec_timeout; k++) {
  1409. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1410. break;
  1411. udelay(1);
  1412. }
  1413. }
  1414. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1415. bool enable)
  1416. {
  1417. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1418. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1419. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1420. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1421. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1422. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1423. }
  1424. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1425. {
  1426. /* csib */
  1427. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1428. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1429. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1430. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1431. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1432. adev->gfx.rlc.clear_state_size);
  1433. }
  1434. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1435. int indirect_offset,
  1436. int list_size,
  1437. int *unique_indirect_regs,
  1438. int *unique_indirect_reg_count,
  1439. int max_indirect_reg_count,
  1440. int *indirect_start_offsets,
  1441. int *indirect_start_offsets_count,
  1442. int max_indirect_start_offsets_count)
  1443. {
  1444. int idx;
  1445. bool new_entry = true;
  1446. for (; indirect_offset < list_size; indirect_offset++) {
  1447. if (new_entry) {
  1448. new_entry = false;
  1449. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1450. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1451. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1452. }
  1453. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1454. new_entry = true;
  1455. continue;
  1456. }
  1457. indirect_offset += 2;
  1458. /* look for the matching indice */
  1459. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1460. if (unique_indirect_regs[idx] ==
  1461. register_list_format[indirect_offset])
  1462. break;
  1463. }
  1464. if (idx >= *unique_indirect_reg_count) {
  1465. unique_indirect_regs[*unique_indirect_reg_count] =
  1466. register_list_format[indirect_offset];
  1467. idx = *unique_indirect_reg_count;
  1468. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1469. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1470. }
  1471. register_list_format[indirect_offset] = idx;
  1472. }
  1473. }
  1474. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1475. {
  1476. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1477. int unique_indirect_reg_count = 0;
  1478. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1479. int indirect_start_offsets_count = 0;
  1480. int list_size = 0;
  1481. int i = 0;
  1482. u32 tmp = 0;
  1483. u32 *register_list_format =
  1484. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1485. if (!register_list_format)
  1486. return -ENOMEM;
  1487. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1488. adev->gfx.rlc.reg_list_format_size_bytes);
  1489. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1490. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1491. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1492. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1493. unique_indirect_regs,
  1494. &unique_indirect_reg_count,
  1495. sizeof(unique_indirect_regs)/sizeof(int),
  1496. indirect_start_offsets,
  1497. &indirect_start_offsets_count,
  1498. sizeof(indirect_start_offsets)/sizeof(int));
  1499. /* enable auto inc in case it is disabled */
  1500. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1501. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1502. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1503. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1504. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1505. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1506. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1507. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1508. adev->gfx.rlc.register_restore[i]);
  1509. /* load direct register */
  1510. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1511. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1512. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1513. adev->gfx.rlc.register_restore[i]);
  1514. /* load indirect register */
  1515. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1516. adev->gfx.rlc.reg_list_format_start);
  1517. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1518. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1519. register_list_format[i]);
  1520. /* set save/restore list size */
  1521. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1522. list_size = list_size >> 1;
  1523. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1524. adev->gfx.rlc.reg_restore_list_size);
  1525. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1526. /* write the starting offsets to RLC scratch ram */
  1527. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1528. adev->gfx.rlc.starting_offsets_start);
  1529. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1530. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1531. indirect_start_offsets[i]);
  1532. /* load unique indirect regs*/
  1533. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1534. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1535. unique_indirect_regs[i] & 0x3FFFF);
  1536. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1537. unique_indirect_regs[i] >> 20);
  1538. }
  1539. kfree(register_list_format);
  1540. return 0;
  1541. }
  1542. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1543. {
  1544. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1545. }
  1546. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1547. bool enable)
  1548. {
  1549. uint32_t data = 0;
  1550. uint32_t default_data = 0;
  1551. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1552. if (enable == true) {
  1553. /* enable GFXIP control over CGPG */
  1554. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1555. if(default_data != data)
  1556. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1557. /* update status */
  1558. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1559. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1560. if(default_data != data)
  1561. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1562. } else {
  1563. /* restore GFXIP control over GCPG */
  1564. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1565. if(default_data != data)
  1566. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1567. }
  1568. }
  1569. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1570. {
  1571. uint32_t data = 0;
  1572. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1573. AMD_PG_SUPPORT_GFX_SMG |
  1574. AMD_PG_SUPPORT_GFX_DMG)) {
  1575. /* init IDLE_POLL_COUNT = 60 */
  1576. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1577. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1578. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1579. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1580. /* init RLC PG Delay */
  1581. data = 0;
  1582. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1583. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1584. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1585. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1586. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1587. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1588. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1589. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1590. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1591. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1592. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1593. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1594. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1595. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1596. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1597. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1598. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1599. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1600. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1601. }
  1602. }
  1603. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1604. bool enable)
  1605. {
  1606. uint32_t data = 0;
  1607. uint32_t default_data = 0;
  1608. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1609. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1610. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1611. enable ? 1 : 0);
  1612. if (default_data != data)
  1613. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1614. }
  1615. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1616. bool enable)
  1617. {
  1618. uint32_t data = 0;
  1619. uint32_t default_data = 0;
  1620. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1621. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1622. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1623. enable ? 1 : 0);
  1624. if(default_data != data)
  1625. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1626. }
  1627. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1628. bool enable)
  1629. {
  1630. uint32_t data = 0;
  1631. uint32_t default_data = 0;
  1632. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1633. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1634. CP_PG_DISABLE,
  1635. enable ? 0 : 1);
  1636. if(default_data != data)
  1637. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1638. }
  1639. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1640. bool enable)
  1641. {
  1642. uint32_t data, default_data;
  1643. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1644. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1645. GFX_POWER_GATING_ENABLE,
  1646. enable ? 1 : 0);
  1647. if(default_data != data)
  1648. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1649. }
  1650. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1651. bool enable)
  1652. {
  1653. uint32_t data, default_data;
  1654. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1655. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1656. GFX_PIPELINE_PG_ENABLE,
  1657. enable ? 1 : 0);
  1658. if(default_data != data)
  1659. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1660. if (!enable)
  1661. /* read any GFX register to wake up GFX */
  1662. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1663. }
  1664. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1665. bool enable)
  1666. {
  1667. uint32_t data, default_data;
  1668. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1669. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1670. STATIC_PER_CU_PG_ENABLE,
  1671. enable ? 1 : 0);
  1672. if(default_data != data)
  1673. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1674. }
  1675. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1676. bool enable)
  1677. {
  1678. uint32_t data, default_data;
  1679. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1680. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1681. DYN_PER_CU_PG_ENABLE,
  1682. enable ? 1 : 0);
  1683. if(default_data != data)
  1684. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1685. }
  1686. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1687. {
  1688. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1689. AMD_PG_SUPPORT_GFX_SMG |
  1690. AMD_PG_SUPPORT_GFX_DMG |
  1691. AMD_PG_SUPPORT_CP |
  1692. AMD_PG_SUPPORT_GDS |
  1693. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1694. gfx_v9_0_init_csb(adev);
  1695. gfx_v9_0_init_rlc_save_restore_list(adev);
  1696. gfx_v9_0_enable_save_restore_machine(adev);
  1697. if (adev->asic_type == CHIP_RAVEN) {
  1698. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1699. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1700. gfx_v9_0_init_gfx_power_gating(adev);
  1701. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1702. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1703. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1704. } else {
  1705. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1706. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1707. }
  1708. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1709. gfx_v9_0_enable_cp_power_gating(adev, true);
  1710. else
  1711. gfx_v9_0_enable_cp_power_gating(adev, false);
  1712. }
  1713. }
  1714. }
  1715. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1716. {
  1717. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1718. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1719. gfx_v9_0_wait_for_rlc_serdes(adev);
  1720. }
  1721. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1722. {
  1723. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1724. udelay(50);
  1725. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1726. udelay(50);
  1727. }
  1728. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1729. {
  1730. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1731. u32 rlc_ucode_ver;
  1732. #endif
  1733. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1734. /* carrizo do enable cp interrupt after cp inited */
  1735. if (!(adev->flags & AMD_IS_APU))
  1736. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1737. udelay(50);
  1738. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1739. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1740. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1741. if(rlc_ucode_ver == 0x108) {
  1742. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1743. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1744. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1745. * default is 0x9C4 to create a 100us interval */
  1746. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1747. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1748. * to disable the page fault retry interrupts, default is
  1749. * 0x100 (256) */
  1750. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1751. }
  1752. #endif
  1753. }
  1754. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1755. {
  1756. const struct rlc_firmware_header_v2_0 *hdr;
  1757. const __le32 *fw_data;
  1758. unsigned i, fw_size;
  1759. if (!adev->gfx.rlc_fw)
  1760. return -EINVAL;
  1761. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1762. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1763. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1764. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1765. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1766. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1767. RLCG_UCODE_LOADING_START_ADDRESS);
  1768. for (i = 0; i < fw_size; i++)
  1769. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1770. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1771. return 0;
  1772. }
  1773. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1774. {
  1775. int r;
  1776. if (amdgpu_sriov_vf(adev)) {
  1777. gfx_v9_0_init_csb(adev);
  1778. return 0;
  1779. }
  1780. gfx_v9_0_rlc_stop(adev);
  1781. /* disable CG */
  1782. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1783. /* disable PG */
  1784. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1785. gfx_v9_0_rlc_reset(adev);
  1786. gfx_v9_0_init_pg(adev);
  1787. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1788. /* legacy rlc firmware loading */
  1789. r = gfx_v9_0_rlc_load_microcode(adev);
  1790. if (r)
  1791. return r;
  1792. }
  1793. if (adev->asic_type == CHIP_RAVEN) {
  1794. if (amdgpu_lbpw != 0)
  1795. gfx_v9_0_enable_lbpw(adev, true);
  1796. else
  1797. gfx_v9_0_enable_lbpw(adev, false);
  1798. }
  1799. gfx_v9_0_rlc_start(adev);
  1800. return 0;
  1801. }
  1802. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1803. {
  1804. int i;
  1805. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1806. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1807. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1808. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1809. if (!enable) {
  1810. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1811. adev->gfx.gfx_ring[i].ready = false;
  1812. }
  1813. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1814. udelay(50);
  1815. }
  1816. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1817. {
  1818. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1819. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1820. const struct gfx_firmware_header_v1_0 *me_hdr;
  1821. const __le32 *fw_data;
  1822. unsigned i, fw_size;
  1823. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1824. return -EINVAL;
  1825. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1826. adev->gfx.pfp_fw->data;
  1827. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1828. adev->gfx.ce_fw->data;
  1829. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1830. adev->gfx.me_fw->data;
  1831. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1832. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1833. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1834. gfx_v9_0_cp_gfx_enable(adev, false);
  1835. /* PFP */
  1836. fw_data = (const __le32 *)
  1837. (adev->gfx.pfp_fw->data +
  1838. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1839. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1840. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1841. for (i = 0; i < fw_size; i++)
  1842. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1843. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1844. /* CE */
  1845. fw_data = (const __le32 *)
  1846. (adev->gfx.ce_fw->data +
  1847. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1848. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1849. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1850. for (i = 0; i < fw_size; i++)
  1851. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1852. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1853. /* ME */
  1854. fw_data = (const __le32 *)
  1855. (adev->gfx.me_fw->data +
  1856. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1857. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1858. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1859. for (i = 0; i < fw_size; i++)
  1860. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1861. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1862. return 0;
  1863. }
  1864. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1865. {
  1866. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1867. const struct cs_section_def *sect = NULL;
  1868. const struct cs_extent_def *ext = NULL;
  1869. int r, i, tmp;
  1870. /* init the CP */
  1871. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1872. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1873. gfx_v9_0_cp_gfx_enable(adev, true);
  1874. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1875. if (r) {
  1876. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1877. return r;
  1878. }
  1879. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1880. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1881. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1882. amdgpu_ring_write(ring, 0x80000000);
  1883. amdgpu_ring_write(ring, 0x80000000);
  1884. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1885. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1886. if (sect->id == SECT_CONTEXT) {
  1887. amdgpu_ring_write(ring,
  1888. PACKET3(PACKET3_SET_CONTEXT_REG,
  1889. ext->reg_count));
  1890. amdgpu_ring_write(ring,
  1891. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1892. for (i = 0; i < ext->reg_count; i++)
  1893. amdgpu_ring_write(ring, ext->extent[i]);
  1894. }
  1895. }
  1896. }
  1897. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1898. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1899. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1900. amdgpu_ring_write(ring, 0);
  1901. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1902. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1903. amdgpu_ring_write(ring, 0x8000);
  1904. amdgpu_ring_write(ring, 0x8000);
  1905. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1906. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1907. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1908. amdgpu_ring_write(ring, tmp);
  1909. amdgpu_ring_write(ring, 0);
  1910. amdgpu_ring_commit(ring);
  1911. return 0;
  1912. }
  1913. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1914. {
  1915. struct amdgpu_ring *ring;
  1916. u32 tmp;
  1917. u32 rb_bufsz;
  1918. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1919. /* Set the write pointer delay */
  1920. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1921. /* set the RB to use vmid 0 */
  1922. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1923. /* Set ring buffer size */
  1924. ring = &adev->gfx.gfx_ring[0];
  1925. rb_bufsz = order_base_2(ring->ring_size / 8);
  1926. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1927. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1928. #ifdef __BIG_ENDIAN
  1929. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1930. #endif
  1931. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1932. /* Initialize the ring buffer's write pointers */
  1933. ring->wptr = 0;
  1934. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1935. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1936. /* set the wb address wether it's enabled or not */
  1937. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1938. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1939. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1940. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1941. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1942. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1943. mdelay(1);
  1944. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1945. rb_addr = ring->gpu_addr >> 8;
  1946. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1947. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1948. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1949. if (ring->use_doorbell) {
  1950. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1951. DOORBELL_OFFSET, ring->doorbell_index);
  1952. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1953. DOORBELL_EN, 1);
  1954. } else {
  1955. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1956. }
  1957. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1958. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1959. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1960. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1961. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1962. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1963. /* start the ring */
  1964. gfx_v9_0_cp_gfx_start(adev);
  1965. ring->ready = true;
  1966. return 0;
  1967. }
  1968. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1969. {
  1970. int i;
  1971. if (enable) {
  1972. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1973. } else {
  1974. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1975. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1976. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1977. adev->gfx.compute_ring[i].ready = false;
  1978. adev->gfx.kiq.ring.ready = false;
  1979. }
  1980. udelay(50);
  1981. }
  1982. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1983. {
  1984. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1985. const __le32 *fw_data;
  1986. unsigned i;
  1987. u32 tmp;
  1988. if (!adev->gfx.mec_fw)
  1989. return -EINVAL;
  1990. gfx_v9_0_cp_compute_enable(adev, false);
  1991. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1992. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1993. fw_data = (const __le32 *)
  1994. (adev->gfx.mec_fw->data +
  1995. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1996. tmp = 0;
  1997. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1998. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1999. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2000. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2001. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2002. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2003. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2004. /* MEC1 */
  2005. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2006. mec_hdr->jt_offset);
  2007. for (i = 0; i < mec_hdr->jt_size; i++)
  2008. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2009. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2010. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2011. adev->gfx.mec_fw_version);
  2012. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2013. return 0;
  2014. }
  2015. /* KIQ functions */
  2016. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2017. {
  2018. uint32_t tmp;
  2019. struct amdgpu_device *adev = ring->adev;
  2020. /* tell RLC which is KIQ queue */
  2021. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2022. tmp &= 0xffffff00;
  2023. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2024. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2025. tmp |= 0x80;
  2026. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2027. }
  2028. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2029. {
  2030. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2031. uint32_t scratch, tmp = 0;
  2032. uint64_t queue_mask = 0;
  2033. int r, i;
  2034. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2035. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2036. continue;
  2037. /* This situation may be hit in the future if a new HW
  2038. * generation exposes more than 64 queues. If so, the
  2039. * definition of queue_mask needs updating */
  2040. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2041. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2042. break;
  2043. }
  2044. queue_mask |= (1ull << i);
  2045. }
  2046. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2047. if (r) {
  2048. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2049. return r;
  2050. }
  2051. WREG32(scratch, 0xCAFEDEAD);
  2052. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2053. if (r) {
  2054. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2055. amdgpu_gfx_scratch_free(adev, scratch);
  2056. return r;
  2057. }
  2058. /* set resources */
  2059. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2060. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2061. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2062. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2063. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2064. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2065. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2066. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2067. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2068. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2069. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2070. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2071. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2072. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2073. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2074. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2075. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2076. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2077. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2078. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2079. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2080. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2081. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2082. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2083. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2084. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2085. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2086. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2087. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2088. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2089. }
  2090. /* write to scratch for completion */
  2091. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2092. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2093. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2094. amdgpu_ring_commit(kiq_ring);
  2095. for (i = 0; i < adev->usec_timeout; i++) {
  2096. tmp = RREG32(scratch);
  2097. if (tmp == 0xDEADBEEF)
  2098. break;
  2099. DRM_UDELAY(1);
  2100. }
  2101. if (i >= adev->usec_timeout) {
  2102. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2103. scratch, tmp);
  2104. r = -EINVAL;
  2105. }
  2106. amdgpu_gfx_scratch_free(adev, scratch);
  2107. return r;
  2108. }
  2109. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2110. {
  2111. struct amdgpu_device *adev = ring->adev;
  2112. struct v9_mqd *mqd = ring->mqd_ptr;
  2113. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2114. uint32_t tmp;
  2115. mqd->header = 0xC0310800;
  2116. mqd->compute_pipelinestat_enable = 0x00000001;
  2117. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2118. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2119. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2120. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2121. mqd->compute_misc_reserved = 0x00000003;
  2122. mqd->dynamic_cu_mask_addr_lo =
  2123. lower_32_bits(ring->mqd_gpu_addr
  2124. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2125. mqd->dynamic_cu_mask_addr_hi =
  2126. upper_32_bits(ring->mqd_gpu_addr
  2127. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2128. eop_base_addr = ring->eop_gpu_addr >> 8;
  2129. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2130. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2131. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2132. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2133. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2134. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2135. mqd->cp_hqd_eop_control = tmp;
  2136. /* enable doorbell? */
  2137. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2138. if (ring->use_doorbell) {
  2139. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2140. DOORBELL_OFFSET, ring->doorbell_index);
  2141. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2142. DOORBELL_EN, 1);
  2143. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2144. DOORBELL_SOURCE, 0);
  2145. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2146. DOORBELL_HIT, 0);
  2147. } else {
  2148. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2149. DOORBELL_EN, 0);
  2150. }
  2151. mqd->cp_hqd_pq_doorbell_control = tmp;
  2152. /* disable the queue if it's active */
  2153. ring->wptr = 0;
  2154. mqd->cp_hqd_dequeue_request = 0;
  2155. mqd->cp_hqd_pq_rptr = 0;
  2156. mqd->cp_hqd_pq_wptr_lo = 0;
  2157. mqd->cp_hqd_pq_wptr_hi = 0;
  2158. /* set the pointer to the MQD */
  2159. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2160. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2161. /* set MQD vmid to 0 */
  2162. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2163. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2164. mqd->cp_mqd_control = tmp;
  2165. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2166. hqd_gpu_addr = ring->gpu_addr >> 8;
  2167. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2168. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2169. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2170. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2171. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2172. (order_base_2(ring->ring_size / 4) - 1));
  2173. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2174. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2175. #ifdef __BIG_ENDIAN
  2176. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2177. #endif
  2178. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2179. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2180. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2181. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2182. mqd->cp_hqd_pq_control = tmp;
  2183. /* set the wb address whether it's enabled or not */
  2184. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2185. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2186. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2187. upper_32_bits(wb_gpu_addr) & 0xffff;
  2188. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2189. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2190. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2191. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2192. tmp = 0;
  2193. /* enable the doorbell if requested */
  2194. if (ring->use_doorbell) {
  2195. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2196. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2197. DOORBELL_OFFSET, ring->doorbell_index);
  2198. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2199. DOORBELL_EN, 1);
  2200. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2201. DOORBELL_SOURCE, 0);
  2202. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2203. DOORBELL_HIT, 0);
  2204. }
  2205. mqd->cp_hqd_pq_doorbell_control = tmp;
  2206. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2207. ring->wptr = 0;
  2208. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2209. /* set the vmid for the queue */
  2210. mqd->cp_hqd_vmid = 0;
  2211. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2212. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2213. mqd->cp_hqd_persistent_state = tmp;
  2214. /* set MIN_IB_AVAIL_SIZE */
  2215. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2216. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2217. mqd->cp_hqd_ib_control = tmp;
  2218. /* activate the queue */
  2219. mqd->cp_hqd_active = 1;
  2220. return 0;
  2221. }
  2222. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2223. {
  2224. struct amdgpu_device *adev = ring->adev;
  2225. struct v9_mqd *mqd = ring->mqd_ptr;
  2226. int j;
  2227. /* disable wptr polling */
  2228. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2229. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2230. mqd->cp_hqd_eop_base_addr_lo);
  2231. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2232. mqd->cp_hqd_eop_base_addr_hi);
  2233. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2234. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2235. mqd->cp_hqd_eop_control);
  2236. /* enable doorbell? */
  2237. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2238. mqd->cp_hqd_pq_doorbell_control);
  2239. /* disable the queue if it's active */
  2240. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2241. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2242. for (j = 0; j < adev->usec_timeout; j++) {
  2243. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2244. break;
  2245. udelay(1);
  2246. }
  2247. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2248. mqd->cp_hqd_dequeue_request);
  2249. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2250. mqd->cp_hqd_pq_rptr);
  2251. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2252. mqd->cp_hqd_pq_wptr_lo);
  2253. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2254. mqd->cp_hqd_pq_wptr_hi);
  2255. }
  2256. /* set the pointer to the MQD */
  2257. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2258. mqd->cp_mqd_base_addr_lo);
  2259. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2260. mqd->cp_mqd_base_addr_hi);
  2261. /* set MQD vmid to 0 */
  2262. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2263. mqd->cp_mqd_control);
  2264. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2265. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2266. mqd->cp_hqd_pq_base_lo);
  2267. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2268. mqd->cp_hqd_pq_base_hi);
  2269. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2270. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2271. mqd->cp_hqd_pq_control);
  2272. /* set the wb address whether it's enabled or not */
  2273. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2274. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2275. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2276. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2277. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2278. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2279. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2280. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2281. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2282. /* enable the doorbell if requested */
  2283. if (ring->use_doorbell) {
  2284. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2285. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2286. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2287. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2288. }
  2289. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2290. mqd->cp_hqd_pq_doorbell_control);
  2291. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2292. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2293. mqd->cp_hqd_pq_wptr_lo);
  2294. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2295. mqd->cp_hqd_pq_wptr_hi);
  2296. /* set the vmid for the queue */
  2297. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2298. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2299. mqd->cp_hqd_persistent_state);
  2300. /* activate the queue */
  2301. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2302. mqd->cp_hqd_active);
  2303. if (ring->use_doorbell)
  2304. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2305. return 0;
  2306. }
  2307. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2308. {
  2309. struct amdgpu_device *adev = ring->adev;
  2310. struct v9_mqd *mqd = ring->mqd_ptr;
  2311. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2312. gfx_v9_0_kiq_setting(ring);
  2313. if (adev->in_sriov_reset) { /* for GPU_RESET case */
  2314. /* reset MQD to a clean status */
  2315. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2316. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2317. /* reset ring buffer */
  2318. ring->wptr = 0;
  2319. amdgpu_ring_clear_ring(ring);
  2320. mutex_lock(&adev->srbm_mutex);
  2321. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2322. gfx_v9_0_kiq_init_register(ring);
  2323. soc15_grbm_select(adev, 0, 0, 0, 0);
  2324. mutex_unlock(&adev->srbm_mutex);
  2325. } else {
  2326. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2327. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2328. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2329. mutex_lock(&adev->srbm_mutex);
  2330. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2331. gfx_v9_0_mqd_init(ring);
  2332. gfx_v9_0_kiq_init_register(ring);
  2333. soc15_grbm_select(adev, 0, 0, 0, 0);
  2334. mutex_unlock(&adev->srbm_mutex);
  2335. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2336. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2337. }
  2338. return 0;
  2339. }
  2340. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2341. {
  2342. struct amdgpu_device *adev = ring->adev;
  2343. struct v9_mqd *mqd = ring->mqd_ptr;
  2344. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2345. if (!adev->in_sriov_reset && !adev->gfx.in_suspend) {
  2346. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2347. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2348. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2349. mutex_lock(&adev->srbm_mutex);
  2350. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2351. gfx_v9_0_mqd_init(ring);
  2352. soc15_grbm_select(adev, 0, 0, 0, 0);
  2353. mutex_unlock(&adev->srbm_mutex);
  2354. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2355. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2356. } else if (adev->in_sriov_reset) { /* for GPU_RESET case */
  2357. /* reset MQD to a clean status */
  2358. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2359. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2360. /* reset ring buffer */
  2361. ring->wptr = 0;
  2362. amdgpu_ring_clear_ring(ring);
  2363. } else {
  2364. amdgpu_ring_clear_ring(ring);
  2365. }
  2366. return 0;
  2367. }
  2368. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2369. {
  2370. struct amdgpu_ring *ring = NULL;
  2371. int r = 0, i;
  2372. gfx_v9_0_cp_compute_enable(adev, true);
  2373. ring = &adev->gfx.kiq.ring;
  2374. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2375. if (unlikely(r != 0))
  2376. goto done;
  2377. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2378. if (!r) {
  2379. r = gfx_v9_0_kiq_init_queue(ring);
  2380. amdgpu_bo_kunmap(ring->mqd_obj);
  2381. ring->mqd_ptr = NULL;
  2382. }
  2383. amdgpu_bo_unreserve(ring->mqd_obj);
  2384. if (r)
  2385. goto done;
  2386. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2387. ring = &adev->gfx.compute_ring[i];
  2388. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2389. if (unlikely(r != 0))
  2390. goto done;
  2391. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2392. if (!r) {
  2393. r = gfx_v9_0_kcq_init_queue(ring);
  2394. amdgpu_bo_kunmap(ring->mqd_obj);
  2395. ring->mqd_ptr = NULL;
  2396. }
  2397. amdgpu_bo_unreserve(ring->mqd_obj);
  2398. if (r)
  2399. goto done;
  2400. }
  2401. r = gfx_v9_0_kiq_kcq_enable(adev);
  2402. done:
  2403. return r;
  2404. }
  2405. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2406. {
  2407. int r, i;
  2408. struct amdgpu_ring *ring;
  2409. if (!(adev->flags & AMD_IS_APU))
  2410. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2411. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2412. /* legacy firmware loading */
  2413. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2414. if (r)
  2415. return r;
  2416. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2417. if (r)
  2418. return r;
  2419. }
  2420. r = gfx_v9_0_cp_gfx_resume(adev);
  2421. if (r)
  2422. return r;
  2423. r = gfx_v9_0_kiq_resume(adev);
  2424. if (r)
  2425. return r;
  2426. ring = &adev->gfx.gfx_ring[0];
  2427. r = amdgpu_ring_test_ring(ring);
  2428. if (r) {
  2429. ring->ready = false;
  2430. return r;
  2431. }
  2432. ring = &adev->gfx.kiq.ring;
  2433. ring->ready = true;
  2434. r = amdgpu_ring_test_ring(ring);
  2435. if (r)
  2436. ring->ready = false;
  2437. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2438. ring = &adev->gfx.compute_ring[i];
  2439. ring->ready = true;
  2440. r = amdgpu_ring_test_ring(ring);
  2441. if (r)
  2442. ring->ready = false;
  2443. }
  2444. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2445. return 0;
  2446. }
  2447. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2448. {
  2449. gfx_v9_0_cp_gfx_enable(adev, enable);
  2450. gfx_v9_0_cp_compute_enable(adev, enable);
  2451. }
  2452. static int gfx_v9_0_hw_init(void *handle)
  2453. {
  2454. int r;
  2455. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2456. gfx_v9_0_init_golden_registers(adev);
  2457. gfx_v9_0_gpu_init(adev);
  2458. r = gfx_v9_0_rlc_resume(adev);
  2459. if (r)
  2460. return r;
  2461. r = gfx_v9_0_cp_resume(adev);
  2462. if (r)
  2463. return r;
  2464. r = gfx_v9_0_ngg_en(adev);
  2465. if (r)
  2466. return r;
  2467. return r;
  2468. }
  2469. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2470. {
  2471. struct amdgpu_device *adev = kiq_ring->adev;
  2472. uint32_t scratch, tmp = 0;
  2473. int r, i;
  2474. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2475. if (r) {
  2476. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2477. return r;
  2478. }
  2479. WREG32(scratch, 0xCAFEDEAD);
  2480. r = amdgpu_ring_alloc(kiq_ring, 10);
  2481. if (r) {
  2482. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2483. amdgpu_gfx_scratch_free(adev, scratch);
  2484. return r;
  2485. }
  2486. /* unmap queues */
  2487. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2488. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2489. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2490. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2491. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2492. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2493. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2494. amdgpu_ring_write(kiq_ring, 0);
  2495. amdgpu_ring_write(kiq_ring, 0);
  2496. amdgpu_ring_write(kiq_ring, 0);
  2497. /* write to scratch for completion */
  2498. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2499. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2500. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2501. amdgpu_ring_commit(kiq_ring);
  2502. for (i = 0; i < adev->usec_timeout; i++) {
  2503. tmp = RREG32(scratch);
  2504. if (tmp == 0xDEADBEEF)
  2505. break;
  2506. DRM_UDELAY(1);
  2507. }
  2508. if (i >= adev->usec_timeout) {
  2509. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2510. r = -EINVAL;
  2511. }
  2512. amdgpu_gfx_scratch_free(adev, scratch);
  2513. return r;
  2514. }
  2515. static int gfx_v9_0_hw_fini(void *handle)
  2516. {
  2517. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2518. int i;
  2519. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2520. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2521. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2522. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2523. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2524. if (amdgpu_sriov_vf(adev)) {
  2525. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2526. return 0;
  2527. }
  2528. gfx_v9_0_cp_enable(adev, false);
  2529. gfx_v9_0_rlc_stop(adev);
  2530. return 0;
  2531. }
  2532. static int gfx_v9_0_suspend(void *handle)
  2533. {
  2534. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2535. adev->gfx.in_suspend = true;
  2536. return gfx_v9_0_hw_fini(adev);
  2537. }
  2538. static int gfx_v9_0_resume(void *handle)
  2539. {
  2540. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2541. int r;
  2542. r = gfx_v9_0_hw_init(adev);
  2543. adev->gfx.in_suspend = false;
  2544. return r;
  2545. }
  2546. static bool gfx_v9_0_is_idle(void *handle)
  2547. {
  2548. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2549. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2550. GRBM_STATUS, GUI_ACTIVE))
  2551. return false;
  2552. else
  2553. return true;
  2554. }
  2555. static int gfx_v9_0_wait_for_idle(void *handle)
  2556. {
  2557. unsigned i;
  2558. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2559. for (i = 0; i < adev->usec_timeout; i++) {
  2560. if (gfx_v9_0_is_idle(handle))
  2561. return 0;
  2562. udelay(1);
  2563. }
  2564. return -ETIMEDOUT;
  2565. }
  2566. static int gfx_v9_0_soft_reset(void *handle)
  2567. {
  2568. u32 grbm_soft_reset = 0;
  2569. u32 tmp;
  2570. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2571. /* GRBM_STATUS */
  2572. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2573. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2574. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2575. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2576. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2577. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2578. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2579. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2580. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2581. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2582. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2583. }
  2584. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2585. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2586. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2587. }
  2588. /* GRBM_STATUS2 */
  2589. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2590. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2591. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2592. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2593. if (grbm_soft_reset) {
  2594. /* stop the rlc */
  2595. gfx_v9_0_rlc_stop(adev);
  2596. /* Disable GFX parsing/prefetching */
  2597. gfx_v9_0_cp_gfx_enable(adev, false);
  2598. /* Disable MEC parsing/prefetching */
  2599. gfx_v9_0_cp_compute_enable(adev, false);
  2600. if (grbm_soft_reset) {
  2601. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2602. tmp |= grbm_soft_reset;
  2603. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2604. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2605. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2606. udelay(50);
  2607. tmp &= ~grbm_soft_reset;
  2608. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2609. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2610. }
  2611. /* Wait a little for things to settle down */
  2612. udelay(50);
  2613. }
  2614. return 0;
  2615. }
  2616. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2617. {
  2618. uint64_t clock;
  2619. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2620. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2621. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2622. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2623. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2624. return clock;
  2625. }
  2626. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2627. uint32_t vmid,
  2628. uint32_t gds_base, uint32_t gds_size,
  2629. uint32_t gws_base, uint32_t gws_size,
  2630. uint32_t oa_base, uint32_t oa_size)
  2631. {
  2632. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2633. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2634. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2635. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2636. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2637. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2638. /* GDS Base */
  2639. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2640. amdgpu_gds_reg_offset[vmid].mem_base,
  2641. gds_base);
  2642. /* GDS Size */
  2643. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2644. amdgpu_gds_reg_offset[vmid].mem_size,
  2645. gds_size);
  2646. /* GWS */
  2647. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2648. amdgpu_gds_reg_offset[vmid].gws,
  2649. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2650. /* OA */
  2651. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2652. amdgpu_gds_reg_offset[vmid].oa,
  2653. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2654. }
  2655. static int gfx_v9_0_early_init(void *handle)
  2656. {
  2657. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2658. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2659. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2660. gfx_v9_0_set_ring_funcs(adev);
  2661. gfx_v9_0_set_irq_funcs(adev);
  2662. gfx_v9_0_set_gds_init(adev);
  2663. gfx_v9_0_set_rlc_funcs(adev);
  2664. return 0;
  2665. }
  2666. static int gfx_v9_0_late_init(void *handle)
  2667. {
  2668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2669. int r;
  2670. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2671. if (r)
  2672. return r;
  2673. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2674. if (r)
  2675. return r;
  2676. return 0;
  2677. }
  2678. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2679. {
  2680. uint32_t rlc_setting, data;
  2681. unsigned i;
  2682. if (adev->gfx.rlc.in_safe_mode)
  2683. return;
  2684. /* if RLC is not enabled, do nothing */
  2685. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2686. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2687. return;
  2688. if (adev->cg_flags &
  2689. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2690. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2691. data = RLC_SAFE_MODE__CMD_MASK;
  2692. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2693. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2694. /* wait for RLC_SAFE_MODE */
  2695. for (i = 0; i < adev->usec_timeout; i++) {
  2696. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2697. break;
  2698. udelay(1);
  2699. }
  2700. adev->gfx.rlc.in_safe_mode = true;
  2701. }
  2702. }
  2703. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2704. {
  2705. uint32_t rlc_setting, data;
  2706. if (!adev->gfx.rlc.in_safe_mode)
  2707. return;
  2708. /* if RLC is not enabled, do nothing */
  2709. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2710. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2711. return;
  2712. if (adev->cg_flags &
  2713. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2714. /*
  2715. * Try to exit safe mode only if it is already in safe
  2716. * mode.
  2717. */
  2718. data = RLC_SAFE_MODE__CMD_MASK;
  2719. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2720. adev->gfx.rlc.in_safe_mode = false;
  2721. }
  2722. }
  2723. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2724. bool enable)
  2725. {
  2726. /* TODO: double check if we need to perform under safe mdoe */
  2727. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2728. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2729. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2730. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2731. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2732. } else {
  2733. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2734. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2735. }
  2736. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2737. }
  2738. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2739. bool enable)
  2740. {
  2741. /* TODO: double check if we need to perform under safe mode */
  2742. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2743. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2744. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2745. else
  2746. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2747. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2748. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2749. else
  2750. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2751. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2752. }
  2753. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2754. bool enable)
  2755. {
  2756. uint32_t data, def;
  2757. /* It is disabled by HW by default */
  2758. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2759. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2760. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2761. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2762. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2763. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2764. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2765. /* only for Vega10 & Raven1 */
  2766. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2767. if (def != data)
  2768. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2769. /* MGLS is a global flag to control all MGLS in GFX */
  2770. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2771. /* 2 - RLC memory Light sleep */
  2772. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2773. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2774. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2775. if (def != data)
  2776. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2777. }
  2778. /* 3 - CP memory Light sleep */
  2779. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2780. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2781. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2782. if (def != data)
  2783. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2784. }
  2785. }
  2786. } else {
  2787. /* 1 - MGCG_OVERRIDE */
  2788. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2789. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2790. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2791. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2792. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2793. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2794. if (def != data)
  2795. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2796. /* 2 - disable MGLS in RLC */
  2797. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2798. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2799. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2800. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2801. }
  2802. /* 3 - disable MGLS in CP */
  2803. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2804. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2805. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2806. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2807. }
  2808. }
  2809. }
  2810. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2811. bool enable)
  2812. {
  2813. uint32_t data, def;
  2814. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2815. /* Enable 3D CGCG/CGLS */
  2816. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2817. /* write cmd to clear cgcg/cgls ov */
  2818. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2819. /* unset CGCG override */
  2820. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2821. /* update CGCG and CGLS override bits */
  2822. if (def != data)
  2823. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2824. /* enable 3Dcgcg FSM(0x0020003f) */
  2825. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2826. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2827. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2828. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2829. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2830. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2831. if (def != data)
  2832. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2833. /* set IDLE_POLL_COUNT(0x00900100) */
  2834. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2835. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2836. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2837. if (def != data)
  2838. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2839. } else {
  2840. /* Disable CGCG/CGLS */
  2841. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2842. /* disable cgcg, cgls should be disabled */
  2843. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2844. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2845. /* disable cgcg and cgls in FSM */
  2846. if (def != data)
  2847. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2848. }
  2849. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2850. }
  2851. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2852. bool enable)
  2853. {
  2854. uint32_t def, data;
  2855. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2856. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2857. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2858. /* unset CGCG override */
  2859. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2860. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2861. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2862. else
  2863. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2864. /* update CGCG and CGLS override bits */
  2865. if (def != data)
  2866. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2867. /* enable cgcg FSM(0x0020003F) */
  2868. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2869. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2870. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2871. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2872. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2873. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2874. if (def != data)
  2875. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2876. /* set IDLE_POLL_COUNT(0x00900100) */
  2877. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2878. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2879. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2880. if (def != data)
  2881. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2882. } else {
  2883. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2884. /* reset CGCG/CGLS bits */
  2885. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2886. /* disable cgcg and cgls in FSM */
  2887. if (def != data)
  2888. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2889. }
  2890. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2891. }
  2892. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2893. bool enable)
  2894. {
  2895. if (enable) {
  2896. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2897. * === MGCG + MGLS ===
  2898. */
  2899. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2900. /* === CGCG /CGLS for GFX 3D Only === */
  2901. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2902. /* === CGCG + CGLS === */
  2903. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2904. } else {
  2905. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2906. * === CGCG + CGLS ===
  2907. */
  2908. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2909. /* === CGCG /CGLS for GFX 3D Only === */
  2910. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2911. /* === MGCG + MGLS === */
  2912. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2913. }
  2914. return 0;
  2915. }
  2916. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2917. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2918. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2919. };
  2920. static int gfx_v9_0_set_powergating_state(void *handle,
  2921. enum amd_powergating_state state)
  2922. {
  2923. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2924. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2925. switch (adev->asic_type) {
  2926. case CHIP_RAVEN:
  2927. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2928. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2929. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2930. } else {
  2931. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2932. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2933. }
  2934. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2935. gfx_v9_0_enable_cp_power_gating(adev, true);
  2936. else
  2937. gfx_v9_0_enable_cp_power_gating(adev, false);
  2938. /* update gfx cgpg state */
  2939. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2940. /* update mgcg state */
  2941. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2942. break;
  2943. default:
  2944. break;
  2945. }
  2946. return 0;
  2947. }
  2948. static int gfx_v9_0_set_clockgating_state(void *handle,
  2949. enum amd_clockgating_state state)
  2950. {
  2951. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2952. if (amdgpu_sriov_vf(adev))
  2953. return 0;
  2954. switch (adev->asic_type) {
  2955. case CHIP_VEGA10:
  2956. case CHIP_RAVEN:
  2957. gfx_v9_0_update_gfx_clock_gating(adev,
  2958. state == AMD_CG_STATE_GATE ? true : false);
  2959. break;
  2960. default:
  2961. break;
  2962. }
  2963. return 0;
  2964. }
  2965. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2966. {
  2967. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2968. int data;
  2969. if (amdgpu_sriov_vf(adev))
  2970. *flags = 0;
  2971. /* AMD_CG_SUPPORT_GFX_MGCG */
  2972. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2973. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2974. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2975. /* AMD_CG_SUPPORT_GFX_CGCG */
  2976. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2977. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2978. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2979. /* AMD_CG_SUPPORT_GFX_CGLS */
  2980. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2981. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2982. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2983. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2984. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2985. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2986. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2987. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2988. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2989. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2990. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2991. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2992. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2993. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2994. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2995. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2996. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2997. }
  2998. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2999. {
  3000. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3001. }
  3002. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3003. {
  3004. struct amdgpu_device *adev = ring->adev;
  3005. u64 wptr;
  3006. /* XXX check if swapping is necessary on BE */
  3007. if (ring->use_doorbell) {
  3008. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3009. } else {
  3010. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3011. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3012. }
  3013. return wptr;
  3014. }
  3015. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3016. {
  3017. struct amdgpu_device *adev = ring->adev;
  3018. if (ring->use_doorbell) {
  3019. /* XXX check if swapping is necessary on BE */
  3020. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3021. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3022. } else {
  3023. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3024. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3025. }
  3026. }
  3027. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3028. {
  3029. u32 ref_and_mask, reg_mem_engine;
  3030. const struct nbio_hdp_flush_reg *nbio_hf_reg;
  3031. if (ring->adev->flags & AMD_IS_APU)
  3032. nbio_hf_reg = &nbio_v7_0_hdp_flush_reg;
  3033. else
  3034. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3035. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3036. switch (ring->me) {
  3037. case 1:
  3038. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3039. break;
  3040. case 2:
  3041. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3042. break;
  3043. default:
  3044. return;
  3045. }
  3046. reg_mem_engine = 0;
  3047. } else {
  3048. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3049. reg_mem_engine = 1; /* pfp */
  3050. }
  3051. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3052. nbio_hf_reg->hdp_flush_req_offset,
  3053. nbio_hf_reg->hdp_flush_done_offset,
  3054. ref_and_mask, ref_and_mask, 0x20);
  3055. }
  3056. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3057. {
  3058. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3059. SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
  3060. }
  3061. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3062. struct amdgpu_ib *ib,
  3063. unsigned vm_id, bool ctx_switch)
  3064. {
  3065. u32 header, control = 0;
  3066. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3067. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3068. else
  3069. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3070. control |= ib->length_dw | (vm_id << 24);
  3071. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3072. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3073. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3074. gfx_v9_0_ring_emit_de_meta(ring);
  3075. }
  3076. amdgpu_ring_write(ring, header);
  3077. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3078. amdgpu_ring_write(ring,
  3079. #ifdef __BIG_ENDIAN
  3080. (2 << 0) |
  3081. #endif
  3082. lower_32_bits(ib->gpu_addr));
  3083. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3084. amdgpu_ring_write(ring, control);
  3085. }
  3086. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3087. struct amdgpu_ib *ib,
  3088. unsigned vm_id, bool ctx_switch)
  3089. {
  3090. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3091. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3092. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3093. amdgpu_ring_write(ring,
  3094. #ifdef __BIG_ENDIAN
  3095. (2 << 0) |
  3096. #endif
  3097. lower_32_bits(ib->gpu_addr));
  3098. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3099. amdgpu_ring_write(ring, control);
  3100. }
  3101. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3102. u64 seq, unsigned flags)
  3103. {
  3104. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3105. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3106. /* RELEASE_MEM - flush caches, send int */
  3107. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3108. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3109. EOP_TC_ACTION_EN |
  3110. EOP_TC_WB_ACTION_EN |
  3111. EOP_TC_MD_ACTION_EN |
  3112. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3113. EVENT_INDEX(5)));
  3114. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3115. /*
  3116. * the address should be Qword aligned if 64bit write, Dword
  3117. * aligned if only send 32bit data low (discard data high)
  3118. */
  3119. if (write64bit)
  3120. BUG_ON(addr & 0x7);
  3121. else
  3122. BUG_ON(addr & 0x3);
  3123. amdgpu_ring_write(ring, lower_32_bits(addr));
  3124. amdgpu_ring_write(ring, upper_32_bits(addr));
  3125. amdgpu_ring_write(ring, lower_32_bits(seq));
  3126. amdgpu_ring_write(ring, upper_32_bits(seq));
  3127. amdgpu_ring_write(ring, 0);
  3128. }
  3129. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3130. {
  3131. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3132. uint32_t seq = ring->fence_drv.sync_seq;
  3133. uint64_t addr = ring->fence_drv.gpu_addr;
  3134. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3135. lower_32_bits(addr), upper_32_bits(addr),
  3136. seq, 0xffffffff, 4);
  3137. }
  3138. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3139. unsigned vm_id, uint64_t pd_addr)
  3140. {
  3141. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3142. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3143. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3144. unsigned eng = ring->vm_inv_eng;
  3145. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3146. pd_addr |= AMDGPU_PTE_VALID;
  3147. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3148. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3149. lower_32_bits(pd_addr));
  3150. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3151. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3152. upper_32_bits(pd_addr));
  3153. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3154. hub->vm_inv_eng0_req + eng, req);
  3155. /* wait for the invalidate to complete */
  3156. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3157. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3158. /* compute doesn't have PFP */
  3159. if (usepfp) {
  3160. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3161. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3162. amdgpu_ring_write(ring, 0x0);
  3163. }
  3164. }
  3165. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3166. {
  3167. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3168. }
  3169. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3170. {
  3171. u64 wptr;
  3172. /* XXX check if swapping is necessary on BE */
  3173. if (ring->use_doorbell)
  3174. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3175. else
  3176. BUG();
  3177. return wptr;
  3178. }
  3179. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3180. {
  3181. struct amdgpu_device *adev = ring->adev;
  3182. /* XXX check if swapping is necessary on BE */
  3183. if (ring->use_doorbell) {
  3184. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3185. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3186. } else{
  3187. BUG(); /* only DOORBELL method supported on gfx9 now */
  3188. }
  3189. }
  3190. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3191. u64 seq, unsigned int flags)
  3192. {
  3193. /* we only allocate 32bit for each seq wb address */
  3194. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3195. /* write fence seq to the "addr" */
  3196. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3197. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3198. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3199. amdgpu_ring_write(ring, lower_32_bits(addr));
  3200. amdgpu_ring_write(ring, upper_32_bits(addr));
  3201. amdgpu_ring_write(ring, lower_32_bits(seq));
  3202. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3203. /* set register to trigger INT */
  3204. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3205. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3206. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3207. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3208. amdgpu_ring_write(ring, 0);
  3209. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3210. }
  3211. }
  3212. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3213. {
  3214. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3215. amdgpu_ring_write(ring, 0);
  3216. }
  3217. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3218. {
  3219. struct v9_ce_ib_state ce_payload = {0};
  3220. uint64_t csa_addr;
  3221. int cnt;
  3222. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3223. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3224. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3225. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3226. WRITE_DATA_DST_SEL(8) |
  3227. WR_CONFIRM) |
  3228. WRITE_DATA_CACHE_POLICY(0));
  3229. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3230. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3231. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3232. }
  3233. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3234. {
  3235. struct v9_de_ib_state de_payload = {0};
  3236. uint64_t csa_addr, gds_addr;
  3237. int cnt;
  3238. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3239. gds_addr = csa_addr + 4096;
  3240. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3241. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3242. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3243. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3244. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3245. WRITE_DATA_DST_SEL(8) |
  3246. WR_CONFIRM) |
  3247. WRITE_DATA_CACHE_POLICY(0));
  3248. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3249. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3250. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3251. }
  3252. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3253. {
  3254. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3255. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3256. }
  3257. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3258. {
  3259. uint32_t dw2 = 0;
  3260. if (amdgpu_sriov_vf(ring->adev))
  3261. gfx_v9_0_ring_emit_ce_meta(ring);
  3262. gfx_v9_0_ring_emit_tmz(ring, true);
  3263. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3264. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3265. /* set load_global_config & load_global_uconfig */
  3266. dw2 |= 0x8001;
  3267. /* set load_cs_sh_regs */
  3268. dw2 |= 0x01000000;
  3269. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3270. dw2 |= 0x10002;
  3271. /* set load_ce_ram if preamble presented */
  3272. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3273. dw2 |= 0x10000000;
  3274. } else {
  3275. /* still load_ce_ram if this is the first time preamble presented
  3276. * although there is no context switch happens.
  3277. */
  3278. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3279. dw2 |= 0x10000000;
  3280. }
  3281. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3282. amdgpu_ring_write(ring, dw2);
  3283. amdgpu_ring_write(ring, 0);
  3284. }
  3285. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3286. {
  3287. unsigned ret;
  3288. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3289. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3290. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3291. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3292. ret = ring->wptr & ring->buf_mask;
  3293. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3294. return ret;
  3295. }
  3296. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3297. {
  3298. unsigned cur;
  3299. BUG_ON(offset > ring->buf_mask);
  3300. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3301. cur = (ring->wptr & ring->buf_mask) - 1;
  3302. if (likely(cur > offset))
  3303. ring->ring[offset] = cur - offset;
  3304. else
  3305. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3306. }
  3307. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3308. {
  3309. struct amdgpu_device *adev = ring->adev;
  3310. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3311. amdgpu_ring_write(ring, 0 | /* src: register*/
  3312. (5 << 8) | /* dst: memory */
  3313. (1 << 20)); /* write confirm */
  3314. amdgpu_ring_write(ring, reg);
  3315. amdgpu_ring_write(ring, 0);
  3316. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3317. adev->virt.reg_val_offs * 4));
  3318. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3319. adev->virt.reg_val_offs * 4));
  3320. }
  3321. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3322. uint32_t val)
  3323. {
  3324. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3325. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3326. amdgpu_ring_write(ring, reg);
  3327. amdgpu_ring_write(ring, 0);
  3328. amdgpu_ring_write(ring, val);
  3329. }
  3330. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3331. enum amdgpu_interrupt_state state)
  3332. {
  3333. switch (state) {
  3334. case AMDGPU_IRQ_STATE_DISABLE:
  3335. case AMDGPU_IRQ_STATE_ENABLE:
  3336. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3337. TIME_STAMP_INT_ENABLE,
  3338. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3339. break;
  3340. default:
  3341. break;
  3342. }
  3343. }
  3344. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3345. int me, int pipe,
  3346. enum amdgpu_interrupt_state state)
  3347. {
  3348. u32 mec_int_cntl, mec_int_cntl_reg;
  3349. /*
  3350. * amdgpu controls only the first MEC. That's why this function only
  3351. * handles the setting of interrupts for this specific MEC. All other
  3352. * pipes' interrupts are set by amdkfd.
  3353. */
  3354. if (me == 1) {
  3355. switch (pipe) {
  3356. case 0:
  3357. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3358. break;
  3359. case 1:
  3360. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3361. break;
  3362. case 2:
  3363. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3364. break;
  3365. case 3:
  3366. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3367. break;
  3368. default:
  3369. DRM_DEBUG("invalid pipe %d\n", pipe);
  3370. return;
  3371. }
  3372. } else {
  3373. DRM_DEBUG("invalid me %d\n", me);
  3374. return;
  3375. }
  3376. switch (state) {
  3377. case AMDGPU_IRQ_STATE_DISABLE:
  3378. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3379. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3380. TIME_STAMP_INT_ENABLE, 0);
  3381. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3382. break;
  3383. case AMDGPU_IRQ_STATE_ENABLE:
  3384. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3385. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3386. TIME_STAMP_INT_ENABLE, 1);
  3387. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3388. break;
  3389. default:
  3390. break;
  3391. }
  3392. }
  3393. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3394. struct amdgpu_irq_src *source,
  3395. unsigned type,
  3396. enum amdgpu_interrupt_state state)
  3397. {
  3398. switch (state) {
  3399. case AMDGPU_IRQ_STATE_DISABLE:
  3400. case AMDGPU_IRQ_STATE_ENABLE:
  3401. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3402. PRIV_REG_INT_ENABLE,
  3403. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3404. break;
  3405. default:
  3406. break;
  3407. }
  3408. return 0;
  3409. }
  3410. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3411. struct amdgpu_irq_src *source,
  3412. unsigned type,
  3413. enum amdgpu_interrupt_state state)
  3414. {
  3415. switch (state) {
  3416. case AMDGPU_IRQ_STATE_DISABLE:
  3417. case AMDGPU_IRQ_STATE_ENABLE:
  3418. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3419. PRIV_INSTR_INT_ENABLE,
  3420. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3421. default:
  3422. break;
  3423. }
  3424. return 0;
  3425. }
  3426. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3427. struct amdgpu_irq_src *src,
  3428. unsigned type,
  3429. enum amdgpu_interrupt_state state)
  3430. {
  3431. switch (type) {
  3432. case AMDGPU_CP_IRQ_GFX_EOP:
  3433. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3434. break;
  3435. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3436. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3437. break;
  3438. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3439. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3440. break;
  3441. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3442. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3443. break;
  3444. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3445. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3446. break;
  3447. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3448. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3449. break;
  3450. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3451. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3452. break;
  3453. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3454. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3455. break;
  3456. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3457. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3458. break;
  3459. default:
  3460. break;
  3461. }
  3462. return 0;
  3463. }
  3464. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3465. struct amdgpu_irq_src *source,
  3466. struct amdgpu_iv_entry *entry)
  3467. {
  3468. int i;
  3469. u8 me_id, pipe_id, queue_id;
  3470. struct amdgpu_ring *ring;
  3471. DRM_DEBUG("IH: CP EOP\n");
  3472. me_id = (entry->ring_id & 0x0c) >> 2;
  3473. pipe_id = (entry->ring_id & 0x03) >> 0;
  3474. queue_id = (entry->ring_id & 0x70) >> 4;
  3475. switch (me_id) {
  3476. case 0:
  3477. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3478. break;
  3479. case 1:
  3480. case 2:
  3481. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3482. ring = &adev->gfx.compute_ring[i];
  3483. /* Per-queue interrupt is supported for MEC starting from VI.
  3484. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3485. */
  3486. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3487. amdgpu_fence_process(ring);
  3488. }
  3489. break;
  3490. }
  3491. return 0;
  3492. }
  3493. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3494. struct amdgpu_irq_src *source,
  3495. struct amdgpu_iv_entry *entry)
  3496. {
  3497. DRM_ERROR("Illegal register access in command stream\n");
  3498. schedule_work(&adev->reset_work);
  3499. return 0;
  3500. }
  3501. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3502. struct amdgpu_irq_src *source,
  3503. struct amdgpu_iv_entry *entry)
  3504. {
  3505. DRM_ERROR("Illegal instruction in command stream\n");
  3506. schedule_work(&adev->reset_work);
  3507. return 0;
  3508. }
  3509. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3510. struct amdgpu_irq_src *src,
  3511. unsigned int type,
  3512. enum amdgpu_interrupt_state state)
  3513. {
  3514. uint32_t tmp, target;
  3515. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3516. if (ring->me == 1)
  3517. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3518. else
  3519. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3520. target += ring->pipe;
  3521. switch (type) {
  3522. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3523. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3524. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3525. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3526. GENERIC2_INT_ENABLE, 0);
  3527. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3528. tmp = RREG32(target);
  3529. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3530. GENERIC2_INT_ENABLE, 0);
  3531. WREG32(target, tmp);
  3532. } else {
  3533. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3534. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3535. GENERIC2_INT_ENABLE, 1);
  3536. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3537. tmp = RREG32(target);
  3538. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3539. GENERIC2_INT_ENABLE, 1);
  3540. WREG32(target, tmp);
  3541. }
  3542. break;
  3543. default:
  3544. BUG(); /* kiq only support GENERIC2_INT now */
  3545. break;
  3546. }
  3547. return 0;
  3548. }
  3549. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3550. struct amdgpu_irq_src *source,
  3551. struct amdgpu_iv_entry *entry)
  3552. {
  3553. u8 me_id, pipe_id, queue_id;
  3554. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3555. me_id = (entry->ring_id & 0x0c) >> 2;
  3556. pipe_id = (entry->ring_id & 0x03) >> 0;
  3557. queue_id = (entry->ring_id & 0x70) >> 4;
  3558. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3559. me_id, pipe_id, queue_id);
  3560. amdgpu_fence_process(ring);
  3561. return 0;
  3562. }
  3563. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3564. .name = "gfx_v9_0",
  3565. .early_init = gfx_v9_0_early_init,
  3566. .late_init = gfx_v9_0_late_init,
  3567. .sw_init = gfx_v9_0_sw_init,
  3568. .sw_fini = gfx_v9_0_sw_fini,
  3569. .hw_init = gfx_v9_0_hw_init,
  3570. .hw_fini = gfx_v9_0_hw_fini,
  3571. .suspend = gfx_v9_0_suspend,
  3572. .resume = gfx_v9_0_resume,
  3573. .is_idle = gfx_v9_0_is_idle,
  3574. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3575. .soft_reset = gfx_v9_0_soft_reset,
  3576. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3577. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3578. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3579. };
  3580. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3581. .type = AMDGPU_RING_TYPE_GFX,
  3582. .align_mask = 0xff,
  3583. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3584. .support_64bit_ptrs = true,
  3585. .vmhub = AMDGPU_GFXHUB,
  3586. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3587. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3588. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3589. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3590. 5 + /* COND_EXEC */
  3591. 7 + /* PIPELINE_SYNC */
  3592. 24 + /* VM_FLUSH */
  3593. 8 + /* FENCE for VM_FLUSH */
  3594. 20 + /* GDS switch */
  3595. 4 + /* double SWITCH_BUFFER,
  3596. the first COND_EXEC jump to the place just
  3597. prior to this double SWITCH_BUFFER */
  3598. 5 + /* COND_EXEC */
  3599. 7 + /* HDP_flush */
  3600. 4 + /* VGT_flush */
  3601. 14 + /* CE_META */
  3602. 31 + /* DE_META */
  3603. 3 + /* CNTX_CTRL */
  3604. 5 + /* HDP_INVL */
  3605. 8 + 8 + /* FENCE x2 */
  3606. 2, /* SWITCH_BUFFER */
  3607. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3608. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3609. .emit_fence = gfx_v9_0_ring_emit_fence,
  3610. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3611. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3612. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3613. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3614. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3615. .test_ring = gfx_v9_0_ring_test_ring,
  3616. .test_ib = gfx_v9_0_ring_test_ib,
  3617. .insert_nop = amdgpu_ring_insert_nop,
  3618. .pad_ib = amdgpu_ring_generic_pad_ib,
  3619. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3620. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3621. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3622. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3623. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3624. };
  3625. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3626. .type = AMDGPU_RING_TYPE_COMPUTE,
  3627. .align_mask = 0xff,
  3628. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3629. .support_64bit_ptrs = true,
  3630. .vmhub = AMDGPU_GFXHUB,
  3631. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3632. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3633. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3634. .emit_frame_size =
  3635. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3636. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3637. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3638. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3639. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3640. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3641. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3642. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3643. .emit_fence = gfx_v9_0_ring_emit_fence,
  3644. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3645. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3646. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3647. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3648. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3649. .test_ring = gfx_v9_0_ring_test_ring,
  3650. .test_ib = gfx_v9_0_ring_test_ib,
  3651. .insert_nop = amdgpu_ring_insert_nop,
  3652. .pad_ib = amdgpu_ring_generic_pad_ib,
  3653. };
  3654. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3655. .type = AMDGPU_RING_TYPE_KIQ,
  3656. .align_mask = 0xff,
  3657. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3658. .support_64bit_ptrs = true,
  3659. .vmhub = AMDGPU_GFXHUB,
  3660. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3661. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3662. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3663. .emit_frame_size =
  3664. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3665. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3666. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3667. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3668. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3669. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3670. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3671. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3672. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3673. .test_ring = gfx_v9_0_ring_test_ring,
  3674. .test_ib = gfx_v9_0_ring_test_ib,
  3675. .insert_nop = amdgpu_ring_insert_nop,
  3676. .pad_ib = amdgpu_ring_generic_pad_ib,
  3677. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3678. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3679. };
  3680. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3681. {
  3682. int i;
  3683. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3684. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3685. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3686. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3687. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3688. }
  3689. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3690. .set = gfx_v9_0_kiq_set_interrupt_state,
  3691. .process = gfx_v9_0_kiq_irq,
  3692. };
  3693. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3694. .set = gfx_v9_0_set_eop_interrupt_state,
  3695. .process = gfx_v9_0_eop_irq,
  3696. };
  3697. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3698. .set = gfx_v9_0_set_priv_reg_fault_state,
  3699. .process = gfx_v9_0_priv_reg_irq,
  3700. };
  3701. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3702. .set = gfx_v9_0_set_priv_inst_fault_state,
  3703. .process = gfx_v9_0_priv_inst_irq,
  3704. };
  3705. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3706. {
  3707. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3708. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3709. adev->gfx.priv_reg_irq.num_types = 1;
  3710. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3711. adev->gfx.priv_inst_irq.num_types = 1;
  3712. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3713. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3714. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3715. }
  3716. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3717. {
  3718. switch (adev->asic_type) {
  3719. case CHIP_VEGA10:
  3720. case CHIP_RAVEN:
  3721. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3722. break;
  3723. default:
  3724. break;
  3725. }
  3726. }
  3727. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3728. {
  3729. /* init asci gds info */
  3730. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3731. adev->gds.gws.total_size = 64;
  3732. adev->gds.oa.total_size = 16;
  3733. if (adev->gds.mem.total_size == 64 * 1024) {
  3734. adev->gds.mem.gfx_partition_size = 4096;
  3735. adev->gds.mem.cs_partition_size = 4096;
  3736. adev->gds.gws.gfx_partition_size = 4;
  3737. adev->gds.gws.cs_partition_size = 4;
  3738. adev->gds.oa.gfx_partition_size = 4;
  3739. adev->gds.oa.cs_partition_size = 1;
  3740. } else {
  3741. adev->gds.mem.gfx_partition_size = 1024;
  3742. adev->gds.mem.cs_partition_size = 1024;
  3743. adev->gds.gws.gfx_partition_size = 16;
  3744. adev->gds.gws.cs_partition_size = 16;
  3745. adev->gds.oa.gfx_partition_size = 4;
  3746. adev->gds.oa.cs_partition_size = 4;
  3747. }
  3748. }
  3749. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3750. u32 bitmap)
  3751. {
  3752. u32 data;
  3753. if (!bitmap)
  3754. return;
  3755. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3756. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3757. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3758. }
  3759. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3760. {
  3761. u32 data, mask;
  3762. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3763. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3764. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3765. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3766. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3767. return (~data) & mask;
  3768. }
  3769. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3770. struct amdgpu_cu_info *cu_info)
  3771. {
  3772. int i, j, k, counter, active_cu_number = 0;
  3773. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3774. unsigned disable_masks[4 * 2];
  3775. if (!adev || !cu_info)
  3776. return -EINVAL;
  3777. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3778. mutex_lock(&adev->grbm_idx_mutex);
  3779. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3780. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3781. mask = 1;
  3782. ao_bitmap = 0;
  3783. counter = 0;
  3784. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3785. if (i < 4 && j < 2)
  3786. gfx_v9_0_set_user_cu_inactive_bitmap(
  3787. adev, disable_masks[i * 2 + j]);
  3788. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3789. cu_info->bitmap[i][j] = bitmap;
  3790. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3791. if (bitmap & mask) {
  3792. if (counter < adev->gfx.config.max_cu_per_sh)
  3793. ao_bitmap |= mask;
  3794. counter ++;
  3795. }
  3796. mask <<= 1;
  3797. }
  3798. active_cu_number += counter;
  3799. if (i < 2 && j < 2)
  3800. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3801. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3802. }
  3803. }
  3804. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3805. mutex_unlock(&adev->grbm_idx_mutex);
  3806. cu_info->number = active_cu_number;
  3807. cu_info->ao_cu_mask = ao_cu_mask;
  3808. return 0;
  3809. }
  3810. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3811. {
  3812. .type = AMD_IP_BLOCK_TYPE_GFX,
  3813. .major = 9,
  3814. .minor = 0,
  3815. .rev = 0,
  3816. .funcs = &gfx_v9_0_ip_funcs,
  3817. };