amdgpu_psp.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_psp.h"
  29. #include "amdgpu_ucode.h"
  30. #include "soc15_common.h"
  31. #include "psp_v3_1.h"
  32. #include "psp_v10_0.h"
  33. static void psp_set_funcs(struct amdgpu_device *adev);
  34. static int psp_early_init(void *handle)
  35. {
  36. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  37. psp_set_funcs(adev);
  38. return 0;
  39. }
  40. static int psp_sw_init(void *handle)
  41. {
  42. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  43. struct psp_context *psp = &adev->psp;
  44. int ret;
  45. switch (adev->asic_type) {
  46. case CHIP_VEGA10:
  47. psp->init_microcode = psp_v3_1_init_microcode;
  48. psp->bootloader_load_sysdrv = psp_v3_1_bootloader_load_sysdrv;
  49. psp->bootloader_load_sos = psp_v3_1_bootloader_load_sos;
  50. psp->prep_cmd_buf = psp_v3_1_prep_cmd_buf;
  51. psp->ring_init = psp_v3_1_ring_init;
  52. psp->ring_create = psp_v3_1_ring_create;
  53. psp->ring_stop = psp_v3_1_ring_stop;
  54. psp->ring_destroy = psp_v3_1_ring_destroy;
  55. psp->cmd_submit = psp_v3_1_cmd_submit;
  56. psp->compare_sram_data = psp_v3_1_compare_sram_data;
  57. psp->smu_reload_quirk = psp_v3_1_smu_reload_quirk;
  58. psp->mode1_reset = psp_v3_1_mode1_reset;
  59. break;
  60. case CHIP_RAVEN:
  61. psp->init_microcode = psp_v10_0_init_microcode;
  62. psp->prep_cmd_buf = psp_v10_0_prep_cmd_buf;
  63. psp->ring_init = psp_v10_0_ring_init;
  64. psp->ring_create = psp_v10_0_ring_create;
  65. psp->ring_stop = psp_v10_0_ring_stop;
  66. psp->ring_destroy = psp_v10_0_ring_destroy;
  67. psp->cmd_submit = psp_v10_0_cmd_submit;
  68. psp->compare_sram_data = psp_v10_0_compare_sram_data;
  69. psp->mode1_reset = psp_v10_0_mode1_reset;
  70. break;
  71. default:
  72. return -EINVAL;
  73. }
  74. psp->adev = adev;
  75. ret = psp_init_microcode(psp);
  76. if (ret) {
  77. DRM_ERROR("Failed to load psp firmware!\n");
  78. return ret;
  79. }
  80. return 0;
  81. }
  82. static int psp_sw_fini(void *handle)
  83. {
  84. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  85. release_firmware(adev->psp.sos_fw);
  86. adev->psp.sos_fw = NULL;
  87. release_firmware(adev->psp.asd_fw);
  88. adev->psp.asd_fw = NULL;
  89. return 0;
  90. }
  91. int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
  92. uint32_t reg_val, uint32_t mask, bool check_changed)
  93. {
  94. uint32_t val;
  95. int i;
  96. struct amdgpu_device *adev = psp->adev;
  97. for (i = 0; i < adev->usec_timeout; i++) {
  98. val = RREG32(reg_index);
  99. if (check_changed) {
  100. if (val != reg_val)
  101. return 0;
  102. } else {
  103. if ((val & mask) == reg_val)
  104. return 0;
  105. }
  106. udelay(1);
  107. }
  108. return -ETIME;
  109. }
  110. static int
  111. psp_cmd_submit_buf(struct psp_context *psp,
  112. struct amdgpu_firmware_info *ucode,
  113. struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr,
  114. int index)
  115. {
  116. int ret;
  117. memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
  118. memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
  119. ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
  120. fence_mc_addr, index);
  121. while (*((unsigned int *)psp->fence_buf) != index) {
  122. msleep(1);
  123. }
  124. return ret;
  125. }
  126. static void psp_prep_tmr_cmd_buf(struct psp_gfx_cmd_resp *cmd,
  127. uint64_t tmr_mc, uint32_t size)
  128. {
  129. cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
  130. cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
  131. cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
  132. cmd->cmd.cmd_setup_tmr.buf_size = size;
  133. }
  134. /* Set up Trusted Memory Region */
  135. static int psp_tmr_init(struct psp_context *psp)
  136. {
  137. int ret;
  138. /*
  139. * Allocate 3M memory aligned to 1M from Frame Buffer (local
  140. * physical).
  141. *
  142. * Note: this memory need be reserved till the driver
  143. * uninitializes.
  144. */
  145. ret = amdgpu_bo_create_kernel(psp->adev, 0x300000, 0x100000,
  146. AMDGPU_GEM_DOMAIN_VRAM,
  147. &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
  148. return ret;
  149. }
  150. static int psp_tmr_load(struct psp_context *psp)
  151. {
  152. int ret;
  153. struct psp_gfx_cmd_resp *cmd;
  154. cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  155. if (!cmd)
  156. return -ENOMEM;
  157. psp_prep_tmr_cmd_buf(cmd, psp->tmr_mc_addr, 0x300000);
  158. ret = psp_cmd_submit_buf(psp, NULL, cmd,
  159. psp->fence_buf_mc_addr, 1);
  160. if (ret)
  161. goto failed;
  162. kfree(cmd);
  163. return 0;
  164. failed:
  165. kfree(cmd);
  166. return ret;
  167. }
  168. static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
  169. uint64_t asd_mc, uint64_t asd_mc_shared,
  170. uint32_t size, uint32_t shared_size)
  171. {
  172. cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
  173. cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
  174. cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
  175. cmd->cmd.cmd_load_ta.app_len = size;
  176. cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
  177. cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
  178. cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
  179. }
  180. static int psp_asd_init(struct psp_context *psp)
  181. {
  182. int ret;
  183. /*
  184. * Allocate 16k memory aligned to 4k from Frame Buffer (local
  185. * physical) for shared ASD <-> Driver
  186. */
  187. ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
  188. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  189. &psp->asd_shared_bo,
  190. &psp->asd_shared_mc_addr,
  191. &psp->asd_shared_buf);
  192. return ret;
  193. }
  194. static int psp_asd_load(struct psp_context *psp)
  195. {
  196. int ret;
  197. struct psp_gfx_cmd_resp *cmd;
  198. /* If PSP version doesn't match ASD version, asd loading will be failed.
  199. * add workaround to bypass it for sriov now.
  200. * TODO: add version check to make it common
  201. */
  202. if (amdgpu_sriov_vf(psp->adev))
  203. return 0;
  204. cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  205. if (!cmd)
  206. return -ENOMEM;
  207. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  208. memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
  209. psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
  210. psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
  211. ret = psp_cmd_submit_buf(psp, NULL, cmd,
  212. psp->fence_buf_mc_addr, 2);
  213. kfree(cmd);
  214. return ret;
  215. }
  216. static int psp_hw_start(struct psp_context *psp)
  217. {
  218. struct amdgpu_device *adev = psp->adev;
  219. int ret;
  220. if (!amdgpu_sriov_vf(adev) || !adev->in_sriov_reset) {
  221. ret = psp_bootloader_load_sysdrv(psp);
  222. if (ret)
  223. return ret;
  224. ret = psp_bootloader_load_sos(psp);
  225. if (ret)
  226. return ret;
  227. }
  228. ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
  229. if (ret)
  230. return ret;
  231. ret = psp_tmr_load(psp);
  232. if (ret)
  233. return ret;
  234. ret = psp_asd_load(psp);
  235. if (ret)
  236. return ret;
  237. return 0;
  238. }
  239. static int psp_np_fw_load(struct psp_context *psp)
  240. {
  241. int i, ret;
  242. struct amdgpu_firmware_info *ucode;
  243. struct amdgpu_device* adev = psp->adev;
  244. for (i = 0; i < adev->firmware.max_ucodes; i++) {
  245. ucode = &adev->firmware.ucode[i];
  246. if (!ucode->fw)
  247. continue;
  248. if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
  249. psp_smu_reload_quirk(psp))
  250. continue;
  251. if (amdgpu_sriov_vf(adev) &&
  252. (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
  253. || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
  254. || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
  255. /*skip ucode loading in SRIOV VF */
  256. continue;
  257. ret = psp_prep_cmd_buf(ucode, psp->cmd);
  258. if (ret)
  259. return ret;
  260. ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
  261. psp->fence_buf_mc_addr, i + 3);
  262. if (ret)
  263. return ret;
  264. #if 0
  265. /* check if firmware loaded sucessfully */
  266. if (!amdgpu_psp_check_fw_loading_status(adev, i))
  267. return -EINVAL;
  268. #endif
  269. }
  270. return 0;
  271. }
  272. static int psp_load_fw(struct amdgpu_device *adev)
  273. {
  274. int ret;
  275. struct psp_context *psp = &adev->psp;
  276. psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  277. if (!psp->cmd)
  278. return -ENOMEM;
  279. ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
  280. AMDGPU_GEM_DOMAIN_GTT,
  281. &psp->fw_pri_bo,
  282. &psp->fw_pri_mc_addr,
  283. &psp->fw_pri_buf);
  284. if (ret)
  285. goto failed;
  286. ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
  287. AMDGPU_GEM_DOMAIN_VRAM,
  288. &psp->fence_buf_bo,
  289. &psp->fence_buf_mc_addr,
  290. &psp->fence_buf);
  291. if (ret)
  292. goto failed_mem2;
  293. ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
  294. AMDGPU_GEM_DOMAIN_VRAM,
  295. &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
  296. (void **)&psp->cmd_buf_mem);
  297. if (ret)
  298. goto failed_mem1;
  299. memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
  300. ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
  301. if (ret)
  302. goto failed_mem;
  303. ret = psp_tmr_init(psp);
  304. if (ret)
  305. goto failed_mem;
  306. ret = psp_asd_init(psp);
  307. if (ret)
  308. goto failed_mem;
  309. ret = psp_hw_start(psp);
  310. if (ret)
  311. goto failed_mem;
  312. ret = psp_np_fw_load(psp);
  313. if (ret)
  314. goto failed_mem;
  315. return 0;
  316. failed_mem:
  317. amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
  318. &psp->cmd_buf_mc_addr,
  319. (void **)&psp->cmd_buf_mem);
  320. failed_mem1:
  321. amdgpu_bo_free_kernel(&psp->fence_buf_bo,
  322. &psp->fence_buf_mc_addr, &psp->fence_buf);
  323. failed_mem2:
  324. amdgpu_bo_free_kernel(&psp->fw_pri_bo,
  325. &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
  326. failed:
  327. kfree(psp->cmd);
  328. psp->cmd = NULL;
  329. return ret;
  330. }
  331. static int psp_hw_init(void *handle)
  332. {
  333. int ret;
  334. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  335. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  336. return 0;
  337. mutex_lock(&adev->firmware.mutex);
  338. ret = psp_load_fw(adev);
  339. if (ret) {
  340. DRM_ERROR("PSP firmware loading failed\n");
  341. goto failed;
  342. }
  343. mutex_unlock(&adev->firmware.mutex);
  344. return 0;
  345. failed:
  346. adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
  347. mutex_unlock(&adev->firmware.mutex);
  348. return -EINVAL;
  349. }
  350. static int psp_hw_fini(void *handle)
  351. {
  352. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  353. struct psp_context *psp = &adev->psp;
  354. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  355. return 0;
  356. psp_ring_destroy(psp, PSP_RING_TYPE__KM);
  357. amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
  358. amdgpu_bo_free_kernel(&psp->fw_pri_bo,
  359. &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
  360. amdgpu_bo_free_kernel(&psp->fence_buf_bo,
  361. &psp->fence_buf_mc_addr, &psp->fence_buf);
  362. amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
  363. &psp->asd_shared_buf);
  364. amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
  365. (void **)&psp->cmd_buf_mem);
  366. kfree(psp->cmd);
  367. psp->cmd = NULL;
  368. return 0;
  369. }
  370. static int psp_suspend(void *handle)
  371. {
  372. int ret;
  373. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  374. struct psp_context *psp = &adev->psp;
  375. ret = psp_ring_stop(psp, PSP_RING_TYPE__KM);
  376. if (ret) {
  377. DRM_ERROR("PSP ring stop failed\n");
  378. return ret;
  379. }
  380. return 0;
  381. }
  382. static int psp_resume(void *handle)
  383. {
  384. int ret;
  385. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  386. struct psp_context *psp = &adev->psp;
  387. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  388. return 0;
  389. DRM_INFO("PSP is resuming...\n");
  390. mutex_lock(&adev->firmware.mutex);
  391. ret = psp_hw_start(psp);
  392. if (ret)
  393. goto failed;
  394. ret = psp_np_fw_load(psp);
  395. if (ret)
  396. goto failed;
  397. mutex_unlock(&adev->firmware.mutex);
  398. return 0;
  399. failed:
  400. DRM_ERROR("PSP resume failed\n");
  401. mutex_unlock(&adev->firmware.mutex);
  402. return ret;
  403. }
  404. static bool psp_check_reset(void* handle)
  405. {
  406. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  407. if (adev->flags & AMD_IS_APU)
  408. return true;
  409. return false;
  410. }
  411. static int psp_reset(void* handle)
  412. {
  413. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  414. return psp_mode1_reset(&adev->psp);
  415. }
  416. static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
  417. enum AMDGPU_UCODE_ID ucode_type)
  418. {
  419. struct amdgpu_firmware_info *ucode = NULL;
  420. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  421. DRM_INFO("firmware is not loaded by PSP\n");
  422. return true;
  423. }
  424. if (!adev->firmware.fw_size)
  425. return false;
  426. ucode = &adev->firmware.ucode[ucode_type];
  427. if (!ucode->fw || !ucode->ucode_size)
  428. return false;
  429. return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
  430. }
  431. static int psp_set_clockgating_state(void *handle,
  432. enum amd_clockgating_state state)
  433. {
  434. return 0;
  435. }
  436. static int psp_set_powergating_state(void *handle,
  437. enum amd_powergating_state state)
  438. {
  439. return 0;
  440. }
  441. const struct amd_ip_funcs psp_ip_funcs = {
  442. .name = "psp",
  443. .early_init = psp_early_init,
  444. .late_init = NULL,
  445. .sw_init = psp_sw_init,
  446. .sw_fini = psp_sw_fini,
  447. .hw_init = psp_hw_init,
  448. .hw_fini = psp_hw_fini,
  449. .suspend = psp_suspend,
  450. .resume = psp_resume,
  451. .is_idle = NULL,
  452. .check_soft_reset = psp_check_reset,
  453. .wait_for_idle = NULL,
  454. .soft_reset = psp_reset,
  455. .set_clockgating_state = psp_set_clockgating_state,
  456. .set_powergating_state = psp_set_powergating_state,
  457. };
  458. static const struct amdgpu_psp_funcs psp_funcs = {
  459. .check_fw_loading_status = psp_check_fw_loading_status,
  460. };
  461. static void psp_set_funcs(struct amdgpu_device *adev)
  462. {
  463. if (NULL == adev->firmware.funcs)
  464. adev->firmware.funcs = &psp_funcs;
  465. }
  466. const struct amdgpu_ip_block_version psp_v3_1_ip_block =
  467. {
  468. .type = AMD_IP_BLOCK_TYPE_PSP,
  469. .major = 3,
  470. .minor = 1,
  471. .rev = 0,
  472. .funcs = &psp_ip_funcs,
  473. };
  474. const struct amdgpu_ip_block_version psp_v10_0_ip_block =
  475. {
  476. .type = AMD_IP_BLOCK_TYPE_PSP,
  477. .major = 10,
  478. .minor = 0,
  479. .rev = 0,
  480. .funcs = &psp_ip_funcs,
  481. };