tg3.c 466 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2014 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/sched/signal.h>
  22. #include <linux/types.h>
  23. #include <linux/compiler.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/in.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/ip.h>
  41. #include <linux/tcp.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/prefetch.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/firmware.h>
  46. #include <linux/ssb/ssb_driver_gige.h>
  47. #include <linux/hwmon.h>
  48. #include <linux/hwmon-sysfs.h>
  49. #include <net/checksum.h>
  50. #include <net/ip.h>
  51. #include <linux/io.h>
  52. #include <asm/byteorder.h>
  53. #include <linux/uaccess.h>
  54. #include <uapi/linux/net_tstamp.h>
  55. #include <linux/ptp_clock_kernel.h>
  56. #ifdef CONFIG_SPARC
  57. #include <asm/idprom.h>
  58. #include <asm/prom.h>
  59. #endif
  60. #define BAR_0 0
  61. #define BAR_2 2
  62. #include "tg3.h"
  63. /* Functions & macros to verify TG3_FLAGS types */
  64. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  65. {
  66. return test_bit(flag, bits);
  67. }
  68. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  69. {
  70. set_bit(flag, bits);
  71. }
  72. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  73. {
  74. clear_bit(flag, bits);
  75. }
  76. #define tg3_flag(tp, flag) \
  77. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_set(tp, flag) \
  79. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define tg3_flag_clear(tp, flag) \
  81. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  82. #define DRV_MODULE_NAME "tg3"
  83. #define TG3_MAJ_NUM 3
  84. #define TG3_MIN_NUM 137
  85. #define DRV_MODULE_VERSION \
  86. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  87. #define DRV_MODULE_RELDATE "May 11, 2014"
  88. #define RESET_KIND_SHUTDOWN 0
  89. #define RESET_KIND_INIT 1
  90. #define RESET_KIND_SUSPEND 2
  91. #define TG3_DEF_RX_MODE 0
  92. #define TG3_DEF_TX_MODE 0
  93. #define TG3_DEF_MSG_ENABLE \
  94. (NETIF_MSG_DRV | \
  95. NETIF_MSG_PROBE | \
  96. NETIF_MSG_LINK | \
  97. NETIF_MSG_TIMER | \
  98. NETIF_MSG_IFDOWN | \
  99. NETIF_MSG_IFUP | \
  100. NETIF_MSG_RX_ERR | \
  101. NETIF_MSG_TX_ERR)
  102. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  103. /* length of time before we decide the hardware is borked,
  104. * and dev->tx_timeout() should be called to fix the problem
  105. */
  106. #define TG3_TX_TIMEOUT (5 * HZ)
  107. /* hardware minimum and maximum for a single frame's data payload */
  108. #define TG3_MIN_MTU ETH_ZLEN
  109. #define TG3_MAX_MTU(tp) \
  110. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  111. /* These numbers seem to be hard coded in the NIC firmware somehow.
  112. * You can't change the ring sizes, but you can change where you place
  113. * them in the NIC onboard memory.
  114. */
  115. #define TG3_RX_STD_RING_SIZE(tp) \
  116. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  117. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  118. #define TG3_DEF_RX_RING_PENDING 200
  119. #define TG3_RX_JMB_RING_SIZE(tp) \
  120. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  121. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  122. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  123. /* Do not place this n-ring entries value into the tp struct itself,
  124. * we really want to expose these constants to GCC so that modulo et
  125. * al. operations are done with shifts and masks instead of with
  126. * hw multiply/modulo instructions. Another solution would be to
  127. * replace things like '% foo' with '& (foo - 1)'.
  128. */
  129. #define TG3_TX_RING_SIZE 512
  130. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  131. #define TG3_RX_STD_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  133. #define TG3_RX_JMB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  135. #define TG3_RX_RCB_RING_BYTES(tp) \
  136. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  137. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  138. TG3_TX_RING_SIZE)
  139. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  140. #define TG3_DMA_BYTE_ENAB 64
  141. #define TG3_RX_STD_DMA_SZ 1536
  142. #define TG3_RX_JMB_DMA_SZ 9046
  143. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  144. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  145. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  146. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  148. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  149. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  150. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  151. * that are at least dword aligned when used in PCIX mode. The driver
  152. * works around this bug by double copying the packet. This workaround
  153. * is built into the normal double copy length check for efficiency.
  154. *
  155. * However, the double copy is only necessary on those architectures
  156. * where unaligned memory accesses are inefficient. For those architectures
  157. * where unaligned memory accesses incur little penalty, we can reintegrate
  158. * the 5701 in the normal rx path. Doing so saves a device structure
  159. * dereference by hardcoding the double copy threshold in place.
  160. */
  161. #define TG3_RX_COPY_THRESHOLD 256
  162. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  163. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  164. #else
  165. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  166. #endif
  167. #if (NET_IP_ALIGN != 0)
  168. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  169. #else
  170. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  171. #endif
  172. /* minimum number of free TX descriptors required to wake up TX process */
  173. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  174. #define TG3_TX_BD_DMA_MAX_2K 2048
  175. #define TG3_TX_BD_DMA_MAX_4K 4096
  176. #define TG3_RAW_IP_ALIGN 2
  177. #define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
  178. #define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
  179. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  180. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  181. #define FIRMWARE_TG3 "tigon/tg3.bin"
  182. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  183. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  184. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  185. static char version[] =
  186. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  187. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  188. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  189. MODULE_LICENSE("GPL");
  190. MODULE_VERSION(DRV_MODULE_VERSION);
  191. MODULE_FIRMWARE(FIRMWARE_TG3);
  192. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  193. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  194. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  195. module_param(tg3_debug, int, 0);
  196. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  197. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  198. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  199. static const struct pci_device_id tg3_pci_tbl[] = {
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  222. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  223. TG3_DRV_DATA_FLAG_5705_10_100},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  226. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  227. TG3_DRV_DATA_FLAG_5705_10_100},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  234. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  240. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  248. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  249. PCI_VENDOR_ID_LENOVO,
  250. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  254. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  277. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  278. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  282. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  292. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  294. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
  306. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
  307. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  308. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  309. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  310. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  311. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  312. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  313. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  314. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  315. {}
  316. };
  317. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  318. static const struct {
  319. const char string[ETH_GSTRING_LEN];
  320. } ethtool_stats_keys[] = {
  321. { "rx_octets" },
  322. { "rx_fragments" },
  323. { "rx_ucast_packets" },
  324. { "rx_mcast_packets" },
  325. { "rx_bcast_packets" },
  326. { "rx_fcs_errors" },
  327. { "rx_align_errors" },
  328. { "rx_xon_pause_rcvd" },
  329. { "rx_xoff_pause_rcvd" },
  330. { "rx_mac_ctrl_rcvd" },
  331. { "rx_xoff_entered" },
  332. { "rx_frame_too_long_errors" },
  333. { "rx_jabbers" },
  334. { "rx_undersize_packets" },
  335. { "rx_in_length_errors" },
  336. { "rx_out_length_errors" },
  337. { "rx_64_or_less_octet_packets" },
  338. { "rx_65_to_127_octet_packets" },
  339. { "rx_128_to_255_octet_packets" },
  340. { "rx_256_to_511_octet_packets" },
  341. { "rx_512_to_1023_octet_packets" },
  342. { "rx_1024_to_1522_octet_packets" },
  343. { "rx_1523_to_2047_octet_packets" },
  344. { "rx_2048_to_4095_octet_packets" },
  345. { "rx_4096_to_8191_octet_packets" },
  346. { "rx_8192_to_9022_octet_packets" },
  347. { "tx_octets" },
  348. { "tx_collisions" },
  349. { "tx_xon_sent" },
  350. { "tx_xoff_sent" },
  351. { "tx_flow_control" },
  352. { "tx_mac_errors" },
  353. { "tx_single_collisions" },
  354. { "tx_mult_collisions" },
  355. { "tx_deferred" },
  356. { "tx_excessive_collisions" },
  357. { "tx_late_collisions" },
  358. { "tx_collide_2times" },
  359. { "tx_collide_3times" },
  360. { "tx_collide_4times" },
  361. { "tx_collide_5times" },
  362. { "tx_collide_6times" },
  363. { "tx_collide_7times" },
  364. { "tx_collide_8times" },
  365. { "tx_collide_9times" },
  366. { "tx_collide_10times" },
  367. { "tx_collide_11times" },
  368. { "tx_collide_12times" },
  369. { "tx_collide_13times" },
  370. { "tx_collide_14times" },
  371. { "tx_collide_15times" },
  372. { "tx_ucast_packets" },
  373. { "tx_mcast_packets" },
  374. { "tx_bcast_packets" },
  375. { "tx_carrier_sense_errors" },
  376. { "tx_discards" },
  377. { "tx_errors" },
  378. { "dma_writeq_full" },
  379. { "dma_write_prioq_full" },
  380. { "rxbds_empty" },
  381. { "rx_discards" },
  382. { "rx_errors" },
  383. { "rx_threshold_hit" },
  384. { "dma_readq_full" },
  385. { "dma_read_prioq_full" },
  386. { "tx_comp_queue_full" },
  387. { "ring_set_send_prod_index" },
  388. { "ring_status_update" },
  389. { "nic_irqs" },
  390. { "nic_avoided_irqs" },
  391. { "nic_tx_threshold_hit" },
  392. { "mbuf_lwm_thresh_hit" },
  393. };
  394. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  395. #define TG3_NVRAM_TEST 0
  396. #define TG3_LINK_TEST 1
  397. #define TG3_REGISTER_TEST 2
  398. #define TG3_MEMORY_TEST 3
  399. #define TG3_MAC_LOOPB_TEST 4
  400. #define TG3_PHY_LOOPB_TEST 5
  401. #define TG3_EXT_LOOPB_TEST 6
  402. #define TG3_INTERRUPT_TEST 7
  403. static const struct {
  404. const char string[ETH_GSTRING_LEN];
  405. } ethtool_test_keys[] = {
  406. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  407. [TG3_LINK_TEST] = { "link test (online) " },
  408. [TG3_REGISTER_TEST] = { "register test (offline)" },
  409. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  410. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  411. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  412. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  413. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  414. };
  415. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  416. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. writel(val, tp->regs + off);
  419. }
  420. static u32 tg3_read32(struct tg3 *tp, u32 off)
  421. {
  422. return readl(tp->regs + off);
  423. }
  424. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  425. {
  426. writel(val, tp->aperegs + off);
  427. }
  428. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  429. {
  430. return readl(tp->aperegs + off);
  431. }
  432. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. unsigned long flags;
  435. spin_lock_irqsave(&tp->indirect_lock, flags);
  436. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  437. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  438. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  439. }
  440. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  441. {
  442. writel(val, tp->regs + off);
  443. readl(tp->regs + off);
  444. }
  445. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  446. {
  447. unsigned long flags;
  448. u32 val;
  449. spin_lock_irqsave(&tp->indirect_lock, flags);
  450. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  451. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. return val;
  454. }
  455. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  456. {
  457. unsigned long flags;
  458. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  459. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  460. TG3_64BIT_REG_LOW, val);
  461. return;
  462. }
  463. if (off == TG3_RX_STD_PROD_IDX_REG) {
  464. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  465. TG3_64BIT_REG_LOW, val);
  466. return;
  467. }
  468. spin_lock_irqsave(&tp->indirect_lock, flags);
  469. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  470. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  471. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  472. /* In indirect mode when disabling interrupts, we also need
  473. * to clear the interrupt bit in the GRC local ctrl register.
  474. */
  475. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  476. (val == 0x1)) {
  477. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  478. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  479. }
  480. }
  481. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  482. {
  483. unsigned long flags;
  484. u32 val;
  485. spin_lock_irqsave(&tp->indirect_lock, flags);
  486. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  487. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. return val;
  490. }
  491. /* usec_wait specifies the wait time in usec when writing to certain registers
  492. * where it is unsafe to read back the register without some delay.
  493. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  494. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  495. */
  496. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  497. {
  498. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  499. /* Non-posted methods */
  500. tp->write32(tp, off, val);
  501. else {
  502. /* Posted method */
  503. tg3_write32(tp, off, val);
  504. if (usec_wait)
  505. udelay(usec_wait);
  506. tp->read32(tp, off);
  507. }
  508. /* Wait again after the read for the posted method to guarantee that
  509. * the wait time is met.
  510. */
  511. if (usec_wait)
  512. udelay(usec_wait);
  513. }
  514. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  515. {
  516. tp->write32_mbox(tp, off, val);
  517. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  518. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  519. !tg3_flag(tp, ICH_WORKAROUND)))
  520. tp->read32_mbox(tp, off);
  521. }
  522. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  523. {
  524. void __iomem *mbox = tp->regs + off;
  525. writel(val, mbox);
  526. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  527. writel(val, mbox);
  528. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  529. tg3_flag(tp, FLUSH_POSTED_WRITES))
  530. readl(mbox);
  531. }
  532. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  533. {
  534. return readl(tp->regs + off + GRCMBOX_BASE);
  535. }
  536. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  537. {
  538. writel(val, tp->regs + off + GRCMBOX_BASE);
  539. }
  540. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  541. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  542. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  543. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  544. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  545. #define tw32(reg, val) tp->write32(tp, reg, val)
  546. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  547. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  548. #define tr32(reg) tp->read32(tp, reg)
  549. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  550. {
  551. unsigned long flags;
  552. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  553. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  554. return;
  555. spin_lock_irqsave(&tp->indirect_lock, flags);
  556. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  557. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  558. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  559. /* Always leave this as zero. */
  560. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  561. } else {
  562. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  563. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  564. /* Always leave this as zero. */
  565. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  566. }
  567. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  568. }
  569. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  570. {
  571. unsigned long flags;
  572. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  573. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  574. *val = 0;
  575. return;
  576. }
  577. spin_lock_irqsave(&tp->indirect_lock, flags);
  578. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  579. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  580. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  581. /* Always leave this as zero. */
  582. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  583. } else {
  584. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  585. *val = tr32(TG3PCI_MEM_WIN_DATA);
  586. /* Always leave this as zero. */
  587. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  588. }
  589. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  590. }
  591. static void tg3_ape_lock_init(struct tg3 *tp)
  592. {
  593. int i;
  594. u32 regbase, bit;
  595. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  596. regbase = TG3_APE_LOCK_GRANT;
  597. else
  598. regbase = TG3_APE_PER_LOCK_GRANT;
  599. /* Make sure the driver hasn't any stale locks. */
  600. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  601. switch (i) {
  602. case TG3_APE_LOCK_PHY0:
  603. case TG3_APE_LOCK_PHY1:
  604. case TG3_APE_LOCK_PHY2:
  605. case TG3_APE_LOCK_PHY3:
  606. bit = APE_LOCK_GRANT_DRIVER;
  607. break;
  608. default:
  609. if (!tp->pci_fn)
  610. bit = APE_LOCK_GRANT_DRIVER;
  611. else
  612. bit = 1 << tp->pci_fn;
  613. }
  614. tg3_ape_write32(tp, regbase + 4 * i, bit);
  615. }
  616. }
  617. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  618. {
  619. int i, off;
  620. int ret = 0;
  621. u32 status, req, gnt, bit;
  622. if (!tg3_flag(tp, ENABLE_APE))
  623. return 0;
  624. switch (locknum) {
  625. case TG3_APE_LOCK_GPIO:
  626. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  627. return 0;
  628. case TG3_APE_LOCK_GRC:
  629. case TG3_APE_LOCK_MEM:
  630. if (!tp->pci_fn)
  631. bit = APE_LOCK_REQ_DRIVER;
  632. else
  633. bit = 1 << tp->pci_fn;
  634. break;
  635. case TG3_APE_LOCK_PHY0:
  636. case TG3_APE_LOCK_PHY1:
  637. case TG3_APE_LOCK_PHY2:
  638. case TG3_APE_LOCK_PHY3:
  639. bit = APE_LOCK_REQ_DRIVER;
  640. break;
  641. default:
  642. return -EINVAL;
  643. }
  644. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  645. req = TG3_APE_LOCK_REQ;
  646. gnt = TG3_APE_LOCK_GRANT;
  647. } else {
  648. req = TG3_APE_PER_LOCK_REQ;
  649. gnt = TG3_APE_PER_LOCK_GRANT;
  650. }
  651. off = 4 * locknum;
  652. tg3_ape_write32(tp, req + off, bit);
  653. /* Wait for up to 1 millisecond to acquire lock. */
  654. for (i = 0; i < 100; i++) {
  655. status = tg3_ape_read32(tp, gnt + off);
  656. if (status == bit)
  657. break;
  658. if (pci_channel_offline(tp->pdev))
  659. break;
  660. udelay(10);
  661. }
  662. if (status != bit) {
  663. /* Revoke the lock request. */
  664. tg3_ape_write32(tp, gnt + off, bit);
  665. ret = -EBUSY;
  666. }
  667. return ret;
  668. }
  669. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  670. {
  671. u32 gnt, bit;
  672. if (!tg3_flag(tp, ENABLE_APE))
  673. return;
  674. switch (locknum) {
  675. case TG3_APE_LOCK_GPIO:
  676. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  677. return;
  678. case TG3_APE_LOCK_GRC:
  679. case TG3_APE_LOCK_MEM:
  680. if (!tp->pci_fn)
  681. bit = APE_LOCK_GRANT_DRIVER;
  682. else
  683. bit = 1 << tp->pci_fn;
  684. break;
  685. case TG3_APE_LOCK_PHY0:
  686. case TG3_APE_LOCK_PHY1:
  687. case TG3_APE_LOCK_PHY2:
  688. case TG3_APE_LOCK_PHY3:
  689. bit = APE_LOCK_GRANT_DRIVER;
  690. break;
  691. default:
  692. return;
  693. }
  694. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  695. gnt = TG3_APE_LOCK_GRANT;
  696. else
  697. gnt = TG3_APE_PER_LOCK_GRANT;
  698. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  699. }
  700. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  701. {
  702. u32 apedata;
  703. while (timeout_us) {
  704. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  705. return -EBUSY;
  706. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  707. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  708. break;
  709. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  710. udelay(10);
  711. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  712. }
  713. return timeout_us ? 0 : -EBUSY;
  714. }
  715. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  716. {
  717. u32 i, apedata;
  718. for (i = 0; i < timeout_us / 10; i++) {
  719. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  720. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  721. break;
  722. udelay(10);
  723. }
  724. return i == timeout_us / 10;
  725. }
  726. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  727. u32 len)
  728. {
  729. int err;
  730. u32 i, bufoff, msgoff, maxlen, apedata;
  731. if (!tg3_flag(tp, APE_HAS_NCSI))
  732. return 0;
  733. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  734. if (apedata != APE_SEG_SIG_MAGIC)
  735. return -ENODEV;
  736. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  737. if (!(apedata & APE_FW_STATUS_READY))
  738. return -EAGAIN;
  739. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  740. TG3_APE_SHMEM_BASE;
  741. msgoff = bufoff + 2 * sizeof(u32);
  742. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  743. while (len) {
  744. u32 length;
  745. /* Cap xfer sizes to scratchpad limits. */
  746. length = (len > maxlen) ? maxlen : len;
  747. len -= length;
  748. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  749. if (!(apedata & APE_FW_STATUS_READY))
  750. return -EAGAIN;
  751. /* Wait for up to 1 msec for APE to service previous event. */
  752. err = tg3_ape_event_lock(tp, 1000);
  753. if (err)
  754. return err;
  755. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  756. APE_EVENT_STATUS_SCRTCHPD_READ |
  757. APE_EVENT_STATUS_EVENT_PENDING;
  758. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  759. tg3_ape_write32(tp, bufoff, base_off);
  760. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  761. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  762. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  763. base_off += length;
  764. if (tg3_ape_wait_for_event(tp, 30000))
  765. return -EAGAIN;
  766. for (i = 0; length; i += 4, length -= 4) {
  767. u32 val = tg3_ape_read32(tp, msgoff + i);
  768. memcpy(data, &val, sizeof(u32));
  769. data++;
  770. }
  771. }
  772. return 0;
  773. }
  774. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  775. {
  776. int err;
  777. u32 apedata;
  778. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  779. if (apedata != APE_SEG_SIG_MAGIC)
  780. return -EAGAIN;
  781. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  782. if (!(apedata & APE_FW_STATUS_READY))
  783. return -EAGAIN;
  784. /* Wait for up to 1 millisecond for APE to service previous event. */
  785. err = tg3_ape_event_lock(tp, 1000);
  786. if (err)
  787. return err;
  788. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  789. event | APE_EVENT_STATUS_EVENT_PENDING);
  790. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  791. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  792. return 0;
  793. }
  794. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  795. {
  796. u32 event;
  797. u32 apedata;
  798. if (!tg3_flag(tp, ENABLE_APE))
  799. return;
  800. switch (kind) {
  801. case RESET_KIND_INIT:
  802. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  803. APE_HOST_SEG_SIG_MAGIC);
  804. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  805. APE_HOST_SEG_LEN_MAGIC);
  806. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  807. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  808. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  809. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  810. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  811. APE_HOST_BEHAV_NO_PHYLOCK);
  812. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  813. TG3_APE_HOST_DRVR_STATE_START);
  814. event = APE_EVENT_STATUS_STATE_START;
  815. break;
  816. case RESET_KIND_SHUTDOWN:
  817. /* With the interface we are currently using,
  818. * APE does not track driver state. Wiping
  819. * out the HOST SEGMENT SIGNATURE forces
  820. * the APE to assume OS absent status.
  821. */
  822. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  823. if (device_may_wakeup(&tp->pdev->dev) &&
  824. tg3_flag(tp, WOL_ENABLE)) {
  825. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  826. TG3_APE_HOST_WOL_SPEED_AUTO);
  827. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  828. } else
  829. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  830. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  831. event = APE_EVENT_STATUS_STATE_UNLOAD;
  832. break;
  833. default:
  834. return;
  835. }
  836. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  837. tg3_ape_send_event(tp, event);
  838. }
  839. static void tg3_disable_ints(struct tg3 *tp)
  840. {
  841. int i;
  842. tw32(TG3PCI_MISC_HOST_CTRL,
  843. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  844. for (i = 0; i < tp->irq_max; i++)
  845. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  846. }
  847. static void tg3_enable_ints(struct tg3 *tp)
  848. {
  849. int i;
  850. tp->irq_sync = 0;
  851. wmb();
  852. tw32(TG3PCI_MISC_HOST_CTRL,
  853. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  854. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  855. for (i = 0; i < tp->irq_cnt; i++) {
  856. struct tg3_napi *tnapi = &tp->napi[i];
  857. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  858. if (tg3_flag(tp, 1SHOT_MSI))
  859. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  860. tp->coal_now |= tnapi->coal_now;
  861. }
  862. /* Force an initial interrupt */
  863. if (!tg3_flag(tp, TAGGED_STATUS) &&
  864. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  865. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  866. else
  867. tw32(HOSTCC_MODE, tp->coal_now);
  868. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  869. }
  870. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  871. {
  872. struct tg3 *tp = tnapi->tp;
  873. struct tg3_hw_status *sblk = tnapi->hw_status;
  874. unsigned int work_exists = 0;
  875. /* check for phy events */
  876. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  877. if (sblk->status & SD_STATUS_LINK_CHG)
  878. work_exists = 1;
  879. }
  880. /* check for TX work to do */
  881. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  882. work_exists = 1;
  883. /* check for RX work to do */
  884. if (tnapi->rx_rcb_prod_idx &&
  885. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  886. work_exists = 1;
  887. return work_exists;
  888. }
  889. /* tg3_int_reenable
  890. * similar to tg3_enable_ints, but it accurately determines whether there
  891. * is new work pending and can return without flushing the PIO write
  892. * which reenables interrupts
  893. */
  894. static void tg3_int_reenable(struct tg3_napi *tnapi)
  895. {
  896. struct tg3 *tp = tnapi->tp;
  897. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  898. mmiowb();
  899. /* When doing tagged status, this work check is unnecessary.
  900. * The last_tag we write above tells the chip which piece of
  901. * work we've completed.
  902. */
  903. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  904. tw32(HOSTCC_MODE, tp->coalesce_mode |
  905. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  906. }
  907. static void tg3_switch_clocks(struct tg3 *tp)
  908. {
  909. u32 clock_ctrl;
  910. u32 orig_clock_ctrl;
  911. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  912. return;
  913. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  914. orig_clock_ctrl = clock_ctrl;
  915. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  916. CLOCK_CTRL_CLKRUN_OENABLE |
  917. 0x1f);
  918. tp->pci_clock_ctrl = clock_ctrl;
  919. if (tg3_flag(tp, 5705_PLUS)) {
  920. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  921. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  922. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  923. }
  924. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  925. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  926. clock_ctrl |
  927. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  928. 40);
  929. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  930. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  931. 40);
  932. }
  933. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  934. }
  935. #define PHY_BUSY_LOOPS 5000
  936. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  937. u32 *val)
  938. {
  939. u32 frame_val;
  940. unsigned int loops;
  941. int ret;
  942. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  943. tw32_f(MAC_MI_MODE,
  944. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  945. udelay(80);
  946. }
  947. tg3_ape_lock(tp, tp->phy_ape_lock);
  948. *val = 0x0;
  949. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  950. MI_COM_PHY_ADDR_MASK);
  951. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  952. MI_COM_REG_ADDR_MASK);
  953. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  954. tw32_f(MAC_MI_COM, frame_val);
  955. loops = PHY_BUSY_LOOPS;
  956. while (loops != 0) {
  957. udelay(10);
  958. frame_val = tr32(MAC_MI_COM);
  959. if ((frame_val & MI_COM_BUSY) == 0) {
  960. udelay(5);
  961. frame_val = tr32(MAC_MI_COM);
  962. break;
  963. }
  964. loops -= 1;
  965. }
  966. ret = -EBUSY;
  967. if (loops != 0) {
  968. *val = frame_val & MI_COM_DATA_MASK;
  969. ret = 0;
  970. }
  971. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  972. tw32_f(MAC_MI_MODE, tp->mi_mode);
  973. udelay(80);
  974. }
  975. tg3_ape_unlock(tp, tp->phy_ape_lock);
  976. return ret;
  977. }
  978. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  979. {
  980. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  981. }
  982. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  983. u32 val)
  984. {
  985. u32 frame_val;
  986. unsigned int loops;
  987. int ret;
  988. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  989. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  990. return 0;
  991. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  992. tw32_f(MAC_MI_MODE,
  993. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  994. udelay(80);
  995. }
  996. tg3_ape_lock(tp, tp->phy_ape_lock);
  997. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  998. MI_COM_PHY_ADDR_MASK);
  999. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  1000. MI_COM_REG_ADDR_MASK);
  1001. frame_val |= (val & MI_COM_DATA_MASK);
  1002. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  1003. tw32_f(MAC_MI_COM, frame_val);
  1004. loops = PHY_BUSY_LOOPS;
  1005. while (loops != 0) {
  1006. udelay(10);
  1007. frame_val = tr32(MAC_MI_COM);
  1008. if ((frame_val & MI_COM_BUSY) == 0) {
  1009. udelay(5);
  1010. frame_val = tr32(MAC_MI_COM);
  1011. break;
  1012. }
  1013. loops -= 1;
  1014. }
  1015. ret = -EBUSY;
  1016. if (loops != 0)
  1017. ret = 0;
  1018. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1019. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1020. udelay(80);
  1021. }
  1022. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1023. return ret;
  1024. }
  1025. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1026. {
  1027. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1028. }
  1029. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1030. {
  1031. int err;
  1032. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1033. if (err)
  1034. goto done;
  1035. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1036. if (err)
  1037. goto done;
  1038. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1039. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1040. if (err)
  1041. goto done;
  1042. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1043. done:
  1044. return err;
  1045. }
  1046. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1047. {
  1048. int err;
  1049. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1050. if (err)
  1051. goto done;
  1052. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1053. if (err)
  1054. goto done;
  1055. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1056. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1057. if (err)
  1058. goto done;
  1059. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1060. done:
  1061. return err;
  1062. }
  1063. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1064. {
  1065. int err;
  1066. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1067. if (!err)
  1068. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1069. return err;
  1070. }
  1071. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1072. {
  1073. int err;
  1074. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1075. if (!err)
  1076. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1077. return err;
  1078. }
  1079. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1080. {
  1081. int err;
  1082. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1083. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1084. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1085. if (!err)
  1086. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1087. return err;
  1088. }
  1089. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1090. {
  1091. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1092. set |= MII_TG3_AUXCTL_MISC_WREN;
  1093. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1094. }
  1095. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1096. {
  1097. u32 val;
  1098. int err;
  1099. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1100. if (err)
  1101. return err;
  1102. if (enable)
  1103. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1104. else
  1105. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1106. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1107. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1108. return err;
  1109. }
  1110. static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
  1111. {
  1112. return tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1113. reg | val | MII_TG3_MISC_SHDW_WREN);
  1114. }
  1115. static int tg3_bmcr_reset(struct tg3 *tp)
  1116. {
  1117. u32 phy_control;
  1118. int limit, err;
  1119. /* OK, reset it, and poll the BMCR_RESET bit until it
  1120. * clears or we time out.
  1121. */
  1122. phy_control = BMCR_RESET;
  1123. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1124. if (err != 0)
  1125. return -EBUSY;
  1126. limit = 5000;
  1127. while (limit--) {
  1128. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1129. if (err != 0)
  1130. return -EBUSY;
  1131. if ((phy_control & BMCR_RESET) == 0) {
  1132. udelay(40);
  1133. break;
  1134. }
  1135. udelay(10);
  1136. }
  1137. if (limit < 0)
  1138. return -EBUSY;
  1139. return 0;
  1140. }
  1141. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1142. {
  1143. struct tg3 *tp = bp->priv;
  1144. u32 val;
  1145. spin_lock_bh(&tp->lock);
  1146. if (__tg3_readphy(tp, mii_id, reg, &val))
  1147. val = -EIO;
  1148. spin_unlock_bh(&tp->lock);
  1149. return val;
  1150. }
  1151. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1152. {
  1153. struct tg3 *tp = bp->priv;
  1154. u32 ret = 0;
  1155. spin_lock_bh(&tp->lock);
  1156. if (__tg3_writephy(tp, mii_id, reg, val))
  1157. ret = -EIO;
  1158. spin_unlock_bh(&tp->lock);
  1159. return ret;
  1160. }
  1161. static void tg3_mdio_config_5785(struct tg3 *tp)
  1162. {
  1163. u32 val;
  1164. struct phy_device *phydev;
  1165. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1166. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1167. case PHY_ID_BCM50610:
  1168. case PHY_ID_BCM50610M:
  1169. val = MAC_PHYCFG2_50610_LED_MODES;
  1170. break;
  1171. case PHY_ID_BCMAC131:
  1172. val = MAC_PHYCFG2_AC131_LED_MODES;
  1173. break;
  1174. case PHY_ID_RTL8211C:
  1175. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1176. break;
  1177. case PHY_ID_RTL8201E:
  1178. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1179. break;
  1180. default:
  1181. return;
  1182. }
  1183. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1184. tw32(MAC_PHYCFG2, val);
  1185. val = tr32(MAC_PHYCFG1);
  1186. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1187. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1188. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1189. tw32(MAC_PHYCFG1, val);
  1190. return;
  1191. }
  1192. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1193. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1194. MAC_PHYCFG2_FMODE_MASK_MASK |
  1195. MAC_PHYCFG2_GMODE_MASK_MASK |
  1196. MAC_PHYCFG2_ACT_MASK_MASK |
  1197. MAC_PHYCFG2_QUAL_MASK_MASK |
  1198. MAC_PHYCFG2_INBAND_ENABLE;
  1199. tw32(MAC_PHYCFG2, val);
  1200. val = tr32(MAC_PHYCFG1);
  1201. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1202. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1203. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1204. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1205. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1206. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1207. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1208. }
  1209. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1210. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1211. tw32(MAC_PHYCFG1, val);
  1212. val = tr32(MAC_EXT_RGMII_MODE);
  1213. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1214. MAC_RGMII_MODE_RX_QUALITY |
  1215. MAC_RGMII_MODE_RX_ACTIVITY |
  1216. MAC_RGMII_MODE_RX_ENG_DET |
  1217. MAC_RGMII_MODE_TX_ENABLE |
  1218. MAC_RGMII_MODE_TX_LOWPWR |
  1219. MAC_RGMII_MODE_TX_RESET);
  1220. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1221. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1222. val |= MAC_RGMII_MODE_RX_INT_B |
  1223. MAC_RGMII_MODE_RX_QUALITY |
  1224. MAC_RGMII_MODE_RX_ACTIVITY |
  1225. MAC_RGMII_MODE_RX_ENG_DET;
  1226. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1227. val |= MAC_RGMII_MODE_TX_ENABLE |
  1228. MAC_RGMII_MODE_TX_LOWPWR |
  1229. MAC_RGMII_MODE_TX_RESET;
  1230. }
  1231. tw32(MAC_EXT_RGMII_MODE, val);
  1232. }
  1233. static void tg3_mdio_start(struct tg3 *tp)
  1234. {
  1235. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1236. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1237. udelay(80);
  1238. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1239. tg3_asic_rev(tp) == ASIC_REV_5785)
  1240. tg3_mdio_config_5785(tp);
  1241. }
  1242. static int tg3_mdio_init(struct tg3 *tp)
  1243. {
  1244. int i;
  1245. u32 reg;
  1246. struct phy_device *phydev;
  1247. if (tg3_flag(tp, 5717_PLUS)) {
  1248. u32 is_serdes;
  1249. tp->phy_addr = tp->pci_fn + 1;
  1250. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1251. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1252. else
  1253. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1254. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1255. if (is_serdes)
  1256. tp->phy_addr += 7;
  1257. } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
  1258. int addr;
  1259. addr = ssb_gige_get_phyaddr(tp->pdev);
  1260. if (addr < 0)
  1261. return addr;
  1262. tp->phy_addr = addr;
  1263. } else
  1264. tp->phy_addr = TG3_PHY_MII_ADDR;
  1265. tg3_mdio_start(tp);
  1266. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1267. return 0;
  1268. tp->mdio_bus = mdiobus_alloc();
  1269. if (tp->mdio_bus == NULL)
  1270. return -ENOMEM;
  1271. tp->mdio_bus->name = "tg3 mdio bus";
  1272. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1273. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1274. tp->mdio_bus->priv = tp;
  1275. tp->mdio_bus->parent = &tp->pdev->dev;
  1276. tp->mdio_bus->read = &tg3_mdio_read;
  1277. tp->mdio_bus->write = &tg3_mdio_write;
  1278. tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
  1279. /* The bus registration will look for all the PHYs on the mdio bus.
  1280. * Unfortunately, it does not ensure the PHY is powered up before
  1281. * accessing the PHY ID registers. A chip reset is the
  1282. * quickest way to bring the device back to an operational state..
  1283. */
  1284. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1285. tg3_bmcr_reset(tp);
  1286. i = mdiobus_register(tp->mdio_bus);
  1287. if (i) {
  1288. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1289. mdiobus_free(tp->mdio_bus);
  1290. return i;
  1291. }
  1292. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1293. if (!phydev || !phydev->drv) {
  1294. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1295. mdiobus_unregister(tp->mdio_bus);
  1296. mdiobus_free(tp->mdio_bus);
  1297. return -ENODEV;
  1298. }
  1299. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1300. case PHY_ID_BCM57780:
  1301. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1302. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1303. break;
  1304. case PHY_ID_BCM50610:
  1305. case PHY_ID_BCM50610M:
  1306. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1307. PHY_BRCM_RX_REFCLK_UNUSED |
  1308. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1309. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1310. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1311. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1312. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1313. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1314. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1315. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1316. /* fallthru */
  1317. case PHY_ID_RTL8211C:
  1318. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1319. break;
  1320. case PHY_ID_RTL8201E:
  1321. case PHY_ID_BCMAC131:
  1322. phydev->interface = PHY_INTERFACE_MODE_MII;
  1323. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1324. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1325. break;
  1326. }
  1327. tg3_flag_set(tp, MDIOBUS_INITED);
  1328. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1329. tg3_mdio_config_5785(tp);
  1330. return 0;
  1331. }
  1332. static void tg3_mdio_fini(struct tg3 *tp)
  1333. {
  1334. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1335. tg3_flag_clear(tp, MDIOBUS_INITED);
  1336. mdiobus_unregister(tp->mdio_bus);
  1337. mdiobus_free(tp->mdio_bus);
  1338. }
  1339. }
  1340. /* tp->lock is held. */
  1341. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1342. {
  1343. u32 val;
  1344. val = tr32(GRC_RX_CPU_EVENT);
  1345. val |= GRC_RX_CPU_DRIVER_EVENT;
  1346. tw32_f(GRC_RX_CPU_EVENT, val);
  1347. tp->last_event_jiffies = jiffies;
  1348. }
  1349. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1350. /* tp->lock is held. */
  1351. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1352. {
  1353. int i;
  1354. unsigned int delay_cnt;
  1355. long time_remain;
  1356. /* If enough time has passed, no wait is necessary. */
  1357. time_remain = (long)(tp->last_event_jiffies + 1 +
  1358. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1359. (long)jiffies;
  1360. if (time_remain < 0)
  1361. return;
  1362. /* Check if we can shorten the wait time. */
  1363. delay_cnt = jiffies_to_usecs(time_remain);
  1364. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1365. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1366. delay_cnt = (delay_cnt >> 3) + 1;
  1367. for (i = 0; i < delay_cnt; i++) {
  1368. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1369. break;
  1370. if (pci_channel_offline(tp->pdev))
  1371. break;
  1372. udelay(8);
  1373. }
  1374. }
  1375. /* tp->lock is held. */
  1376. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1377. {
  1378. u32 reg, val;
  1379. val = 0;
  1380. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1381. val = reg << 16;
  1382. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1383. val |= (reg & 0xffff);
  1384. *data++ = val;
  1385. val = 0;
  1386. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1387. val = reg << 16;
  1388. if (!tg3_readphy(tp, MII_LPA, &reg))
  1389. val |= (reg & 0xffff);
  1390. *data++ = val;
  1391. val = 0;
  1392. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1393. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1394. val = reg << 16;
  1395. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1396. val |= (reg & 0xffff);
  1397. }
  1398. *data++ = val;
  1399. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1400. val = reg << 16;
  1401. else
  1402. val = 0;
  1403. *data++ = val;
  1404. }
  1405. /* tp->lock is held. */
  1406. static void tg3_ump_link_report(struct tg3 *tp)
  1407. {
  1408. u32 data[4];
  1409. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1410. return;
  1411. tg3_phy_gather_ump_data(tp, data);
  1412. tg3_wait_for_event_ack(tp);
  1413. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1414. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1415. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1416. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1417. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1418. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1419. tg3_generate_fw_event(tp);
  1420. }
  1421. /* tp->lock is held. */
  1422. static void tg3_stop_fw(struct tg3 *tp)
  1423. {
  1424. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1425. /* Wait for RX cpu to ACK the previous event. */
  1426. tg3_wait_for_event_ack(tp);
  1427. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1428. tg3_generate_fw_event(tp);
  1429. /* Wait for RX cpu to ACK this event. */
  1430. tg3_wait_for_event_ack(tp);
  1431. }
  1432. }
  1433. /* tp->lock is held. */
  1434. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1435. {
  1436. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1437. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1438. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1439. switch (kind) {
  1440. case RESET_KIND_INIT:
  1441. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1442. DRV_STATE_START);
  1443. break;
  1444. case RESET_KIND_SHUTDOWN:
  1445. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1446. DRV_STATE_UNLOAD);
  1447. break;
  1448. case RESET_KIND_SUSPEND:
  1449. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1450. DRV_STATE_SUSPEND);
  1451. break;
  1452. default:
  1453. break;
  1454. }
  1455. }
  1456. }
  1457. /* tp->lock is held. */
  1458. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1459. {
  1460. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1461. switch (kind) {
  1462. case RESET_KIND_INIT:
  1463. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1464. DRV_STATE_START_DONE);
  1465. break;
  1466. case RESET_KIND_SHUTDOWN:
  1467. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1468. DRV_STATE_UNLOAD_DONE);
  1469. break;
  1470. default:
  1471. break;
  1472. }
  1473. }
  1474. }
  1475. /* tp->lock is held. */
  1476. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1477. {
  1478. if (tg3_flag(tp, ENABLE_ASF)) {
  1479. switch (kind) {
  1480. case RESET_KIND_INIT:
  1481. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1482. DRV_STATE_START);
  1483. break;
  1484. case RESET_KIND_SHUTDOWN:
  1485. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1486. DRV_STATE_UNLOAD);
  1487. break;
  1488. case RESET_KIND_SUSPEND:
  1489. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1490. DRV_STATE_SUSPEND);
  1491. break;
  1492. default:
  1493. break;
  1494. }
  1495. }
  1496. }
  1497. static int tg3_poll_fw(struct tg3 *tp)
  1498. {
  1499. int i;
  1500. u32 val;
  1501. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1502. return 0;
  1503. if (tg3_flag(tp, IS_SSB_CORE)) {
  1504. /* We don't use firmware. */
  1505. return 0;
  1506. }
  1507. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1508. /* Wait up to 20ms for init done. */
  1509. for (i = 0; i < 200; i++) {
  1510. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1511. return 0;
  1512. if (pci_channel_offline(tp->pdev))
  1513. return -ENODEV;
  1514. udelay(100);
  1515. }
  1516. return -ENODEV;
  1517. }
  1518. /* Wait for firmware initialization to complete. */
  1519. for (i = 0; i < 100000; i++) {
  1520. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1521. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1522. break;
  1523. if (pci_channel_offline(tp->pdev)) {
  1524. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1525. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1526. netdev_info(tp->dev, "No firmware running\n");
  1527. }
  1528. break;
  1529. }
  1530. udelay(10);
  1531. }
  1532. /* Chip might not be fitted with firmware. Some Sun onboard
  1533. * parts are configured like that. So don't signal the timeout
  1534. * of the above loop as an error, but do report the lack of
  1535. * running firmware once.
  1536. */
  1537. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1538. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1539. netdev_info(tp->dev, "No firmware running\n");
  1540. }
  1541. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1542. /* The 57765 A0 needs a little more
  1543. * time to do some important work.
  1544. */
  1545. mdelay(10);
  1546. }
  1547. return 0;
  1548. }
  1549. static void tg3_link_report(struct tg3 *tp)
  1550. {
  1551. if (!netif_carrier_ok(tp->dev)) {
  1552. netif_info(tp, link, tp->dev, "Link is down\n");
  1553. tg3_ump_link_report(tp);
  1554. } else if (netif_msg_link(tp)) {
  1555. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1556. (tp->link_config.active_speed == SPEED_1000 ?
  1557. 1000 :
  1558. (tp->link_config.active_speed == SPEED_100 ?
  1559. 100 : 10)),
  1560. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1561. "full" : "half"));
  1562. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1563. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1564. "on" : "off",
  1565. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1566. "on" : "off");
  1567. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1568. netdev_info(tp->dev, "EEE is %s\n",
  1569. tp->setlpicnt ? "enabled" : "disabled");
  1570. tg3_ump_link_report(tp);
  1571. }
  1572. tp->link_up = netif_carrier_ok(tp->dev);
  1573. }
  1574. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1575. {
  1576. u32 flowctrl = 0;
  1577. if (adv & ADVERTISE_PAUSE_CAP) {
  1578. flowctrl |= FLOW_CTRL_RX;
  1579. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1580. flowctrl |= FLOW_CTRL_TX;
  1581. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1582. flowctrl |= FLOW_CTRL_TX;
  1583. return flowctrl;
  1584. }
  1585. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1586. {
  1587. u16 miireg;
  1588. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1589. miireg = ADVERTISE_1000XPAUSE;
  1590. else if (flow_ctrl & FLOW_CTRL_TX)
  1591. miireg = ADVERTISE_1000XPSE_ASYM;
  1592. else if (flow_ctrl & FLOW_CTRL_RX)
  1593. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1594. else
  1595. miireg = 0;
  1596. return miireg;
  1597. }
  1598. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1599. {
  1600. u32 flowctrl = 0;
  1601. if (adv & ADVERTISE_1000XPAUSE) {
  1602. flowctrl |= FLOW_CTRL_RX;
  1603. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1604. flowctrl |= FLOW_CTRL_TX;
  1605. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1606. flowctrl |= FLOW_CTRL_TX;
  1607. return flowctrl;
  1608. }
  1609. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1610. {
  1611. u8 cap = 0;
  1612. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1613. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1614. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1615. if (lcladv & ADVERTISE_1000XPAUSE)
  1616. cap = FLOW_CTRL_RX;
  1617. if (rmtadv & ADVERTISE_1000XPAUSE)
  1618. cap = FLOW_CTRL_TX;
  1619. }
  1620. return cap;
  1621. }
  1622. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1623. {
  1624. u8 autoneg;
  1625. u8 flowctrl = 0;
  1626. u32 old_rx_mode = tp->rx_mode;
  1627. u32 old_tx_mode = tp->tx_mode;
  1628. if (tg3_flag(tp, USE_PHYLIB))
  1629. autoneg = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr)->autoneg;
  1630. else
  1631. autoneg = tp->link_config.autoneg;
  1632. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1633. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1634. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1635. else
  1636. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1637. } else
  1638. flowctrl = tp->link_config.flowctrl;
  1639. tp->link_config.active_flowctrl = flowctrl;
  1640. if (flowctrl & FLOW_CTRL_RX)
  1641. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1642. else
  1643. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1644. if (old_rx_mode != tp->rx_mode)
  1645. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1646. if (flowctrl & FLOW_CTRL_TX)
  1647. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1648. else
  1649. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1650. if (old_tx_mode != tp->tx_mode)
  1651. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1652. }
  1653. static void tg3_adjust_link(struct net_device *dev)
  1654. {
  1655. u8 oldflowctrl, linkmesg = 0;
  1656. u32 mac_mode, lcl_adv, rmt_adv;
  1657. struct tg3 *tp = netdev_priv(dev);
  1658. struct phy_device *phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1659. spin_lock_bh(&tp->lock);
  1660. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1661. MAC_MODE_HALF_DUPLEX);
  1662. oldflowctrl = tp->link_config.active_flowctrl;
  1663. if (phydev->link) {
  1664. lcl_adv = 0;
  1665. rmt_adv = 0;
  1666. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1667. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1668. else if (phydev->speed == SPEED_1000 ||
  1669. tg3_asic_rev(tp) != ASIC_REV_5785)
  1670. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1671. else
  1672. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1673. if (phydev->duplex == DUPLEX_HALF)
  1674. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1675. else {
  1676. lcl_adv = mii_advertise_flowctrl(
  1677. tp->link_config.flowctrl);
  1678. if (phydev->pause)
  1679. rmt_adv = LPA_PAUSE_CAP;
  1680. if (phydev->asym_pause)
  1681. rmt_adv |= LPA_PAUSE_ASYM;
  1682. }
  1683. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1684. } else
  1685. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1686. if (mac_mode != tp->mac_mode) {
  1687. tp->mac_mode = mac_mode;
  1688. tw32_f(MAC_MODE, tp->mac_mode);
  1689. udelay(40);
  1690. }
  1691. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1692. if (phydev->speed == SPEED_10)
  1693. tw32(MAC_MI_STAT,
  1694. MAC_MI_STAT_10MBPS_MODE |
  1695. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1696. else
  1697. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1698. }
  1699. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1700. tw32(MAC_TX_LENGTHS,
  1701. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1702. (6 << TX_LENGTHS_IPG_SHIFT) |
  1703. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1704. else
  1705. tw32(MAC_TX_LENGTHS,
  1706. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1707. (6 << TX_LENGTHS_IPG_SHIFT) |
  1708. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1709. if (phydev->link != tp->old_link ||
  1710. phydev->speed != tp->link_config.active_speed ||
  1711. phydev->duplex != tp->link_config.active_duplex ||
  1712. oldflowctrl != tp->link_config.active_flowctrl)
  1713. linkmesg = 1;
  1714. tp->old_link = phydev->link;
  1715. tp->link_config.active_speed = phydev->speed;
  1716. tp->link_config.active_duplex = phydev->duplex;
  1717. spin_unlock_bh(&tp->lock);
  1718. if (linkmesg)
  1719. tg3_link_report(tp);
  1720. }
  1721. static int tg3_phy_init(struct tg3 *tp)
  1722. {
  1723. struct phy_device *phydev;
  1724. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1725. return 0;
  1726. /* Bring the PHY back to a known state. */
  1727. tg3_bmcr_reset(tp);
  1728. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1729. /* Attach the MAC to the PHY. */
  1730. phydev = phy_connect(tp->dev, phydev_name(phydev),
  1731. tg3_adjust_link, phydev->interface);
  1732. if (IS_ERR(phydev)) {
  1733. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1734. return PTR_ERR(phydev);
  1735. }
  1736. /* Mask with MAC supported features. */
  1737. switch (phydev->interface) {
  1738. case PHY_INTERFACE_MODE_GMII:
  1739. case PHY_INTERFACE_MODE_RGMII:
  1740. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1741. phydev->supported &= (PHY_GBIT_FEATURES |
  1742. SUPPORTED_Pause |
  1743. SUPPORTED_Asym_Pause);
  1744. break;
  1745. }
  1746. /* fallthru */
  1747. case PHY_INTERFACE_MODE_MII:
  1748. phydev->supported &= (PHY_BASIC_FEATURES |
  1749. SUPPORTED_Pause |
  1750. SUPPORTED_Asym_Pause);
  1751. break;
  1752. default:
  1753. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1754. return -EINVAL;
  1755. }
  1756. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1757. phydev->advertising = phydev->supported;
  1758. phy_attached_info(phydev);
  1759. return 0;
  1760. }
  1761. static void tg3_phy_start(struct tg3 *tp)
  1762. {
  1763. struct phy_device *phydev;
  1764. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1765. return;
  1766. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1767. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1768. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1769. phydev->speed = tp->link_config.speed;
  1770. phydev->duplex = tp->link_config.duplex;
  1771. phydev->autoneg = tp->link_config.autoneg;
  1772. phydev->advertising = tp->link_config.advertising;
  1773. }
  1774. phy_start(phydev);
  1775. phy_start_aneg(phydev);
  1776. }
  1777. static void tg3_phy_stop(struct tg3 *tp)
  1778. {
  1779. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1780. return;
  1781. phy_stop(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1782. }
  1783. static void tg3_phy_fini(struct tg3 *tp)
  1784. {
  1785. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1786. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1787. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1788. }
  1789. }
  1790. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1791. {
  1792. int err;
  1793. u32 val;
  1794. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1795. return 0;
  1796. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1797. /* Cannot do read-modify-write on 5401 */
  1798. err = tg3_phy_auxctl_write(tp,
  1799. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1800. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1801. 0x4c20);
  1802. goto done;
  1803. }
  1804. err = tg3_phy_auxctl_read(tp,
  1805. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1806. if (err)
  1807. return err;
  1808. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1809. err = tg3_phy_auxctl_write(tp,
  1810. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1811. done:
  1812. return err;
  1813. }
  1814. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1815. {
  1816. u32 phytest;
  1817. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1818. u32 phy;
  1819. tg3_writephy(tp, MII_TG3_FET_TEST,
  1820. phytest | MII_TG3_FET_SHADOW_EN);
  1821. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1822. if (enable)
  1823. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1824. else
  1825. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1826. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1827. }
  1828. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1829. }
  1830. }
  1831. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1832. {
  1833. u32 reg;
  1834. if (!tg3_flag(tp, 5705_PLUS) ||
  1835. (tg3_flag(tp, 5717_PLUS) &&
  1836. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1837. return;
  1838. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1839. tg3_phy_fet_toggle_apd(tp, enable);
  1840. return;
  1841. }
  1842. reg = MII_TG3_MISC_SHDW_SCR5_LPED |
  1843. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1844. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1845. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1846. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1847. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1848. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
  1849. reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1850. if (enable)
  1851. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1852. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
  1853. }
  1854. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1855. {
  1856. u32 phy;
  1857. if (!tg3_flag(tp, 5705_PLUS) ||
  1858. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1859. return;
  1860. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1861. u32 ephy;
  1862. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1863. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1864. tg3_writephy(tp, MII_TG3_FET_TEST,
  1865. ephy | MII_TG3_FET_SHADOW_EN);
  1866. if (!tg3_readphy(tp, reg, &phy)) {
  1867. if (enable)
  1868. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1869. else
  1870. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1871. tg3_writephy(tp, reg, phy);
  1872. }
  1873. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1874. }
  1875. } else {
  1876. int ret;
  1877. ret = tg3_phy_auxctl_read(tp,
  1878. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1879. if (!ret) {
  1880. if (enable)
  1881. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1882. else
  1883. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1884. tg3_phy_auxctl_write(tp,
  1885. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1886. }
  1887. }
  1888. }
  1889. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1890. {
  1891. int ret;
  1892. u32 val;
  1893. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1894. return;
  1895. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1896. if (!ret)
  1897. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1898. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1899. }
  1900. static void tg3_phy_apply_otp(struct tg3 *tp)
  1901. {
  1902. u32 otp, phy;
  1903. if (!tp->phy_otp)
  1904. return;
  1905. otp = tp->phy_otp;
  1906. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1907. return;
  1908. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1909. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1910. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1911. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1912. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1913. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1914. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1915. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1916. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1917. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1918. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1919. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1920. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1921. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1922. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1923. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1924. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1925. }
  1926. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1927. {
  1928. u32 val;
  1929. struct ethtool_eee *dest = &tp->eee;
  1930. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1931. return;
  1932. if (eee)
  1933. dest = eee;
  1934. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1935. return;
  1936. /* Pull eee_active */
  1937. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1938. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1939. dest->eee_active = 1;
  1940. } else
  1941. dest->eee_active = 0;
  1942. /* Pull lp advertised settings */
  1943. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1944. return;
  1945. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1946. /* Pull advertised and eee_enabled settings */
  1947. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1948. return;
  1949. dest->eee_enabled = !!val;
  1950. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1951. /* Pull tx_lpi_enabled */
  1952. val = tr32(TG3_CPMU_EEE_MODE);
  1953. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1954. /* Pull lpi timer value */
  1955. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1956. }
  1957. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1958. {
  1959. u32 val;
  1960. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1961. return;
  1962. tp->setlpicnt = 0;
  1963. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1964. current_link_up &&
  1965. tp->link_config.active_duplex == DUPLEX_FULL &&
  1966. (tp->link_config.active_speed == SPEED_100 ||
  1967. tp->link_config.active_speed == SPEED_1000)) {
  1968. u32 eeectl;
  1969. if (tp->link_config.active_speed == SPEED_1000)
  1970. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1971. else
  1972. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1973. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1974. tg3_eee_pull_config(tp, NULL);
  1975. if (tp->eee.eee_active)
  1976. tp->setlpicnt = 2;
  1977. }
  1978. if (!tp->setlpicnt) {
  1979. if (current_link_up &&
  1980. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1981. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1982. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1983. }
  1984. val = tr32(TG3_CPMU_EEE_MODE);
  1985. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1986. }
  1987. }
  1988. static void tg3_phy_eee_enable(struct tg3 *tp)
  1989. {
  1990. u32 val;
  1991. if (tp->link_config.active_speed == SPEED_1000 &&
  1992. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1993. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1994. tg3_flag(tp, 57765_CLASS)) &&
  1995. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1996. val = MII_TG3_DSP_TAP26_ALNOKO |
  1997. MII_TG3_DSP_TAP26_RMRXSTO;
  1998. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1999. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2000. }
  2001. val = tr32(TG3_CPMU_EEE_MODE);
  2002. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  2003. }
  2004. static int tg3_wait_macro_done(struct tg3 *tp)
  2005. {
  2006. int limit = 100;
  2007. while (limit--) {
  2008. u32 tmp32;
  2009. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2010. if ((tmp32 & 0x1000) == 0)
  2011. break;
  2012. }
  2013. }
  2014. if (limit < 0)
  2015. return -EBUSY;
  2016. return 0;
  2017. }
  2018. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2019. {
  2020. static const u32 test_pat[4][6] = {
  2021. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2022. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2023. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2024. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2025. };
  2026. int chan;
  2027. for (chan = 0; chan < 4; chan++) {
  2028. int i;
  2029. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2030. (chan * 0x2000) | 0x0200);
  2031. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2032. for (i = 0; i < 6; i++)
  2033. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2034. test_pat[chan][i]);
  2035. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2036. if (tg3_wait_macro_done(tp)) {
  2037. *resetp = 1;
  2038. return -EBUSY;
  2039. }
  2040. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2041. (chan * 0x2000) | 0x0200);
  2042. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2043. if (tg3_wait_macro_done(tp)) {
  2044. *resetp = 1;
  2045. return -EBUSY;
  2046. }
  2047. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2048. if (tg3_wait_macro_done(tp)) {
  2049. *resetp = 1;
  2050. return -EBUSY;
  2051. }
  2052. for (i = 0; i < 6; i += 2) {
  2053. u32 low, high;
  2054. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2055. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2056. tg3_wait_macro_done(tp)) {
  2057. *resetp = 1;
  2058. return -EBUSY;
  2059. }
  2060. low &= 0x7fff;
  2061. high &= 0x000f;
  2062. if (low != test_pat[chan][i] ||
  2063. high != test_pat[chan][i+1]) {
  2064. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2065. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2066. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2067. return -EBUSY;
  2068. }
  2069. }
  2070. }
  2071. return 0;
  2072. }
  2073. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2074. {
  2075. int chan;
  2076. for (chan = 0; chan < 4; chan++) {
  2077. int i;
  2078. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2079. (chan * 0x2000) | 0x0200);
  2080. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2081. for (i = 0; i < 6; i++)
  2082. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2083. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2084. if (tg3_wait_macro_done(tp))
  2085. return -EBUSY;
  2086. }
  2087. return 0;
  2088. }
  2089. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2090. {
  2091. u32 reg32, phy9_orig;
  2092. int retries, do_phy_reset, err;
  2093. retries = 10;
  2094. do_phy_reset = 1;
  2095. do {
  2096. if (do_phy_reset) {
  2097. err = tg3_bmcr_reset(tp);
  2098. if (err)
  2099. return err;
  2100. do_phy_reset = 0;
  2101. }
  2102. /* Disable transmitter and interrupt. */
  2103. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2104. continue;
  2105. reg32 |= 0x3000;
  2106. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2107. /* Set full-duplex, 1000 mbps. */
  2108. tg3_writephy(tp, MII_BMCR,
  2109. BMCR_FULLDPLX | BMCR_SPEED1000);
  2110. /* Set to master mode. */
  2111. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2112. continue;
  2113. tg3_writephy(tp, MII_CTRL1000,
  2114. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2115. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2116. if (err)
  2117. return err;
  2118. /* Block the PHY control access. */
  2119. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2120. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2121. if (!err)
  2122. break;
  2123. } while (--retries);
  2124. err = tg3_phy_reset_chanpat(tp);
  2125. if (err)
  2126. return err;
  2127. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2128. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2129. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2130. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2131. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2132. err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  2133. if (err)
  2134. return err;
  2135. reg32 &= ~0x3000;
  2136. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2137. return 0;
  2138. }
  2139. static void tg3_carrier_off(struct tg3 *tp)
  2140. {
  2141. netif_carrier_off(tp->dev);
  2142. tp->link_up = false;
  2143. }
  2144. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2145. {
  2146. if (tg3_flag(tp, ENABLE_ASF))
  2147. netdev_warn(tp->dev,
  2148. "Management side-band traffic will be interrupted during phy settings change\n");
  2149. }
  2150. /* This will reset the tigon3 PHY if there is no valid
  2151. * link unless the FORCE argument is non-zero.
  2152. */
  2153. static int tg3_phy_reset(struct tg3 *tp)
  2154. {
  2155. u32 val, cpmuctrl;
  2156. int err;
  2157. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2158. val = tr32(GRC_MISC_CFG);
  2159. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2160. udelay(40);
  2161. }
  2162. err = tg3_readphy(tp, MII_BMSR, &val);
  2163. err |= tg3_readphy(tp, MII_BMSR, &val);
  2164. if (err != 0)
  2165. return -EBUSY;
  2166. if (netif_running(tp->dev) && tp->link_up) {
  2167. netif_carrier_off(tp->dev);
  2168. tg3_link_report(tp);
  2169. }
  2170. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2171. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2172. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2173. err = tg3_phy_reset_5703_4_5(tp);
  2174. if (err)
  2175. return err;
  2176. goto out;
  2177. }
  2178. cpmuctrl = 0;
  2179. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2180. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2181. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2182. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2183. tw32(TG3_CPMU_CTRL,
  2184. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2185. }
  2186. err = tg3_bmcr_reset(tp);
  2187. if (err)
  2188. return err;
  2189. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2190. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2191. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2192. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2193. }
  2194. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2195. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2196. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2197. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2198. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2199. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2200. udelay(40);
  2201. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2202. }
  2203. }
  2204. if (tg3_flag(tp, 5717_PLUS) &&
  2205. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2206. return 0;
  2207. tg3_phy_apply_otp(tp);
  2208. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2209. tg3_phy_toggle_apd(tp, true);
  2210. else
  2211. tg3_phy_toggle_apd(tp, false);
  2212. out:
  2213. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2214. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2215. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2216. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2217. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2218. }
  2219. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2220. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2221. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2222. }
  2223. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2224. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2225. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2226. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2227. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2228. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2229. }
  2230. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2231. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2232. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2233. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2234. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2235. tg3_writephy(tp, MII_TG3_TEST1,
  2236. MII_TG3_TEST1_TRIM_EN | 0x4);
  2237. } else
  2238. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2239. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2240. }
  2241. }
  2242. /* Set Extended packet length bit (bit 14) on all chips that */
  2243. /* support jumbo frames */
  2244. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2245. /* Cannot do read-modify-write on 5401 */
  2246. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2247. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2248. /* Set bit 14 with read-modify-write to preserve other bits */
  2249. err = tg3_phy_auxctl_read(tp,
  2250. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2251. if (!err)
  2252. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2253. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2254. }
  2255. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2256. * jumbo frames transmission.
  2257. */
  2258. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2259. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2260. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2261. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2262. }
  2263. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2264. /* adjust output voltage */
  2265. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2266. }
  2267. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2268. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2269. tg3_phy_toggle_automdix(tp, true);
  2270. tg3_phy_set_wirespeed(tp);
  2271. return 0;
  2272. }
  2273. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2274. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2275. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2276. TG3_GPIO_MSG_NEED_VAUX)
  2277. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2278. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2279. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2280. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2281. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2282. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2283. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2284. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2285. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2286. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2287. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2288. {
  2289. u32 status, shift;
  2290. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2291. tg3_asic_rev(tp) == ASIC_REV_5719)
  2292. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2293. else
  2294. status = tr32(TG3_CPMU_DRV_STATUS);
  2295. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2296. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2297. status |= (newstat << shift);
  2298. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2299. tg3_asic_rev(tp) == ASIC_REV_5719)
  2300. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2301. else
  2302. tw32(TG3_CPMU_DRV_STATUS, status);
  2303. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2304. }
  2305. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2306. {
  2307. if (!tg3_flag(tp, IS_NIC))
  2308. return 0;
  2309. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2310. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2311. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2312. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2313. return -EIO;
  2314. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2315. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2316. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2317. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2318. } else {
  2319. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2320. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2321. }
  2322. return 0;
  2323. }
  2324. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2325. {
  2326. u32 grc_local_ctrl;
  2327. if (!tg3_flag(tp, IS_NIC) ||
  2328. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2329. tg3_asic_rev(tp) == ASIC_REV_5701)
  2330. return;
  2331. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2332. tw32_wait_f(GRC_LOCAL_CTRL,
  2333. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2334. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2335. tw32_wait_f(GRC_LOCAL_CTRL,
  2336. grc_local_ctrl,
  2337. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2338. tw32_wait_f(GRC_LOCAL_CTRL,
  2339. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2340. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2341. }
  2342. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2343. {
  2344. if (!tg3_flag(tp, IS_NIC))
  2345. return;
  2346. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2347. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2348. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2349. (GRC_LCLCTRL_GPIO_OE0 |
  2350. GRC_LCLCTRL_GPIO_OE1 |
  2351. GRC_LCLCTRL_GPIO_OE2 |
  2352. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2353. GRC_LCLCTRL_GPIO_OUTPUT1),
  2354. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2355. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2356. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2357. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2358. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2359. GRC_LCLCTRL_GPIO_OE1 |
  2360. GRC_LCLCTRL_GPIO_OE2 |
  2361. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2362. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2363. tp->grc_local_ctrl;
  2364. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2365. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2366. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2367. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2368. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2369. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2370. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2371. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2372. } else {
  2373. u32 no_gpio2;
  2374. u32 grc_local_ctrl = 0;
  2375. /* Workaround to prevent overdrawing Amps. */
  2376. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2377. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2378. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2379. grc_local_ctrl,
  2380. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2381. }
  2382. /* On 5753 and variants, GPIO2 cannot be used. */
  2383. no_gpio2 = tp->nic_sram_data_cfg &
  2384. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2385. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2386. GRC_LCLCTRL_GPIO_OE1 |
  2387. GRC_LCLCTRL_GPIO_OE2 |
  2388. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2389. GRC_LCLCTRL_GPIO_OUTPUT2;
  2390. if (no_gpio2) {
  2391. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2392. GRC_LCLCTRL_GPIO_OUTPUT2);
  2393. }
  2394. tw32_wait_f(GRC_LOCAL_CTRL,
  2395. tp->grc_local_ctrl | grc_local_ctrl,
  2396. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2397. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2398. tw32_wait_f(GRC_LOCAL_CTRL,
  2399. tp->grc_local_ctrl | grc_local_ctrl,
  2400. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2401. if (!no_gpio2) {
  2402. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2403. tw32_wait_f(GRC_LOCAL_CTRL,
  2404. tp->grc_local_ctrl | grc_local_ctrl,
  2405. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2406. }
  2407. }
  2408. }
  2409. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2410. {
  2411. u32 msg = 0;
  2412. /* Serialize power state transitions */
  2413. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2414. return;
  2415. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2416. msg = TG3_GPIO_MSG_NEED_VAUX;
  2417. msg = tg3_set_function_status(tp, msg);
  2418. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2419. goto done;
  2420. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2421. tg3_pwrsrc_switch_to_vaux(tp);
  2422. else
  2423. tg3_pwrsrc_die_with_vmain(tp);
  2424. done:
  2425. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2426. }
  2427. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2428. {
  2429. bool need_vaux = false;
  2430. /* The GPIOs do something completely different on 57765. */
  2431. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2432. return;
  2433. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2434. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2435. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2436. tg3_frob_aux_power_5717(tp, include_wol ?
  2437. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2438. return;
  2439. }
  2440. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2441. struct net_device *dev_peer;
  2442. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2443. /* remove_one() may have been run on the peer. */
  2444. if (dev_peer) {
  2445. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2446. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2447. return;
  2448. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2449. tg3_flag(tp_peer, ENABLE_ASF))
  2450. need_vaux = true;
  2451. }
  2452. }
  2453. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2454. tg3_flag(tp, ENABLE_ASF))
  2455. need_vaux = true;
  2456. if (need_vaux)
  2457. tg3_pwrsrc_switch_to_vaux(tp);
  2458. else
  2459. tg3_pwrsrc_die_with_vmain(tp);
  2460. }
  2461. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2462. {
  2463. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2464. return 1;
  2465. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2466. if (speed != SPEED_10)
  2467. return 1;
  2468. } else if (speed == SPEED_10)
  2469. return 1;
  2470. return 0;
  2471. }
  2472. static bool tg3_phy_power_bug(struct tg3 *tp)
  2473. {
  2474. switch (tg3_asic_rev(tp)) {
  2475. case ASIC_REV_5700:
  2476. case ASIC_REV_5704:
  2477. return true;
  2478. case ASIC_REV_5780:
  2479. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2480. return true;
  2481. return false;
  2482. case ASIC_REV_5717:
  2483. if (!tp->pci_fn)
  2484. return true;
  2485. return false;
  2486. case ASIC_REV_5719:
  2487. case ASIC_REV_5720:
  2488. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2489. !tp->pci_fn)
  2490. return true;
  2491. return false;
  2492. }
  2493. return false;
  2494. }
  2495. static bool tg3_phy_led_bug(struct tg3 *tp)
  2496. {
  2497. switch (tg3_asic_rev(tp)) {
  2498. case ASIC_REV_5719:
  2499. case ASIC_REV_5720:
  2500. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2501. !tp->pci_fn)
  2502. return true;
  2503. return false;
  2504. }
  2505. return false;
  2506. }
  2507. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2508. {
  2509. u32 val;
  2510. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2511. return;
  2512. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2513. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2514. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2515. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2516. sg_dig_ctrl |=
  2517. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2518. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2519. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2520. }
  2521. return;
  2522. }
  2523. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2524. tg3_bmcr_reset(tp);
  2525. val = tr32(GRC_MISC_CFG);
  2526. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2527. udelay(40);
  2528. return;
  2529. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2530. u32 phytest;
  2531. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2532. u32 phy;
  2533. tg3_writephy(tp, MII_ADVERTISE, 0);
  2534. tg3_writephy(tp, MII_BMCR,
  2535. BMCR_ANENABLE | BMCR_ANRESTART);
  2536. tg3_writephy(tp, MII_TG3_FET_TEST,
  2537. phytest | MII_TG3_FET_SHADOW_EN);
  2538. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2539. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2540. tg3_writephy(tp,
  2541. MII_TG3_FET_SHDW_AUXMODE4,
  2542. phy);
  2543. }
  2544. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2545. }
  2546. return;
  2547. } else if (do_low_power) {
  2548. if (!tg3_phy_led_bug(tp))
  2549. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2550. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2551. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2552. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2553. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2554. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2555. }
  2556. /* The PHY should not be powered down on some chips because
  2557. * of bugs.
  2558. */
  2559. if (tg3_phy_power_bug(tp))
  2560. return;
  2561. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2562. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2563. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2564. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2565. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2566. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2567. }
  2568. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2569. }
  2570. /* tp->lock is held. */
  2571. static int tg3_nvram_lock(struct tg3 *tp)
  2572. {
  2573. if (tg3_flag(tp, NVRAM)) {
  2574. int i;
  2575. if (tp->nvram_lock_cnt == 0) {
  2576. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2577. for (i = 0; i < 8000; i++) {
  2578. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2579. break;
  2580. udelay(20);
  2581. }
  2582. if (i == 8000) {
  2583. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2584. return -ENODEV;
  2585. }
  2586. }
  2587. tp->nvram_lock_cnt++;
  2588. }
  2589. return 0;
  2590. }
  2591. /* tp->lock is held. */
  2592. static void tg3_nvram_unlock(struct tg3 *tp)
  2593. {
  2594. if (tg3_flag(tp, NVRAM)) {
  2595. if (tp->nvram_lock_cnt > 0)
  2596. tp->nvram_lock_cnt--;
  2597. if (tp->nvram_lock_cnt == 0)
  2598. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2599. }
  2600. }
  2601. /* tp->lock is held. */
  2602. static void tg3_enable_nvram_access(struct tg3 *tp)
  2603. {
  2604. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2605. u32 nvaccess = tr32(NVRAM_ACCESS);
  2606. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2607. }
  2608. }
  2609. /* tp->lock is held. */
  2610. static void tg3_disable_nvram_access(struct tg3 *tp)
  2611. {
  2612. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2613. u32 nvaccess = tr32(NVRAM_ACCESS);
  2614. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2615. }
  2616. }
  2617. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2618. u32 offset, u32 *val)
  2619. {
  2620. u32 tmp;
  2621. int i;
  2622. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2623. return -EINVAL;
  2624. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2625. EEPROM_ADDR_DEVID_MASK |
  2626. EEPROM_ADDR_READ);
  2627. tw32(GRC_EEPROM_ADDR,
  2628. tmp |
  2629. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2630. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2631. EEPROM_ADDR_ADDR_MASK) |
  2632. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2633. for (i = 0; i < 1000; i++) {
  2634. tmp = tr32(GRC_EEPROM_ADDR);
  2635. if (tmp & EEPROM_ADDR_COMPLETE)
  2636. break;
  2637. msleep(1);
  2638. }
  2639. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2640. return -EBUSY;
  2641. tmp = tr32(GRC_EEPROM_DATA);
  2642. /*
  2643. * The data will always be opposite the native endian
  2644. * format. Perform a blind byteswap to compensate.
  2645. */
  2646. *val = swab32(tmp);
  2647. return 0;
  2648. }
  2649. #define NVRAM_CMD_TIMEOUT 5000
  2650. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2651. {
  2652. int i;
  2653. tw32(NVRAM_CMD, nvram_cmd);
  2654. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2655. usleep_range(10, 40);
  2656. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2657. udelay(10);
  2658. break;
  2659. }
  2660. }
  2661. if (i == NVRAM_CMD_TIMEOUT)
  2662. return -EBUSY;
  2663. return 0;
  2664. }
  2665. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2666. {
  2667. if (tg3_flag(tp, NVRAM) &&
  2668. tg3_flag(tp, NVRAM_BUFFERED) &&
  2669. tg3_flag(tp, FLASH) &&
  2670. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2671. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2672. addr = ((addr / tp->nvram_pagesize) <<
  2673. ATMEL_AT45DB0X1B_PAGE_POS) +
  2674. (addr % tp->nvram_pagesize);
  2675. return addr;
  2676. }
  2677. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2678. {
  2679. if (tg3_flag(tp, NVRAM) &&
  2680. tg3_flag(tp, NVRAM_BUFFERED) &&
  2681. tg3_flag(tp, FLASH) &&
  2682. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2683. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2684. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2685. tp->nvram_pagesize) +
  2686. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2687. return addr;
  2688. }
  2689. /* NOTE: Data read in from NVRAM is byteswapped according to
  2690. * the byteswapping settings for all other register accesses.
  2691. * tg3 devices are BE devices, so on a BE machine, the data
  2692. * returned will be exactly as it is seen in NVRAM. On a LE
  2693. * machine, the 32-bit value will be byteswapped.
  2694. */
  2695. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2696. {
  2697. int ret;
  2698. if (!tg3_flag(tp, NVRAM))
  2699. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2700. offset = tg3_nvram_phys_addr(tp, offset);
  2701. if (offset > NVRAM_ADDR_MSK)
  2702. return -EINVAL;
  2703. ret = tg3_nvram_lock(tp);
  2704. if (ret)
  2705. return ret;
  2706. tg3_enable_nvram_access(tp);
  2707. tw32(NVRAM_ADDR, offset);
  2708. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2709. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2710. if (ret == 0)
  2711. *val = tr32(NVRAM_RDDATA);
  2712. tg3_disable_nvram_access(tp);
  2713. tg3_nvram_unlock(tp);
  2714. return ret;
  2715. }
  2716. /* Ensures NVRAM data is in bytestream format. */
  2717. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2718. {
  2719. u32 v;
  2720. int res = tg3_nvram_read(tp, offset, &v);
  2721. if (!res)
  2722. *val = cpu_to_be32(v);
  2723. return res;
  2724. }
  2725. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2726. u32 offset, u32 len, u8 *buf)
  2727. {
  2728. int i, j, rc = 0;
  2729. u32 val;
  2730. for (i = 0; i < len; i += 4) {
  2731. u32 addr;
  2732. __be32 data;
  2733. addr = offset + i;
  2734. memcpy(&data, buf + i, 4);
  2735. /*
  2736. * The SEEPROM interface expects the data to always be opposite
  2737. * the native endian format. We accomplish this by reversing
  2738. * all the operations that would have been performed on the
  2739. * data from a call to tg3_nvram_read_be32().
  2740. */
  2741. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2742. val = tr32(GRC_EEPROM_ADDR);
  2743. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2744. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2745. EEPROM_ADDR_READ);
  2746. tw32(GRC_EEPROM_ADDR, val |
  2747. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2748. (addr & EEPROM_ADDR_ADDR_MASK) |
  2749. EEPROM_ADDR_START |
  2750. EEPROM_ADDR_WRITE);
  2751. for (j = 0; j < 1000; j++) {
  2752. val = tr32(GRC_EEPROM_ADDR);
  2753. if (val & EEPROM_ADDR_COMPLETE)
  2754. break;
  2755. msleep(1);
  2756. }
  2757. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2758. rc = -EBUSY;
  2759. break;
  2760. }
  2761. }
  2762. return rc;
  2763. }
  2764. /* offset and length are dword aligned */
  2765. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2766. u8 *buf)
  2767. {
  2768. int ret = 0;
  2769. u32 pagesize = tp->nvram_pagesize;
  2770. u32 pagemask = pagesize - 1;
  2771. u32 nvram_cmd;
  2772. u8 *tmp;
  2773. tmp = kmalloc(pagesize, GFP_KERNEL);
  2774. if (tmp == NULL)
  2775. return -ENOMEM;
  2776. while (len) {
  2777. int j;
  2778. u32 phy_addr, page_off, size;
  2779. phy_addr = offset & ~pagemask;
  2780. for (j = 0; j < pagesize; j += 4) {
  2781. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2782. (__be32 *) (tmp + j));
  2783. if (ret)
  2784. break;
  2785. }
  2786. if (ret)
  2787. break;
  2788. page_off = offset & pagemask;
  2789. size = pagesize;
  2790. if (len < size)
  2791. size = len;
  2792. len -= size;
  2793. memcpy(tmp + page_off, buf, size);
  2794. offset = offset + (pagesize - page_off);
  2795. tg3_enable_nvram_access(tp);
  2796. /*
  2797. * Before we can erase the flash page, we need
  2798. * to issue a special "write enable" command.
  2799. */
  2800. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2801. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2802. break;
  2803. /* Erase the target page */
  2804. tw32(NVRAM_ADDR, phy_addr);
  2805. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2806. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2807. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2808. break;
  2809. /* Issue another write enable to start the write. */
  2810. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2811. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2812. break;
  2813. for (j = 0; j < pagesize; j += 4) {
  2814. __be32 data;
  2815. data = *((__be32 *) (tmp + j));
  2816. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2817. tw32(NVRAM_ADDR, phy_addr + j);
  2818. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2819. NVRAM_CMD_WR;
  2820. if (j == 0)
  2821. nvram_cmd |= NVRAM_CMD_FIRST;
  2822. else if (j == (pagesize - 4))
  2823. nvram_cmd |= NVRAM_CMD_LAST;
  2824. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2825. if (ret)
  2826. break;
  2827. }
  2828. if (ret)
  2829. break;
  2830. }
  2831. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2832. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2833. kfree(tmp);
  2834. return ret;
  2835. }
  2836. /* offset and length are dword aligned */
  2837. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2838. u8 *buf)
  2839. {
  2840. int i, ret = 0;
  2841. for (i = 0; i < len; i += 4, offset += 4) {
  2842. u32 page_off, phy_addr, nvram_cmd;
  2843. __be32 data;
  2844. memcpy(&data, buf + i, 4);
  2845. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2846. page_off = offset % tp->nvram_pagesize;
  2847. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2848. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2849. if (page_off == 0 || i == 0)
  2850. nvram_cmd |= NVRAM_CMD_FIRST;
  2851. if (page_off == (tp->nvram_pagesize - 4))
  2852. nvram_cmd |= NVRAM_CMD_LAST;
  2853. if (i == (len - 4))
  2854. nvram_cmd |= NVRAM_CMD_LAST;
  2855. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2856. !tg3_flag(tp, FLASH) ||
  2857. !tg3_flag(tp, 57765_PLUS))
  2858. tw32(NVRAM_ADDR, phy_addr);
  2859. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2860. !tg3_flag(tp, 5755_PLUS) &&
  2861. (tp->nvram_jedecnum == JEDEC_ST) &&
  2862. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2863. u32 cmd;
  2864. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2865. ret = tg3_nvram_exec_cmd(tp, cmd);
  2866. if (ret)
  2867. break;
  2868. }
  2869. if (!tg3_flag(tp, FLASH)) {
  2870. /* We always do complete word writes to eeprom. */
  2871. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2872. }
  2873. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2874. if (ret)
  2875. break;
  2876. }
  2877. return ret;
  2878. }
  2879. /* offset and length are dword aligned */
  2880. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2881. {
  2882. int ret;
  2883. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2884. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2885. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2886. udelay(40);
  2887. }
  2888. if (!tg3_flag(tp, NVRAM)) {
  2889. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2890. } else {
  2891. u32 grc_mode;
  2892. ret = tg3_nvram_lock(tp);
  2893. if (ret)
  2894. return ret;
  2895. tg3_enable_nvram_access(tp);
  2896. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2897. tw32(NVRAM_WRITE1, 0x406);
  2898. grc_mode = tr32(GRC_MODE);
  2899. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2900. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2901. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2902. buf);
  2903. } else {
  2904. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2905. buf);
  2906. }
  2907. grc_mode = tr32(GRC_MODE);
  2908. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2909. tg3_disable_nvram_access(tp);
  2910. tg3_nvram_unlock(tp);
  2911. }
  2912. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2913. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2914. udelay(40);
  2915. }
  2916. return ret;
  2917. }
  2918. #define RX_CPU_SCRATCH_BASE 0x30000
  2919. #define RX_CPU_SCRATCH_SIZE 0x04000
  2920. #define TX_CPU_SCRATCH_BASE 0x34000
  2921. #define TX_CPU_SCRATCH_SIZE 0x04000
  2922. /* tp->lock is held. */
  2923. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2924. {
  2925. int i;
  2926. const int iters = 10000;
  2927. for (i = 0; i < iters; i++) {
  2928. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2929. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2930. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2931. break;
  2932. if (pci_channel_offline(tp->pdev))
  2933. return -EBUSY;
  2934. }
  2935. return (i == iters) ? -EBUSY : 0;
  2936. }
  2937. /* tp->lock is held. */
  2938. static int tg3_rxcpu_pause(struct tg3 *tp)
  2939. {
  2940. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2941. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2942. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2943. udelay(10);
  2944. return rc;
  2945. }
  2946. /* tp->lock is held. */
  2947. static int tg3_txcpu_pause(struct tg3 *tp)
  2948. {
  2949. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2950. }
  2951. /* tp->lock is held. */
  2952. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2953. {
  2954. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2955. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2956. }
  2957. /* tp->lock is held. */
  2958. static void tg3_rxcpu_resume(struct tg3 *tp)
  2959. {
  2960. tg3_resume_cpu(tp, RX_CPU_BASE);
  2961. }
  2962. /* tp->lock is held. */
  2963. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2964. {
  2965. int rc;
  2966. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2967. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2968. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2969. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2970. return 0;
  2971. }
  2972. if (cpu_base == RX_CPU_BASE) {
  2973. rc = tg3_rxcpu_pause(tp);
  2974. } else {
  2975. /*
  2976. * There is only an Rx CPU for the 5750 derivative in the
  2977. * BCM4785.
  2978. */
  2979. if (tg3_flag(tp, IS_SSB_CORE))
  2980. return 0;
  2981. rc = tg3_txcpu_pause(tp);
  2982. }
  2983. if (rc) {
  2984. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2985. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2986. return -ENODEV;
  2987. }
  2988. /* Clear firmware's nvram arbitration. */
  2989. if (tg3_flag(tp, NVRAM))
  2990. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2991. return 0;
  2992. }
  2993. static int tg3_fw_data_len(struct tg3 *tp,
  2994. const struct tg3_firmware_hdr *fw_hdr)
  2995. {
  2996. int fw_len;
  2997. /* Non fragmented firmware have one firmware header followed by a
  2998. * contiguous chunk of data to be written. The length field in that
  2999. * header is not the length of data to be written but the complete
  3000. * length of the bss. The data length is determined based on
  3001. * tp->fw->size minus headers.
  3002. *
  3003. * Fragmented firmware have a main header followed by multiple
  3004. * fragments. Each fragment is identical to non fragmented firmware
  3005. * with a firmware header followed by a contiguous chunk of data. In
  3006. * the main header, the length field is unused and set to 0xffffffff.
  3007. * In each fragment header the length is the entire size of that
  3008. * fragment i.e. fragment data + header length. Data length is
  3009. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3010. */
  3011. if (tp->fw_len == 0xffffffff)
  3012. fw_len = be32_to_cpu(fw_hdr->len);
  3013. else
  3014. fw_len = tp->fw->size;
  3015. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3016. }
  3017. /* tp->lock is held. */
  3018. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3019. u32 cpu_scratch_base, int cpu_scratch_size,
  3020. const struct tg3_firmware_hdr *fw_hdr)
  3021. {
  3022. int err, i;
  3023. void (*write_op)(struct tg3 *, u32, u32);
  3024. int total_len = tp->fw->size;
  3025. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3026. netdev_err(tp->dev,
  3027. "%s: Trying to load TX cpu firmware which is 5705\n",
  3028. __func__);
  3029. return -EINVAL;
  3030. }
  3031. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3032. write_op = tg3_write_mem;
  3033. else
  3034. write_op = tg3_write_indirect_reg32;
  3035. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3036. /* It is possible that bootcode is still loading at this point.
  3037. * Get the nvram lock first before halting the cpu.
  3038. */
  3039. int lock_err = tg3_nvram_lock(tp);
  3040. err = tg3_halt_cpu(tp, cpu_base);
  3041. if (!lock_err)
  3042. tg3_nvram_unlock(tp);
  3043. if (err)
  3044. goto out;
  3045. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3046. write_op(tp, cpu_scratch_base + i, 0);
  3047. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3048. tw32(cpu_base + CPU_MODE,
  3049. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3050. } else {
  3051. /* Subtract additional main header for fragmented firmware and
  3052. * advance to the first fragment
  3053. */
  3054. total_len -= TG3_FW_HDR_LEN;
  3055. fw_hdr++;
  3056. }
  3057. do {
  3058. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3059. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3060. write_op(tp, cpu_scratch_base +
  3061. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3062. (i * sizeof(u32)),
  3063. be32_to_cpu(fw_data[i]));
  3064. total_len -= be32_to_cpu(fw_hdr->len);
  3065. /* Advance to next fragment */
  3066. fw_hdr = (struct tg3_firmware_hdr *)
  3067. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3068. } while (total_len > 0);
  3069. err = 0;
  3070. out:
  3071. return err;
  3072. }
  3073. /* tp->lock is held. */
  3074. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3075. {
  3076. int i;
  3077. const int iters = 5;
  3078. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3079. tw32_f(cpu_base + CPU_PC, pc);
  3080. for (i = 0; i < iters; i++) {
  3081. if (tr32(cpu_base + CPU_PC) == pc)
  3082. break;
  3083. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3084. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3085. tw32_f(cpu_base + CPU_PC, pc);
  3086. udelay(1000);
  3087. }
  3088. return (i == iters) ? -EBUSY : 0;
  3089. }
  3090. /* tp->lock is held. */
  3091. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3092. {
  3093. const struct tg3_firmware_hdr *fw_hdr;
  3094. int err;
  3095. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3096. /* Firmware blob starts with version numbers, followed by
  3097. start address and length. We are setting complete length.
  3098. length = end_address_of_bss - start_address_of_text.
  3099. Remainder is the blob to be loaded contiguously
  3100. from start address. */
  3101. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3102. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3103. fw_hdr);
  3104. if (err)
  3105. return err;
  3106. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3107. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3108. fw_hdr);
  3109. if (err)
  3110. return err;
  3111. /* Now startup only the RX cpu. */
  3112. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3113. be32_to_cpu(fw_hdr->base_addr));
  3114. if (err) {
  3115. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3116. "should be %08x\n", __func__,
  3117. tr32(RX_CPU_BASE + CPU_PC),
  3118. be32_to_cpu(fw_hdr->base_addr));
  3119. return -ENODEV;
  3120. }
  3121. tg3_rxcpu_resume(tp);
  3122. return 0;
  3123. }
  3124. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3125. {
  3126. const int iters = 1000;
  3127. int i;
  3128. u32 val;
  3129. /* Wait for boot code to complete initialization and enter service
  3130. * loop. It is then safe to download service patches
  3131. */
  3132. for (i = 0; i < iters; i++) {
  3133. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3134. break;
  3135. udelay(10);
  3136. }
  3137. if (i == iters) {
  3138. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3139. return -EBUSY;
  3140. }
  3141. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3142. if (val & 0xff) {
  3143. netdev_warn(tp->dev,
  3144. "Other patches exist. Not downloading EEE patch\n");
  3145. return -EEXIST;
  3146. }
  3147. return 0;
  3148. }
  3149. /* tp->lock is held. */
  3150. static void tg3_load_57766_firmware(struct tg3 *tp)
  3151. {
  3152. struct tg3_firmware_hdr *fw_hdr;
  3153. if (!tg3_flag(tp, NO_NVRAM))
  3154. return;
  3155. if (tg3_validate_rxcpu_state(tp))
  3156. return;
  3157. if (!tp->fw)
  3158. return;
  3159. /* This firmware blob has a different format than older firmware
  3160. * releases as given below. The main difference is we have fragmented
  3161. * data to be written to non-contiguous locations.
  3162. *
  3163. * In the beginning we have a firmware header identical to other
  3164. * firmware which consists of version, base addr and length. The length
  3165. * here is unused and set to 0xffffffff.
  3166. *
  3167. * This is followed by a series of firmware fragments which are
  3168. * individually identical to previous firmware. i.e. they have the
  3169. * firmware header and followed by data for that fragment. The version
  3170. * field of the individual fragment header is unused.
  3171. */
  3172. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3173. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3174. return;
  3175. if (tg3_rxcpu_pause(tp))
  3176. return;
  3177. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3178. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3179. tg3_rxcpu_resume(tp);
  3180. }
  3181. /* tp->lock is held. */
  3182. static int tg3_load_tso_firmware(struct tg3 *tp)
  3183. {
  3184. const struct tg3_firmware_hdr *fw_hdr;
  3185. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3186. int err;
  3187. if (!tg3_flag(tp, FW_TSO))
  3188. return 0;
  3189. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3190. /* Firmware blob starts with version numbers, followed by
  3191. start address and length. We are setting complete length.
  3192. length = end_address_of_bss - start_address_of_text.
  3193. Remainder is the blob to be loaded contiguously
  3194. from start address. */
  3195. cpu_scratch_size = tp->fw_len;
  3196. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3197. cpu_base = RX_CPU_BASE;
  3198. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3199. } else {
  3200. cpu_base = TX_CPU_BASE;
  3201. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3202. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3203. }
  3204. err = tg3_load_firmware_cpu(tp, cpu_base,
  3205. cpu_scratch_base, cpu_scratch_size,
  3206. fw_hdr);
  3207. if (err)
  3208. return err;
  3209. /* Now startup the cpu. */
  3210. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3211. be32_to_cpu(fw_hdr->base_addr));
  3212. if (err) {
  3213. netdev_err(tp->dev,
  3214. "%s fails to set CPU PC, is %08x should be %08x\n",
  3215. __func__, tr32(cpu_base + CPU_PC),
  3216. be32_to_cpu(fw_hdr->base_addr));
  3217. return -ENODEV;
  3218. }
  3219. tg3_resume_cpu(tp, cpu_base);
  3220. return 0;
  3221. }
  3222. /* tp->lock is held. */
  3223. static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
  3224. {
  3225. u32 addr_high, addr_low;
  3226. addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
  3227. addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
  3228. (mac_addr[4] << 8) | mac_addr[5]);
  3229. if (index < 4) {
  3230. tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
  3231. tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
  3232. } else {
  3233. index -= 4;
  3234. tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
  3235. tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
  3236. }
  3237. }
  3238. /* tp->lock is held. */
  3239. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3240. {
  3241. u32 addr_high;
  3242. int i;
  3243. for (i = 0; i < 4; i++) {
  3244. if (i == 1 && skip_mac_1)
  3245. continue;
  3246. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3247. }
  3248. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3249. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3250. for (i = 4; i < 16; i++)
  3251. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3252. }
  3253. addr_high = (tp->dev->dev_addr[0] +
  3254. tp->dev->dev_addr[1] +
  3255. tp->dev->dev_addr[2] +
  3256. tp->dev->dev_addr[3] +
  3257. tp->dev->dev_addr[4] +
  3258. tp->dev->dev_addr[5]) &
  3259. TX_BACKOFF_SEED_MASK;
  3260. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3261. }
  3262. static void tg3_enable_register_access(struct tg3 *tp)
  3263. {
  3264. /*
  3265. * Make sure register accesses (indirect or otherwise) will function
  3266. * correctly.
  3267. */
  3268. pci_write_config_dword(tp->pdev,
  3269. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3270. }
  3271. static int tg3_power_up(struct tg3 *tp)
  3272. {
  3273. int err;
  3274. tg3_enable_register_access(tp);
  3275. err = pci_set_power_state(tp->pdev, PCI_D0);
  3276. if (!err) {
  3277. /* Switch out of Vaux if it is a NIC */
  3278. tg3_pwrsrc_switch_to_vmain(tp);
  3279. } else {
  3280. netdev_err(tp->dev, "Transition to D0 failed\n");
  3281. }
  3282. return err;
  3283. }
  3284. static int tg3_setup_phy(struct tg3 *, bool);
  3285. static int tg3_power_down_prepare(struct tg3 *tp)
  3286. {
  3287. u32 misc_host_ctrl;
  3288. bool device_should_wake, do_low_power;
  3289. tg3_enable_register_access(tp);
  3290. /* Restore the CLKREQ setting. */
  3291. if (tg3_flag(tp, CLKREQ_BUG))
  3292. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3293. PCI_EXP_LNKCTL_CLKREQ_EN);
  3294. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3295. tw32(TG3PCI_MISC_HOST_CTRL,
  3296. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3297. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3298. tg3_flag(tp, WOL_ENABLE);
  3299. if (tg3_flag(tp, USE_PHYLIB)) {
  3300. do_low_power = false;
  3301. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3302. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3303. struct phy_device *phydev;
  3304. u32 phyid, advertising;
  3305. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  3306. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3307. tp->link_config.speed = phydev->speed;
  3308. tp->link_config.duplex = phydev->duplex;
  3309. tp->link_config.autoneg = phydev->autoneg;
  3310. tp->link_config.advertising = phydev->advertising;
  3311. advertising = ADVERTISED_TP |
  3312. ADVERTISED_Pause |
  3313. ADVERTISED_Autoneg |
  3314. ADVERTISED_10baseT_Half;
  3315. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3316. if (tg3_flag(tp, WOL_SPEED_100MB))
  3317. advertising |=
  3318. ADVERTISED_100baseT_Half |
  3319. ADVERTISED_100baseT_Full |
  3320. ADVERTISED_10baseT_Full;
  3321. else
  3322. advertising |= ADVERTISED_10baseT_Full;
  3323. }
  3324. phydev->advertising = advertising;
  3325. phy_start_aneg(phydev);
  3326. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3327. if (phyid != PHY_ID_BCMAC131) {
  3328. phyid &= PHY_BCM_OUI_MASK;
  3329. if (phyid == PHY_BCM_OUI_1 ||
  3330. phyid == PHY_BCM_OUI_2 ||
  3331. phyid == PHY_BCM_OUI_3)
  3332. do_low_power = true;
  3333. }
  3334. }
  3335. } else {
  3336. do_low_power = true;
  3337. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3338. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3339. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3340. tg3_setup_phy(tp, false);
  3341. }
  3342. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3343. u32 val;
  3344. val = tr32(GRC_VCPU_EXT_CTRL);
  3345. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3346. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3347. int i;
  3348. u32 val;
  3349. for (i = 0; i < 200; i++) {
  3350. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3351. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3352. break;
  3353. msleep(1);
  3354. }
  3355. }
  3356. if (tg3_flag(tp, WOL_CAP))
  3357. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3358. WOL_DRV_STATE_SHUTDOWN |
  3359. WOL_DRV_WOL |
  3360. WOL_SET_MAGIC_PKT);
  3361. if (device_should_wake) {
  3362. u32 mac_mode;
  3363. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3364. if (do_low_power &&
  3365. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3366. tg3_phy_auxctl_write(tp,
  3367. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3368. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3369. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3370. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3371. udelay(40);
  3372. }
  3373. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3374. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3375. else if (tp->phy_flags &
  3376. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3377. if (tp->link_config.active_speed == SPEED_1000)
  3378. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3379. else
  3380. mac_mode = MAC_MODE_PORT_MODE_MII;
  3381. } else
  3382. mac_mode = MAC_MODE_PORT_MODE_MII;
  3383. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3384. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3385. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3386. SPEED_100 : SPEED_10;
  3387. if (tg3_5700_link_polarity(tp, speed))
  3388. mac_mode |= MAC_MODE_LINK_POLARITY;
  3389. else
  3390. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3391. }
  3392. } else {
  3393. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3394. }
  3395. if (!tg3_flag(tp, 5750_PLUS))
  3396. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3397. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3398. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3399. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3400. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3401. if (tg3_flag(tp, ENABLE_APE))
  3402. mac_mode |= MAC_MODE_APE_TX_EN |
  3403. MAC_MODE_APE_RX_EN |
  3404. MAC_MODE_TDE_ENABLE;
  3405. tw32_f(MAC_MODE, mac_mode);
  3406. udelay(100);
  3407. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3408. udelay(10);
  3409. }
  3410. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3411. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3412. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3413. u32 base_val;
  3414. base_val = tp->pci_clock_ctrl;
  3415. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3416. CLOCK_CTRL_TXCLK_DISABLE);
  3417. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3418. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3419. } else if (tg3_flag(tp, 5780_CLASS) ||
  3420. tg3_flag(tp, CPMU_PRESENT) ||
  3421. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3422. /* do nothing */
  3423. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3424. u32 newbits1, newbits2;
  3425. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3426. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3427. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3428. CLOCK_CTRL_TXCLK_DISABLE |
  3429. CLOCK_CTRL_ALTCLK);
  3430. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3431. } else if (tg3_flag(tp, 5705_PLUS)) {
  3432. newbits1 = CLOCK_CTRL_625_CORE;
  3433. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3434. } else {
  3435. newbits1 = CLOCK_CTRL_ALTCLK;
  3436. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3437. }
  3438. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3439. 40);
  3440. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3441. 40);
  3442. if (!tg3_flag(tp, 5705_PLUS)) {
  3443. u32 newbits3;
  3444. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3445. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3446. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3447. CLOCK_CTRL_TXCLK_DISABLE |
  3448. CLOCK_CTRL_44MHZ_CORE);
  3449. } else {
  3450. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3451. }
  3452. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3453. tp->pci_clock_ctrl | newbits3, 40);
  3454. }
  3455. }
  3456. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3457. tg3_power_down_phy(tp, do_low_power);
  3458. tg3_frob_aux_power(tp, true);
  3459. /* Workaround for unstable PLL clock */
  3460. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3461. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3462. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3463. u32 val = tr32(0x7d00);
  3464. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3465. tw32(0x7d00, val);
  3466. if (!tg3_flag(tp, ENABLE_ASF)) {
  3467. int err;
  3468. err = tg3_nvram_lock(tp);
  3469. tg3_halt_cpu(tp, RX_CPU_BASE);
  3470. if (!err)
  3471. tg3_nvram_unlock(tp);
  3472. }
  3473. }
  3474. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3475. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3476. return 0;
  3477. }
  3478. static void tg3_power_down(struct tg3 *tp)
  3479. {
  3480. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3481. pci_set_power_state(tp->pdev, PCI_D3hot);
  3482. }
  3483. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3484. {
  3485. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3486. case MII_TG3_AUX_STAT_10HALF:
  3487. *speed = SPEED_10;
  3488. *duplex = DUPLEX_HALF;
  3489. break;
  3490. case MII_TG3_AUX_STAT_10FULL:
  3491. *speed = SPEED_10;
  3492. *duplex = DUPLEX_FULL;
  3493. break;
  3494. case MII_TG3_AUX_STAT_100HALF:
  3495. *speed = SPEED_100;
  3496. *duplex = DUPLEX_HALF;
  3497. break;
  3498. case MII_TG3_AUX_STAT_100FULL:
  3499. *speed = SPEED_100;
  3500. *duplex = DUPLEX_FULL;
  3501. break;
  3502. case MII_TG3_AUX_STAT_1000HALF:
  3503. *speed = SPEED_1000;
  3504. *duplex = DUPLEX_HALF;
  3505. break;
  3506. case MII_TG3_AUX_STAT_1000FULL:
  3507. *speed = SPEED_1000;
  3508. *duplex = DUPLEX_FULL;
  3509. break;
  3510. default:
  3511. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3512. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3513. SPEED_10;
  3514. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3515. DUPLEX_HALF;
  3516. break;
  3517. }
  3518. *speed = SPEED_UNKNOWN;
  3519. *duplex = DUPLEX_UNKNOWN;
  3520. break;
  3521. }
  3522. }
  3523. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3524. {
  3525. int err = 0;
  3526. u32 val, new_adv;
  3527. new_adv = ADVERTISE_CSMA;
  3528. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3529. new_adv |= mii_advertise_flowctrl(flowctrl);
  3530. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3531. if (err)
  3532. goto done;
  3533. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3534. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3535. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3536. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3537. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3538. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3539. if (err)
  3540. goto done;
  3541. }
  3542. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3543. goto done;
  3544. tw32(TG3_CPMU_EEE_MODE,
  3545. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3546. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3547. if (!err) {
  3548. u32 err2;
  3549. val = 0;
  3550. /* Advertise 100-BaseTX EEE ability */
  3551. if (advertise & ADVERTISED_100baseT_Full)
  3552. val |= MDIO_AN_EEE_ADV_100TX;
  3553. /* Advertise 1000-BaseT EEE ability */
  3554. if (advertise & ADVERTISED_1000baseT_Full)
  3555. val |= MDIO_AN_EEE_ADV_1000T;
  3556. if (!tp->eee.eee_enabled) {
  3557. val = 0;
  3558. tp->eee.advertised = 0;
  3559. } else {
  3560. tp->eee.advertised = advertise &
  3561. (ADVERTISED_100baseT_Full |
  3562. ADVERTISED_1000baseT_Full);
  3563. }
  3564. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3565. if (err)
  3566. val = 0;
  3567. switch (tg3_asic_rev(tp)) {
  3568. case ASIC_REV_5717:
  3569. case ASIC_REV_57765:
  3570. case ASIC_REV_57766:
  3571. case ASIC_REV_5719:
  3572. /* If we advertised any eee advertisements above... */
  3573. if (val)
  3574. val = MII_TG3_DSP_TAP26_ALNOKO |
  3575. MII_TG3_DSP_TAP26_RMRXSTO |
  3576. MII_TG3_DSP_TAP26_OPCSINPT;
  3577. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3578. /* Fall through */
  3579. case ASIC_REV_5720:
  3580. case ASIC_REV_5762:
  3581. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3582. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3583. MII_TG3_DSP_CH34TP2_HIBW01);
  3584. }
  3585. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3586. if (!err)
  3587. err = err2;
  3588. }
  3589. done:
  3590. return err;
  3591. }
  3592. static void tg3_phy_copper_begin(struct tg3 *tp)
  3593. {
  3594. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3595. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3596. u32 adv, fc;
  3597. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3598. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3599. adv = ADVERTISED_10baseT_Half |
  3600. ADVERTISED_10baseT_Full;
  3601. if (tg3_flag(tp, WOL_SPEED_100MB))
  3602. adv |= ADVERTISED_100baseT_Half |
  3603. ADVERTISED_100baseT_Full;
  3604. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
  3605. if (!(tp->phy_flags &
  3606. TG3_PHYFLG_DISABLE_1G_HD_ADV))
  3607. adv |= ADVERTISED_1000baseT_Half;
  3608. adv |= ADVERTISED_1000baseT_Full;
  3609. }
  3610. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3611. } else {
  3612. adv = tp->link_config.advertising;
  3613. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3614. adv &= ~(ADVERTISED_1000baseT_Half |
  3615. ADVERTISED_1000baseT_Full);
  3616. fc = tp->link_config.flowctrl;
  3617. }
  3618. tg3_phy_autoneg_cfg(tp, adv, fc);
  3619. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3620. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3621. /* Normally during power down we want to autonegotiate
  3622. * the lowest possible speed for WOL. However, to avoid
  3623. * link flap, we leave it untouched.
  3624. */
  3625. return;
  3626. }
  3627. tg3_writephy(tp, MII_BMCR,
  3628. BMCR_ANENABLE | BMCR_ANRESTART);
  3629. } else {
  3630. int i;
  3631. u32 bmcr, orig_bmcr;
  3632. tp->link_config.active_speed = tp->link_config.speed;
  3633. tp->link_config.active_duplex = tp->link_config.duplex;
  3634. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3635. /* With autoneg disabled, 5715 only links up when the
  3636. * advertisement register has the configured speed
  3637. * enabled.
  3638. */
  3639. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3640. }
  3641. bmcr = 0;
  3642. switch (tp->link_config.speed) {
  3643. default:
  3644. case SPEED_10:
  3645. break;
  3646. case SPEED_100:
  3647. bmcr |= BMCR_SPEED100;
  3648. break;
  3649. case SPEED_1000:
  3650. bmcr |= BMCR_SPEED1000;
  3651. break;
  3652. }
  3653. if (tp->link_config.duplex == DUPLEX_FULL)
  3654. bmcr |= BMCR_FULLDPLX;
  3655. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3656. (bmcr != orig_bmcr)) {
  3657. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3658. for (i = 0; i < 1500; i++) {
  3659. u32 tmp;
  3660. udelay(10);
  3661. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3662. tg3_readphy(tp, MII_BMSR, &tmp))
  3663. continue;
  3664. if (!(tmp & BMSR_LSTATUS)) {
  3665. udelay(40);
  3666. break;
  3667. }
  3668. }
  3669. tg3_writephy(tp, MII_BMCR, bmcr);
  3670. udelay(40);
  3671. }
  3672. }
  3673. }
  3674. static int tg3_phy_pull_config(struct tg3 *tp)
  3675. {
  3676. int err;
  3677. u32 val;
  3678. err = tg3_readphy(tp, MII_BMCR, &val);
  3679. if (err)
  3680. goto done;
  3681. if (!(val & BMCR_ANENABLE)) {
  3682. tp->link_config.autoneg = AUTONEG_DISABLE;
  3683. tp->link_config.advertising = 0;
  3684. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3685. err = -EIO;
  3686. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3687. case 0:
  3688. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3689. goto done;
  3690. tp->link_config.speed = SPEED_10;
  3691. break;
  3692. case BMCR_SPEED100:
  3693. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3694. goto done;
  3695. tp->link_config.speed = SPEED_100;
  3696. break;
  3697. case BMCR_SPEED1000:
  3698. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3699. tp->link_config.speed = SPEED_1000;
  3700. break;
  3701. }
  3702. /* Fall through */
  3703. default:
  3704. goto done;
  3705. }
  3706. if (val & BMCR_FULLDPLX)
  3707. tp->link_config.duplex = DUPLEX_FULL;
  3708. else
  3709. tp->link_config.duplex = DUPLEX_HALF;
  3710. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3711. err = 0;
  3712. goto done;
  3713. }
  3714. tp->link_config.autoneg = AUTONEG_ENABLE;
  3715. tp->link_config.advertising = ADVERTISED_Autoneg;
  3716. tg3_flag_set(tp, PAUSE_AUTONEG);
  3717. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3718. u32 adv;
  3719. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3720. if (err)
  3721. goto done;
  3722. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3723. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3724. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3725. } else {
  3726. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3727. }
  3728. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3729. u32 adv;
  3730. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3731. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3732. if (err)
  3733. goto done;
  3734. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3735. } else {
  3736. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3737. if (err)
  3738. goto done;
  3739. adv = tg3_decode_flowctrl_1000X(val);
  3740. tp->link_config.flowctrl = adv;
  3741. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3742. adv = mii_adv_to_ethtool_adv_x(val);
  3743. }
  3744. tp->link_config.advertising |= adv;
  3745. }
  3746. done:
  3747. return err;
  3748. }
  3749. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3750. {
  3751. int err;
  3752. /* Turn off tap power management. */
  3753. /* Set Extended packet length bit */
  3754. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3755. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3756. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3757. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3758. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3759. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3760. udelay(40);
  3761. return err;
  3762. }
  3763. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3764. {
  3765. struct ethtool_eee eee;
  3766. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3767. return true;
  3768. tg3_eee_pull_config(tp, &eee);
  3769. if (tp->eee.eee_enabled) {
  3770. if (tp->eee.advertised != eee.advertised ||
  3771. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3772. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3773. return false;
  3774. } else {
  3775. /* EEE is disabled but we're advertising */
  3776. if (eee.advertised)
  3777. return false;
  3778. }
  3779. return true;
  3780. }
  3781. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3782. {
  3783. u32 advmsk, tgtadv, advertising;
  3784. advertising = tp->link_config.advertising;
  3785. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3786. advmsk = ADVERTISE_ALL;
  3787. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3788. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3789. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3790. }
  3791. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3792. return false;
  3793. if ((*lcladv & advmsk) != tgtadv)
  3794. return false;
  3795. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3796. u32 tg3_ctrl;
  3797. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3798. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3799. return false;
  3800. if (tgtadv &&
  3801. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3802. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3803. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3804. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3805. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3806. } else {
  3807. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3808. }
  3809. if (tg3_ctrl != tgtadv)
  3810. return false;
  3811. }
  3812. return true;
  3813. }
  3814. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3815. {
  3816. u32 lpeth = 0;
  3817. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3818. u32 val;
  3819. if (tg3_readphy(tp, MII_STAT1000, &val))
  3820. return false;
  3821. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3822. }
  3823. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3824. return false;
  3825. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3826. tp->link_config.rmt_adv = lpeth;
  3827. return true;
  3828. }
  3829. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3830. {
  3831. if (curr_link_up != tp->link_up) {
  3832. if (curr_link_up) {
  3833. netif_carrier_on(tp->dev);
  3834. } else {
  3835. netif_carrier_off(tp->dev);
  3836. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3837. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3838. }
  3839. tg3_link_report(tp);
  3840. return true;
  3841. }
  3842. return false;
  3843. }
  3844. static void tg3_clear_mac_status(struct tg3 *tp)
  3845. {
  3846. tw32(MAC_EVENT, 0);
  3847. tw32_f(MAC_STATUS,
  3848. MAC_STATUS_SYNC_CHANGED |
  3849. MAC_STATUS_CFG_CHANGED |
  3850. MAC_STATUS_MI_COMPLETION |
  3851. MAC_STATUS_LNKSTATE_CHANGED);
  3852. udelay(40);
  3853. }
  3854. static void tg3_setup_eee(struct tg3 *tp)
  3855. {
  3856. u32 val;
  3857. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3858. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3859. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3860. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3861. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3862. tw32_f(TG3_CPMU_EEE_CTRL,
  3863. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3864. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3865. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3866. TG3_CPMU_EEEMD_LPI_IN_RX |
  3867. TG3_CPMU_EEEMD_EEE_ENABLE;
  3868. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3869. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3870. if (tg3_flag(tp, ENABLE_APE))
  3871. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3872. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3873. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3874. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3875. (tp->eee.tx_lpi_timer & 0xffff));
  3876. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3877. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3878. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3879. }
  3880. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3881. {
  3882. bool current_link_up;
  3883. u32 bmsr, val;
  3884. u32 lcl_adv, rmt_adv;
  3885. u16 current_speed;
  3886. u8 current_duplex;
  3887. int i, err;
  3888. tg3_clear_mac_status(tp);
  3889. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3890. tw32_f(MAC_MI_MODE,
  3891. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3892. udelay(80);
  3893. }
  3894. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3895. /* Some third-party PHYs need to be reset on link going
  3896. * down.
  3897. */
  3898. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3899. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3900. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3901. tp->link_up) {
  3902. tg3_readphy(tp, MII_BMSR, &bmsr);
  3903. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3904. !(bmsr & BMSR_LSTATUS))
  3905. force_reset = true;
  3906. }
  3907. if (force_reset)
  3908. tg3_phy_reset(tp);
  3909. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3910. tg3_readphy(tp, MII_BMSR, &bmsr);
  3911. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3912. !tg3_flag(tp, INIT_COMPLETE))
  3913. bmsr = 0;
  3914. if (!(bmsr & BMSR_LSTATUS)) {
  3915. err = tg3_init_5401phy_dsp(tp);
  3916. if (err)
  3917. return err;
  3918. tg3_readphy(tp, MII_BMSR, &bmsr);
  3919. for (i = 0; i < 1000; i++) {
  3920. udelay(10);
  3921. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3922. (bmsr & BMSR_LSTATUS)) {
  3923. udelay(40);
  3924. break;
  3925. }
  3926. }
  3927. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3928. TG3_PHY_REV_BCM5401_B0 &&
  3929. !(bmsr & BMSR_LSTATUS) &&
  3930. tp->link_config.active_speed == SPEED_1000) {
  3931. err = tg3_phy_reset(tp);
  3932. if (!err)
  3933. err = tg3_init_5401phy_dsp(tp);
  3934. if (err)
  3935. return err;
  3936. }
  3937. }
  3938. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3939. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3940. /* 5701 {A0,B0} CRC bug workaround */
  3941. tg3_writephy(tp, 0x15, 0x0a75);
  3942. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3943. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3944. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3945. }
  3946. /* Clear pending interrupts... */
  3947. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3948. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3949. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3950. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3951. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3952. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3953. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3954. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3955. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3956. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3957. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3958. else
  3959. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3960. }
  3961. current_link_up = false;
  3962. current_speed = SPEED_UNKNOWN;
  3963. current_duplex = DUPLEX_UNKNOWN;
  3964. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3965. tp->link_config.rmt_adv = 0;
  3966. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3967. err = tg3_phy_auxctl_read(tp,
  3968. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3969. &val);
  3970. if (!err && !(val & (1 << 10))) {
  3971. tg3_phy_auxctl_write(tp,
  3972. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3973. val | (1 << 10));
  3974. goto relink;
  3975. }
  3976. }
  3977. bmsr = 0;
  3978. for (i = 0; i < 100; i++) {
  3979. tg3_readphy(tp, MII_BMSR, &bmsr);
  3980. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3981. (bmsr & BMSR_LSTATUS))
  3982. break;
  3983. udelay(40);
  3984. }
  3985. if (bmsr & BMSR_LSTATUS) {
  3986. u32 aux_stat, bmcr;
  3987. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3988. for (i = 0; i < 2000; i++) {
  3989. udelay(10);
  3990. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3991. aux_stat)
  3992. break;
  3993. }
  3994. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3995. &current_speed,
  3996. &current_duplex);
  3997. bmcr = 0;
  3998. for (i = 0; i < 200; i++) {
  3999. tg3_readphy(tp, MII_BMCR, &bmcr);
  4000. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  4001. continue;
  4002. if (bmcr && bmcr != 0x7fff)
  4003. break;
  4004. udelay(10);
  4005. }
  4006. lcl_adv = 0;
  4007. rmt_adv = 0;
  4008. tp->link_config.active_speed = current_speed;
  4009. tp->link_config.active_duplex = current_duplex;
  4010. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4011. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  4012. if ((bmcr & BMCR_ANENABLE) &&
  4013. eee_config_ok &&
  4014. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  4015. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  4016. current_link_up = true;
  4017. /* EEE settings changes take effect only after a phy
  4018. * reset. If we have skipped a reset due to Link Flap
  4019. * Avoidance being enabled, do it now.
  4020. */
  4021. if (!eee_config_ok &&
  4022. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4023. !force_reset) {
  4024. tg3_setup_eee(tp);
  4025. tg3_phy_reset(tp);
  4026. }
  4027. } else {
  4028. if (!(bmcr & BMCR_ANENABLE) &&
  4029. tp->link_config.speed == current_speed &&
  4030. tp->link_config.duplex == current_duplex) {
  4031. current_link_up = true;
  4032. }
  4033. }
  4034. if (current_link_up &&
  4035. tp->link_config.active_duplex == DUPLEX_FULL) {
  4036. u32 reg, bit;
  4037. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4038. reg = MII_TG3_FET_GEN_STAT;
  4039. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4040. } else {
  4041. reg = MII_TG3_EXT_STAT;
  4042. bit = MII_TG3_EXT_STAT_MDIX;
  4043. }
  4044. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4045. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4046. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4047. }
  4048. }
  4049. relink:
  4050. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4051. tg3_phy_copper_begin(tp);
  4052. if (tg3_flag(tp, ROBOSWITCH)) {
  4053. current_link_up = true;
  4054. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4055. current_speed = SPEED_1000;
  4056. current_duplex = DUPLEX_FULL;
  4057. tp->link_config.active_speed = current_speed;
  4058. tp->link_config.active_duplex = current_duplex;
  4059. }
  4060. tg3_readphy(tp, MII_BMSR, &bmsr);
  4061. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4062. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4063. current_link_up = true;
  4064. }
  4065. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4066. if (current_link_up) {
  4067. if (tp->link_config.active_speed == SPEED_100 ||
  4068. tp->link_config.active_speed == SPEED_10)
  4069. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4070. else
  4071. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4072. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4073. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4074. else
  4075. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4076. /* In order for the 5750 core in BCM4785 chip to work properly
  4077. * in RGMII mode, the Led Control Register must be set up.
  4078. */
  4079. if (tg3_flag(tp, RGMII_MODE)) {
  4080. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4081. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4082. if (tp->link_config.active_speed == SPEED_10)
  4083. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4084. else if (tp->link_config.active_speed == SPEED_100)
  4085. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4086. LED_CTRL_100MBPS_ON);
  4087. else if (tp->link_config.active_speed == SPEED_1000)
  4088. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4089. LED_CTRL_1000MBPS_ON);
  4090. tw32(MAC_LED_CTRL, led_ctrl);
  4091. udelay(40);
  4092. }
  4093. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4094. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4095. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4096. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4097. if (current_link_up &&
  4098. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4099. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4100. else
  4101. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4102. }
  4103. /* ??? Without this setting Netgear GA302T PHY does not
  4104. * ??? send/receive packets...
  4105. */
  4106. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4107. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4108. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4109. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4110. udelay(80);
  4111. }
  4112. tw32_f(MAC_MODE, tp->mac_mode);
  4113. udelay(40);
  4114. tg3_phy_eee_adjust(tp, current_link_up);
  4115. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4116. /* Polled via timer. */
  4117. tw32_f(MAC_EVENT, 0);
  4118. } else {
  4119. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4120. }
  4121. udelay(40);
  4122. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4123. current_link_up &&
  4124. tp->link_config.active_speed == SPEED_1000 &&
  4125. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4126. udelay(120);
  4127. tw32_f(MAC_STATUS,
  4128. (MAC_STATUS_SYNC_CHANGED |
  4129. MAC_STATUS_CFG_CHANGED));
  4130. udelay(40);
  4131. tg3_write_mem(tp,
  4132. NIC_SRAM_FIRMWARE_MBOX,
  4133. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4134. }
  4135. /* Prevent send BD corruption. */
  4136. if (tg3_flag(tp, CLKREQ_BUG)) {
  4137. if (tp->link_config.active_speed == SPEED_100 ||
  4138. tp->link_config.active_speed == SPEED_10)
  4139. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4140. PCI_EXP_LNKCTL_CLKREQ_EN);
  4141. else
  4142. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4143. PCI_EXP_LNKCTL_CLKREQ_EN);
  4144. }
  4145. tg3_test_and_report_link_chg(tp, current_link_up);
  4146. return 0;
  4147. }
  4148. struct tg3_fiber_aneginfo {
  4149. int state;
  4150. #define ANEG_STATE_UNKNOWN 0
  4151. #define ANEG_STATE_AN_ENABLE 1
  4152. #define ANEG_STATE_RESTART_INIT 2
  4153. #define ANEG_STATE_RESTART 3
  4154. #define ANEG_STATE_DISABLE_LINK_OK 4
  4155. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4156. #define ANEG_STATE_ABILITY_DETECT 6
  4157. #define ANEG_STATE_ACK_DETECT_INIT 7
  4158. #define ANEG_STATE_ACK_DETECT 8
  4159. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4160. #define ANEG_STATE_COMPLETE_ACK 10
  4161. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4162. #define ANEG_STATE_IDLE_DETECT 12
  4163. #define ANEG_STATE_LINK_OK 13
  4164. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4165. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4166. u32 flags;
  4167. #define MR_AN_ENABLE 0x00000001
  4168. #define MR_RESTART_AN 0x00000002
  4169. #define MR_AN_COMPLETE 0x00000004
  4170. #define MR_PAGE_RX 0x00000008
  4171. #define MR_NP_LOADED 0x00000010
  4172. #define MR_TOGGLE_TX 0x00000020
  4173. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4174. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4175. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4176. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4177. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4178. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4179. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4180. #define MR_TOGGLE_RX 0x00002000
  4181. #define MR_NP_RX 0x00004000
  4182. #define MR_LINK_OK 0x80000000
  4183. unsigned long link_time, cur_time;
  4184. u32 ability_match_cfg;
  4185. int ability_match_count;
  4186. char ability_match, idle_match, ack_match;
  4187. u32 txconfig, rxconfig;
  4188. #define ANEG_CFG_NP 0x00000080
  4189. #define ANEG_CFG_ACK 0x00000040
  4190. #define ANEG_CFG_RF2 0x00000020
  4191. #define ANEG_CFG_RF1 0x00000010
  4192. #define ANEG_CFG_PS2 0x00000001
  4193. #define ANEG_CFG_PS1 0x00008000
  4194. #define ANEG_CFG_HD 0x00004000
  4195. #define ANEG_CFG_FD 0x00002000
  4196. #define ANEG_CFG_INVAL 0x00001f06
  4197. };
  4198. #define ANEG_OK 0
  4199. #define ANEG_DONE 1
  4200. #define ANEG_TIMER_ENAB 2
  4201. #define ANEG_FAILED -1
  4202. #define ANEG_STATE_SETTLE_TIME 10000
  4203. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4204. struct tg3_fiber_aneginfo *ap)
  4205. {
  4206. u16 flowctrl;
  4207. unsigned long delta;
  4208. u32 rx_cfg_reg;
  4209. int ret;
  4210. if (ap->state == ANEG_STATE_UNKNOWN) {
  4211. ap->rxconfig = 0;
  4212. ap->link_time = 0;
  4213. ap->cur_time = 0;
  4214. ap->ability_match_cfg = 0;
  4215. ap->ability_match_count = 0;
  4216. ap->ability_match = 0;
  4217. ap->idle_match = 0;
  4218. ap->ack_match = 0;
  4219. }
  4220. ap->cur_time++;
  4221. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4222. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4223. if (rx_cfg_reg != ap->ability_match_cfg) {
  4224. ap->ability_match_cfg = rx_cfg_reg;
  4225. ap->ability_match = 0;
  4226. ap->ability_match_count = 0;
  4227. } else {
  4228. if (++ap->ability_match_count > 1) {
  4229. ap->ability_match = 1;
  4230. ap->ability_match_cfg = rx_cfg_reg;
  4231. }
  4232. }
  4233. if (rx_cfg_reg & ANEG_CFG_ACK)
  4234. ap->ack_match = 1;
  4235. else
  4236. ap->ack_match = 0;
  4237. ap->idle_match = 0;
  4238. } else {
  4239. ap->idle_match = 1;
  4240. ap->ability_match_cfg = 0;
  4241. ap->ability_match_count = 0;
  4242. ap->ability_match = 0;
  4243. ap->ack_match = 0;
  4244. rx_cfg_reg = 0;
  4245. }
  4246. ap->rxconfig = rx_cfg_reg;
  4247. ret = ANEG_OK;
  4248. switch (ap->state) {
  4249. case ANEG_STATE_UNKNOWN:
  4250. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4251. ap->state = ANEG_STATE_AN_ENABLE;
  4252. /* fallthru */
  4253. case ANEG_STATE_AN_ENABLE:
  4254. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4255. if (ap->flags & MR_AN_ENABLE) {
  4256. ap->link_time = 0;
  4257. ap->cur_time = 0;
  4258. ap->ability_match_cfg = 0;
  4259. ap->ability_match_count = 0;
  4260. ap->ability_match = 0;
  4261. ap->idle_match = 0;
  4262. ap->ack_match = 0;
  4263. ap->state = ANEG_STATE_RESTART_INIT;
  4264. } else {
  4265. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4266. }
  4267. break;
  4268. case ANEG_STATE_RESTART_INIT:
  4269. ap->link_time = ap->cur_time;
  4270. ap->flags &= ~(MR_NP_LOADED);
  4271. ap->txconfig = 0;
  4272. tw32(MAC_TX_AUTO_NEG, 0);
  4273. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4274. tw32_f(MAC_MODE, tp->mac_mode);
  4275. udelay(40);
  4276. ret = ANEG_TIMER_ENAB;
  4277. ap->state = ANEG_STATE_RESTART;
  4278. /* fallthru */
  4279. case ANEG_STATE_RESTART:
  4280. delta = ap->cur_time - ap->link_time;
  4281. if (delta > ANEG_STATE_SETTLE_TIME)
  4282. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4283. else
  4284. ret = ANEG_TIMER_ENAB;
  4285. break;
  4286. case ANEG_STATE_DISABLE_LINK_OK:
  4287. ret = ANEG_DONE;
  4288. break;
  4289. case ANEG_STATE_ABILITY_DETECT_INIT:
  4290. ap->flags &= ~(MR_TOGGLE_TX);
  4291. ap->txconfig = ANEG_CFG_FD;
  4292. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4293. if (flowctrl & ADVERTISE_1000XPAUSE)
  4294. ap->txconfig |= ANEG_CFG_PS1;
  4295. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4296. ap->txconfig |= ANEG_CFG_PS2;
  4297. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4298. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4299. tw32_f(MAC_MODE, tp->mac_mode);
  4300. udelay(40);
  4301. ap->state = ANEG_STATE_ABILITY_DETECT;
  4302. break;
  4303. case ANEG_STATE_ABILITY_DETECT:
  4304. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4305. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4306. break;
  4307. case ANEG_STATE_ACK_DETECT_INIT:
  4308. ap->txconfig |= ANEG_CFG_ACK;
  4309. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4310. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4311. tw32_f(MAC_MODE, tp->mac_mode);
  4312. udelay(40);
  4313. ap->state = ANEG_STATE_ACK_DETECT;
  4314. /* fallthru */
  4315. case ANEG_STATE_ACK_DETECT:
  4316. if (ap->ack_match != 0) {
  4317. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4318. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4319. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4320. } else {
  4321. ap->state = ANEG_STATE_AN_ENABLE;
  4322. }
  4323. } else if (ap->ability_match != 0 &&
  4324. ap->rxconfig == 0) {
  4325. ap->state = ANEG_STATE_AN_ENABLE;
  4326. }
  4327. break;
  4328. case ANEG_STATE_COMPLETE_ACK_INIT:
  4329. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4330. ret = ANEG_FAILED;
  4331. break;
  4332. }
  4333. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4334. MR_LP_ADV_HALF_DUPLEX |
  4335. MR_LP_ADV_SYM_PAUSE |
  4336. MR_LP_ADV_ASYM_PAUSE |
  4337. MR_LP_ADV_REMOTE_FAULT1 |
  4338. MR_LP_ADV_REMOTE_FAULT2 |
  4339. MR_LP_ADV_NEXT_PAGE |
  4340. MR_TOGGLE_RX |
  4341. MR_NP_RX);
  4342. if (ap->rxconfig & ANEG_CFG_FD)
  4343. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4344. if (ap->rxconfig & ANEG_CFG_HD)
  4345. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4346. if (ap->rxconfig & ANEG_CFG_PS1)
  4347. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4348. if (ap->rxconfig & ANEG_CFG_PS2)
  4349. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4350. if (ap->rxconfig & ANEG_CFG_RF1)
  4351. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4352. if (ap->rxconfig & ANEG_CFG_RF2)
  4353. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4354. if (ap->rxconfig & ANEG_CFG_NP)
  4355. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4356. ap->link_time = ap->cur_time;
  4357. ap->flags ^= (MR_TOGGLE_TX);
  4358. if (ap->rxconfig & 0x0008)
  4359. ap->flags |= MR_TOGGLE_RX;
  4360. if (ap->rxconfig & ANEG_CFG_NP)
  4361. ap->flags |= MR_NP_RX;
  4362. ap->flags |= MR_PAGE_RX;
  4363. ap->state = ANEG_STATE_COMPLETE_ACK;
  4364. ret = ANEG_TIMER_ENAB;
  4365. break;
  4366. case ANEG_STATE_COMPLETE_ACK:
  4367. if (ap->ability_match != 0 &&
  4368. ap->rxconfig == 0) {
  4369. ap->state = ANEG_STATE_AN_ENABLE;
  4370. break;
  4371. }
  4372. delta = ap->cur_time - ap->link_time;
  4373. if (delta > ANEG_STATE_SETTLE_TIME) {
  4374. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4375. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4376. } else {
  4377. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4378. !(ap->flags & MR_NP_RX)) {
  4379. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4380. } else {
  4381. ret = ANEG_FAILED;
  4382. }
  4383. }
  4384. }
  4385. break;
  4386. case ANEG_STATE_IDLE_DETECT_INIT:
  4387. ap->link_time = ap->cur_time;
  4388. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4389. tw32_f(MAC_MODE, tp->mac_mode);
  4390. udelay(40);
  4391. ap->state = ANEG_STATE_IDLE_DETECT;
  4392. ret = ANEG_TIMER_ENAB;
  4393. break;
  4394. case ANEG_STATE_IDLE_DETECT:
  4395. if (ap->ability_match != 0 &&
  4396. ap->rxconfig == 0) {
  4397. ap->state = ANEG_STATE_AN_ENABLE;
  4398. break;
  4399. }
  4400. delta = ap->cur_time - ap->link_time;
  4401. if (delta > ANEG_STATE_SETTLE_TIME) {
  4402. /* XXX another gem from the Broadcom driver :( */
  4403. ap->state = ANEG_STATE_LINK_OK;
  4404. }
  4405. break;
  4406. case ANEG_STATE_LINK_OK:
  4407. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4408. ret = ANEG_DONE;
  4409. break;
  4410. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4411. /* ??? unimplemented */
  4412. break;
  4413. case ANEG_STATE_NEXT_PAGE_WAIT:
  4414. /* ??? unimplemented */
  4415. break;
  4416. default:
  4417. ret = ANEG_FAILED;
  4418. break;
  4419. }
  4420. return ret;
  4421. }
  4422. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4423. {
  4424. int res = 0;
  4425. struct tg3_fiber_aneginfo aninfo;
  4426. int status = ANEG_FAILED;
  4427. unsigned int tick;
  4428. u32 tmp;
  4429. tw32_f(MAC_TX_AUTO_NEG, 0);
  4430. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4431. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4432. udelay(40);
  4433. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4434. udelay(40);
  4435. memset(&aninfo, 0, sizeof(aninfo));
  4436. aninfo.flags |= MR_AN_ENABLE;
  4437. aninfo.state = ANEG_STATE_UNKNOWN;
  4438. aninfo.cur_time = 0;
  4439. tick = 0;
  4440. while (++tick < 195000) {
  4441. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4442. if (status == ANEG_DONE || status == ANEG_FAILED)
  4443. break;
  4444. udelay(1);
  4445. }
  4446. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4447. tw32_f(MAC_MODE, tp->mac_mode);
  4448. udelay(40);
  4449. *txflags = aninfo.txconfig;
  4450. *rxflags = aninfo.flags;
  4451. if (status == ANEG_DONE &&
  4452. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4453. MR_LP_ADV_FULL_DUPLEX)))
  4454. res = 1;
  4455. return res;
  4456. }
  4457. static void tg3_init_bcm8002(struct tg3 *tp)
  4458. {
  4459. u32 mac_status = tr32(MAC_STATUS);
  4460. int i;
  4461. /* Reset when initting first time or we have a link. */
  4462. if (tg3_flag(tp, INIT_COMPLETE) &&
  4463. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4464. return;
  4465. /* Set PLL lock range. */
  4466. tg3_writephy(tp, 0x16, 0x8007);
  4467. /* SW reset */
  4468. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4469. /* Wait for reset to complete. */
  4470. /* XXX schedule_timeout() ... */
  4471. for (i = 0; i < 500; i++)
  4472. udelay(10);
  4473. /* Config mode; select PMA/Ch 1 regs. */
  4474. tg3_writephy(tp, 0x10, 0x8411);
  4475. /* Enable auto-lock and comdet, select txclk for tx. */
  4476. tg3_writephy(tp, 0x11, 0x0a10);
  4477. tg3_writephy(tp, 0x18, 0x00a0);
  4478. tg3_writephy(tp, 0x16, 0x41ff);
  4479. /* Assert and deassert POR. */
  4480. tg3_writephy(tp, 0x13, 0x0400);
  4481. udelay(40);
  4482. tg3_writephy(tp, 0x13, 0x0000);
  4483. tg3_writephy(tp, 0x11, 0x0a50);
  4484. udelay(40);
  4485. tg3_writephy(tp, 0x11, 0x0a10);
  4486. /* Wait for signal to stabilize */
  4487. /* XXX schedule_timeout() ... */
  4488. for (i = 0; i < 15000; i++)
  4489. udelay(10);
  4490. /* Deselect the channel register so we can read the PHYID
  4491. * later.
  4492. */
  4493. tg3_writephy(tp, 0x10, 0x8011);
  4494. }
  4495. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4496. {
  4497. u16 flowctrl;
  4498. bool current_link_up;
  4499. u32 sg_dig_ctrl, sg_dig_status;
  4500. u32 serdes_cfg, expected_sg_dig_ctrl;
  4501. int workaround, port_a;
  4502. serdes_cfg = 0;
  4503. expected_sg_dig_ctrl = 0;
  4504. workaround = 0;
  4505. port_a = 1;
  4506. current_link_up = false;
  4507. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4508. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4509. workaround = 1;
  4510. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4511. port_a = 0;
  4512. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4513. /* preserve bits 20-23 for voltage regulator */
  4514. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4515. }
  4516. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4517. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4518. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4519. if (workaround) {
  4520. u32 val = serdes_cfg;
  4521. if (port_a)
  4522. val |= 0xc010000;
  4523. else
  4524. val |= 0x4010000;
  4525. tw32_f(MAC_SERDES_CFG, val);
  4526. }
  4527. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4528. }
  4529. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4530. tg3_setup_flow_control(tp, 0, 0);
  4531. current_link_up = true;
  4532. }
  4533. goto out;
  4534. }
  4535. /* Want auto-negotiation. */
  4536. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4537. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4538. if (flowctrl & ADVERTISE_1000XPAUSE)
  4539. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4540. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4541. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4542. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4543. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4544. tp->serdes_counter &&
  4545. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4546. MAC_STATUS_RCVD_CFG)) ==
  4547. MAC_STATUS_PCS_SYNCED)) {
  4548. tp->serdes_counter--;
  4549. current_link_up = true;
  4550. goto out;
  4551. }
  4552. restart_autoneg:
  4553. if (workaround)
  4554. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4555. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4556. udelay(5);
  4557. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4558. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4559. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4560. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4561. MAC_STATUS_SIGNAL_DET)) {
  4562. sg_dig_status = tr32(SG_DIG_STATUS);
  4563. mac_status = tr32(MAC_STATUS);
  4564. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4565. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4566. u32 local_adv = 0, remote_adv = 0;
  4567. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4568. local_adv |= ADVERTISE_1000XPAUSE;
  4569. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4570. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4571. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4572. remote_adv |= LPA_1000XPAUSE;
  4573. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4574. remote_adv |= LPA_1000XPAUSE_ASYM;
  4575. tp->link_config.rmt_adv =
  4576. mii_adv_to_ethtool_adv_x(remote_adv);
  4577. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4578. current_link_up = true;
  4579. tp->serdes_counter = 0;
  4580. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4581. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4582. if (tp->serdes_counter)
  4583. tp->serdes_counter--;
  4584. else {
  4585. if (workaround) {
  4586. u32 val = serdes_cfg;
  4587. if (port_a)
  4588. val |= 0xc010000;
  4589. else
  4590. val |= 0x4010000;
  4591. tw32_f(MAC_SERDES_CFG, val);
  4592. }
  4593. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4594. udelay(40);
  4595. /* Link parallel detection - link is up */
  4596. /* only if we have PCS_SYNC and not */
  4597. /* receiving config code words */
  4598. mac_status = tr32(MAC_STATUS);
  4599. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4600. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4601. tg3_setup_flow_control(tp, 0, 0);
  4602. current_link_up = true;
  4603. tp->phy_flags |=
  4604. TG3_PHYFLG_PARALLEL_DETECT;
  4605. tp->serdes_counter =
  4606. SERDES_PARALLEL_DET_TIMEOUT;
  4607. } else
  4608. goto restart_autoneg;
  4609. }
  4610. }
  4611. } else {
  4612. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4613. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4614. }
  4615. out:
  4616. return current_link_up;
  4617. }
  4618. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4619. {
  4620. bool current_link_up = false;
  4621. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4622. goto out;
  4623. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4624. u32 txflags, rxflags;
  4625. int i;
  4626. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4627. u32 local_adv = 0, remote_adv = 0;
  4628. if (txflags & ANEG_CFG_PS1)
  4629. local_adv |= ADVERTISE_1000XPAUSE;
  4630. if (txflags & ANEG_CFG_PS2)
  4631. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4632. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4633. remote_adv |= LPA_1000XPAUSE;
  4634. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4635. remote_adv |= LPA_1000XPAUSE_ASYM;
  4636. tp->link_config.rmt_adv =
  4637. mii_adv_to_ethtool_adv_x(remote_adv);
  4638. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4639. current_link_up = true;
  4640. }
  4641. for (i = 0; i < 30; i++) {
  4642. udelay(20);
  4643. tw32_f(MAC_STATUS,
  4644. (MAC_STATUS_SYNC_CHANGED |
  4645. MAC_STATUS_CFG_CHANGED));
  4646. udelay(40);
  4647. if ((tr32(MAC_STATUS) &
  4648. (MAC_STATUS_SYNC_CHANGED |
  4649. MAC_STATUS_CFG_CHANGED)) == 0)
  4650. break;
  4651. }
  4652. mac_status = tr32(MAC_STATUS);
  4653. if (!current_link_up &&
  4654. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4655. !(mac_status & MAC_STATUS_RCVD_CFG))
  4656. current_link_up = true;
  4657. } else {
  4658. tg3_setup_flow_control(tp, 0, 0);
  4659. /* Forcing 1000FD link up. */
  4660. current_link_up = true;
  4661. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4662. udelay(40);
  4663. tw32_f(MAC_MODE, tp->mac_mode);
  4664. udelay(40);
  4665. }
  4666. out:
  4667. return current_link_up;
  4668. }
  4669. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4670. {
  4671. u32 orig_pause_cfg;
  4672. u16 orig_active_speed;
  4673. u8 orig_active_duplex;
  4674. u32 mac_status;
  4675. bool current_link_up;
  4676. int i;
  4677. orig_pause_cfg = tp->link_config.active_flowctrl;
  4678. orig_active_speed = tp->link_config.active_speed;
  4679. orig_active_duplex = tp->link_config.active_duplex;
  4680. if (!tg3_flag(tp, HW_AUTONEG) &&
  4681. tp->link_up &&
  4682. tg3_flag(tp, INIT_COMPLETE)) {
  4683. mac_status = tr32(MAC_STATUS);
  4684. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4685. MAC_STATUS_SIGNAL_DET |
  4686. MAC_STATUS_CFG_CHANGED |
  4687. MAC_STATUS_RCVD_CFG);
  4688. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4689. MAC_STATUS_SIGNAL_DET)) {
  4690. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4691. MAC_STATUS_CFG_CHANGED));
  4692. return 0;
  4693. }
  4694. }
  4695. tw32_f(MAC_TX_AUTO_NEG, 0);
  4696. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4697. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4698. tw32_f(MAC_MODE, tp->mac_mode);
  4699. udelay(40);
  4700. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4701. tg3_init_bcm8002(tp);
  4702. /* Enable link change event even when serdes polling. */
  4703. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4704. udelay(40);
  4705. current_link_up = false;
  4706. tp->link_config.rmt_adv = 0;
  4707. mac_status = tr32(MAC_STATUS);
  4708. if (tg3_flag(tp, HW_AUTONEG))
  4709. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4710. else
  4711. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4712. tp->napi[0].hw_status->status =
  4713. (SD_STATUS_UPDATED |
  4714. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4715. for (i = 0; i < 100; i++) {
  4716. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4717. MAC_STATUS_CFG_CHANGED));
  4718. udelay(5);
  4719. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4720. MAC_STATUS_CFG_CHANGED |
  4721. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4722. break;
  4723. }
  4724. mac_status = tr32(MAC_STATUS);
  4725. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4726. current_link_up = false;
  4727. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4728. tp->serdes_counter == 0) {
  4729. tw32_f(MAC_MODE, (tp->mac_mode |
  4730. MAC_MODE_SEND_CONFIGS));
  4731. udelay(1);
  4732. tw32_f(MAC_MODE, tp->mac_mode);
  4733. }
  4734. }
  4735. if (current_link_up) {
  4736. tp->link_config.active_speed = SPEED_1000;
  4737. tp->link_config.active_duplex = DUPLEX_FULL;
  4738. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4739. LED_CTRL_LNKLED_OVERRIDE |
  4740. LED_CTRL_1000MBPS_ON));
  4741. } else {
  4742. tp->link_config.active_speed = SPEED_UNKNOWN;
  4743. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4744. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4745. LED_CTRL_LNKLED_OVERRIDE |
  4746. LED_CTRL_TRAFFIC_OVERRIDE));
  4747. }
  4748. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4749. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4750. if (orig_pause_cfg != now_pause_cfg ||
  4751. orig_active_speed != tp->link_config.active_speed ||
  4752. orig_active_duplex != tp->link_config.active_duplex)
  4753. tg3_link_report(tp);
  4754. }
  4755. return 0;
  4756. }
  4757. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4758. {
  4759. int err = 0;
  4760. u32 bmsr, bmcr;
  4761. u16 current_speed = SPEED_UNKNOWN;
  4762. u8 current_duplex = DUPLEX_UNKNOWN;
  4763. bool current_link_up = false;
  4764. u32 local_adv, remote_adv, sgsr;
  4765. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4766. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4767. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4768. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4769. if (force_reset)
  4770. tg3_phy_reset(tp);
  4771. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4772. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4773. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4774. } else {
  4775. current_link_up = true;
  4776. if (sgsr & SERDES_TG3_SPEED_1000) {
  4777. current_speed = SPEED_1000;
  4778. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4779. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4780. current_speed = SPEED_100;
  4781. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4782. } else {
  4783. current_speed = SPEED_10;
  4784. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4785. }
  4786. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4787. current_duplex = DUPLEX_FULL;
  4788. else
  4789. current_duplex = DUPLEX_HALF;
  4790. }
  4791. tw32_f(MAC_MODE, tp->mac_mode);
  4792. udelay(40);
  4793. tg3_clear_mac_status(tp);
  4794. goto fiber_setup_done;
  4795. }
  4796. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4797. tw32_f(MAC_MODE, tp->mac_mode);
  4798. udelay(40);
  4799. tg3_clear_mac_status(tp);
  4800. if (force_reset)
  4801. tg3_phy_reset(tp);
  4802. tp->link_config.rmt_adv = 0;
  4803. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4804. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4805. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4806. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4807. bmsr |= BMSR_LSTATUS;
  4808. else
  4809. bmsr &= ~BMSR_LSTATUS;
  4810. }
  4811. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4812. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4813. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4814. /* do nothing, just check for link up at the end */
  4815. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4816. u32 adv, newadv;
  4817. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4818. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4819. ADVERTISE_1000XPAUSE |
  4820. ADVERTISE_1000XPSE_ASYM |
  4821. ADVERTISE_SLCT);
  4822. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4823. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4824. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4825. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4826. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4827. tg3_writephy(tp, MII_BMCR, bmcr);
  4828. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4829. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4830. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4831. return err;
  4832. }
  4833. } else {
  4834. u32 new_bmcr;
  4835. bmcr &= ~BMCR_SPEED1000;
  4836. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4837. if (tp->link_config.duplex == DUPLEX_FULL)
  4838. new_bmcr |= BMCR_FULLDPLX;
  4839. if (new_bmcr != bmcr) {
  4840. /* BMCR_SPEED1000 is a reserved bit that needs
  4841. * to be set on write.
  4842. */
  4843. new_bmcr |= BMCR_SPEED1000;
  4844. /* Force a linkdown */
  4845. if (tp->link_up) {
  4846. u32 adv;
  4847. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4848. adv &= ~(ADVERTISE_1000XFULL |
  4849. ADVERTISE_1000XHALF |
  4850. ADVERTISE_SLCT);
  4851. tg3_writephy(tp, MII_ADVERTISE, adv);
  4852. tg3_writephy(tp, MII_BMCR, bmcr |
  4853. BMCR_ANRESTART |
  4854. BMCR_ANENABLE);
  4855. udelay(10);
  4856. tg3_carrier_off(tp);
  4857. }
  4858. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4859. bmcr = new_bmcr;
  4860. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4861. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4862. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4863. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4864. bmsr |= BMSR_LSTATUS;
  4865. else
  4866. bmsr &= ~BMSR_LSTATUS;
  4867. }
  4868. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4869. }
  4870. }
  4871. if (bmsr & BMSR_LSTATUS) {
  4872. current_speed = SPEED_1000;
  4873. current_link_up = true;
  4874. if (bmcr & BMCR_FULLDPLX)
  4875. current_duplex = DUPLEX_FULL;
  4876. else
  4877. current_duplex = DUPLEX_HALF;
  4878. local_adv = 0;
  4879. remote_adv = 0;
  4880. if (bmcr & BMCR_ANENABLE) {
  4881. u32 common;
  4882. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4883. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4884. common = local_adv & remote_adv;
  4885. if (common & (ADVERTISE_1000XHALF |
  4886. ADVERTISE_1000XFULL)) {
  4887. if (common & ADVERTISE_1000XFULL)
  4888. current_duplex = DUPLEX_FULL;
  4889. else
  4890. current_duplex = DUPLEX_HALF;
  4891. tp->link_config.rmt_adv =
  4892. mii_adv_to_ethtool_adv_x(remote_adv);
  4893. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4894. /* Link is up via parallel detect */
  4895. } else {
  4896. current_link_up = false;
  4897. }
  4898. }
  4899. }
  4900. fiber_setup_done:
  4901. if (current_link_up && current_duplex == DUPLEX_FULL)
  4902. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4903. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4904. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4905. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4906. tw32_f(MAC_MODE, tp->mac_mode);
  4907. udelay(40);
  4908. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4909. tp->link_config.active_speed = current_speed;
  4910. tp->link_config.active_duplex = current_duplex;
  4911. tg3_test_and_report_link_chg(tp, current_link_up);
  4912. return err;
  4913. }
  4914. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4915. {
  4916. if (tp->serdes_counter) {
  4917. /* Give autoneg time to complete. */
  4918. tp->serdes_counter--;
  4919. return;
  4920. }
  4921. if (!tp->link_up &&
  4922. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4923. u32 bmcr;
  4924. tg3_readphy(tp, MII_BMCR, &bmcr);
  4925. if (bmcr & BMCR_ANENABLE) {
  4926. u32 phy1, phy2;
  4927. /* Select shadow register 0x1f */
  4928. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4929. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4930. /* Select expansion interrupt status register */
  4931. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4932. MII_TG3_DSP_EXP1_INT_STAT);
  4933. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4934. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4935. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4936. /* We have signal detect and not receiving
  4937. * config code words, link is up by parallel
  4938. * detection.
  4939. */
  4940. bmcr &= ~BMCR_ANENABLE;
  4941. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4942. tg3_writephy(tp, MII_BMCR, bmcr);
  4943. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4944. }
  4945. }
  4946. } else if (tp->link_up &&
  4947. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4948. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4949. u32 phy2;
  4950. /* Select expansion interrupt status register */
  4951. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4952. MII_TG3_DSP_EXP1_INT_STAT);
  4953. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4954. if (phy2 & 0x20) {
  4955. u32 bmcr;
  4956. /* Config code words received, turn on autoneg. */
  4957. tg3_readphy(tp, MII_BMCR, &bmcr);
  4958. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4959. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4960. }
  4961. }
  4962. }
  4963. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4964. {
  4965. u32 val;
  4966. int err;
  4967. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4968. err = tg3_setup_fiber_phy(tp, force_reset);
  4969. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4970. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4971. else
  4972. err = tg3_setup_copper_phy(tp, force_reset);
  4973. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4974. u32 scale;
  4975. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4976. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4977. scale = 65;
  4978. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4979. scale = 6;
  4980. else
  4981. scale = 12;
  4982. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4983. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4984. tw32(GRC_MISC_CFG, val);
  4985. }
  4986. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4987. (6 << TX_LENGTHS_IPG_SHIFT);
  4988. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4989. tg3_asic_rev(tp) == ASIC_REV_5762)
  4990. val |= tr32(MAC_TX_LENGTHS) &
  4991. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4992. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4993. if (tp->link_config.active_speed == SPEED_1000 &&
  4994. tp->link_config.active_duplex == DUPLEX_HALF)
  4995. tw32(MAC_TX_LENGTHS, val |
  4996. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4997. else
  4998. tw32(MAC_TX_LENGTHS, val |
  4999. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5000. if (!tg3_flag(tp, 5705_PLUS)) {
  5001. if (tp->link_up) {
  5002. tw32(HOSTCC_STAT_COAL_TICKS,
  5003. tp->coal.stats_block_coalesce_usecs);
  5004. } else {
  5005. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  5006. }
  5007. }
  5008. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  5009. val = tr32(PCIE_PWR_MGMT_THRESH);
  5010. if (!tp->link_up)
  5011. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  5012. tp->pwrmgmt_thresh;
  5013. else
  5014. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  5015. tw32(PCIE_PWR_MGMT_THRESH, val);
  5016. }
  5017. return err;
  5018. }
  5019. /* tp->lock must be held */
  5020. static u64 tg3_refclk_read(struct tg3 *tp)
  5021. {
  5022. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5023. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5024. }
  5025. /* tp->lock must be held */
  5026. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5027. {
  5028. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5029. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5030. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5031. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5032. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5033. }
  5034. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5035. static inline void tg3_full_unlock(struct tg3 *tp);
  5036. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5037. {
  5038. struct tg3 *tp = netdev_priv(dev);
  5039. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5040. SOF_TIMESTAMPING_RX_SOFTWARE |
  5041. SOF_TIMESTAMPING_SOFTWARE;
  5042. if (tg3_flag(tp, PTP_CAPABLE)) {
  5043. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5044. SOF_TIMESTAMPING_RX_HARDWARE |
  5045. SOF_TIMESTAMPING_RAW_HARDWARE;
  5046. }
  5047. if (tp->ptp_clock)
  5048. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5049. else
  5050. info->phc_index = -1;
  5051. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5052. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5053. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5054. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5055. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5056. return 0;
  5057. }
  5058. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5059. {
  5060. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5061. bool neg_adj = false;
  5062. u32 correction = 0;
  5063. if (ppb < 0) {
  5064. neg_adj = true;
  5065. ppb = -ppb;
  5066. }
  5067. /* Frequency adjustment is performed using hardware with a 24 bit
  5068. * accumulator and a programmable correction value. On each clk, the
  5069. * correction value gets added to the accumulator and when it
  5070. * overflows, the time counter is incremented/decremented.
  5071. *
  5072. * So conversion from ppb to correction value is
  5073. * ppb * (1 << 24) / 1000000000
  5074. */
  5075. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5076. TG3_EAV_REF_CLK_CORRECT_MASK;
  5077. tg3_full_lock(tp, 0);
  5078. if (correction)
  5079. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5080. TG3_EAV_REF_CLK_CORRECT_EN |
  5081. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5082. else
  5083. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5084. tg3_full_unlock(tp);
  5085. return 0;
  5086. }
  5087. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5088. {
  5089. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5090. tg3_full_lock(tp, 0);
  5091. tp->ptp_adjust += delta;
  5092. tg3_full_unlock(tp);
  5093. return 0;
  5094. }
  5095. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  5096. {
  5097. u64 ns;
  5098. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5099. tg3_full_lock(tp, 0);
  5100. ns = tg3_refclk_read(tp);
  5101. ns += tp->ptp_adjust;
  5102. tg3_full_unlock(tp);
  5103. *ts = ns_to_timespec64(ns);
  5104. return 0;
  5105. }
  5106. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5107. const struct timespec64 *ts)
  5108. {
  5109. u64 ns;
  5110. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5111. ns = timespec64_to_ns(ts);
  5112. tg3_full_lock(tp, 0);
  5113. tg3_refclk_write(tp, ns);
  5114. tp->ptp_adjust = 0;
  5115. tg3_full_unlock(tp);
  5116. return 0;
  5117. }
  5118. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5119. struct ptp_clock_request *rq, int on)
  5120. {
  5121. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5122. u32 clock_ctl;
  5123. int rval = 0;
  5124. switch (rq->type) {
  5125. case PTP_CLK_REQ_PEROUT:
  5126. if (rq->perout.index != 0)
  5127. return -EINVAL;
  5128. tg3_full_lock(tp, 0);
  5129. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5130. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5131. if (on) {
  5132. u64 nsec;
  5133. nsec = rq->perout.start.sec * 1000000000ULL +
  5134. rq->perout.start.nsec;
  5135. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5136. netdev_warn(tp->dev,
  5137. "Device supports only a one-shot timesync output, period must be 0\n");
  5138. rval = -EINVAL;
  5139. goto err_out;
  5140. }
  5141. if (nsec & (1ULL << 63)) {
  5142. netdev_warn(tp->dev,
  5143. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5144. rval = -EINVAL;
  5145. goto err_out;
  5146. }
  5147. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5148. tw32(TG3_EAV_WATCHDOG0_MSB,
  5149. TG3_EAV_WATCHDOG0_EN |
  5150. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5151. tw32(TG3_EAV_REF_CLCK_CTL,
  5152. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5153. } else {
  5154. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5155. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5156. }
  5157. err_out:
  5158. tg3_full_unlock(tp);
  5159. return rval;
  5160. default:
  5161. break;
  5162. }
  5163. return -EOPNOTSUPP;
  5164. }
  5165. static const struct ptp_clock_info tg3_ptp_caps = {
  5166. .owner = THIS_MODULE,
  5167. .name = "tg3 clock",
  5168. .max_adj = 250000000,
  5169. .n_alarm = 0,
  5170. .n_ext_ts = 0,
  5171. .n_per_out = 1,
  5172. .n_pins = 0,
  5173. .pps = 0,
  5174. .adjfreq = tg3_ptp_adjfreq,
  5175. .adjtime = tg3_ptp_adjtime,
  5176. .gettime64 = tg3_ptp_gettime,
  5177. .settime64 = tg3_ptp_settime,
  5178. .enable = tg3_ptp_enable,
  5179. };
  5180. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5181. struct skb_shared_hwtstamps *timestamp)
  5182. {
  5183. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5184. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5185. tp->ptp_adjust);
  5186. }
  5187. /* tp->lock must be held */
  5188. static void tg3_ptp_init(struct tg3 *tp)
  5189. {
  5190. if (!tg3_flag(tp, PTP_CAPABLE))
  5191. return;
  5192. /* Initialize the hardware clock to the system time. */
  5193. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5194. tp->ptp_adjust = 0;
  5195. tp->ptp_info = tg3_ptp_caps;
  5196. }
  5197. /* tp->lock must be held */
  5198. static void tg3_ptp_resume(struct tg3 *tp)
  5199. {
  5200. if (!tg3_flag(tp, PTP_CAPABLE))
  5201. return;
  5202. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5203. tp->ptp_adjust = 0;
  5204. }
  5205. static void tg3_ptp_fini(struct tg3 *tp)
  5206. {
  5207. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5208. return;
  5209. ptp_clock_unregister(tp->ptp_clock);
  5210. tp->ptp_clock = NULL;
  5211. tp->ptp_adjust = 0;
  5212. }
  5213. static inline int tg3_irq_sync(struct tg3 *tp)
  5214. {
  5215. return tp->irq_sync;
  5216. }
  5217. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5218. {
  5219. int i;
  5220. dst = (u32 *)((u8 *)dst + off);
  5221. for (i = 0; i < len; i += sizeof(u32))
  5222. *dst++ = tr32(off + i);
  5223. }
  5224. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5225. {
  5226. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5227. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5228. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5229. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5230. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5231. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5232. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5233. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5234. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5235. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5236. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5237. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5238. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5239. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5240. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5241. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5242. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5243. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5244. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5245. if (tg3_flag(tp, SUPPORT_MSIX))
  5246. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5247. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5248. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5249. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5250. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5251. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5252. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5253. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5254. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5255. if (!tg3_flag(tp, 5705_PLUS)) {
  5256. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5257. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5258. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5259. }
  5260. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5261. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5262. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5263. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5264. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5265. if (tg3_flag(tp, NVRAM))
  5266. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5267. }
  5268. static void tg3_dump_state(struct tg3 *tp)
  5269. {
  5270. int i;
  5271. u32 *regs;
  5272. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5273. if (!regs)
  5274. return;
  5275. if (tg3_flag(tp, PCI_EXPRESS)) {
  5276. /* Read up to but not including private PCI registers */
  5277. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5278. regs[i / sizeof(u32)] = tr32(i);
  5279. } else
  5280. tg3_dump_legacy_regs(tp, regs);
  5281. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5282. if (!regs[i + 0] && !regs[i + 1] &&
  5283. !regs[i + 2] && !regs[i + 3])
  5284. continue;
  5285. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5286. i * 4,
  5287. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5288. }
  5289. kfree(regs);
  5290. for (i = 0; i < tp->irq_cnt; i++) {
  5291. struct tg3_napi *tnapi = &tp->napi[i];
  5292. /* SW status block */
  5293. netdev_err(tp->dev,
  5294. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5295. i,
  5296. tnapi->hw_status->status,
  5297. tnapi->hw_status->status_tag,
  5298. tnapi->hw_status->rx_jumbo_consumer,
  5299. tnapi->hw_status->rx_consumer,
  5300. tnapi->hw_status->rx_mini_consumer,
  5301. tnapi->hw_status->idx[0].rx_producer,
  5302. tnapi->hw_status->idx[0].tx_consumer);
  5303. netdev_err(tp->dev,
  5304. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5305. i,
  5306. tnapi->last_tag, tnapi->last_irq_tag,
  5307. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5308. tnapi->rx_rcb_ptr,
  5309. tnapi->prodring.rx_std_prod_idx,
  5310. tnapi->prodring.rx_std_cons_idx,
  5311. tnapi->prodring.rx_jmb_prod_idx,
  5312. tnapi->prodring.rx_jmb_cons_idx);
  5313. }
  5314. }
  5315. /* This is called whenever we suspect that the system chipset is re-
  5316. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5317. * is bogus tx completions. We try to recover by setting the
  5318. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5319. * in the workqueue.
  5320. */
  5321. static void tg3_tx_recover(struct tg3 *tp)
  5322. {
  5323. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5324. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5325. netdev_warn(tp->dev,
  5326. "The system may be re-ordering memory-mapped I/O "
  5327. "cycles to the network device, attempting to recover. "
  5328. "Please report the problem to the driver maintainer "
  5329. "and include system chipset information.\n");
  5330. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5331. }
  5332. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5333. {
  5334. /* Tell compiler to fetch tx indices from memory. */
  5335. barrier();
  5336. return tnapi->tx_pending -
  5337. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5338. }
  5339. /* Tigon3 never reports partial packet sends. So we do not
  5340. * need special logic to handle SKBs that have not had all
  5341. * of their frags sent yet, like SunGEM does.
  5342. */
  5343. static void tg3_tx(struct tg3_napi *tnapi)
  5344. {
  5345. struct tg3 *tp = tnapi->tp;
  5346. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5347. u32 sw_idx = tnapi->tx_cons;
  5348. struct netdev_queue *txq;
  5349. int index = tnapi - tp->napi;
  5350. unsigned int pkts_compl = 0, bytes_compl = 0;
  5351. if (tg3_flag(tp, ENABLE_TSS))
  5352. index--;
  5353. txq = netdev_get_tx_queue(tp->dev, index);
  5354. while (sw_idx != hw_idx) {
  5355. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5356. struct sk_buff *skb = ri->skb;
  5357. int i, tx_bug = 0;
  5358. if (unlikely(skb == NULL)) {
  5359. tg3_tx_recover(tp);
  5360. return;
  5361. }
  5362. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5363. struct skb_shared_hwtstamps timestamp;
  5364. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5365. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5366. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5367. skb_tstamp_tx(skb, &timestamp);
  5368. }
  5369. pci_unmap_single(tp->pdev,
  5370. dma_unmap_addr(ri, mapping),
  5371. skb_headlen(skb),
  5372. PCI_DMA_TODEVICE);
  5373. ri->skb = NULL;
  5374. while (ri->fragmented) {
  5375. ri->fragmented = false;
  5376. sw_idx = NEXT_TX(sw_idx);
  5377. ri = &tnapi->tx_buffers[sw_idx];
  5378. }
  5379. sw_idx = NEXT_TX(sw_idx);
  5380. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5381. ri = &tnapi->tx_buffers[sw_idx];
  5382. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5383. tx_bug = 1;
  5384. pci_unmap_page(tp->pdev,
  5385. dma_unmap_addr(ri, mapping),
  5386. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5387. PCI_DMA_TODEVICE);
  5388. while (ri->fragmented) {
  5389. ri->fragmented = false;
  5390. sw_idx = NEXT_TX(sw_idx);
  5391. ri = &tnapi->tx_buffers[sw_idx];
  5392. }
  5393. sw_idx = NEXT_TX(sw_idx);
  5394. }
  5395. pkts_compl++;
  5396. bytes_compl += skb->len;
  5397. dev_kfree_skb_any(skb);
  5398. if (unlikely(tx_bug)) {
  5399. tg3_tx_recover(tp);
  5400. return;
  5401. }
  5402. }
  5403. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5404. tnapi->tx_cons = sw_idx;
  5405. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5406. * before checking for netif_queue_stopped(). Without the
  5407. * memory barrier, there is a small possibility that tg3_start_xmit()
  5408. * will miss it and cause the queue to be stopped forever.
  5409. */
  5410. smp_mb();
  5411. if (unlikely(netif_tx_queue_stopped(txq) &&
  5412. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5413. __netif_tx_lock(txq, smp_processor_id());
  5414. if (netif_tx_queue_stopped(txq) &&
  5415. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5416. netif_tx_wake_queue(txq);
  5417. __netif_tx_unlock(txq);
  5418. }
  5419. }
  5420. static void tg3_frag_free(bool is_frag, void *data)
  5421. {
  5422. if (is_frag)
  5423. skb_free_frag(data);
  5424. else
  5425. kfree(data);
  5426. }
  5427. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5428. {
  5429. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5430. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5431. if (!ri->data)
  5432. return;
  5433. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5434. map_sz, PCI_DMA_FROMDEVICE);
  5435. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5436. ri->data = NULL;
  5437. }
  5438. /* Returns size of skb allocated or < 0 on error.
  5439. *
  5440. * We only need to fill in the address because the other members
  5441. * of the RX descriptor are invariant, see tg3_init_rings.
  5442. *
  5443. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5444. * posting buffers we only dirty the first cache line of the RX
  5445. * descriptor (containing the address). Whereas for the RX status
  5446. * buffers the cpu only reads the last cacheline of the RX descriptor
  5447. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5448. */
  5449. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5450. u32 opaque_key, u32 dest_idx_unmasked,
  5451. unsigned int *frag_size)
  5452. {
  5453. struct tg3_rx_buffer_desc *desc;
  5454. struct ring_info *map;
  5455. u8 *data;
  5456. dma_addr_t mapping;
  5457. int skb_size, data_size, dest_idx;
  5458. switch (opaque_key) {
  5459. case RXD_OPAQUE_RING_STD:
  5460. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5461. desc = &tpr->rx_std[dest_idx];
  5462. map = &tpr->rx_std_buffers[dest_idx];
  5463. data_size = tp->rx_pkt_map_sz;
  5464. break;
  5465. case RXD_OPAQUE_RING_JUMBO:
  5466. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5467. desc = &tpr->rx_jmb[dest_idx].std;
  5468. map = &tpr->rx_jmb_buffers[dest_idx];
  5469. data_size = TG3_RX_JMB_MAP_SZ;
  5470. break;
  5471. default:
  5472. return -EINVAL;
  5473. }
  5474. /* Do not overwrite any of the map or rp information
  5475. * until we are sure we can commit to a new buffer.
  5476. *
  5477. * Callers depend upon this behavior and assume that
  5478. * we leave everything unchanged if we fail.
  5479. */
  5480. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5481. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5482. if (skb_size <= PAGE_SIZE) {
  5483. data = netdev_alloc_frag(skb_size);
  5484. *frag_size = skb_size;
  5485. } else {
  5486. data = kmalloc(skb_size, GFP_ATOMIC);
  5487. *frag_size = 0;
  5488. }
  5489. if (!data)
  5490. return -ENOMEM;
  5491. mapping = pci_map_single(tp->pdev,
  5492. data + TG3_RX_OFFSET(tp),
  5493. data_size,
  5494. PCI_DMA_FROMDEVICE);
  5495. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5496. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5497. return -EIO;
  5498. }
  5499. map->data = data;
  5500. dma_unmap_addr_set(map, mapping, mapping);
  5501. desc->addr_hi = ((u64)mapping >> 32);
  5502. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5503. return data_size;
  5504. }
  5505. /* We only need to move over in the address because the other
  5506. * members of the RX descriptor are invariant. See notes above
  5507. * tg3_alloc_rx_data for full details.
  5508. */
  5509. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5510. struct tg3_rx_prodring_set *dpr,
  5511. u32 opaque_key, int src_idx,
  5512. u32 dest_idx_unmasked)
  5513. {
  5514. struct tg3 *tp = tnapi->tp;
  5515. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5516. struct ring_info *src_map, *dest_map;
  5517. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5518. int dest_idx;
  5519. switch (opaque_key) {
  5520. case RXD_OPAQUE_RING_STD:
  5521. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5522. dest_desc = &dpr->rx_std[dest_idx];
  5523. dest_map = &dpr->rx_std_buffers[dest_idx];
  5524. src_desc = &spr->rx_std[src_idx];
  5525. src_map = &spr->rx_std_buffers[src_idx];
  5526. break;
  5527. case RXD_OPAQUE_RING_JUMBO:
  5528. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5529. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5530. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5531. src_desc = &spr->rx_jmb[src_idx].std;
  5532. src_map = &spr->rx_jmb_buffers[src_idx];
  5533. break;
  5534. default:
  5535. return;
  5536. }
  5537. dest_map->data = src_map->data;
  5538. dma_unmap_addr_set(dest_map, mapping,
  5539. dma_unmap_addr(src_map, mapping));
  5540. dest_desc->addr_hi = src_desc->addr_hi;
  5541. dest_desc->addr_lo = src_desc->addr_lo;
  5542. /* Ensure that the update to the skb happens after the physical
  5543. * addresses have been transferred to the new BD location.
  5544. */
  5545. smp_wmb();
  5546. src_map->data = NULL;
  5547. }
  5548. /* The RX ring scheme is composed of multiple rings which post fresh
  5549. * buffers to the chip, and one special ring the chip uses to report
  5550. * status back to the host.
  5551. *
  5552. * The special ring reports the status of received packets to the
  5553. * host. The chip does not write into the original descriptor the
  5554. * RX buffer was obtained from. The chip simply takes the original
  5555. * descriptor as provided by the host, updates the status and length
  5556. * field, then writes this into the next status ring entry.
  5557. *
  5558. * Each ring the host uses to post buffers to the chip is described
  5559. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5560. * it is first placed into the on-chip ram. When the packet's length
  5561. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5562. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5563. * which is within the range of the new packet's length is chosen.
  5564. *
  5565. * The "separate ring for rx status" scheme may sound queer, but it makes
  5566. * sense from a cache coherency perspective. If only the host writes
  5567. * to the buffer post rings, and only the chip writes to the rx status
  5568. * rings, then cache lines never move beyond shared-modified state.
  5569. * If both the host and chip were to write into the same ring, cache line
  5570. * eviction could occur since both entities want it in an exclusive state.
  5571. */
  5572. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5573. {
  5574. struct tg3 *tp = tnapi->tp;
  5575. u32 work_mask, rx_std_posted = 0;
  5576. u32 std_prod_idx, jmb_prod_idx;
  5577. u32 sw_idx = tnapi->rx_rcb_ptr;
  5578. u16 hw_idx;
  5579. int received;
  5580. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5581. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5582. /*
  5583. * We need to order the read of hw_idx and the read of
  5584. * the opaque cookie.
  5585. */
  5586. rmb();
  5587. work_mask = 0;
  5588. received = 0;
  5589. std_prod_idx = tpr->rx_std_prod_idx;
  5590. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5591. while (sw_idx != hw_idx && budget > 0) {
  5592. struct ring_info *ri;
  5593. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5594. unsigned int len;
  5595. struct sk_buff *skb;
  5596. dma_addr_t dma_addr;
  5597. u32 opaque_key, desc_idx, *post_ptr;
  5598. u8 *data;
  5599. u64 tstamp = 0;
  5600. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5601. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5602. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5603. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5604. dma_addr = dma_unmap_addr(ri, mapping);
  5605. data = ri->data;
  5606. post_ptr = &std_prod_idx;
  5607. rx_std_posted++;
  5608. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5609. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5610. dma_addr = dma_unmap_addr(ri, mapping);
  5611. data = ri->data;
  5612. post_ptr = &jmb_prod_idx;
  5613. } else
  5614. goto next_pkt_nopost;
  5615. work_mask |= opaque_key;
  5616. if (desc->err_vlan & RXD_ERR_MASK) {
  5617. drop_it:
  5618. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5619. desc_idx, *post_ptr);
  5620. drop_it_no_recycle:
  5621. /* Other statistics kept track of by card. */
  5622. tp->rx_dropped++;
  5623. goto next_pkt;
  5624. }
  5625. prefetch(data + TG3_RX_OFFSET(tp));
  5626. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5627. ETH_FCS_LEN;
  5628. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5629. RXD_FLAG_PTPSTAT_PTPV1 ||
  5630. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5631. RXD_FLAG_PTPSTAT_PTPV2) {
  5632. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5633. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5634. }
  5635. if (len > TG3_RX_COPY_THRESH(tp)) {
  5636. int skb_size;
  5637. unsigned int frag_size;
  5638. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5639. *post_ptr, &frag_size);
  5640. if (skb_size < 0)
  5641. goto drop_it;
  5642. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5643. PCI_DMA_FROMDEVICE);
  5644. /* Ensure that the update to the data happens
  5645. * after the usage of the old DMA mapping.
  5646. */
  5647. smp_wmb();
  5648. ri->data = NULL;
  5649. skb = build_skb(data, frag_size);
  5650. if (!skb) {
  5651. tg3_frag_free(frag_size != 0, data);
  5652. goto drop_it_no_recycle;
  5653. }
  5654. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5655. } else {
  5656. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5657. desc_idx, *post_ptr);
  5658. skb = netdev_alloc_skb(tp->dev,
  5659. len + TG3_RAW_IP_ALIGN);
  5660. if (skb == NULL)
  5661. goto drop_it_no_recycle;
  5662. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5663. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5664. memcpy(skb->data,
  5665. data + TG3_RX_OFFSET(tp),
  5666. len);
  5667. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5668. }
  5669. skb_put(skb, len);
  5670. if (tstamp)
  5671. tg3_hwclock_to_timestamp(tp, tstamp,
  5672. skb_hwtstamps(skb));
  5673. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5674. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5675. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5676. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5677. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5678. else
  5679. skb_checksum_none_assert(skb);
  5680. skb->protocol = eth_type_trans(skb, tp->dev);
  5681. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5682. skb->protocol != htons(ETH_P_8021Q) &&
  5683. skb->protocol != htons(ETH_P_8021AD)) {
  5684. dev_kfree_skb_any(skb);
  5685. goto drop_it_no_recycle;
  5686. }
  5687. if (desc->type_flags & RXD_FLAG_VLAN &&
  5688. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5689. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5690. desc->err_vlan & RXD_VLAN_MASK);
  5691. napi_gro_receive(&tnapi->napi, skb);
  5692. received++;
  5693. budget--;
  5694. next_pkt:
  5695. (*post_ptr)++;
  5696. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5697. tpr->rx_std_prod_idx = std_prod_idx &
  5698. tp->rx_std_ring_mask;
  5699. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5700. tpr->rx_std_prod_idx);
  5701. work_mask &= ~RXD_OPAQUE_RING_STD;
  5702. rx_std_posted = 0;
  5703. }
  5704. next_pkt_nopost:
  5705. sw_idx++;
  5706. sw_idx &= tp->rx_ret_ring_mask;
  5707. /* Refresh hw_idx to see if there is new work */
  5708. if (sw_idx == hw_idx) {
  5709. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5710. rmb();
  5711. }
  5712. }
  5713. /* ACK the status ring. */
  5714. tnapi->rx_rcb_ptr = sw_idx;
  5715. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5716. /* Refill RX ring(s). */
  5717. if (!tg3_flag(tp, ENABLE_RSS)) {
  5718. /* Sync BD data before updating mailbox */
  5719. wmb();
  5720. if (work_mask & RXD_OPAQUE_RING_STD) {
  5721. tpr->rx_std_prod_idx = std_prod_idx &
  5722. tp->rx_std_ring_mask;
  5723. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5724. tpr->rx_std_prod_idx);
  5725. }
  5726. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5727. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5728. tp->rx_jmb_ring_mask;
  5729. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5730. tpr->rx_jmb_prod_idx);
  5731. }
  5732. mmiowb();
  5733. } else if (work_mask) {
  5734. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5735. * updated before the producer indices can be updated.
  5736. */
  5737. smp_wmb();
  5738. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5739. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5740. if (tnapi != &tp->napi[1]) {
  5741. tp->rx_refill = true;
  5742. napi_schedule(&tp->napi[1].napi);
  5743. }
  5744. }
  5745. return received;
  5746. }
  5747. static void tg3_poll_link(struct tg3 *tp)
  5748. {
  5749. /* handle link change and other phy events */
  5750. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5751. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5752. if (sblk->status & SD_STATUS_LINK_CHG) {
  5753. sblk->status = SD_STATUS_UPDATED |
  5754. (sblk->status & ~SD_STATUS_LINK_CHG);
  5755. spin_lock(&tp->lock);
  5756. if (tg3_flag(tp, USE_PHYLIB)) {
  5757. tw32_f(MAC_STATUS,
  5758. (MAC_STATUS_SYNC_CHANGED |
  5759. MAC_STATUS_CFG_CHANGED |
  5760. MAC_STATUS_MI_COMPLETION |
  5761. MAC_STATUS_LNKSTATE_CHANGED));
  5762. udelay(40);
  5763. } else
  5764. tg3_setup_phy(tp, false);
  5765. spin_unlock(&tp->lock);
  5766. }
  5767. }
  5768. }
  5769. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5770. struct tg3_rx_prodring_set *dpr,
  5771. struct tg3_rx_prodring_set *spr)
  5772. {
  5773. u32 si, di, cpycnt, src_prod_idx;
  5774. int i, err = 0;
  5775. while (1) {
  5776. src_prod_idx = spr->rx_std_prod_idx;
  5777. /* Make sure updates to the rx_std_buffers[] entries and the
  5778. * standard producer index are seen in the correct order.
  5779. */
  5780. smp_rmb();
  5781. if (spr->rx_std_cons_idx == src_prod_idx)
  5782. break;
  5783. if (spr->rx_std_cons_idx < src_prod_idx)
  5784. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5785. else
  5786. cpycnt = tp->rx_std_ring_mask + 1 -
  5787. spr->rx_std_cons_idx;
  5788. cpycnt = min(cpycnt,
  5789. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5790. si = spr->rx_std_cons_idx;
  5791. di = dpr->rx_std_prod_idx;
  5792. for (i = di; i < di + cpycnt; i++) {
  5793. if (dpr->rx_std_buffers[i].data) {
  5794. cpycnt = i - di;
  5795. err = -ENOSPC;
  5796. break;
  5797. }
  5798. }
  5799. if (!cpycnt)
  5800. break;
  5801. /* Ensure that updates to the rx_std_buffers ring and the
  5802. * shadowed hardware producer ring from tg3_recycle_skb() are
  5803. * ordered correctly WRT the skb check above.
  5804. */
  5805. smp_rmb();
  5806. memcpy(&dpr->rx_std_buffers[di],
  5807. &spr->rx_std_buffers[si],
  5808. cpycnt * sizeof(struct ring_info));
  5809. for (i = 0; i < cpycnt; i++, di++, si++) {
  5810. struct tg3_rx_buffer_desc *sbd, *dbd;
  5811. sbd = &spr->rx_std[si];
  5812. dbd = &dpr->rx_std[di];
  5813. dbd->addr_hi = sbd->addr_hi;
  5814. dbd->addr_lo = sbd->addr_lo;
  5815. }
  5816. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5817. tp->rx_std_ring_mask;
  5818. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5819. tp->rx_std_ring_mask;
  5820. }
  5821. while (1) {
  5822. src_prod_idx = spr->rx_jmb_prod_idx;
  5823. /* Make sure updates to the rx_jmb_buffers[] entries and
  5824. * the jumbo producer index are seen in the correct order.
  5825. */
  5826. smp_rmb();
  5827. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5828. break;
  5829. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5830. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5831. else
  5832. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5833. spr->rx_jmb_cons_idx;
  5834. cpycnt = min(cpycnt,
  5835. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5836. si = spr->rx_jmb_cons_idx;
  5837. di = dpr->rx_jmb_prod_idx;
  5838. for (i = di; i < di + cpycnt; i++) {
  5839. if (dpr->rx_jmb_buffers[i].data) {
  5840. cpycnt = i - di;
  5841. err = -ENOSPC;
  5842. break;
  5843. }
  5844. }
  5845. if (!cpycnt)
  5846. break;
  5847. /* Ensure that updates to the rx_jmb_buffers ring and the
  5848. * shadowed hardware producer ring from tg3_recycle_skb() are
  5849. * ordered correctly WRT the skb check above.
  5850. */
  5851. smp_rmb();
  5852. memcpy(&dpr->rx_jmb_buffers[di],
  5853. &spr->rx_jmb_buffers[si],
  5854. cpycnt * sizeof(struct ring_info));
  5855. for (i = 0; i < cpycnt; i++, di++, si++) {
  5856. struct tg3_rx_buffer_desc *sbd, *dbd;
  5857. sbd = &spr->rx_jmb[si].std;
  5858. dbd = &dpr->rx_jmb[di].std;
  5859. dbd->addr_hi = sbd->addr_hi;
  5860. dbd->addr_lo = sbd->addr_lo;
  5861. }
  5862. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5863. tp->rx_jmb_ring_mask;
  5864. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5865. tp->rx_jmb_ring_mask;
  5866. }
  5867. return err;
  5868. }
  5869. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5870. {
  5871. struct tg3 *tp = tnapi->tp;
  5872. /* run TX completion thread */
  5873. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5874. tg3_tx(tnapi);
  5875. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5876. return work_done;
  5877. }
  5878. if (!tnapi->rx_rcb_prod_idx)
  5879. return work_done;
  5880. /* run RX thread, within the bounds set by NAPI.
  5881. * All RX "locking" is done by ensuring outside
  5882. * code synchronizes with tg3->napi.poll()
  5883. */
  5884. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5885. work_done += tg3_rx(tnapi, budget - work_done);
  5886. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5887. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5888. int i, err = 0;
  5889. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5890. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5891. tp->rx_refill = false;
  5892. for (i = 1; i <= tp->rxq_cnt; i++)
  5893. err |= tg3_rx_prodring_xfer(tp, dpr,
  5894. &tp->napi[i].prodring);
  5895. wmb();
  5896. if (std_prod_idx != dpr->rx_std_prod_idx)
  5897. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5898. dpr->rx_std_prod_idx);
  5899. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5900. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5901. dpr->rx_jmb_prod_idx);
  5902. mmiowb();
  5903. if (err)
  5904. tw32_f(HOSTCC_MODE, tp->coal_now);
  5905. }
  5906. return work_done;
  5907. }
  5908. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5909. {
  5910. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5911. schedule_work(&tp->reset_task);
  5912. }
  5913. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5914. {
  5915. cancel_work_sync(&tp->reset_task);
  5916. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5917. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5918. }
  5919. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5920. {
  5921. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5922. struct tg3 *tp = tnapi->tp;
  5923. int work_done = 0;
  5924. struct tg3_hw_status *sblk = tnapi->hw_status;
  5925. while (1) {
  5926. work_done = tg3_poll_work(tnapi, work_done, budget);
  5927. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5928. goto tx_recovery;
  5929. if (unlikely(work_done >= budget))
  5930. break;
  5931. /* tp->last_tag is used in tg3_int_reenable() below
  5932. * to tell the hw how much work has been processed,
  5933. * so we must read it before checking for more work.
  5934. */
  5935. tnapi->last_tag = sblk->status_tag;
  5936. tnapi->last_irq_tag = tnapi->last_tag;
  5937. rmb();
  5938. /* check for RX/TX work to do */
  5939. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5940. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5941. /* This test here is not race free, but will reduce
  5942. * the number of interrupts by looping again.
  5943. */
  5944. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5945. continue;
  5946. napi_complete_done(napi, work_done);
  5947. /* Reenable interrupts. */
  5948. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5949. /* This test here is synchronized by napi_schedule()
  5950. * and napi_complete() to close the race condition.
  5951. */
  5952. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5953. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5954. HOSTCC_MODE_ENABLE |
  5955. tnapi->coal_now);
  5956. }
  5957. mmiowb();
  5958. break;
  5959. }
  5960. }
  5961. return work_done;
  5962. tx_recovery:
  5963. /* work_done is guaranteed to be less than budget. */
  5964. napi_complete(napi);
  5965. tg3_reset_task_schedule(tp);
  5966. return work_done;
  5967. }
  5968. static void tg3_process_error(struct tg3 *tp)
  5969. {
  5970. u32 val;
  5971. bool real_error = false;
  5972. if (tg3_flag(tp, ERROR_PROCESSED))
  5973. return;
  5974. /* Check Flow Attention register */
  5975. val = tr32(HOSTCC_FLOW_ATTN);
  5976. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5977. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5978. real_error = true;
  5979. }
  5980. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5981. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5982. real_error = true;
  5983. }
  5984. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5985. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5986. real_error = true;
  5987. }
  5988. if (!real_error)
  5989. return;
  5990. tg3_dump_state(tp);
  5991. tg3_flag_set(tp, ERROR_PROCESSED);
  5992. tg3_reset_task_schedule(tp);
  5993. }
  5994. static int tg3_poll(struct napi_struct *napi, int budget)
  5995. {
  5996. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5997. struct tg3 *tp = tnapi->tp;
  5998. int work_done = 0;
  5999. struct tg3_hw_status *sblk = tnapi->hw_status;
  6000. while (1) {
  6001. if (sblk->status & SD_STATUS_ERROR)
  6002. tg3_process_error(tp);
  6003. tg3_poll_link(tp);
  6004. work_done = tg3_poll_work(tnapi, work_done, budget);
  6005. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  6006. goto tx_recovery;
  6007. if (unlikely(work_done >= budget))
  6008. break;
  6009. if (tg3_flag(tp, TAGGED_STATUS)) {
  6010. /* tp->last_tag is used in tg3_int_reenable() below
  6011. * to tell the hw how much work has been processed,
  6012. * so we must read it before checking for more work.
  6013. */
  6014. tnapi->last_tag = sblk->status_tag;
  6015. tnapi->last_irq_tag = tnapi->last_tag;
  6016. rmb();
  6017. } else
  6018. sblk->status &= ~SD_STATUS_UPDATED;
  6019. if (likely(!tg3_has_work(tnapi))) {
  6020. napi_complete_done(napi, work_done);
  6021. tg3_int_reenable(tnapi);
  6022. break;
  6023. }
  6024. }
  6025. return work_done;
  6026. tx_recovery:
  6027. /* work_done is guaranteed to be less than budget. */
  6028. napi_complete(napi);
  6029. tg3_reset_task_schedule(tp);
  6030. return work_done;
  6031. }
  6032. static void tg3_napi_disable(struct tg3 *tp)
  6033. {
  6034. int i;
  6035. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6036. napi_disable(&tp->napi[i].napi);
  6037. }
  6038. static void tg3_napi_enable(struct tg3 *tp)
  6039. {
  6040. int i;
  6041. for (i = 0; i < tp->irq_cnt; i++)
  6042. napi_enable(&tp->napi[i].napi);
  6043. }
  6044. static void tg3_napi_init(struct tg3 *tp)
  6045. {
  6046. int i;
  6047. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6048. for (i = 1; i < tp->irq_cnt; i++)
  6049. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6050. }
  6051. static void tg3_napi_fini(struct tg3 *tp)
  6052. {
  6053. int i;
  6054. for (i = 0; i < tp->irq_cnt; i++)
  6055. netif_napi_del(&tp->napi[i].napi);
  6056. }
  6057. static inline void tg3_netif_stop(struct tg3 *tp)
  6058. {
  6059. netif_trans_update(tp->dev); /* prevent tx timeout */
  6060. tg3_napi_disable(tp);
  6061. netif_carrier_off(tp->dev);
  6062. netif_tx_disable(tp->dev);
  6063. }
  6064. /* tp->lock must be held */
  6065. static inline void tg3_netif_start(struct tg3 *tp)
  6066. {
  6067. tg3_ptp_resume(tp);
  6068. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6069. * appropriate so long as all callers are assured to
  6070. * have free tx slots (such as after tg3_init_hw)
  6071. */
  6072. netif_tx_wake_all_queues(tp->dev);
  6073. if (tp->link_up)
  6074. netif_carrier_on(tp->dev);
  6075. tg3_napi_enable(tp);
  6076. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6077. tg3_enable_ints(tp);
  6078. }
  6079. static void tg3_irq_quiesce(struct tg3 *tp)
  6080. __releases(tp->lock)
  6081. __acquires(tp->lock)
  6082. {
  6083. int i;
  6084. BUG_ON(tp->irq_sync);
  6085. tp->irq_sync = 1;
  6086. smp_mb();
  6087. spin_unlock_bh(&tp->lock);
  6088. for (i = 0; i < tp->irq_cnt; i++)
  6089. synchronize_irq(tp->napi[i].irq_vec);
  6090. spin_lock_bh(&tp->lock);
  6091. }
  6092. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6093. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6094. * with as well. Most of the time, this is not necessary except when
  6095. * shutting down the device.
  6096. */
  6097. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6098. {
  6099. spin_lock_bh(&tp->lock);
  6100. if (irq_sync)
  6101. tg3_irq_quiesce(tp);
  6102. }
  6103. static inline void tg3_full_unlock(struct tg3 *tp)
  6104. {
  6105. spin_unlock_bh(&tp->lock);
  6106. }
  6107. /* One-shot MSI handler - Chip automatically disables interrupt
  6108. * after sending MSI so driver doesn't have to do it.
  6109. */
  6110. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6111. {
  6112. struct tg3_napi *tnapi = dev_id;
  6113. struct tg3 *tp = tnapi->tp;
  6114. prefetch(tnapi->hw_status);
  6115. if (tnapi->rx_rcb)
  6116. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6117. if (likely(!tg3_irq_sync(tp)))
  6118. napi_schedule(&tnapi->napi);
  6119. return IRQ_HANDLED;
  6120. }
  6121. /* MSI ISR - No need to check for interrupt sharing and no need to
  6122. * flush status block and interrupt mailbox. PCI ordering rules
  6123. * guarantee that MSI will arrive after the status block.
  6124. */
  6125. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6126. {
  6127. struct tg3_napi *tnapi = dev_id;
  6128. struct tg3 *tp = tnapi->tp;
  6129. prefetch(tnapi->hw_status);
  6130. if (tnapi->rx_rcb)
  6131. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6132. /*
  6133. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6134. * chip-internal interrupt pending events.
  6135. * Writing non-zero to intr-mbox-0 additional tells the
  6136. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6137. * event coalescing.
  6138. */
  6139. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6140. if (likely(!tg3_irq_sync(tp)))
  6141. napi_schedule(&tnapi->napi);
  6142. return IRQ_RETVAL(1);
  6143. }
  6144. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6145. {
  6146. struct tg3_napi *tnapi = dev_id;
  6147. struct tg3 *tp = tnapi->tp;
  6148. struct tg3_hw_status *sblk = tnapi->hw_status;
  6149. unsigned int handled = 1;
  6150. /* In INTx mode, it is possible for the interrupt to arrive at
  6151. * the CPU before the status block posted prior to the interrupt.
  6152. * Reading the PCI State register will confirm whether the
  6153. * interrupt is ours and will flush the status block.
  6154. */
  6155. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6156. if (tg3_flag(tp, CHIP_RESETTING) ||
  6157. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6158. handled = 0;
  6159. goto out;
  6160. }
  6161. }
  6162. /*
  6163. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6164. * chip-internal interrupt pending events.
  6165. * Writing non-zero to intr-mbox-0 additional tells the
  6166. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6167. * event coalescing.
  6168. *
  6169. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6170. * spurious interrupts. The flush impacts performance but
  6171. * excessive spurious interrupts can be worse in some cases.
  6172. */
  6173. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6174. if (tg3_irq_sync(tp))
  6175. goto out;
  6176. sblk->status &= ~SD_STATUS_UPDATED;
  6177. if (likely(tg3_has_work(tnapi))) {
  6178. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6179. napi_schedule(&tnapi->napi);
  6180. } else {
  6181. /* No work, shared interrupt perhaps? re-enable
  6182. * interrupts, and flush that PCI write
  6183. */
  6184. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6185. 0x00000000);
  6186. }
  6187. out:
  6188. return IRQ_RETVAL(handled);
  6189. }
  6190. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6191. {
  6192. struct tg3_napi *tnapi = dev_id;
  6193. struct tg3 *tp = tnapi->tp;
  6194. struct tg3_hw_status *sblk = tnapi->hw_status;
  6195. unsigned int handled = 1;
  6196. /* In INTx mode, it is possible for the interrupt to arrive at
  6197. * the CPU before the status block posted prior to the interrupt.
  6198. * Reading the PCI State register will confirm whether the
  6199. * interrupt is ours and will flush the status block.
  6200. */
  6201. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6202. if (tg3_flag(tp, CHIP_RESETTING) ||
  6203. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6204. handled = 0;
  6205. goto out;
  6206. }
  6207. }
  6208. /*
  6209. * writing any value to intr-mbox-0 clears PCI INTA# and
  6210. * chip-internal interrupt pending events.
  6211. * writing non-zero to intr-mbox-0 additional tells the
  6212. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6213. * event coalescing.
  6214. *
  6215. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6216. * spurious interrupts. The flush impacts performance but
  6217. * excessive spurious interrupts can be worse in some cases.
  6218. */
  6219. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6220. /*
  6221. * In a shared interrupt configuration, sometimes other devices'
  6222. * interrupts will scream. We record the current status tag here
  6223. * so that the above check can report that the screaming interrupts
  6224. * are unhandled. Eventually they will be silenced.
  6225. */
  6226. tnapi->last_irq_tag = sblk->status_tag;
  6227. if (tg3_irq_sync(tp))
  6228. goto out;
  6229. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6230. napi_schedule(&tnapi->napi);
  6231. out:
  6232. return IRQ_RETVAL(handled);
  6233. }
  6234. /* ISR for interrupt test */
  6235. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6236. {
  6237. struct tg3_napi *tnapi = dev_id;
  6238. struct tg3 *tp = tnapi->tp;
  6239. struct tg3_hw_status *sblk = tnapi->hw_status;
  6240. if ((sblk->status & SD_STATUS_UPDATED) ||
  6241. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6242. tg3_disable_ints(tp);
  6243. return IRQ_RETVAL(1);
  6244. }
  6245. return IRQ_RETVAL(0);
  6246. }
  6247. #ifdef CONFIG_NET_POLL_CONTROLLER
  6248. static void tg3_poll_controller(struct net_device *dev)
  6249. {
  6250. int i;
  6251. struct tg3 *tp = netdev_priv(dev);
  6252. if (tg3_irq_sync(tp))
  6253. return;
  6254. for (i = 0; i < tp->irq_cnt; i++)
  6255. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6256. }
  6257. #endif
  6258. static void tg3_tx_timeout(struct net_device *dev)
  6259. {
  6260. struct tg3 *tp = netdev_priv(dev);
  6261. if (netif_msg_tx_err(tp)) {
  6262. netdev_err(dev, "transmit timed out, resetting\n");
  6263. tg3_dump_state(tp);
  6264. }
  6265. tg3_reset_task_schedule(tp);
  6266. }
  6267. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6268. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6269. {
  6270. u32 base = (u32) mapping & 0xffffffff;
  6271. return base + len + 8 < base;
  6272. }
  6273. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6274. * of any 4GB boundaries: 4G, 8G, etc
  6275. */
  6276. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6277. u32 len, u32 mss)
  6278. {
  6279. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6280. u32 base = (u32) mapping & 0xffffffff;
  6281. return ((base + len + (mss & 0x3fff)) < base);
  6282. }
  6283. return 0;
  6284. }
  6285. /* Test for DMA addresses > 40-bit */
  6286. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6287. int len)
  6288. {
  6289. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6290. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6291. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6292. return 0;
  6293. #else
  6294. return 0;
  6295. #endif
  6296. }
  6297. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6298. dma_addr_t mapping, u32 len, u32 flags,
  6299. u32 mss, u32 vlan)
  6300. {
  6301. txbd->addr_hi = ((u64) mapping >> 32);
  6302. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6303. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6304. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6305. }
  6306. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6307. dma_addr_t map, u32 len, u32 flags,
  6308. u32 mss, u32 vlan)
  6309. {
  6310. struct tg3 *tp = tnapi->tp;
  6311. bool hwbug = false;
  6312. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6313. hwbug = true;
  6314. if (tg3_4g_overflow_test(map, len))
  6315. hwbug = true;
  6316. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6317. hwbug = true;
  6318. if (tg3_40bit_overflow_test(tp, map, len))
  6319. hwbug = true;
  6320. if (tp->dma_limit) {
  6321. u32 prvidx = *entry;
  6322. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6323. while (len > tp->dma_limit && *budget) {
  6324. u32 frag_len = tp->dma_limit;
  6325. len -= tp->dma_limit;
  6326. /* Avoid the 8byte DMA problem */
  6327. if (len <= 8) {
  6328. len += tp->dma_limit / 2;
  6329. frag_len = tp->dma_limit / 2;
  6330. }
  6331. tnapi->tx_buffers[*entry].fragmented = true;
  6332. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6333. frag_len, tmp_flag, mss, vlan);
  6334. *budget -= 1;
  6335. prvidx = *entry;
  6336. *entry = NEXT_TX(*entry);
  6337. map += frag_len;
  6338. }
  6339. if (len) {
  6340. if (*budget) {
  6341. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6342. len, flags, mss, vlan);
  6343. *budget -= 1;
  6344. *entry = NEXT_TX(*entry);
  6345. } else {
  6346. hwbug = true;
  6347. tnapi->tx_buffers[prvidx].fragmented = false;
  6348. }
  6349. }
  6350. } else {
  6351. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6352. len, flags, mss, vlan);
  6353. *entry = NEXT_TX(*entry);
  6354. }
  6355. return hwbug;
  6356. }
  6357. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6358. {
  6359. int i;
  6360. struct sk_buff *skb;
  6361. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6362. skb = txb->skb;
  6363. txb->skb = NULL;
  6364. pci_unmap_single(tnapi->tp->pdev,
  6365. dma_unmap_addr(txb, mapping),
  6366. skb_headlen(skb),
  6367. PCI_DMA_TODEVICE);
  6368. while (txb->fragmented) {
  6369. txb->fragmented = false;
  6370. entry = NEXT_TX(entry);
  6371. txb = &tnapi->tx_buffers[entry];
  6372. }
  6373. for (i = 0; i <= last; i++) {
  6374. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6375. entry = NEXT_TX(entry);
  6376. txb = &tnapi->tx_buffers[entry];
  6377. pci_unmap_page(tnapi->tp->pdev,
  6378. dma_unmap_addr(txb, mapping),
  6379. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6380. while (txb->fragmented) {
  6381. txb->fragmented = false;
  6382. entry = NEXT_TX(entry);
  6383. txb = &tnapi->tx_buffers[entry];
  6384. }
  6385. }
  6386. }
  6387. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6388. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6389. struct sk_buff **pskb,
  6390. u32 *entry, u32 *budget,
  6391. u32 base_flags, u32 mss, u32 vlan)
  6392. {
  6393. struct tg3 *tp = tnapi->tp;
  6394. struct sk_buff *new_skb, *skb = *pskb;
  6395. dma_addr_t new_addr = 0;
  6396. int ret = 0;
  6397. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6398. new_skb = skb_copy(skb, GFP_ATOMIC);
  6399. else {
  6400. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6401. new_skb = skb_copy_expand(skb,
  6402. skb_headroom(skb) + more_headroom,
  6403. skb_tailroom(skb), GFP_ATOMIC);
  6404. }
  6405. if (!new_skb) {
  6406. ret = -1;
  6407. } else {
  6408. /* New SKB is guaranteed to be linear. */
  6409. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6410. PCI_DMA_TODEVICE);
  6411. /* Make sure the mapping succeeded */
  6412. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6413. dev_kfree_skb_any(new_skb);
  6414. ret = -1;
  6415. } else {
  6416. u32 save_entry = *entry;
  6417. base_flags |= TXD_FLAG_END;
  6418. tnapi->tx_buffers[*entry].skb = new_skb;
  6419. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6420. mapping, new_addr);
  6421. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6422. new_skb->len, base_flags,
  6423. mss, vlan)) {
  6424. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6425. dev_kfree_skb_any(new_skb);
  6426. ret = -1;
  6427. }
  6428. }
  6429. }
  6430. dev_kfree_skb_any(skb);
  6431. *pskb = new_skb;
  6432. return ret;
  6433. }
  6434. static bool tg3_tso_bug_gso_check(struct tg3_napi *tnapi, struct sk_buff *skb)
  6435. {
  6436. /* Check if we will never have enough descriptors,
  6437. * as gso_segs can be more than current ring size
  6438. */
  6439. return skb_shinfo(skb)->gso_segs < tnapi->tx_pending / 3;
  6440. }
  6441. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6442. /* Use GSO to workaround all TSO packets that meet HW bug conditions
  6443. * indicated in tg3_tx_frag_set()
  6444. */
  6445. static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
  6446. struct netdev_queue *txq, struct sk_buff *skb)
  6447. {
  6448. struct sk_buff *segs, *nskb;
  6449. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6450. /* Estimate the number of fragments in the worst case */
  6451. if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
  6452. netif_tx_stop_queue(txq);
  6453. /* netif_tx_stop_queue() must be done before checking
  6454. * checking tx index in tg3_tx_avail() below, because in
  6455. * tg3_tx(), we update tx index before checking for
  6456. * netif_tx_queue_stopped().
  6457. */
  6458. smp_mb();
  6459. if (tg3_tx_avail(tnapi) <= frag_cnt_est)
  6460. return NETDEV_TX_BUSY;
  6461. netif_tx_wake_queue(txq);
  6462. }
  6463. segs = skb_gso_segment(skb, tp->dev->features &
  6464. ~(NETIF_F_TSO | NETIF_F_TSO6));
  6465. if (IS_ERR(segs) || !segs)
  6466. goto tg3_tso_bug_end;
  6467. do {
  6468. nskb = segs;
  6469. segs = segs->next;
  6470. nskb->next = NULL;
  6471. tg3_start_xmit(nskb, tp->dev);
  6472. } while (segs);
  6473. tg3_tso_bug_end:
  6474. dev_kfree_skb_any(skb);
  6475. return NETDEV_TX_OK;
  6476. }
  6477. /* hard_start_xmit for all devices */
  6478. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6479. {
  6480. struct tg3 *tp = netdev_priv(dev);
  6481. u32 len, entry, base_flags, mss, vlan = 0;
  6482. u32 budget;
  6483. int i = -1, would_hit_hwbug;
  6484. dma_addr_t mapping;
  6485. struct tg3_napi *tnapi;
  6486. struct netdev_queue *txq;
  6487. unsigned int last;
  6488. struct iphdr *iph = NULL;
  6489. struct tcphdr *tcph = NULL;
  6490. __sum16 tcp_csum = 0, ip_csum = 0;
  6491. __be16 ip_tot_len = 0;
  6492. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6493. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6494. if (tg3_flag(tp, ENABLE_TSS))
  6495. tnapi++;
  6496. budget = tg3_tx_avail(tnapi);
  6497. /* We are running in BH disabled context with netif_tx_lock
  6498. * and TX reclaim runs via tp->napi.poll inside of a software
  6499. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6500. * no IRQ context deadlocks to worry about either. Rejoice!
  6501. */
  6502. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6503. if (!netif_tx_queue_stopped(txq)) {
  6504. netif_tx_stop_queue(txq);
  6505. /* This is a hard error, log it. */
  6506. netdev_err(dev,
  6507. "BUG! Tx Ring full when queue awake!\n");
  6508. }
  6509. return NETDEV_TX_BUSY;
  6510. }
  6511. entry = tnapi->tx_prod;
  6512. base_flags = 0;
  6513. mss = skb_shinfo(skb)->gso_size;
  6514. if (mss) {
  6515. u32 tcp_opt_len, hdr_len;
  6516. if (skb_cow_head(skb, 0))
  6517. goto drop;
  6518. iph = ip_hdr(skb);
  6519. tcp_opt_len = tcp_optlen(skb);
  6520. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6521. /* HW/FW can not correctly segment packets that have been
  6522. * vlan encapsulated.
  6523. */
  6524. if (skb->protocol == htons(ETH_P_8021Q) ||
  6525. skb->protocol == htons(ETH_P_8021AD)) {
  6526. if (tg3_tso_bug_gso_check(tnapi, skb))
  6527. return tg3_tso_bug(tp, tnapi, txq, skb);
  6528. goto drop;
  6529. }
  6530. if (!skb_is_gso_v6(skb)) {
  6531. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6532. tg3_flag(tp, TSO_BUG)) {
  6533. if (tg3_tso_bug_gso_check(tnapi, skb))
  6534. return tg3_tso_bug(tp, tnapi, txq, skb);
  6535. goto drop;
  6536. }
  6537. ip_csum = iph->check;
  6538. ip_tot_len = iph->tot_len;
  6539. iph->check = 0;
  6540. iph->tot_len = htons(mss + hdr_len);
  6541. }
  6542. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6543. TXD_FLAG_CPU_POST_DMA);
  6544. tcph = tcp_hdr(skb);
  6545. tcp_csum = tcph->check;
  6546. if (tg3_flag(tp, HW_TSO_1) ||
  6547. tg3_flag(tp, HW_TSO_2) ||
  6548. tg3_flag(tp, HW_TSO_3)) {
  6549. tcph->check = 0;
  6550. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6551. } else {
  6552. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  6553. 0, IPPROTO_TCP, 0);
  6554. }
  6555. if (tg3_flag(tp, HW_TSO_3)) {
  6556. mss |= (hdr_len & 0xc) << 12;
  6557. if (hdr_len & 0x10)
  6558. base_flags |= 0x00000010;
  6559. base_flags |= (hdr_len & 0x3e0) << 5;
  6560. } else if (tg3_flag(tp, HW_TSO_2))
  6561. mss |= hdr_len << 9;
  6562. else if (tg3_flag(tp, HW_TSO_1) ||
  6563. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6564. if (tcp_opt_len || iph->ihl > 5) {
  6565. int tsflags;
  6566. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6567. mss |= (tsflags << 11);
  6568. }
  6569. } else {
  6570. if (tcp_opt_len || iph->ihl > 5) {
  6571. int tsflags;
  6572. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6573. base_flags |= tsflags << 12;
  6574. }
  6575. }
  6576. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  6577. /* HW/FW can not correctly checksum packets that have been
  6578. * vlan encapsulated.
  6579. */
  6580. if (skb->protocol == htons(ETH_P_8021Q) ||
  6581. skb->protocol == htons(ETH_P_8021AD)) {
  6582. if (skb_checksum_help(skb))
  6583. goto drop;
  6584. } else {
  6585. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6586. }
  6587. }
  6588. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6589. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6590. base_flags |= TXD_FLAG_JMB_PKT;
  6591. if (skb_vlan_tag_present(skb)) {
  6592. base_flags |= TXD_FLAG_VLAN;
  6593. vlan = skb_vlan_tag_get(skb);
  6594. }
  6595. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6596. tg3_flag(tp, TX_TSTAMP_EN)) {
  6597. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6598. base_flags |= TXD_FLAG_HWTSTAMP;
  6599. }
  6600. len = skb_headlen(skb);
  6601. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6602. if (pci_dma_mapping_error(tp->pdev, mapping))
  6603. goto drop;
  6604. tnapi->tx_buffers[entry].skb = skb;
  6605. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6606. would_hit_hwbug = 0;
  6607. if (tg3_flag(tp, 5701_DMA_BUG))
  6608. would_hit_hwbug = 1;
  6609. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6610. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6611. mss, vlan)) {
  6612. would_hit_hwbug = 1;
  6613. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6614. u32 tmp_mss = mss;
  6615. if (!tg3_flag(tp, HW_TSO_1) &&
  6616. !tg3_flag(tp, HW_TSO_2) &&
  6617. !tg3_flag(tp, HW_TSO_3))
  6618. tmp_mss = 0;
  6619. /* Now loop through additional data
  6620. * fragments, and queue them.
  6621. */
  6622. last = skb_shinfo(skb)->nr_frags - 1;
  6623. for (i = 0; i <= last; i++) {
  6624. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6625. len = skb_frag_size(frag);
  6626. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6627. len, DMA_TO_DEVICE);
  6628. tnapi->tx_buffers[entry].skb = NULL;
  6629. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6630. mapping);
  6631. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6632. goto dma_error;
  6633. if (!budget ||
  6634. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6635. len, base_flags |
  6636. ((i == last) ? TXD_FLAG_END : 0),
  6637. tmp_mss, vlan)) {
  6638. would_hit_hwbug = 1;
  6639. break;
  6640. }
  6641. }
  6642. }
  6643. if (would_hit_hwbug) {
  6644. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6645. if (mss && tg3_tso_bug_gso_check(tnapi, skb)) {
  6646. /* If it's a TSO packet, do GSO instead of
  6647. * allocating and copying to a large linear SKB
  6648. */
  6649. if (ip_tot_len) {
  6650. iph->check = ip_csum;
  6651. iph->tot_len = ip_tot_len;
  6652. }
  6653. tcph->check = tcp_csum;
  6654. return tg3_tso_bug(tp, tnapi, txq, skb);
  6655. }
  6656. /* If the workaround fails due to memory/mapping
  6657. * failure, silently drop this packet.
  6658. */
  6659. entry = tnapi->tx_prod;
  6660. budget = tg3_tx_avail(tnapi);
  6661. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6662. base_flags, mss, vlan))
  6663. goto drop_nofree;
  6664. }
  6665. skb_tx_timestamp(skb);
  6666. netdev_tx_sent_queue(txq, skb->len);
  6667. /* Sync BD data before updating mailbox */
  6668. wmb();
  6669. tnapi->tx_prod = entry;
  6670. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6671. netif_tx_stop_queue(txq);
  6672. /* netif_tx_stop_queue() must be done before checking
  6673. * checking tx index in tg3_tx_avail() below, because in
  6674. * tg3_tx(), we update tx index before checking for
  6675. * netif_tx_queue_stopped().
  6676. */
  6677. smp_mb();
  6678. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6679. netif_tx_wake_queue(txq);
  6680. }
  6681. if (!skb->xmit_more || netif_xmit_stopped(txq)) {
  6682. /* Packets are ready, update Tx producer idx on card. */
  6683. tw32_tx_mbox(tnapi->prodmbox, entry);
  6684. mmiowb();
  6685. }
  6686. return NETDEV_TX_OK;
  6687. dma_error:
  6688. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6689. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6690. drop:
  6691. dev_kfree_skb_any(skb);
  6692. drop_nofree:
  6693. tp->tx_dropped++;
  6694. return NETDEV_TX_OK;
  6695. }
  6696. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6697. {
  6698. if (enable) {
  6699. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6700. MAC_MODE_PORT_MODE_MASK);
  6701. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6702. if (!tg3_flag(tp, 5705_PLUS))
  6703. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6704. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6705. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6706. else
  6707. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6708. } else {
  6709. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6710. if (tg3_flag(tp, 5705_PLUS) ||
  6711. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6712. tg3_asic_rev(tp) == ASIC_REV_5700)
  6713. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6714. }
  6715. tw32(MAC_MODE, tp->mac_mode);
  6716. udelay(40);
  6717. }
  6718. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6719. {
  6720. u32 val, bmcr, mac_mode, ptest = 0;
  6721. tg3_phy_toggle_apd(tp, false);
  6722. tg3_phy_toggle_automdix(tp, false);
  6723. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6724. return -EIO;
  6725. bmcr = BMCR_FULLDPLX;
  6726. switch (speed) {
  6727. case SPEED_10:
  6728. break;
  6729. case SPEED_100:
  6730. bmcr |= BMCR_SPEED100;
  6731. break;
  6732. case SPEED_1000:
  6733. default:
  6734. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6735. speed = SPEED_100;
  6736. bmcr |= BMCR_SPEED100;
  6737. } else {
  6738. speed = SPEED_1000;
  6739. bmcr |= BMCR_SPEED1000;
  6740. }
  6741. }
  6742. if (extlpbk) {
  6743. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6744. tg3_readphy(tp, MII_CTRL1000, &val);
  6745. val |= CTL1000_AS_MASTER |
  6746. CTL1000_ENABLE_MASTER;
  6747. tg3_writephy(tp, MII_CTRL1000, val);
  6748. } else {
  6749. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6750. MII_TG3_FET_PTEST_TRIM_2;
  6751. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6752. }
  6753. } else
  6754. bmcr |= BMCR_LOOPBACK;
  6755. tg3_writephy(tp, MII_BMCR, bmcr);
  6756. /* The write needs to be flushed for the FETs */
  6757. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6758. tg3_readphy(tp, MII_BMCR, &bmcr);
  6759. udelay(40);
  6760. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6761. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6762. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6763. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6764. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6765. /* The write needs to be flushed for the AC131 */
  6766. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6767. }
  6768. /* Reset to prevent losing 1st rx packet intermittently */
  6769. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6770. tg3_flag(tp, 5780_CLASS)) {
  6771. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6772. udelay(10);
  6773. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6774. }
  6775. mac_mode = tp->mac_mode &
  6776. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6777. if (speed == SPEED_1000)
  6778. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6779. else
  6780. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6781. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6782. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6783. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6784. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6785. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6786. mac_mode |= MAC_MODE_LINK_POLARITY;
  6787. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6788. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6789. }
  6790. tw32(MAC_MODE, mac_mode);
  6791. udelay(40);
  6792. return 0;
  6793. }
  6794. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6795. {
  6796. struct tg3 *tp = netdev_priv(dev);
  6797. if (features & NETIF_F_LOOPBACK) {
  6798. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6799. return;
  6800. spin_lock_bh(&tp->lock);
  6801. tg3_mac_loopback(tp, true);
  6802. netif_carrier_on(tp->dev);
  6803. spin_unlock_bh(&tp->lock);
  6804. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6805. } else {
  6806. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6807. return;
  6808. spin_lock_bh(&tp->lock);
  6809. tg3_mac_loopback(tp, false);
  6810. /* Force link status check */
  6811. tg3_setup_phy(tp, true);
  6812. spin_unlock_bh(&tp->lock);
  6813. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6814. }
  6815. }
  6816. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6817. netdev_features_t features)
  6818. {
  6819. struct tg3 *tp = netdev_priv(dev);
  6820. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6821. features &= ~NETIF_F_ALL_TSO;
  6822. return features;
  6823. }
  6824. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6825. {
  6826. netdev_features_t changed = dev->features ^ features;
  6827. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6828. tg3_set_loopback(dev, features);
  6829. return 0;
  6830. }
  6831. static void tg3_rx_prodring_free(struct tg3 *tp,
  6832. struct tg3_rx_prodring_set *tpr)
  6833. {
  6834. int i;
  6835. if (tpr != &tp->napi[0].prodring) {
  6836. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6837. i = (i + 1) & tp->rx_std_ring_mask)
  6838. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6839. tp->rx_pkt_map_sz);
  6840. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6841. for (i = tpr->rx_jmb_cons_idx;
  6842. i != tpr->rx_jmb_prod_idx;
  6843. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6844. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6845. TG3_RX_JMB_MAP_SZ);
  6846. }
  6847. }
  6848. return;
  6849. }
  6850. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6851. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6852. tp->rx_pkt_map_sz);
  6853. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6854. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6855. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6856. TG3_RX_JMB_MAP_SZ);
  6857. }
  6858. }
  6859. /* Initialize rx rings for packet processing.
  6860. *
  6861. * The chip has been shut down and the driver detached from
  6862. * the networking, so no interrupts or new tx packets will
  6863. * end up in the driver. tp->{tx,}lock are held and thus
  6864. * we may not sleep.
  6865. */
  6866. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6867. struct tg3_rx_prodring_set *tpr)
  6868. {
  6869. u32 i, rx_pkt_dma_sz;
  6870. tpr->rx_std_cons_idx = 0;
  6871. tpr->rx_std_prod_idx = 0;
  6872. tpr->rx_jmb_cons_idx = 0;
  6873. tpr->rx_jmb_prod_idx = 0;
  6874. if (tpr != &tp->napi[0].prodring) {
  6875. memset(&tpr->rx_std_buffers[0], 0,
  6876. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6877. if (tpr->rx_jmb_buffers)
  6878. memset(&tpr->rx_jmb_buffers[0], 0,
  6879. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6880. goto done;
  6881. }
  6882. /* Zero out all descriptors. */
  6883. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6884. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6885. if (tg3_flag(tp, 5780_CLASS) &&
  6886. tp->dev->mtu > ETH_DATA_LEN)
  6887. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6888. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6889. /* Initialize invariants of the rings, we only set this
  6890. * stuff once. This works because the card does not
  6891. * write into the rx buffer posting rings.
  6892. */
  6893. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6894. struct tg3_rx_buffer_desc *rxd;
  6895. rxd = &tpr->rx_std[i];
  6896. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6897. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6898. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6899. (i << RXD_OPAQUE_INDEX_SHIFT));
  6900. }
  6901. /* Now allocate fresh SKBs for each rx ring. */
  6902. for (i = 0; i < tp->rx_pending; i++) {
  6903. unsigned int frag_size;
  6904. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6905. &frag_size) < 0) {
  6906. netdev_warn(tp->dev,
  6907. "Using a smaller RX standard ring. Only "
  6908. "%d out of %d buffers were allocated "
  6909. "successfully\n", i, tp->rx_pending);
  6910. if (i == 0)
  6911. goto initfail;
  6912. tp->rx_pending = i;
  6913. break;
  6914. }
  6915. }
  6916. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6917. goto done;
  6918. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6919. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6920. goto done;
  6921. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6922. struct tg3_rx_buffer_desc *rxd;
  6923. rxd = &tpr->rx_jmb[i].std;
  6924. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6925. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6926. RXD_FLAG_JUMBO;
  6927. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6928. (i << RXD_OPAQUE_INDEX_SHIFT));
  6929. }
  6930. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6931. unsigned int frag_size;
  6932. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6933. &frag_size) < 0) {
  6934. netdev_warn(tp->dev,
  6935. "Using a smaller RX jumbo ring. Only %d "
  6936. "out of %d buffers were allocated "
  6937. "successfully\n", i, tp->rx_jumbo_pending);
  6938. if (i == 0)
  6939. goto initfail;
  6940. tp->rx_jumbo_pending = i;
  6941. break;
  6942. }
  6943. }
  6944. done:
  6945. return 0;
  6946. initfail:
  6947. tg3_rx_prodring_free(tp, tpr);
  6948. return -ENOMEM;
  6949. }
  6950. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6951. struct tg3_rx_prodring_set *tpr)
  6952. {
  6953. kfree(tpr->rx_std_buffers);
  6954. tpr->rx_std_buffers = NULL;
  6955. kfree(tpr->rx_jmb_buffers);
  6956. tpr->rx_jmb_buffers = NULL;
  6957. if (tpr->rx_std) {
  6958. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6959. tpr->rx_std, tpr->rx_std_mapping);
  6960. tpr->rx_std = NULL;
  6961. }
  6962. if (tpr->rx_jmb) {
  6963. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6964. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6965. tpr->rx_jmb = NULL;
  6966. }
  6967. }
  6968. static int tg3_rx_prodring_init(struct tg3 *tp,
  6969. struct tg3_rx_prodring_set *tpr)
  6970. {
  6971. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6972. GFP_KERNEL);
  6973. if (!tpr->rx_std_buffers)
  6974. return -ENOMEM;
  6975. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6976. TG3_RX_STD_RING_BYTES(tp),
  6977. &tpr->rx_std_mapping,
  6978. GFP_KERNEL);
  6979. if (!tpr->rx_std)
  6980. goto err_out;
  6981. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6982. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6983. GFP_KERNEL);
  6984. if (!tpr->rx_jmb_buffers)
  6985. goto err_out;
  6986. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6987. TG3_RX_JMB_RING_BYTES(tp),
  6988. &tpr->rx_jmb_mapping,
  6989. GFP_KERNEL);
  6990. if (!tpr->rx_jmb)
  6991. goto err_out;
  6992. }
  6993. return 0;
  6994. err_out:
  6995. tg3_rx_prodring_fini(tp, tpr);
  6996. return -ENOMEM;
  6997. }
  6998. /* Free up pending packets in all rx/tx rings.
  6999. *
  7000. * The chip has been shut down and the driver detached from
  7001. * the networking, so no interrupts or new tx packets will
  7002. * end up in the driver. tp->{tx,}lock is not held and we are not
  7003. * in an interrupt context and thus may sleep.
  7004. */
  7005. static void tg3_free_rings(struct tg3 *tp)
  7006. {
  7007. int i, j;
  7008. for (j = 0; j < tp->irq_cnt; j++) {
  7009. struct tg3_napi *tnapi = &tp->napi[j];
  7010. tg3_rx_prodring_free(tp, &tnapi->prodring);
  7011. if (!tnapi->tx_buffers)
  7012. continue;
  7013. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  7014. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  7015. if (!skb)
  7016. continue;
  7017. tg3_tx_skb_unmap(tnapi, i,
  7018. skb_shinfo(skb)->nr_frags - 1);
  7019. dev_kfree_skb_any(skb);
  7020. }
  7021. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  7022. }
  7023. }
  7024. /* Initialize tx/rx rings for packet processing.
  7025. *
  7026. * The chip has been shut down and the driver detached from
  7027. * the networking, so no interrupts or new tx packets will
  7028. * end up in the driver. tp->{tx,}lock are held and thus
  7029. * we may not sleep.
  7030. */
  7031. static int tg3_init_rings(struct tg3 *tp)
  7032. {
  7033. int i;
  7034. /* Free up all the SKBs. */
  7035. tg3_free_rings(tp);
  7036. for (i = 0; i < tp->irq_cnt; i++) {
  7037. struct tg3_napi *tnapi = &tp->napi[i];
  7038. tnapi->last_tag = 0;
  7039. tnapi->last_irq_tag = 0;
  7040. tnapi->hw_status->status = 0;
  7041. tnapi->hw_status->status_tag = 0;
  7042. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7043. tnapi->tx_prod = 0;
  7044. tnapi->tx_cons = 0;
  7045. if (tnapi->tx_ring)
  7046. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  7047. tnapi->rx_rcb_ptr = 0;
  7048. if (tnapi->rx_rcb)
  7049. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  7050. if (tnapi->prodring.rx_std &&
  7051. tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  7052. tg3_free_rings(tp);
  7053. return -ENOMEM;
  7054. }
  7055. }
  7056. return 0;
  7057. }
  7058. static void tg3_mem_tx_release(struct tg3 *tp)
  7059. {
  7060. int i;
  7061. for (i = 0; i < tp->irq_max; i++) {
  7062. struct tg3_napi *tnapi = &tp->napi[i];
  7063. if (tnapi->tx_ring) {
  7064. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  7065. tnapi->tx_ring, tnapi->tx_desc_mapping);
  7066. tnapi->tx_ring = NULL;
  7067. }
  7068. kfree(tnapi->tx_buffers);
  7069. tnapi->tx_buffers = NULL;
  7070. }
  7071. }
  7072. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7073. {
  7074. int i;
  7075. struct tg3_napi *tnapi = &tp->napi[0];
  7076. /* If multivector TSS is enabled, vector 0 does not handle
  7077. * tx interrupts. Don't allocate any resources for it.
  7078. */
  7079. if (tg3_flag(tp, ENABLE_TSS))
  7080. tnapi++;
  7081. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7082. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  7083. TG3_TX_RING_SIZE, GFP_KERNEL);
  7084. if (!tnapi->tx_buffers)
  7085. goto err_out;
  7086. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7087. TG3_TX_RING_BYTES,
  7088. &tnapi->tx_desc_mapping,
  7089. GFP_KERNEL);
  7090. if (!tnapi->tx_ring)
  7091. goto err_out;
  7092. }
  7093. return 0;
  7094. err_out:
  7095. tg3_mem_tx_release(tp);
  7096. return -ENOMEM;
  7097. }
  7098. static void tg3_mem_rx_release(struct tg3 *tp)
  7099. {
  7100. int i;
  7101. for (i = 0; i < tp->irq_max; i++) {
  7102. struct tg3_napi *tnapi = &tp->napi[i];
  7103. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7104. if (!tnapi->rx_rcb)
  7105. continue;
  7106. dma_free_coherent(&tp->pdev->dev,
  7107. TG3_RX_RCB_RING_BYTES(tp),
  7108. tnapi->rx_rcb,
  7109. tnapi->rx_rcb_mapping);
  7110. tnapi->rx_rcb = NULL;
  7111. }
  7112. }
  7113. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7114. {
  7115. unsigned int i, limit;
  7116. limit = tp->rxq_cnt;
  7117. /* If RSS is enabled, we need a (dummy) producer ring
  7118. * set on vector zero. This is the true hw prodring.
  7119. */
  7120. if (tg3_flag(tp, ENABLE_RSS))
  7121. limit++;
  7122. for (i = 0; i < limit; i++) {
  7123. struct tg3_napi *tnapi = &tp->napi[i];
  7124. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7125. goto err_out;
  7126. /* If multivector RSS is enabled, vector 0
  7127. * does not handle rx or tx interrupts.
  7128. * Don't allocate any resources for it.
  7129. */
  7130. if (!i && tg3_flag(tp, ENABLE_RSS))
  7131. continue;
  7132. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7133. TG3_RX_RCB_RING_BYTES(tp),
  7134. &tnapi->rx_rcb_mapping,
  7135. GFP_KERNEL);
  7136. if (!tnapi->rx_rcb)
  7137. goto err_out;
  7138. }
  7139. return 0;
  7140. err_out:
  7141. tg3_mem_rx_release(tp);
  7142. return -ENOMEM;
  7143. }
  7144. /*
  7145. * Must not be invoked with interrupt sources disabled and
  7146. * the hardware shutdown down.
  7147. */
  7148. static void tg3_free_consistent(struct tg3 *tp)
  7149. {
  7150. int i;
  7151. for (i = 0; i < tp->irq_cnt; i++) {
  7152. struct tg3_napi *tnapi = &tp->napi[i];
  7153. if (tnapi->hw_status) {
  7154. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7155. tnapi->hw_status,
  7156. tnapi->status_mapping);
  7157. tnapi->hw_status = NULL;
  7158. }
  7159. }
  7160. tg3_mem_rx_release(tp);
  7161. tg3_mem_tx_release(tp);
  7162. /* Protect tg3_get_stats64() from reading freed tp->hw_stats. */
  7163. tg3_full_lock(tp, 0);
  7164. if (tp->hw_stats) {
  7165. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7166. tp->hw_stats, tp->stats_mapping);
  7167. tp->hw_stats = NULL;
  7168. }
  7169. tg3_full_unlock(tp);
  7170. }
  7171. /*
  7172. * Must not be invoked with interrupt sources disabled and
  7173. * the hardware shutdown down. Can sleep.
  7174. */
  7175. static int tg3_alloc_consistent(struct tg3 *tp)
  7176. {
  7177. int i;
  7178. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7179. sizeof(struct tg3_hw_stats),
  7180. &tp->stats_mapping, GFP_KERNEL);
  7181. if (!tp->hw_stats)
  7182. goto err_out;
  7183. for (i = 0; i < tp->irq_cnt; i++) {
  7184. struct tg3_napi *tnapi = &tp->napi[i];
  7185. struct tg3_hw_status *sblk;
  7186. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7187. TG3_HW_STATUS_SIZE,
  7188. &tnapi->status_mapping,
  7189. GFP_KERNEL);
  7190. if (!tnapi->hw_status)
  7191. goto err_out;
  7192. sblk = tnapi->hw_status;
  7193. if (tg3_flag(tp, ENABLE_RSS)) {
  7194. u16 *prodptr = NULL;
  7195. /*
  7196. * When RSS is enabled, the status block format changes
  7197. * slightly. The "rx_jumbo_consumer", "reserved",
  7198. * and "rx_mini_consumer" members get mapped to the
  7199. * other three rx return ring producer indexes.
  7200. */
  7201. switch (i) {
  7202. case 1:
  7203. prodptr = &sblk->idx[0].rx_producer;
  7204. break;
  7205. case 2:
  7206. prodptr = &sblk->rx_jumbo_consumer;
  7207. break;
  7208. case 3:
  7209. prodptr = &sblk->reserved;
  7210. break;
  7211. case 4:
  7212. prodptr = &sblk->rx_mini_consumer;
  7213. break;
  7214. }
  7215. tnapi->rx_rcb_prod_idx = prodptr;
  7216. } else {
  7217. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7218. }
  7219. }
  7220. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7221. goto err_out;
  7222. return 0;
  7223. err_out:
  7224. tg3_free_consistent(tp);
  7225. return -ENOMEM;
  7226. }
  7227. #define MAX_WAIT_CNT 1000
  7228. /* To stop a block, clear the enable bit and poll till it
  7229. * clears. tp->lock is held.
  7230. */
  7231. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7232. {
  7233. unsigned int i;
  7234. u32 val;
  7235. if (tg3_flag(tp, 5705_PLUS)) {
  7236. switch (ofs) {
  7237. case RCVLSC_MODE:
  7238. case DMAC_MODE:
  7239. case MBFREE_MODE:
  7240. case BUFMGR_MODE:
  7241. case MEMARB_MODE:
  7242. /* We can't enable/disable these bits of the
  7243. * 5705/5750, just say success.
  7244. */
  7245. return 0;
  7246. default:
  7247. break;
  7248. }
  7249. }
  7250. val = tr32(ofs);
  7251. val &= ~enable_bit;
  7252. tw32_f(ofs, val);
  7253. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7254. if (pci_channel_offline(tp->pdev)) {
  7255. dev_err(&tp->pdev->dev,
  7256. "tg3_stop_block device offline, "
  7257. "ofs=%lx enable_bit=%x\n",
  7258. ofs, enable_bit);
  7259. return -ENODEV;
  7260. }
  7261. udelay(100);
  7262. val = tr32(ofs);
  7263. if ((val & enable_bit) == 0)
  7264. break;
  7265. }
  7266. if (i == MAX_WAIT_CNT && !silent) {
  7267. dev_err(&tp->pdev->dev,
  7268. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7269. ofs, enable_bit);
  7270. return -ENODEV;
  7271. }
  7272. return 0;
  7273. }
  7274. /* tp->lock is held. */
  7275. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7276. {
  7277. int i, err;
  7278. tg3_disable_ints(tp);
  7279. if (pci_channel_offline(tp->pdev)) {
  7280. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7281. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7282. err = -ENODEV;
  7283. goto err_no_dev;
  7284. }
  7285. tp->rx_mode &= ~RX_MODE_ENABLE;
  7286. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7287. udelay(10);
  7288. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7289. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7290. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7291. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7292. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7293. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7294. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7295. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7296. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7297. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7298. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7299. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7300. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7301. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7302. tw32_f(MAC_MODE, tp->mac_mode);
  7303. udelay(40);
  7304. tp->tx_mode &= ~TX_MODE_ENABLE;
  7305. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7306. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7307. udelay(100);
  7308. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7309. break;
  7310. }
  7311. if (i >= MAX_WAIT_CNT) {
  7312. dev_err(&tp->pdev->dev,
  7313. "%s timed out, TX_MODE_ENABLE will not clear "
  7314. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7315. err |= -ENODEV;
  7316. }
  7317. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7318. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7319. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7320. tw32(FTQ_RESET, 0xffffffff);
  7321. tw32(FTQ_RESET, 0x00000000);
  7322. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7323. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7324. err_no_dev:
  7325. for (i = 0; i < tp->irq_cnt; i++) {
  7326. struct tg3_napi *tnapi = &tp->napi[i];
  7327. if (tnapi->hw_status)
  7328. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7329. }
  7330. return err;
  7331. }
  7332. /* Save PCI command register before chip reset */
  7333. static void tg3_save_pci_state(struct tg3 *tp)
  7334. {
  7335. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7336. }
  7337. /* Restore PCI state after chip reset */
  7338. static void tg3_restore_pci_state(struct tg3 *tp)
  7339. {
  7340. u32 val;
  7341. /* Re-enable indirect register accesses. */
  7342. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7343. tp->misc_host_ctrl);
  7344. /* Set MAX PCI retry to zero. */
  7345. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7346. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7347. tg3_flag(tp, PCIX_MODE))
  7348. val |= PCISTATE_RETRY_SAME_DMA;
  7349. /* Allow reads and writes to the APE register and memory space. */
  7350. if (tg3_flag(tp, ENABLE_APE))
  7351. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7352. PCISTATE_ALLOW_APE_SHMEM_WR |
  7353. PCISTATE_ALLOW_APE_PSPACE_WR;
  7354. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7355. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7356. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7357. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7358. tp->pci_cacheline_sz);
  7359. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7360. tp->pci_lat_timer);
  7361. }
  7362. /* Make sure PCI-X relaxed ordering bit is clear. */
  7363. if (tg3_flag(tp, PCIX_MODE)) {
  7364. u16 pcix_cmd;
  7365. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7366. &pcix_cmd);
  7367. pcix_cmd &= ~PCI_X_CMD_ERO;
  7368. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7369. pcix_cmd);
  7370. }
  7371. if (tg3_flag(tp, 5780_CLASS)) {
  7372. /* Chip reset on 5780 will reset MSI enable bit,
  7373. * so need to restore it.
  7374. */
  7375. if (tg3_flag(tp, USING_MSI)) {
  7376. u16 ctrl;
  7377. pci_read_config_word(tp->pdev,
  7378. tp->msi_cap + PCI_MSI_FLAGS,
  7379. &ctrl);
  7380. pci_write_config_word(tp->pdev,
  7381. tp->msi_cap + PCI_MSI_FLAGS,
  7382. ctrl | PCI_MSI_FLAGS_ENABLE);
  7383. val = tr32(MSGINT_MODE);
  7384. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7385. }
  7386. }
  7387. }
  7388. static void tg3_override_clk(struct tg3 *tp)
  7389. {
  7390. u32 val;
  7391. switch (tg3_asic_rev(tp)) {
  7392. case ASIC_REV_5717:
  7393. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7394. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
  7395. TG3_CPMU_MAC_ORIDE_ENABLE);
  7396. break;
  7397. case ASIC_REV_5719:
  7398. case ASIC_REV_5720:
  7399. tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7400. break;
  7401. default:
  7402. return;
  7403. }
  7404. }
  7405. static void tg3_restore_clk(struct tg3 *tp)
  7406. {
  7407. u32 val;
  7408. switch (tg3_asic_rev(tp)) {
  7409. case ASIC_REV_5717:
  7410. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7411. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
  7412. val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
  7413. break;
  7414. case ASIC_REV_5719:
  7415. case ASIC_REV_5720:
  7416. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7417. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7418. break;
  7419. default:
  7420. return;
  7421. }
  7422. }
  7423. /* tp->lock is held. */
  7424. static int tg3_chip_reset(struct tg3 *tp)
  7425. __releases(tp->lock)
  7426. __acquires(tp->lock)
  7427. {
  7428. u32 val;
  7429. void (*write_op)(struct tg3 *, u32, u32);
  7430. int i, err;
  7431. if (!pci_device_is_present(tp->pdev))
  7432. return -ENODEV;
  7433. tg3_nvram_lock(tp);
  7434. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7435. /* No matching tg3_nvram_unlock() after this because
  7436. * chip reset below will undo the nvram lock.
  7437. */
  7438. tp->nvram_lock_cnt = 0;
  7439. /* GRC_MISC_CFG core clock reset will clear the memory
  7440. * enable bit in PCI register 4 and the MSI enable bit
  7441. * on some chips, so we save relevant registers here.
  7442. */
  7443. tg3_save_pci_state(tp);
  7444. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7445. tg3_flag(tp, 5755_PLUS))
  7446. tw32(GRC_FASTBOOT_PC, 0);
  7447. /*
  7448. * We must avoid the readl() that normally takes place.
  7449. * It locks machines, causes machine checks, and other
  7450. * fun things. So, temporarily disable the 5701
  7451. * hardware workaround, while we do the reset.
  7452. */
  7453. write_op = tp->write32;
  7454. if (write_op == tg3_write_flush_reg32)
  7455. tp->write32 = tg3_write32;
  7456. /* Prevent the irq handler from reading or writing PCI registers
  7457. * during chip reset when the memory enable bit in the PCI command
  7458. * register may be cleared. The chip does not generate interrupt
  7459. * at this time, but the irq handler may still be called due to irq
  7460. * sharing or irqpoll.
  7461. */
  7462. tg3_flag_set(tp, CHIP_RESETTING);
  7463. for (i = 0; i < tp->irq_cnt; i++) {
  7464. struct tg3_napi *tnapi = &tp->napi[i];
  7465. if (tnapi->hw_status) {
  7466. tnapi->hw_status->status = 0;
  7467. tnapi->hw_status->status_tag = 0;
  7468. }
  7469. tnapi->last_tag = 0;
  7470. tnapi->last_irq_tag = 0;
  7471. }
  7472. smp_mb();
  7473. tg3_full_unlock(tp);
  7474. for (i = 0; i < tp->irq_cnt; i++)
  7475. synchronize_irq(tp->napi[i].irq_vec);
  7476. tg3_full_lock(tp, 0);
  7477. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7478. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7479. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7480. }
  7481. /* do the reset */
  7482. val = GRC_MISC_CFG_CORECLK_RESET;
  7483. if (tg3_flag(tp, PCI_EXPRESS)) {
  7484. /* Force PCIe 1.0a mode */
  7485. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7486. !tg3_flag(tp, 57765_PLUS) &&
  7487. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7488. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7489. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7490. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7491. tw32(GRC_MISC_CFG, (1 << 29));
  7492. val |= (1 << 29);
  7493. }
  7494. }
  7495. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7496. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7497. tw32(GRC_VCPU_EXT_CTRL,
  7498. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7499. }
  7500. /* Set the clock to the highest frequency to avoid timeouts. With link
  7501. * aware mode, the clock speed could be slow and bootcode does not
  7502. * complete within the expected time. Override the clock to allow the
  7503. * bootcode to finish sooner and then restore it.
  7504. */
  7505. tg3_override_clk(tp);
  7506. /* Manage gphy power for all CPMU absent PCIe devices. */
  7507. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7508. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7509. tw32(GRC_MISC_CFG, val);
  7510. /* restore 5701 hardware bug workaround write method */
  7511. tp->write32 = write_op;
  7512. /* Unfortunately, we have to delay before the PCI read back.
  7513. * Some 575X chips even will not respond to a PCI cfg access
  7514. * when the reset command is given to the chip.
  7515. *
  7516. * How do these hardware designers expect things to work
  7517. * properly if the PCI write is posted for a long period
  7518. * of time? It is always necessary to have some method by
  7519. * which a register read back can occur to push the write
  7520. * out which does the reset.
  7521. *
  7522. * For most tg3 variants the trick below was working.
  7523. * Ho hum...
  7524. */
  7525. udelay(120);
  7526. /* Flush PCI posted writes. The normal MMIO registers
  7527. * are inaccessible at this time so this is the only
  7528. * way to make this reliably (actually, this is no longer
  7529. * the case, see above). I tried to use indirect
  7530. * register read/write but this upset some 5701 variants.
  7531. */
  7532. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7533. udelay(120);
  7534. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7535. u16 val16;
  7536. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7537. int j;
  7538. u32 cfg_val;
  7539. /* Wait for link training to complete. */
  7540. for (j = 0; j < 5000; j++)
  7541. udelay(100);
  7542. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7543. pci_write_config_dword(tp->pdev, 0xc4,
  7544. cfg_val | (1 << 15));
  7545. }
  7546. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7547. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7548. /*
  7549. * Older PCIe devices only support the 128 byte
  7550. * MPS setting. Enforce the restriction.
  7551. */
  7552. if (!tg3_flag(tp, CPMU_PRESENT))
  7553. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7554. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7555. /* Clear error status */
  7556. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7557. PCI_EXP_DEVSTA_CED |
  7558. PCI_EXP_DEVSTA_NFED |
  7559. PCI_EXP_DEVSTA_FED |
  7560. PCI_EXP_DEVSTA_URD);
  7561. }
  7562. tg3_restore_pci_state(tp);
  7563. tg3_flag_clear(tp, CHIP_RESETTING);
  7564. tg3_flag_clear(tp, ERROR_PROCESSED);
  7565. val = 0;
  7566. if (tg3_flag(tp, 5780_CLASS))
  7567. val = tr32(MEMARB_MODE);
  7568. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7569. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7570. tg3_stop_fw(tp);
  7571. tw32(0x5000, 0x400);
  7572. }
  7573. if (tg3_flag(tp, IS_SSB_CORE)) {
  7574. /*
  7575. * BCM4785: In order to avoid repercussions from using
  7576. * potentially defective internal ROM, stop the Rx RISC CPU,
  7577. * which is not required.
  7578. */
  7579. tg3_stop_fw(tp);
  7580. tg3_halt_cpu(tp, RX_CPU_BASE);
  7581. }
  7582. err = tg3_poll_fw(tp);
  7583. if (err)
  7584. return err;
  7585. tw32(GRC_MODE, tp->grc_mode);
  7586. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7587. val = tr32(0xc4);
  7588. tw32(0xc4, val | (1 << 15));
  7589. }
  7590. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7591. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7592. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7593. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7594. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7595. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7596. }
  7597. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7598. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7599. val = tp->mac_mode;
  7600. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7601. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7602. val = tp->mac_mode;
  7603. } else
  7604. val = 0;
  7605. tw32_f(MAC_MODE, val);
  7606. udelay(40);
  7607. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7608. tg3_mdio_start(tp);
  7609. if (tg3_flag(tp, PCI_EXPRESS) &&
  7610. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7611. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7612. !tg3_flag(tp, 57765_PLUS)) {
  7613. val = tr32(0x7c00);
  7614. tw32(0x7c00, val | (1 << 25));
  7615. }
  7616. tg3_restore_clk(tp);
  7617. /* Reprobe ASF enable state. */
  7618. tg3_flag_clear(tp, ENABLE_ASF);
  7619. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7620. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7621. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7622. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7623. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7624. u32 nic_cfg;
  7625. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7626. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7627. tg3_flag_set(tp, ENABLE_ASF);
  7628. tp->last_event_jiffies = jiffies;
  7629. if (tg3_flag(tp, 5750_PLUS))
  7630. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7631. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7632. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7633. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7634. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7635. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7636. }
  7637. }
  7638. return 0;
  7639. }
  7640. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7641. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7642. static void __tg3_set_rx_mode(struct net_device *);
  7643. /* tp->lock is held. */
  7644. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7645. {
  7646. int err;
  7647. tg3_stop_fw(tp);
  7648. tg3_write_sig_pre_reset(tp, kind);
  7649. tg3_abort_hw(tp, silent);
  7650. err = tg3_chip_reset(tp);
  7651. __tg3_set_mac_addr(tp, false);
  7652. tg3_write_sig_legacy(tp, kind);
  7653. tg3_write_sig_post_reset(tp, kind);
  7654. if (tp->hw_stats) {
  7655. /* Save the stats across chip resets... */
  7656. tg3_get_nstats(tp, &tp->net_stats_prev);
  7657. tg3_get_estats(tp, &tp->estats_prev);
  7658. /* And make sure the next sample is new data */
  7659. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7660. }
  7661. return err;
  7662. }
  7663. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7664. {
  7665. struct tg3 *tp = netdev_priv(dev);
  7666. struct sockaddr *addr = p;
  7667. int err = 0;
  7668. bool skip_mac_1 = false;
  7669. if (!is_valid_ether_addr(addr->sa_data))
  7670. return -EADDRNOTAVAIL;
  7671. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7672. if (!netif_running(dev))
  7673. return 0;
  7674. if (tg3_flag(tp, ENABLE_ASF)) {
  7675. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7676. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7677. addr0_low = tr32(MAC_ADDR_0_LOW);
  7678. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7679. addr1_low = tr32(MAC_ADDR_1_LOW);
  7680. /* Skip MAC addr 1 if ASF is using it. */
  7681. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7682. !(addr1_high == 0 && addr1_low == 0))
  7683. skip_mac_1 = true;
  7684. }
  7685. spin_lock_bh(&tp->lock);
  7686. __tg3_set_mac_addr(tp, skip_mac_1);
  7687. __tg3_set_rx_mode(dev);
  7688. spin_unlock_bh(&tp->lock);
  7689. return err;
  7690. }
  7691. /* tp->lock is held. */
  7692. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7693. dma_addr_t mapping, u32 maxlen_flags,
  7694. u32 nic_addr)
  7695. {
  7696. tg3_write_mem(tp,
  7697. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7698. ((u64) mapping >> 32));
  7699. tg3_write_mem(tp,
  7700. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7701. ((u64) mapping & 0xffffffff));
  7702. tg3_write_mem(tp,
  7703. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7704. maxlen_flags);
  7705. if (!tg3_flag(tp, 5705_PLUS))
  7706. tg3_write_mem(tp,
  7707. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7708. nic_addr);
  7709. }
  7710. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7711. {
  7712. int i = 0;
  7713. if (!tg3_flag(tp, ENABLE_TSS)) {
  7714. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7715. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7716. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7717. } else {
  7718. tw32(HOSTCC_TXCOL_TICKS, 0);
  7719. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7720. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7721. for (; i < tp->txq_cnt; i++) {
  7722. u32 reg;
  7723. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7724. tw32(reg, ec->tx_coalesce_usecs);
  7725. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7726. tw32(reg, ec->tx_max_coalesced_frames);
  7727. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7728. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7729. }
  7730. }
  7731. for (; i < tp->irq_max - 1; i++) {
  7732. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7733. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7734. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7735. }
  7736. }
  7737. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7738. {
  7739. int i = 0;
  7740. u32 limit = tp->rxq_cnt;
  7741. if (!tg3_flag(tp, ENABLE_RSS)) {
  7742. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7743. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7744. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7745. limit--;
  7746. } else {
  7747. tw32(HOSTCC_RXCOL_TICKS, 0);
  7748. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7749. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7750. }
  7751. for (; i < limit; i++) {
  7752. u32 reg;
  7753. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7754. tw32(reg, ec->rx_coalesce_usecs);
  7755. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7756. tw32(reg, ec->rx_max_coalesced_frames);
  7757. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7758. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7759. }
  7760. for (; i < tp->irq_max - 1; i++) {
  7761. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7762. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7763. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7764. }
  7765. }
  7766. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7767. {
  7768. tg3_coal_tx_init(tp, ec);
  7769. tg3_coal_rx_init(tp, ec);
  7770. if (!tg3_flag(tp, 5705_PLUS)) {
  7771. u32 val = ec->stats_block_coalesce_usecs;
  7772. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7773. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7774. if (!tp->link_up)
  7775. val = 0;
  7776. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7777. }
  7778. }
  7779. /* tp->lock is held. */
  7780. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7781. {
  7782. u32 txrcb, limit;
  7783. /* Disable all transmit rings but the first. */
  7784. if (!tg3_flag(tp, 5705_PLUS))
  7785. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7786. else if (tg3_flag(tp, 5717_PLUS))
  7787. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7788. else if (tg3_flag(tp, 57765_CLASS) ||
  7789. tg3_asic_rev(tp) == ASIC_REV_5762)
  7790. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7791. else
  7792. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7793. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7794. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7795. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7796. BDINFO_FLAGS_DISABLED);
  7797. }
  7798. /* tp->lock is held. */
  7799. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7800. {
  7801. int i = 0;
  7802. u32 txrcb = NIC_SRAM_SEND_RCB;
  7803. if (tg3_flag(tp, ENABLE_TSS))
  7804. i++;
  7805. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7806. struct tg3_napi *tnapi = &tp->napi[i];
  7807. if (!tnapi->tx_ring)
  7808. continue;
  7809. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7810. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7811. NIC_SRAM_TX_BUFFER_DESC);
  7812. }
  7813. }
  7814. /* tp->lock is held. */
  7815. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7816. {
  7817. u32 rxrcb, limit;
  7818. /* Disable all receive return rings but the first. */
  7819. if (tg3_flag(tp, 5717_PLUS))
  7820. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7821. else if (!tg3_flag(tp, 5705_PLUS))
  7822. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7823. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7824. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7825. tg3_flag(tp, 57765_CLASS))
  7826. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7827. else
  7828. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7829. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7830. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7831. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7832. BDINFO_FLAGS_DISABLED);
  7833. }
  7834. /* tp->lock is held. */
  7835. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7836. {
  7837. int i = 0;
  7838. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7839. if (tg3_flag(tp, ENABLE_RSS))
  7840. i++;
  7841. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7842. struct tg3_napi *tnapi = &tp->napi[i];
  7843. if (!tnapi->rx_rcb)
  7844. continue;
  7845. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7846. (tp->rx_ret_ring_mask + 1) <<
  7847. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7848. }
  7849. }
  7850. /* tp->lock is held. */
  7851. static void tg3_rings_reset(struct tg3 *tp)
  7852. {
  7853. int i;
  7854. u32 stblk;
  7855. struct tg3_napi *tnapi = &tp->napi[0];
  7856. tg3_tx_rcbs_disable(tp);
  7857. tg3_rx_ret_rcbs_disable(tp);
  7858. /* Disable interrupts */
  7859. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7860. tp->napi[0].chk_msi_cnt = 0;
  7861. tp->napi[0].last_rx_cons = 0;
  7862. tp->napi[0].last_tx_cons = 0;
  7863. /* Zero mailbox registers. */
  7864. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7865. for (i = 1; i < tp->irq_max; i++) {
  7866. tp->napi[i].tx_prod = 0;
  7867. tp->napi[i].tx_cons = 0;
  7868. if (tg3_flag(tp, ENABLE_TSS))
  7869. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7870. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7871. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7872. tp->napi[i].chk_msi_cnt = 0;
  7873. tp->napi[i].last_rx_cons = 0;
  7874. tp->napi[i].last_tx_cons = 0;
  7875. }
  7876. if (!tg3_flag(tp, ENABLE_TSS))
  7877. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7878. } else {
  7879. tp->napi[0].tx_prod = 0;
  7880. tp->napi[0].tx_cons = 0;
  7881. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7882. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7883. }
  7884. /* Make sure the NIC-based send BD rings are disabled. */
  7885. if (!tg3_flag(tp, 5705_PLUS)) {
  7886. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7887. for (i = 0; i < 16; i++)
  7888. tw32_tx_mbox(mbox + i * 8, 0);
  7889. }
  7890. /* Clear status block in ram. */
  7891. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7892. /* Set status block DMA address */
  7893. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7894. ((u64) tnapi->status_mapping >> 32));
  7895. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7896. ((u64) tnapi->status_mapping & 0xffffffff));
  7897. stblk = HOSTCC_STATBLCK_RING1;
  7898. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7899. u64 mapping = (u64)tnapi->status_mapping;
  7900. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7901. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7902. stblk += 8;
  7903. /* Clear status block in ram. */
  7904. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7905. }
  7906. tg3_tx_rcbs_init(tp);
  7907. tg3_rx_ret_rcbs_init(tp);
  7908. }
  7909. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7910. {
  7911. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7912. if (!tg3_flag(tp, 5750_PLUS) ||
  7913. tg3_flag(tp, 5780_CLASS) ||
  7914. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7915. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7916. tg3_flag(tp, 57765_PLUS))
  7917. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7918. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7919. tg3_asic_rev(tp) == ASIC_REV_5787)
  7920. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7921. else
  7922. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7923. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7924. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7925. val = min(nic_rep_thresh, host_rep_thresh);
  7926. tw32(RCVBDI_STD_THRESH, val);
  7927. if (tg3_flag(tp, 57765_PLUS))
  7928. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7929. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7930. return;
  7931. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7932. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7933. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7934. tw32(RCVBDI_JUMBO_THRESH, val);
  7935. if (tg3_flag(tp, 57765_PLUS))
  7936. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7937. }
  7938. static inline u32 calc_crc(unsigned char *buf, int len)
  7939. {
  7940. u32 reg;
  7941. u32 tmp;
  7942. int j, k;
  7943. reg = 0xffffffff;
  7944. for (j = 0; j < len; j++) {
  7945. reg ^= buf[j];
  7946. for (k = 0; k < 8; k++) {
  7947. tmp = reg & 0x01;
  7948. reg >>= 1;
  7949. if (tmp)
  7950. reg ^= 0xedb88320;
  7951. }
  7952. }
  7953. return ~reg;
  7954. }
  7955. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7956. {
  7957. /* accept or reject all multicast frames */
  7958. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7959. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7960. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7961. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7962. }
  7963. static void __tg3_set_rx_mode(struct net_device *dev)
  7964. {
  7965. struct tg3 *tp = netdev_priv(dev);
  7966. u32 rx_mode;
  7967. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7968. RX_MODE_KEEP_VLAN_TAG);
  7969. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7970. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7971. * flag clear.
  7972. */
  7973. if (!tg3_flag(tp, ENABLE_ASF))
  7974. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7975. #endif
  7976. if (dev->flags & IFF_PROMISC) {
  7977. /* Promiscuous mode. */
  7978. rx_mode |= RX_MODE_PROMISC;
  7979. } else if (dev->flags & IFF_ALLMULTI) {
  7980. /* Accept all multicast. */
  7981. tg3_set_multi(tp, 1);
  7982. } else if (netdev_mc_empty(dev)) {
  7983. /* Reject all multicast. */
  7984. tg3_set_multi(tp, 0);
  7985. } else {
  7986. /* Accept one or more multicast(s). */
  7987. struct netdev_hw_addr *ha;
  7988. u32 mc_filter[4] = { 0, };
  7989. u32 regidx;
  7990. u32 bit;
  7991. u32 crc;
  7992. netdev_for_each_mc_addr(ha, dev) {
  7993. crc = calc_crc(ha->addr, ETH_ALEN);
  7994. bit = ~crc & 0x7f;
  7995. regidx = (bit & 0x60) >> 5;
  7996. bit &= 0x1f;
  7997. mc_filter[regidx] |= (1 << bit);
  7998. }
  7999. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8000. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8001. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8002. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8003. }
  8004. if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
  8005. rx_mode |= RX_MODE_PROMISC;
  8006. } else if (!(dev->flags & IFF_PROMISC)) {
  8007. /* Add all entries into to the mac addr filter list */
  8008. int i = 0;
  8009. struct netdev_hw_addr *ha;
  8010. netdev_for_each_uc_addr(ha, dev) {
  8011. __tg3_set_one_mac_addr(tp, ha->addr,
  8012. i + TG3_UCAST_ADDR_IDX(tp));
  8013. i++;
  8014. }
  8015. }
  8016. if (rx_mode != tp->rx_mode) {
  8017. tp->rx_mode = rx_mode;
  8018. tw32_f(MAC_RX_MODE, rx_mode);
  8019. udelay(10);
  8020. }
  8021. }
  8022. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  8023. {
  8024. int i;
  8025. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  8026. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  8027. }
  8028. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  8029. {
  8030. int i;
  8031. if (!tg3_flag(tp, SUPPORT_MSIX))
  8032. return;
  8033. if (tp->rxq_cnt == 1) {
  8034. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  8035. return;
  8036. }
  8037. /* Validate table against current IRQ count */
  8038. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  8039. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  8040. break;
  8041. }
  8042. if (i != TG3_RSS_INDIR_TBL_SIZE)
  8043. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  8044. }
  8045. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  8046. {
  8047. int i = 0;
  8048. u32 reg = MAC_RSS_INDIR_TBL_0;
  8049. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  8050. u32 val = tp->rss_ind_tbl[i];
  8051. i++;
  8052. for (; i % 8; i++) {
  8053. val <<= 4;
  8054. val |= tp->rss_ind_tbl[i];
  8055. }
  8056. tw32(reg, val);
  8057. reg += 4;
  8058. }
  8059. }
  8060. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  8061. {
  8062. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8063. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  8064. else
  8065. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  8066. }
  8067. /* tp->lock is held. */
  8068. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  8069. {
  8070. u32 val, rdmac_mode;
  8071. int i, err, limit;
  8072. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8073. tg3_disable_ints(tp);
  8074. tg3_stop_fw(tp);
  8075. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  8076. if (tg3_flag(tp, INIT_COMPLETE))
  8077. tg3_abort_hw(tp, 1);
  8078. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  8079. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  8080. tg3_phy_pull_config(tp);
  8081. tg3_eee_pull_config(tp, NULL);
  8082. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  8083. }
  8084. /* Enable MAC control of LPI */
  8085. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  8086. tg3_setup_eee(tp);
  8087. if (reset_phy)
  8088. tg3_phy_reset(tp);
  8089. err = tg3_chip_reset(tp);
  8090. if (err)
  8091. return err;
  8092. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  8093. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  8094. val = tr32(TG3_CPMU_CTRL);
  8095. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  8096. tw32(TG3_CPMU_CTRL, val);
  8097. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8098. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8099. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8100. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8101. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  8102. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  8103. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  8104. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  8105. val = tr32(TG3_CPMU_HST_ACC);
  8106. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  8107. val |= CPMU_HST_ACC_MACCLK_6_25;
  8108. tw32(TG3_CPMU_HST_ACC, val);
  8109. }
  8110. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  8111. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  8112. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  8113. PCIE_PWR_MGMT_L1_THRESH_4MS;
  8114. tw32(PCIE_PWR_MGMT_THRESH, val);
  8115. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  8116. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  8117. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  8118. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  8119. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  8120. }
  8121. if (tg3_flag(tp, L1PLLPD_EN)) {
  8122. u32 grc_mode = tr32(GRC_MODE);
  8123. /* Access the lower 1K of PL PCIE block registers. */
  8124. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8125. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8126. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8127. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8128. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8129. tw32(GRC_MODE, grc_mode);
  8130. }
  8131. if (tg3_flag(tp, 57765_CLASS)) {
  8132. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8133. u32 grc_mode = tr32(GRC_MODE);
  8134. /* Access the lower 1K of PL PCIE block registers. */
  8135. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8136. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8137. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8138. TG3_PCIE_PL_LO_PHYCTL5);
  8139. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8140. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8141. tw32(GRC_MODE, grc_mode);
  8142. }
  8143. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8144. u32 grc_mode;
  8145. /* Fix transmit hangs */
  8146. val = tr32(TG3_CPMU_PADRNG_CTL);
  8147. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8148. tw32(TG3_CPMU_PADRNG_CTL, val);
  8149. grc_mode = tr32(GRC_MODE);
  8150. /* Access the lower 1K of DL PCIE block registers. */
  8151. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8152. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8153. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8154. TG3_PCIE_DL_LO_FTSMAX);
  8155. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8156. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8157. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8158. tw32(GRC_MODE, grc_mode);
  8159. }
  8160. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8161. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8162. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8163. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8164. }
  8165. /* This works around an issue with Athlon chipsets on
  8166. * B3 tigon3 silicon. This bit has no effect on any
  8167. * other revision. But do not set this on PCI Express
  8168. * chips and don't even touch the clocks if the CPMU is present.
  8169. */
  8170. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8171. if (!tg3_flag(tp, PCI_EXPRESS))
  8172. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8173. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8174. }
  8175. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8176. tg3_flag(tp, PCIX_MODE)) {
  8177. val = tr32(TG3PCI_PCISTATE);
  8178. val |= PCISTATE_RETRY_SAME_DMA;
  8179. tw32(TG3PCI_PCISTATE, val);
  8180. }
  8181. if (tg3_flag(tp, ENABLE_APE)) {
  8182. /* Allow reads and writes to the
  8183. * APE register and memory space.
  8184. */
  8185. val = tr32(TG3PCI_PCISTATE);
  8186. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8187. PCISTATE_ALLOW_APE_SHMEM_WR |
  8188. PCISTATE_ALLOW_APE_PSPACE_WR;
  8189. tw32(TG3PCI_PCISTATE, val);
  8190. }
  8191. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8192. /* Enable some hw fixes. */
  8193. val = tr32(TG3PCI_MSI_DATA);
  8194. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8195. tw32(TG3PCI_MSI_DATA, val);
  8196. }
  8197. /* Descriptor ring init may make accesses to the
  8198. * NIC SRAM area to setup the TX descriptors, so we
  8199. * can only do this after the hardware has been
  8200. * successfully reset.
  8201. */
  8202. err = tg3_init_rings(tp);
  8203. if (err)
  8204. return err;
  8205. if (tg3_flag(tp, 57765_PLUS)) {
  8206. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8207. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8208. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8209. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8210. if (!tg3_flag(tp, 57765_CLASS) &&
  8211. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8212. tg3_asic_rev(tp) != ASIC_REV_5762)
  8213. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8214. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8215. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8216. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8217. /* This value is determined during the probe time DMA
  8218. * engine test, tg3_test_dma.
  8219. */
  8220. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8221. }
  8222. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8223. GRC_MODE_4X_NIC_SEND_RINGS |
  8224. GRC_MODE_NO_TX_PHDR_CSUM |
  8225. GRC_MODE_NO_RX_PHDR_CSUM);
  8226. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8227. /* Pseudo-header checksum is done by hardware logic and not
  8228. * the offload processers, so make the chip do the pseudo-
  8229. * header checksums on receive. For transmit it is more
  8230. * convenient to do the pseudo-header checksum in software
  8231. * as Linux does that on transmit for us in all cases.
  8232. */
  8233. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8234. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8235. if (tp->rxptpctl)
  8236. tw32(TG3_RX_PTP_CTL,
  8237. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8238. if (tg3_flag(tp, PTP_CAPABLE))
  8239. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8240. tw32(GRC_MODE, tp->grc_mode | val);
  8241. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8242. val = tr32(GRC_MISC_CFG);
  8243. val &= ~0xff;
  8244. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8245. tw32(GRC_MISC_CFG, val);
  8246. /* Initialize MBUF/DESC pool. */
  8247. if (tg3_flag(tp, 5750_PLUS)) {
  8248. /* Do nothing. */
  8249. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8250. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8251. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8252. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8253. else
  8254. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8255. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8256. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8257. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8258. int fw_len;
  8259. fw_len = tp->fw_len;
  8260. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8261. tw32(BUFMGR_MB_POOL_ADDR,
  8262. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8263. tw32(BUFMGR_MB_POOL_SIZE,
  8264. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8265. }
  8266. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8267. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8268. tp->bufmgr_config.mbuf_read_dma_low_water);
  8269. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8270. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8271. tw32(BUFMGR_MB_HIGH_WATER,
  8272. tp->bufmgr_config.mbuf_high_water);
  8273. } else {
  8274. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8275. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8276. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8277. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8278. tw32(BUFMGR_MB_HIGH_WATER,
  8279. tp->bufmgr_config.mbuf_high_water_jumbo);
  8280. }
  8281. tw32(BUFMGR_DMA_LOW_WATER,
  8282. tp->bufmgr_config.dma_low_water);
  8283. tw32(BUFMGR_DMA_HIGH_WATER,
  8284. tp->bufmgr_config.dma_high_water);
  8285. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8286. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8287. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8288. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8289. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  8290. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8291. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8292. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8293. tw32(BUFMGR_MODE, val);
  8294. for (i = 0; i < 2000; i++) {
  8295. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8296. break;
  8297. udelay(10);
  8298. }
  8299. if (i >= 2000) {
  8300. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8301. return -ENODEV;
  8302. }
  8303. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8304. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8305. tg3_setup_rxbd_thresholds(tp);
  8306. /* Initialize TG3_BDINFO's at:
  8307. * RCVDBDI_STD_BD: standard eth size rx ring
  8308. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8309. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8310. *
  8311. * like so:
  8312. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8313. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8314. * ring attribute flags
  8315. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8316. *
  8317. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8318. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8319. *
  8320. * The size of each ring is fixed in the firmware, but the location is
  8321. * configurable.
  8322. */
  8323. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8324. ((u64) tpr->rx_std_mapping >> 32));
  8325. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8326. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8327. if (!tg3_flag(tp, 5717_PLUS))
  8328. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8329. NIC_SRAM_RX_BUFFER_DESC);
  8330. /* Disable the mini ring */
  8331. if (!tg3_flag(tp, 5705_PLUS))
  8332. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8333. BDINFO_FLAGS_DISABLED);
  8334. /* Program the jumbo buffer descriptor ring control
  8335. * blocks on those devices that have them.
  8336. */
  8337. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8338. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8339. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8340. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8341. ((u64) tpr->rx_jmb_mapping >> 32));
  8342. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8343. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8344. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8345. BDINFO_FLAGS_MAXLEN_SHIFT;
  8346. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8347. val | BDINFO_FLAGS_USE_EXT_RECV);
  8348. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8349. tg3_flag(tp, 57765_CLASS) ||
  8350. tg3_asic_rev(tp) == ASIC_REV_5762)
  8351. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8352. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8353. } else {
  8354. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8355. BDINFO_FLAGS_DISABLED);
  8356. }
  8357. if (tg3_flag(tp, 57765_PLUS)) {
  8358. val = TG3_RX_STD_RING_SIZE(tp);
  8359. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8360. val |= (TG3_RX_STD_DMA_SZ << 2);
  8361. } else
  8362. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8363. } else
  8364. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8365. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8366. tpr->rx_std_prod_idx = tp->rx_pending;
  8367. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8368. tpr->rx_jmb_prod_idx =
  8369. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8370. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8371. tg3_rings_reset(tp);
  8372. /* Initialize MAC address and backoff seed. */
  8373. __tg3_set_mac_addr(tp, false);
  8374. /* MTU + ethernet header + FCS + optional VLAN tag */
  8375. tw32(MAC_RX_MTU_SIZE,
  8376. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8377. /* The slot time is changed by tg3_setup_phy if we
  8378. * run at gigabit with half duplex.
  8379. */
  8380. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8381. (6 << TX_LENGTHS_IPG_SHIFT) |
  8382. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8383. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8384. tg3_asic_rev(tp) == ASIC_REV_5762)
  8385. val |= tr32(MAC_TX_LENGTHS) &
  8386. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8387. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8388. tw32(MAC_TX_LENGTHS, val);
  8389. /* Receive rules. */
  8390. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8391. tw32(RCVLPC_CONFIG, 0x0181);
  8392. /* Calculate RDMAC_MODE setting early, we need it to determine
  8393. * the RCVLPC_STATE_ENABLE mask.
  8394. */
  8395. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8396. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8397. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8398. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8399. RDMAC_MODE_LNGREAD_ENAB);
  8400. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8401. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8402. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8403. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8404. tg3_asic_rev(tp) == ASIC_REV_57780)
  8405. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8406. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8407. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8408. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8409. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8410. if (tg3_flag(tp, TSO_CAPABLE) &&
  8411. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8412. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8413. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8414. !tg3_flag(tp, IS_5788)) {
  8415. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8416. }
  8417. }
  8418. if (tg3_flag(tp, PCI_EXPRESS))
  8419. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8420. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8421. tp->dma_limit = 0;
  8422. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8423. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8424. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8425. }
  8426. }
  8427. if (tg3_flag(tp, HW_TSO_1) ||
  8428. tg3_flag(tp, HW_TSO_2) ||
  8429. tg3_flag(tp, HW_TSO_3))
  8430. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8431. if (tg3_flag(tp, 57765_PLUS) ||
  8432. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8433. tg3_asic_rev(tp) == ASIC_REV_57780)
  8434. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8435. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8436. tg3_asic_rev(tp) == ASIC_REV_5762)
  8437. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8438. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8439. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8440. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8441. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8442. tg3_flag(tp, 57765_PLUS)) {
  8443. u32 tgtreg;
  8444. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8445. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8446. else
  8447. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8448. val = tr32(tgtreg);
  8449. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8450. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8451. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8452. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8453. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8454. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8455. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8456. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8457. }
  8458. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8459. }
  8460. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8461. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8462. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8463. u32 tgtreg;
  8464. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8465. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8466. else
  8467. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8468. val = tr32(tgtreg);
  8469. tw32(tgtreg, val |
  8470. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8471. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8472. }
  8473. /* Receive/send statistics. */
  8474. if (tg3_flag(tp, 5750_PLUS)) {
  8475. val = tr32(RCVLPC_STATS_ENABLE);
  8476. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8477. tw32(RCVLPC_STATS_ENABLE, val);
  8478. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8479. tg3_flag(tp, TSO_CAPABLE)) {
  8480. val = tr32(RCVLPC_STATS_ENABLE);
  8481. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8482. tw32(RCVLPC_STATS_ENABLE, val);
  8483. } else {
  8484. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8485. }
  8486. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8487. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8488. tw32(SNDDATAI_STATSCTRL,
  8489. (SNDDATAI_SCTRL_ENABLE |
  8490. SNDDATAI_SCTRL_FASTUPD));
  8491. /* Setup host coalescing engine. */
  8492. tw32(HOSTCC_MODE, 0);
  8493. for (i = 0; i < 2000; i++) {
  8494. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8495. break;
  8496. udelay(10);
  8497. }
  8498. __tg3_set_coalesce(tp, &tp->coal);
  8499. if (!tg3_flag(tp, 5705_PLUS)) {
  8500. /* Status/statistics block address. See tg3_timer,
  8501. * the tg3_periodic_fetch_stats call there, and
  8502. * tg3_get_stats to see how this works for 5705/5750 chips.
  8503. */
  8504. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8505. ((u64) tp->stats_mapping >> 32));
  8506. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8507. ((u64) tp->stats_mapping & 0xffffffff));
  8508. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8509. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8510. /* Clear statistics and status block memory areas */
  8511. for (i = NIC_SRAM_STATS_BLK;
  8512. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8513. i += sizeof(u32)) {
  8514. tg3_write_mem(tp, i, 0);
  8515. udelay(40);
  8516. }
  8517. }
  8518. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8519. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8520. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8521. if (!tg3_flag(tp, 5705_PLUS))
  8522. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8523. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8524. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8525. /* reset to prevent losing 1st rx packet intermittently */
  8526. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8527. udelay(10);
  8528. }
  8529. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8530. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8531. MAC_MODE_FHDE_ENABLE;
  8532. if (tg3_flag(tp, ENABLE_APE))
  8533. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8534. if (!tg3_flag(tp, 5705_PLUS) &&
  8535. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8536. tg3_asic_rev(tp) != ASIC_REV_5700)
  8537. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8538. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8539. udelay(40);
  8540. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8541. * If TG3_FLAG_IS_NIC is zero, we should read the
  8542. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8543. * whether used as inputs or outputs, are set by boot code after
  8544. * reset.
  8545. */
  8546. if (!tg3_flag(tp, IS_NIC)) {
  8547. u32 gpio_mask;
  8548. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8549. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8550. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8551. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8552. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8553. GRC_LCLCTRL_GPIO_OUTPUT3;
  8554. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8555. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8556. tp->grc_local_ctrl &= ~gpio_mask;
  8557. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8558. /* GPIO1 must be driven high for eeprom write protect */
  8559. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8560. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8561. GRC_LCLCTRL_GPIO_OUTPUT1);
  8562. }
  8563. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8564. udelay(100);
  8565. if (tg3_flag(tp, USING_MSIX)) {
  8566. val = tr32(MSGINT_MODE);
  8567. val |= MSGINT_MODE_ENABLE;
  8568. if (tp->irq_cnt > 1)
  8569. val |= MSGINT_MODE_MULTIVEC_EN;
  8570. if (!tg3_flag(tp, 1SHOT_MSI))
  8571. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8572. tw32(MSGINT_MODE, val);
  8573. }
  8574. if (!tg3_flag(tp, 5705_PLUS)) {
  8575. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8576. udelay(40);
  8577. }
  8578. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8579. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8580. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8581. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8582. WDMAC_MODE_LNGREAD_ENAB);
  8583. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8584. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8585. if (tg3_flag(tp, TSO_CAPABLE) &&
  8586. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8587. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8588. /* nothing */
  8589. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8590. !tg3_flag(tp, IS_5788)) {
  8591. val |= WDMAC_MODE_RX_ACCEL;
  8592. }
  8593. }
  8594. /* Enable host coalescing bug fix */
  8595. if (tg3_flag(tp, 5755_PLUS))
  8596. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8597. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8598. val |= WDMAC_MODE_BURST_ALL_DATA;
  8599. tw32_f(WDMAC_MODE, val);
  8600. udelay(40);
  8601. if (tg3_flag(tp, PCIX_MODE)) {
  8602. u16 pcix_cmd;
  8603. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8604. &pcix_cmd);
  8605. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8606. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8607. pcix_cmd |= PCI_X_CMD_READ_2K;
  8608. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8609. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8610. pcix_cmd |= PCI_X_CMD_READ_2K;
  8611. }
  8612. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8613. pcix_cmd);
  8614. }
  8615. tw32_f(RDMAC_MODE, rdmac_mode);
  8616. udelay(40);
  8617. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8618. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8619. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8620. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8621. break;
  8622. }
  8623. if (i < TG3_NUM_RDMA_CHANNELS) {
  8624. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8625. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8626. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8627. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8628. }
  8629. }
  8630. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8631. if (!tg3_flag(tp, 5705_PLUS))
  8632. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8633. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8634. tw32(SNDDATAC_MODE,
  8635. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8636. else
  8637. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8638. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8639. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8640. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8641. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8642. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8643. tw32(RCVDBDI_MODE, val);
  8644. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8645. if (tg3_flag(tp, HW_TSO_1) ||
  8646. tg3_flag(tp, HW_TSO_2) ||
  8647. tg3_flag(tp, HW_TSO_3))
  8648. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8649. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8650. if (tg3_flag(tp, ENABLE_TSS))
  8651. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8652. tw32(SNDBDI_MODE, val);
  8653. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8654. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8655. err = tg3_load_5701_a0_firmware_fix(tp);
  8656. if (err)
  8657. return err;
  8658. }
  8659. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8660. /* Ignore any errors for the firmware download. If download
  8661. * fails, the device will operate with EEE disabled
  8662. */
  8663. tg3_load_57766_firmware(tp);
  8664. }
  8665. if (tg3_flag(tp, TSO_CAPABLE)) {
  8666. err = tg3_load_tso_firmware(tp);
  8667. if (err)
  8668. return err;
  8669. }
  8670. tp->tx_mode = TX_MODE_ENABLE;
  8671. if (tg3_flag(tp, 5755_PLUS) ||
  8672. tg3_asic_rev(tp) == ASIC_REV_5906)
  8673. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8674. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8675. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8676. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8677. tp->tx_mode &= ~val;
  8678. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8679. }
  8680. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8681. udelay(100);
  8682. if (tg3_flag(tp, ENABLE_RSS)) {
  8683. u32 rss_key[10];
  8684. tg3_rss_write_indir_tbl(tp);
  8685. netdev_rss_key_fill(rss_key, 10 * sizeof(u32));
  8686. for (i = 0; i < 10 ; i++)
  8687. tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]);
  8688. }
  8689. tp->rx_mode = RX_MODE_ENABLE;
  8690. if (tg3_flag(tp, 5755_PLUS))
  8691. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8692. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8693. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8694. if (tg3_flag(tp, ENABLE_RSS))
  8695. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8696. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8697. RX_MODE_RSS_IPV6_HASH_EN |
  8698. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8699. RX_MODE_RSS_IPV4_HASH_EN |
  8700. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8701. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8702. udelay(10);
  8703. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8704. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8705. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8706. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8707. udelay(10);
  8708. }
  8709. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8710. udelay(10);
  8711. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8712. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8713. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8714. /* Set drive transmission level to 1.2V */
  8715. /* only if the signal pre-emphasis bit is not set */
  8716. val = tr32(MAC_SERDES_CFG);
  8717. val &= 0xfffff000;
  8718. val |= 0x880;
  8719. tw32(MAC_SERDES_CFG, val);
  8720. }
  8721. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8722. tw32(MAC_SERDES_CFG, 0x616000);
  8723. }
  8724. /* Prevent chip from dropping frames when flow control
  8725. * is enabled.
  8726. */
  8727. if (tg3_flag(tp, 57765_CLASS))
  8728. val = 1;
  8729. else
  8730. val = 2;
  8731. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8732. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8733. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8734. /* Use hardware link auto-negotiation */
  8735. tg3_flag_set(tp, HW_AUTONEG);
  8736. }
  8737. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8738. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8739. u32 tmp;
  8740. tmp = tr32(SERDES_RX_CTRL);
  8741. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8742. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8743. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8744. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8745. }
  8746. if (!tg3_flag(tp, USE_PHYLIB)) {
  8747. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8748. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8749. err = tg3_setup_phy(tp, false);
  8750. if (err)
  8751. return err;
  8752. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8753. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8754. u32 tmp;
  8755. /* Clear CRC stats. */
  8756. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8757. tg3_writephy(tp, MII_TG3_TEST1,
  8758. tmp | MII_TG3_TEST1_CRC_EN);
  8759. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8760. }
  8761. }
  8762. }
  8763. __tg3_set_rx_mode(tp->dev);
  8764. /* Initialize receive rules. */
  8765. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8766. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8767. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8768. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8769. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8770. limit = 8;
  8771. else
  8772. limit = 16;
  8773. if (tg3_flag(tp, ENABLE_ASF))
  8774. limit -= 4;
  8775. switch (limit) {
  8776. case 16:
  8777. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8778. case 15:
  8779. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8780. case 14:
  8781. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8782. case 13:
  8783. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8784. case 12:
  8785. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8786. case 11:
  8787. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8788. case 10:
  8789. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8790. case 9:
  8791. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8792. case 8:
  8793. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8794. case 7:
  8795. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8796. case 6:
  8797. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8798. case 5:
  8799. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8800. case 4:
  8801. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8802. case 3:
  8803. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8804. case 2:
  8805. case 1:
  8806. default:
  8807. break;
  8808. }
  8809. if (tg3_flag(tp, ENABLE_APE))
  8810. /* Write our heartbeat update interval to APE. */
  8811. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8812. APE_HOST_HEARTBEAT_INT_DISABLE);
  8813. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8814. return 0;
  8815. }
  8816. /* Called at device open time to get the chip ready for
  8817. * packet processing. Invoked with tp->lock held.
  8818. */
  8819. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8820. {
  8821. /* Chip may have been just powered on. If so, the boot code may still
  8822. * be running initialization. Wait for it to finish to avoid races in
  8823. * accessing the hardware.
  8824. */
  8825. tg3_enable_register_access(tp);
  8826. tg3_poll_fw(tp);
  8827. tg3_switch_clocks(tp);
  8828. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8829. return tg3_reset_hw(tp, reset_phy);
  8830. }
  8831. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8832. {
  8833. int i;
  8834. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8835. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8836. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8837. off += len;
  8838. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8839. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8840. memset(ocir, 0, TG3_OCIR_LEN);
  8841. }
  8842. }
  8843. /* sysfs attributes for hwmon */
  8844. static ssize_t tg3_show_temp(struct device *dev,
  8845. struct device_attribute *devattr, char *buf)
  8846. {
  8847. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8848. struct tg3 *tp = dev_get_drvdata(dev);
  8849. u32 temperature;
  8850. spin_lock_bh(&tp->lock);
  8851. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8852. sizeof(temperature));
  8853. spin_unlock_bh(&tp->lock);
  8854. return sprintf(buf, "%u\n", temperature * 1000);
  8855. }
  8856. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8857. TG3_TEMP_SENSOR_OFFSET);
  8858. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8859. TG3_TEMP_CAUTION_OFFSET);
  8860. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8861. TG3_TEMP_MAX_OFFSET);
  8862. static struct attribute *tg3_attrs[] = {
  8863. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8864. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8865. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8866. NULL
  8867. };
  8868. ATTRIBUTE_GROUPS(tg3);
  8869. static void tg3_hwmon_close(struct tg3 *tp)
  8870. {
  8871. if (tp->hwmon_dev) {
  8872. hwmon_device_unregister(tp->hwmon_dev);
  8873. tp->hwmon_dev = NULL;
  8874. }
  8875. }
  8876. static void tg3_hwmon_open(struct tg3 *tp)
  8877. {
  8878. int i;
  8879. u32 size = 0;
  8880. struct pci_dev *pdev = tp->pdev;
  8881. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8882. tg3_sd_scan_scratchpad(tp, ocirs);
  8883. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8884. if (!ocirs[i].src_data_length)
  8885. continue;
  8886. size += ocirs[i].src_hdr_length;
  8887. size += ocirs[i].src_data_length;
  8888. }
  8889. if (!size)
  8890. return;
  8891. tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
  8892. tp, tg3_groups);
  8893. if (IS_ERR(tp->hwmon_dev)) {
  8894. tp->hwmon_dev = NULL;
  8895. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8896. }
  8897. }
  8898. #define TG3_STAT_ADD32(PSTAT, REG) \
  8899. do { u32 __val = tr32(REG); \
  8900. (PSTAT)->low += __val; \
  8901. if ((PSTAT)->low < __val) \
  8902. (PSTAT)->high += 1; \
  8903. } while (0)
  8904. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8905. {
  8906. struct tg3_hw_stats *sp = tp->hw_stats;
  8907. if (!tp->link_up)
  8908. return;
  8909. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8910. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8911. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8912. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8913. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8914. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8915. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8916. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8917. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8918. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8919. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8920. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8921. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8922. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8923. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8924. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8925. u32 val;
  8926. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8927. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8928. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8929. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8930. }
  8931. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8932. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8933. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8934. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8935. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8936. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8937. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8938. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8939. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8940. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8941. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8942. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8943. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8944. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8945. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8946. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8947. tg3_asic_rev(tp) != ASIC_REV_5762 &&
  8948. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8949. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8950. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8951. } else {
  8952. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8953. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8954. if (val) {
  8955. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8956. sp->rx_discards.low += val;
  8957. if (sp->rx_discards.low < val)
  8958. sp->rx_discards.high += 1;
  8959. }
  8960. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8961. }
  8962. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8963. }
  8964. static void tg3_chk_missed_msi(struct tg3 *tp)
  8965. {
  8966. u32 i;
  8967. for (i = 0; i < tp->irq_cnt; i++) {
  8968. struct tg3_napi *tnapi = &tp->napi[i];
  8969. if (tg3_has_work(tnapi)) {
  8970. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8971. tnapi->last_tx_cons == tnapi->tx_cons) {
  8972. if (tnapi->chk_msi_cnt < 1) {
  8973. tnapi->chk_msi_cnt++;
  8974. return;
  8975. }
  8976. tg3_msi(0, tnapi);
  8977. }
  8978. }
  8979. tnapi->chk_msi_cnt = 0;
  8980. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8981. tnapi->last_tx_cons = tnapi->tx_cons;
  8982. }
  8983. }
  8984. static void tg3_timer(unsigned long __opaque)
  8985. {
  8986. struct tg3 *tp = (struct tg3 *) __opaque;
  8987. spin_lock(&tp->lock);
  8988. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING)) {
  8989. spin_unlock(&tp->lock);
  8990. goto restart_timer;
  8991. }
  8992. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8993. tg3_flag(tp, 57765_CLASS))
  8994. tg3_chk_missed_msi(tp);
  8995. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8996. /* BCM4785: Flush posted writes from GbE to host memory. */
  8997. tr32(HOSTCC_MODE);
  8998. }
  8999. if (!tg3_flag(tp, TAGGED_STATUS)) {
  9000. /* All of this garbage is because when using non-tagged
  9001. * IRQ status the mailbox/status_block protocol the chip
  9002. * uses with the cpu is race prone.
  9003. */
  9004. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  9005. tw32(GRC_LOCAL_CTRL,
  9006. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  9007. } else {
  9008. tw32(HOSTCC_MODE, tp->coalesce_mode |
  9009. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  9010. }
  9011. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9012. spin_unlock(&tp->lock);
  9013. tg3_reset_task_schedule(tp);
  9014. goto restart_timer;
  9015. }
  9016. }
  9017. /* This part only runs once per second. */
  9018. if (!--tp->timer_counter) {
  9019. if (tg3_flag(tp, 5705_PLUS))
  9020. tg3_periodic_fetch_stats(tp);
  9021. if (tp->setlpicnt && !--tp->setlpicnt)
  9022. tg3_phy_eee_enable(tp);
  9023. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  9024. u32 mac_stat;
  9025. int phy_event;
  9026. mac_stat = tr32(MAC_STATUS);
  9027. phy_event = 0;
  9028. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  9029. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  9030. phy_event = 1;
  9031. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  9032. phy_event = 1;
  9033. if (phy_event)
  9034. tg3_setup_phy(tp, false);
  9035. } else if (tg3_flag(tp, POLL_SERDES)) {
  9036. u32 mac_stat = tr32(MAC_STATUS);
  9037. int need_setup = 0;
  9038. if (tp->link_up &&
  9039. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  9040. need_setup = 1;
  9041. }
  9042. if (!tp->link_up &&
  9043. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  9044. MAC_STATUS_SIGNAL_DET))) {
  9045. need_setup = 1;
  9046. }
  9047. if (need_setup) {
  9048. if (!tp->serdes_counter) {
  9049. tw32_f(MAC_MODE,
  9050. (tp->mac_mode &
  9051. ~MAC_MODE_PORT_MODE_MASK));
  9052. udelay(40);
  9053. tw32_f(MAC_MODE, tp->mac_mode);
  9054. udelay(40);
  9055. }
  9056. tg3_setup_phy(tp, false);
  9057. }
  9058. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  9059. tg3_flag(tp, 5780_CLASS)) {
  9060. tg3_serdes_parallel_detect(tp);
  9061. } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
  9062. u32 cpmu = tr32(TG3_CPMU_STATUS);
  9063. bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
  9064. TG3_CPMU_STATUS_LINK_MASK);
  9065. if (link_up != tp->link_up)
  9066. tg3_setup_phy(tp, false);
  9067. }
  9068. tp->timer_counter = tp->timer_multiplier;
  9069. }
  9070. /* Heartbeat is only sent once every 2 seconds.
  9071. *
  9072. * The heartbeat is to tell the ASF firmware that the host
  9073. * driver is still alive. In the event that the OS crashes,
  9074. * ASF needs to reset the hardware to free up the FIFO space
  9075. * that may be filled with rx packets destined for the host.
  9076. * If the FIFO is full, ASF will no longer function properly.
  9077. *
  9078. * Unintended resets have been reported on real time kernels
  9079. * where the timer doesn't run on time. Netpoll will also have
  9080. * same problem.
  9081. *
  9082. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  9083. * to check the ring condition when the heartbeat is expiring
  9084. * before doing the reset. This will prevent most unintended
  9085. * resets.
  9086. */
  9087. if (!--tp->asf_counter) {
  9088. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  9089. tg3_wait_for_event_ack(tp);
  9090. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  9091. FWCMD_NICDRV_ALIVE3);
  9092. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  9093. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  9094. TG3_FW_UPDATE_TIMEOUT_SEC);
  9095. tg3_generate_fw_event(tp);
  9096. }
  9097. tp->asf_counter = tp->asf_multiplier;
  9098. }
  9099. spin_unlock(&tp->lock);
  9100. restart_timer:
  9101. tp->timer.expires = jiffies + tp->timer_offset;
  9102. add_timer(&tp->timer);
  9103. }
  9104. static void tg3_timer_init(struct tg3 *tp)
  9105. {
  9106. if (tg3_flag(tp, TAGGED_STATUS) &&
  9107. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  9108. !tg3_flag(tp, 57765_CLASS))
  9109. tp->timer_offset = HZ;
  9110. else
  9111. tp->timer_offset = HZ / 10;
  9112. BUG_ON(tp->timer_offset > HZ);
  9113. tp->timer_multiplier = (HZ / tp->timer_offset);
  9114. tp->asf_multiplier = (HZ / tp->timer_offset) *
  9115. TG3_FW_UPDATE_FREQ_SEC;
  9116. init_timer(&tp->timer);
  9117. tp->timer.data = (unsigned long) tp;
  9118. tp->timer.function = tg3_timer;
  9119. }
  9120. static void tg3_timer_start(struct tg3 *tp)
  9121. {
  9122. tp->asf_counter = tp->asf_multiplier;
  9123. tp->timer_counter = tp->timer_multiplier;
  9124. tp->timer.expires = jiffies + tp->timer_offset;
  9125. add_timer(&tp->timer);
  9126. }
  9127. static void tg3_timer_stop(struct tg3 *tp)
  9128. {
  9129. del_timer_sync(&tp->timer);
  9130. }
  9131. /* Restart hardware after configuration changes, self-test, etc.
  9132. * Invoked with tp->lock held.
  9133. */
  9134. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9135. __releases(tp->lock)
  9136. __acquires(tp->lock)
  9137. {
  9138. int err;
  9139. err = tg3_init_hw(tp, reset_phy);
  9140. if (err) {
  9141. netdev_err(tp->dev,
  9142. "Failed to re-initialize device, aborting\n");
  9143. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9144. tg3_full_unlock(tp);
  9145. tg3_timer_stop(tp);
  9146. tp->irq_sync = 0;
  9147. tg3_napi_enable(tp);
  9148. dev_close(tp->dev);
  9149. tg3_full_lock(tp, 0);
  9150. }
  9151. return err;
  9152. }
  9153. static void tg3_reset_task(struct work_struct *work)
  9154. {
  9155. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9156. int err;
  9157. rtnl_lock();
  9158. tg3_full_lock(tp, 0);
  9159. if (!netif_running(tp->dev)) {
  9160. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9161. tg3_full_unlock(tp);
  9162. rtnl_unlock();
  9163. return;
  9164. }
  9165. tg3_full_unlock(tp);
  9166. tg3_phy_stop(tp);
  9167. tg3_netif_stop(tp);
  9168. tg3_full_lock(tp, 1);
  9169. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9170. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9171. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9172. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9173. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9174. }
  9175. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9176. err = tg3_init_hw(tp, true);
  9177. if (err)
  9178. goto out;
  9179. tg3_netif_start(tp);
  9180. out:
  9181. tg3_full_unlock(tp);
  9182. if (!err)
  9183. tg3_phy_start(tp);
  9184. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9185. rtnl_unlock();
  9186. }
  9187. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9188. {
  9189. irq_handler_t fn;
  9190. unsigned long flags;
  9191. char *name;
  9192. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9193. if (tp->irq_cnt == 1)
  9194. name = tp->dev->name;
  9195. else {
  9196. name = &tnapi->irq_lbl[0];
  9197. if (tnapi->tx_buffers && tnapi->rx_rcb)
  9198. snprintf(name, IFNAMSIZ,
  9199. "%s-txrx-%d", tp->dev->name, irq_num);
  9200. else if (tnapi->tx_buffers)
  9201. snprintf(name, IFNAMSIZ,
  9202. "%s-tx-%d", tp->dev->name, irq_num);
  9203. else if (tnapi->rx_rcb)
  9204. snprintf(name, IFNAMSIZ,
  9205. "%s-rx-%d", tp->dev->name, irq_num);
  9206. else
  9207. snprintf(name, IFNAMSIZ,
  9208. "%s-%d", tp->dev->name, irq_num);
  9209. name[IFNAMSIZ-1] = 0;
  9210. }
  9211. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9212. fn = tg3_msi;
  9213. if (tg3_flag(tp, 1SHOT_MSI))
  9214. fn = tg3_msi_1shot;
  9215. flags = 0;
  9216. } else {
  9217. fn = tg3_interrupt;
  9218. if (tg3_flag(tp, TAGGED_STATUS))
  9219. fn = tg3_interrupt_tagged;
  9220. flags = IRQF_SHARED;
  9221. }
  9222. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9223. }
  9224. static int tg3_test_interrupt(struct tg3 *tp)
  9225. {
  9226. struct tg3_napi *tnapi = &tp->napi[0];
  9227. struct net_device *dev = tp->dev;
  9228. int err, i, intr_ok = 0;
  9229. u32 val;
  9230. if (!netif_running(dev))
  9231. return -ENODEV;
  9232. tg3_disable_ints(tp);
  9233. free_irq(tnapi->irq_vec, tnapi);
  9234. /*
  9235. * Turn off MSI one shot mode. Otherwise this test has no
  9236. * observable way to know whether the interrupt was delivered.
  9237. */
  9238. if (tg3_flag(tp, 57765_PLUS)) {
  9239. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9240. tw32(MSGINT_MODE, val);
  9241. }
  9242. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9243. IRQF_SHARED, dev->name, tnapi);
  9244. if (err)
  9245. return err;
  9246. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9247. tg3_enable_ints(tp);
  9248. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9249. tnapi->coal_now);
  9250. for (i = 0; i < 5; i++) {
  9251. u32 int_mbox, misc_host_ctrl;
  9252. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9253. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9254. if ((int_mbox != 0) ||
  9255. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9256. intr_ok = 1;
  9257. break;
  9258. }
  9259. if (tg3_flag(tp, 57765_PLUS) &&
  9260. tnapi->hw_status->status_tag != tnapi->last_tag)
  9261. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9262. msleep(10);
  9263. }
  9264. tg3_disable_ints(tp);
  9265. free_irq(tnapi->irq_vec, tnapi);
  9266. err = tg3_request_irq(tp, 0);
  9267. if (err)
  9268. return err;
  9269. if (intr_ok) {
  9270. /* Reenable MSI one shot mode. */
  9271. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9272. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9273. tw32(MSGINT_MODE, val);
  9274. }
  9275. return 0;
  9276. }
  9277. return -EIO;
  9278. }
  9279. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9280. * successfully restored
  9281. */
  9282. static int tg3_test_msi(struct tg3 *tp)
  9283. {
  9284. int err;
  9285. u16 pci_cmd;
  9286. if (!tg3_flag(tp, USING_MSI))
  9287. return 0;
  9288. /* Turn off SERR reporting in case MSI terminates with Master
  9289. * Abort.
  9290. */
  9291. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9292. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9293. pci_cmd & ~PCI_COMMAND_SERR);
  9294. err = tg3_test_interrupt(tp);
  9295. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9296. if (!err)
  9297. return 0;
  9298. /* other failures */
  9299. if (err != -EIO)
  9300. return err;
  9301. /* MSI test failed, go back to INTx mode */
  9302. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9303. "to INTx mode. Please report this failure to the PCI "
  9304. "maintainer and include system chipset information\n");
  9305. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9306. pci_disable_msi(tp->pdev);
  9307. tg3_flag_clear(tp, USING_MSI);
  9308. tp->napi[0].irq_vec = tp->pdev->irq;
  9309. err = tg3_request_irq(tp, 0);
  9310. if (err)
  9311. return err;
  9312. /* Need to reset the chip because the MSI cycle may have terminated
  9313. * with Master Abort.
  9314. */
  9315. tg3_full_lock(tp, 1);
  9316. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9317. err = tg3_init_hw(tp, true);
  9318. tg3_full_unlock(tp);
  9319. if (err)
  9320. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9321. return err;
  9322. }
  9323. static int tg3_request_firmware(struct tg3 *tp)
  9324. {
  9325. const struct tg3_firmware_hdr *fw_hdr;
  9326. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9327. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9328. tp->fw_needed);
  9329. return -ENOENT;
  9330. }
  9331. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9332. /* Firmware blob starts with version numbers, followed by
  9333. * start address and _full_ length including BSS sections
  9334. * (which must be longer than the actual data, of course
  9335. */
  9336. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9337. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9338. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9339. tp->fw_len, tp->fw_needed);
  9340. release_firmware(tp->fw);
  9341. tp->fw = NULL;
  9342. return -EINVAL;
  9343. }
  9344. /* We no longer need firmware; we have it. */
  9345. tp->fw_needed = NULL;
  9346. return 0;
  9347. }
  9348. static u32 tg3_irq_count(struct tg3 *tp)
  9349. {
  9350. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9351. if (irq_cnt > 1) {
  9352. /* We want as many rx rings enabled as there are cpus.
  9353. * In multiqueue MSI-X mode, the first MSI-X vector
  9354. * only deals with link interrupts, etc, so we add
  9355. * one to the number of vectors we are requesting.
  9356. */
  9357. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9358. }
  9359. return irq_cnt;
  9360. }
  9361. static bool tg3_enable_msix(struct tg3 *tp)
  9362. {
  9363. int i, rc;
  9364. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9365. tp->txq_cnt = tp->txq_req;
  9366. tp->rxq_cnt = tp->rxq_req;
  9367. if (!tp->rxq_cnt)
  9368. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9369. if (tp->rxq_cnt > tp->rxq_max)
  9370. tp->rxq_cnt = tp->rxq_max;
  9371. /* Disable multiple TX rings by default. Simple round-robin hardware
  9372. * scheduling of the TX rings can cause starvation of rings with
  9373. * small packets when other rings have TSO or jumbo packets.
  9374. */
  9375. if (!tp->txq_req)
  9376. tp->txq_cnt = 1;
  9377. tp->irq_cnt = tg3_irq_count(tp);
  9378. for (i = 0; i < tp->irq_max; i++) {
  9379. msix_ent[i].entry = i;
  9380. msix_ent[i].vector = 0;
  9381. }
  9382. rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
  9383. if (rc < 0) {
  9384. return false;
  9385. } else if (rc < tp->irq_cnt) {
  9386. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9387. tp->irq_cnt, rc);
  9388. tp->irq_cnt = rc;
  9389. tp->rxq_cnt = max(rc - 1, 1);
  9390. if (tp->txq_cnt)
  9391. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9392. }
  9393. for (i = 0; i < tp->irq_max; i++)
  9394. tp->napi[i].irq_vec = msix_ent[i].vector;
  9395. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9396. pci_disable_msix(tp->pdev);
  9397. return false;
  9398. }
  9399. if (tp->irq_cnt == 1)
  9400. return true;
  9401. tg3_flag_set(tp, ENABLE_RSS);
  9402. if (tp->txq_cnt > 1)
  9403. tg3_flag_set(tp, ENABLE_TSS);
  9404. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9405. return true;
  9406. }
  9407. static void tg3_ints_init(struct tg3 *tp)
  9408. {
  9409. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9410. !tg3_flag(tp, TAGGED_STATUS)) {
  9411. /* All MSI supporting chips should support tagged
  9412. * status. Assert that this is the case.
  9413. */
  9414. netdev_warn(tp->dev,
  9415. "MSI without TAGGED_STATUS? Not using MSI\n");
  9416. goto defcfg;
  9417. }
  9418. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9419. tg3_flag_set(tp, USING_MSIX);
  9420. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9421. tg3_flag_set(tp, USING_MSI);
  9422. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9423. u32 msi_mode = tr32(MSGINT_MODE);
  9424. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9425. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9426. if (!tg3_flag(tp, 1SHOT_MSI))
  9427. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9428. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9429. }
  9430. defcfg:
  9431. if (!tg3_flag(tp, USING_MSIX)) {
  9432. tp->irq_cnt = 1;
  9433. tp->napi[0].irq_vec = tp->pdev->irq;
  9434. }
  9435. if (tp->irq_cnt == 1) {
  9436. tp->txq_cnt = 1;
  9437. tp->rxq_cnt = 1;
  9438. netif_set_real_num_tx_queues(tp->dev, 1);
  9439. netif_set_real_num_rx_queues(tp->dev, 1);
  9440. }
  9441. }
  9442. static void tg3_ints_fini(struct tg3 *tp)
  9443. {
  9444. if (tg3_flag(tp, USING_MSIX))
  9445. pci_disable_msix(tp->pdev);
  9446. else if (tg3_flag(tp, USING_MSI))
  9447. pci_disable_msi(tp->pdev);
  9448. tg3_flag_clear(tp, USING_MSI);
  9449. tg3_flag_clear(tp, USING_MSIX);
  9450. tg3_flag_clear(tp, ENABLE_RSS);
  9451. tg3_flag_clear(tp, ENABLE_TSS);
  9452. }
  9453. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9454. bool init)
  9455. {
  9456. struct net_device *dev = tp->dev;
  9457. int i, err;
  9458. /*
  9459. * Setup interrupts first so we know how
  9460. * many NAPI resources to allocate
  9461. */
  9462. tg3_ints_init(tp);
  9463. tg3_rss_check_indir_tbl(tp);
  9464. /* The placement of this call is tied
  9465. * to the setup and use of Host TX descriptors.
  9466. */
  9467. err = tg3_alloc_consistent(tp);
  9468. if (err)
  9469. goto out_ints_fini;
  9470. tg3_napi_init(tp);
  9471. tg3_napi_enable(tp);
  9472. for (i = 0; i < tp->irq_cnt; i++) {
  9473. struct tg3_napi *tnapi = &tp->napi[i];
  9474. err = tg3_request_irq(tp, i);
  9475. if (err) {
  9476. for (i--; i >= 0; i--) {
  9477. tnapi = &tp->napi[i];
  9478. free_irq(tnapi->irq_vec, tnapi);
  9479. }
  9480. goto out_napi_fini;
  9481. }
  9482. }
  9483. tg3_full_lock(tp, 0);
  9484. if (init)
  9485. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9486. err = tg3_init_hw(tp, reset_phy);
  9487. if (err) {
  9488. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9489. tg3_free_rings(tp);
  9490. }
  9491. tg3_full_unlock(tp);
  9492. if (err)
  9493. goto out_free_irq;
  9494. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9495. err = tg3_test_msi(tp);
  9496. if (err) {
  9497. tg3_full_lock(tp, 0);
  9498. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9499. tg3_free_rings(tp);
  9500. tg3_full_unlock(tp);
  9501. goto out_napi_fini;
  9502. }
  9503. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9504. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9505. tw32(PCIE_TRANSACTION_CFG,
  9506. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9507. }
  9508. }
  9509. tg3_phy_start(tp);
  9510. tg3_hwmon_open(tp);
  9511. tg3_full_lock(tp, 0);
  9512. tg3_timer_start(tp);
  9513. tg3_flag_set(tp, INIT_COMPLETE);
  9514. tg3_enable_ints(tp);
  9515. tg3_ptp_resume(tp);
  9516. tg3_full_unlock(tp);
  9517. netif_tx_start_all_queues(dev);
  9518. /*
  9519. * Reset loopback feature if it was turned on while the device was down
  9520. * make sure that it's installed properly now.
  9521. */
  9522. if (dev->features & NETIF_F_LOOPBACK)
  9523. tg3_set_loopback(dev, dev->features);
  9524. return 0;
  9525. out_free_irq:
  9526. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9527. struct tg3_napi *tnapi = &tp->napi[i];
  9528. free_irq(tnapi->irq_vec, tnapi);
  9529. }
  9530. out_napi_fini:
  9531. tg3_napi_disable(tp);
  9532. tg3_napi_fini(tp);
  9533. tg3_free_consistent(tp);
  9534. out_ints_fini:
  9535. tg3_ints_fini(tp);
  9536. return err;
  9537. }
  9538. static void tg3_stop(struct tg3 *tp)
  9539. {
  9540. int i;
  9541. tg3_reset_task_cancel(tp);
  9542. tg3_netif_stop(tp);
  9543. tg3_timer_stop(tp);
  9544. tg3_hwmon_close(tp);
  9545. tg3_phy_stop(tp);
  9546. tg3_full_lock(tp, 1);
  9547. tg3_disable_ints(tp);
  9548. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9549. tg3_free_rings(tp);
  9550. tg3_flag_clear(tp, INIT_COMPLETE);
  9551. tg3_full_unlock(tp);
  9552. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9553. struct tg3_napi *tnapi = &tp->napi[i];
  9554. free_irq(tnapi->irq_vec, tnapi);
  9555. }
  9556. tg3_ints_fini(tp);
  9557. tg3_napi_fini(tp);
  9558. tg3_free_consistent(tp);
  9559. }
  9560. static int tg3_open(struct net_device *dev)
  9561. {
  9562. struct tg3 *tp = netdev_priv(dev);
  9563. int err;
  9564. if (tp->pcierr_recovery) {
  9565. netdev_err(dev, "Failed to open device. PCI error recovery "
  9566. "in progress\n");
  9567. return -EAGAIN;
  9568. }
  9569. if (tp->fw_needed) {
  9570. err = tg3_request_firmware(tp);
  9571. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9572. if (err) {
  9573. netdev_warn(tp->dev, "EEE capability disabled\n");
  9574. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9575. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9576. netdev_warn(tp->dev, "EEE capability restored\n");
  9577. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9578. }
  9579. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9580. if (err)
  9581. return err;
  9582. } else if (err) {
  9583. netdev_warn(tp->dev, "TSO capability disabled\n");
  9584. tg3_flag_clear(tp, TSO_CAPABLE);
  9585. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9586. netdev_notice(tp->dev, "TSO capability restored\n");
  9587. tg3_flag_set(tp, TSO_CAPABLE);
  9588. }
  9589. }
  9590. tg3_carrier_off(tp);
  9591. err = tg3_power_up(tp);
  9592. if (err)
  9593. return err;
  9594. tg3_full_lock(tp, 0);
  9595. tg3_disable_ints(tp);
  9596. tg3_flag_clear(tp, INIT_COMPLETE);
  9597. tg3_full_unlock(tp);
  9598. err = tg3_start(tp,
  9599. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9600. true, true);
  9601. if (err) {
  9602. tg3_frob_aux_power(tp, false);
  9603. pci_set_power_state(tp->pdev, PCI_D3hot);
  9604. }
  9605. return err;
  9606. }
  9607. static int tg3_close(struct net_device *dev)
  9608. {
  9609. struct tg3 *tp = netdev_priv(dev);
  9610. if (tp->pcierr_recovery) {
  9611. netdev_err(dev, "Failed to close device. PCI error recovery "
  9612. "in progress\n");
  9613. return -EAGAIN;
  9614. }
  9615. tg3_stop(tp);
  9616. /* Clear stats across close / open calls */
  9617. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9618. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9619. if (pci_device_is_present(tp->pdev)) {
  9620. tg3_power_down_prepare(tp);
  9621. tg3_carrier_off(tp);
  9622. }
  9623. return 0;
  9624. }
  9625. static inline u64 get_stat64(tg3_stat64_t *val)
  9626. {
  9627. return ((u64)val->high << 32) | ((u64)val->low);
  9628. }
  9629. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9630. {
  9631. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9632. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9633. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9634. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9635. u32 val;
  9636. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9637. tg3_writephy(tp, MII_TG3_TEST1,
  9638. val | MII_TG3_TEST1_CRC_EN);
  9639. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9640. } else
  9641. val = 0;
  9642. tp->phy_crc_errors += val;
  9643. return tp->phy_crc_errors;
  9644. }
  9645. return get_stat64(&hw_stats->rx_fcs_errors);
  9646. }
  9647. #define ESTAT_ADD(member) \
  9648. estats->member = old_estats->member + \
  9649. get_stat64(&hw_stats->member)
  9650. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9651. {
  9652. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9653. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9654. ESTAT_ADD(rx_octets);
  9655. ESTAT_ADD(rx_fragments);
  9656. ESTAT_ADD(rx_ucast_packets);
  9657. ESTAT_ADD(rx_mcast_packets);
  9658. ESTAT_ADD(rx_bcast_packets);
  9659. ESTAT_ADD(rx_fcs_errors);
  9660. ESTAT_ADD(rx_align_errors);
  9661. ESTAT_ADD(rx_xon_pause_rcvd);
  9662. ESTAT_ADD(rx_xoff_pause_rcvd);
  9663. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9664. ESTAT_ADD(rx_xoff_entered);
  9665. ESTAT_ADD(rx_frame_too_long_errors);
  9666. ESTAT_ADD(rx_jabbers);
  9667. ESTAT_ADD(rx_undersize_packets);
  9668. ESTAT_ADD(rx_in_length_errors);
  9669. ESTAT_ADD(rx_out_length_errors);
  9670. ESTAT_ADD(rx_64_or_less_octet_packets);
  9671. ESTAT_ADD(rx_65_to_127_octet_packets);
  9672. ESTAT_ADD(rx_128_to_255_octet_packets);
  9673. ESTAT_ADD(rx_256_to_511_octet_packets);
  9674. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9675. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9676. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9677. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9678. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9679. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9680. ESTAT_ADD(tx_octets);
  9681. ESTAT_ADD(tx_collisions);
  9682. ESTAT_ADD(tx_xon_sent);
  9683. ESTAT_ADD(tx_xoff_sent);
  9684. ESTAT_ADD(tx_flow_control);
  9685. ESTAT_ADD(tx_mac_errors);
  9686. ESTAT_ADD(tx_single_collisions);
  9687. ESTAT_ADD(tx_mult_collisions);
  9688. ESTAT_ADD(tx_deferred);
  9689. ESTAT_ADD(tx_excessive_collisions);
  9690. ESTAT_ADD(tx_late_collisions);
  9691. ESTAT_ADD(tx_collide_2times);
  9692. ESTAT_ADD(tx_collide_3times);
  9693. ESTAT_ADD(tx_collide_4times);
  9694. ESTAT_ADD(tx_collide_5times);
  9695. ESTAT_ADD(tx_collide_6times);
  9696. ESTAT_ADD(tx_collide_7times);
  9697. ESTAT_ADD(tx_collide_8times);
  9698. ESTAT_ADD(tx_collide_9times);
  9699. ESTAT_ADD(tx_collide_10times);
  9700. ESTAT_ADD(tx_collide_11times);
  9701. ESTAT_ADD(tx_collide_12times);
  9702. ESTAT_ADD(tx_collide_13times);
  9703. ESTAT_ADD(tx_collide_14times);
  9704. ESTAT_ADD(tx_collide_15times);
  9705. ESTAT_ADD(tx_ucast_packets);
  9706. ESTAT_ADD(tx_mcast_packets);
  9707. ESTAT_ADD(tx_bcast_packets);
  9708. ESTAT_ADD(tx_carrier_sense_errors);
  9709. ESTAT_ADD(tx_discards);
  9710. ESTAT_ADD(tx_errors);
  9711. ESTAT_ADD(dma_writeq_full);
  9712. ESTAT_ADD(dma_write_prioq_full);
  9713. ESTAT_ADD(rxbds_empty);
  9714. ESTAT_ADD(rx_discards);
  9715. ESTAT_ADD(rx_errors);
  9716. ESTAT_ADD(rx_threshold_hit);
  9717. ESTAT_ADD(dma_readq_full);
  9718. ESTAT_ADD(dma_read_prioq_full);
  9719. ESTAT_ADD(tx_comp_queue_full);
  9720. ESTAT_ADD(ring_set_send_prod_index);
  9721. ESTAT_ADD(ring_status_update);
  9722. ESTAT_ADD(nic_irqs);
  9723. ESTAT_ADD(nic_avoided_irqs);
  9724. ESTAT_ADD(nic_tx_threshold_hit);
  9725. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9726. }
  9727. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9728. {
  9729. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9730. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9731. stats->rx_packets = old_stats->rx_packets +
  9732. get_stat64(&hw_stats->rx_ucast_packets) +
  9733. get_stat64(&hw_stats->rx_mcast_packets) +
  9734. get_stat64(&hw_stats->rx_bcast_packets);
  9735. stats->tx_packets = old_stats->tx_packets +
  9736. get_stat64(&hw_stats->tx_ucast_packets) +
  9737. get_stat64(&hw_stats->tx_mcast_packets) +
  9738. get_stat64(&hw_stats->tx_bcast_packets);
  9739. stats->rx_bytes = old_stats->rx_bytes +
  9740. get_stat64(&hw_stats->rx_octets);
  9741. stats->tx_bytes = old_stats->tx_bytes +
  9742. get_stat64(&hw_stats->tx_octets);
  9743. stats->rx_errors = old_stats->rx_errors +
  9744. get_stat64(&hw_stats->rx_errors);
  9745. stats->tx_errors = old_stats->tx_errors +
  9746. get_stat64(&hw_stats->tx_errors) +
  9747. get_stat64(&hw_stats->tx_mac_errors) +
  9748. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9749. get_stat64(&hw_stats->tx_discards);
  9750. stats->multicast = old_stats->multicast +
  9751. get_stat64(&hw_stats->rx_mcast_packets);
  9752. stats->collisions = old_stats->collisions +
  9753. get_stat64(&hw_stats->tx_collisions);
  9754. stats->rx_length_errors = old_stats->rx_length_errors +
  9755. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9756. get_stat64(&hw_stats->rx_undersize_packets);
  9757. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9758. get_stat64(&hw_stats->rx_align_errors);
  9759. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9760. get_stat64(&hw_stats->tx_discards);
  9761. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9762. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9763. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9764. tg3_calc_crc_errors(tp);
  9765. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9766. get_stat64(&hw_stats->rx_discards);
  9767. stats->rx_dropped = tp->rx_dropped;
  9768. stats->tx_dropped = tp->tx_dropped;
  9769. }
  9770. static int tg3_get_regs_len(struct net_device *dev)
  9771. {
  9772. return TG3_REG_BLK_SIZE;
  9773. }
  9774. static void tg3_get_regs(struct net_device *dev,
  9775. struct ethtool_regs *regs, void *_p)
  9776. {
  9777. struct tg3 *tp = netdev_priv(dev);
  9778. regs->version = 0;
  9779. memset(_p, 0, TG3_REG_BLK_SIZE);
  9780. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9781. return;
  9782. tg3_full_lock(tp, 0);
  9783. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9784. tg3_full_unlock(tp);
  9785. }
  9786. static int tg3_get_eeprom_len(struct net_device *dev)
  9787. {
  9788. struct tg3 *tp = netdev_priv(dev);
  9789. return tp->nvram_size;
  9790. }
  9791. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9792. {
  9793. struct tg3 *tp = netdev_priv(dev);
  9794. int ret, cpmu_restore = 0;
  9795. u8 *pd;
  9796. u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
  9797. __be32 val;
  9798. if (tg3_flag(tp, NO_NVRAM))
  9799. return -EINVAL;
  9800. offset = eeprom->offset;
  9801. len = eeprom->len;
  9802. eeprom->len = 0;
  9803. eeprom->magic = TG3_EEPROM_MAGIC;
  9804. /* Override clock, link aware and link idle modes */
  9805. if (tg3_flag(tp, CPMU_PRESENT)) {
  9806. cpmu_val = tr32(TG3_CPMU_CTRL);
  9807. if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
  9808. CPMU_CTRL_LINK_IDLE_MODE)) {
  9809. tw32(TG3_CPMU_CTRL, cpmu_val &
  9810. ~(CPMU_CTRL_LINK_AWARE_MODE |
  9811. CPMU_CTRL_LINK_IDLE_MODE));
  9812. cpmu_restore = 1;
  9813. }
  9814. }
  9815. tg3_override_clk(tp);
  9816. if (offset & 3) {
  9817. /* adjustments to start on required 4 byte boundary */
  9818. b_offset = offset & 3;
  9819. b_count = 4 - b_offset;
  9820. if (b_count > len) {
  9821. /* i.e. offset=1 len=2 */
  9822. b_count = len;
  9823. }
  9824. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9825. if (ret)
  9826. goto eeprom_done;
  9827. memcpy(data, ((char *)&val) + b_offset, b_count);
  9828. len -= b_count;
  9829. offset += b_count;
  9830. eeprom->len += b_count;
  9831. }
  9832. /* read bytes up to the last 4 byte boundary */
  9833. pd = &data[eeprom->len];
  9834. for (i = 0; i < (len - (len & 3)); i += 4) {
  9835. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9836. if (ret) {
  9837. if (i)
  9838. i -= 4;
  9839. eeprom->len += i;
  9840. goto eeprom_done;
  9841. }
  9842. memcpy(pd + i, &val, 4);
  9843. if (need_resched()) {
  9844. if (signal_pending(current)) {
  9845. eeprom->len += i;
  9846. ret = -EINTR;
  9847. goto eeprom_done;
  9848. }
  9849. cond_resched();
  9850. }
  9851. }
  9852. eeprom->len += i;
  9853. if (len & 3) {
  9854. /* read last bytes not ending on 4 byte boundary */
  9855. pd = &data[eeprom->len];
  9856. b_count = len & 3;
  9857. b_offset = offset + len - b_count;
  9858. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9859. if (ret)
  9860. goto eeprom_done;
  9861. memcpy(pd, &val, b_count);
  9862. eeprom->len += b_count;
  9863. }
  9864. ret = 0;
  9865. eeprom_done:
  9866. /* Restore clock, link aware and link idle modes */
  9867. tg3_restore_clk(tp);
  9868. if (cpmu_restore)
  9869. tw32(TG3_CPMU_CTRL, cpmu_val);
  9870. return ret;
  9871. }
  9872. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9873. {
  9874. struct tg3 *tp = netdev_priv(dev);
  9875. int ret;
  9876. u32 offset, len, b_offset, odd_len;
  9877. u8 *buf;
  9878. __be32 start = 0, end;
  9879. if (tg3_flag(tp, NO_NVRAM) ||
  9880. eeprom->magic != TG3_EEPROM_MAGIC)
  9881. return -EINVAL;
  9882. offset = eeprom->offset;
  9883. len = eeprom->len;
  9884. if ((b_offset = (offset & 3))) {
  9885. /* adjustments to start on required 4 byte boundary */
  9886. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9887. if (ret)
  9888. return ret;
  9889. len += b_offset;
  9890. offset &= ~3;
  9891. if (len < 4)
  9892. len = 4;
  9893. }
  9894. odd_len = 0;
  9895. if (len & 3) {
  9896. /* adjustments to end on required 4 byte boundary */
  9897. odd_len = 1;
  9898. len = (len + 3) & ~3;
  9899. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9900. if (ret)
  9901. return ret;
  9902. }
  9903. buf = data;
  9904. if (b_offset || odd_len) {
  9905. buf = kmalloc(len, GFP_KERNEL);
  9906. if (!buf)
  9907. return -ENOMEM;
  9908. if (b_offset)
  9909. memcpy(buf, &start, 4);
  9910. if (odd_len)
  9911. memcpy(buf+len-4, &end, 4);
  9912. memcpy(buf + b_offset, data, eeprom->len);
  9913. }
  9914. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9915. if (buf != data)
  9916. kfree(buf);
  9917. return ret;
  9918. }
  9919. static int tg3_get_link_ksettings(struct net_device *dev,
  9920. struct ethtool_link_ksettings *cmd)
  9921. {
  9922. struct tg3 *tp = netdev_priv(dev);
  9923. u32 supported, advertising;
  9924. if (tg3_flag(tp, USE_PHYLIB)) {
  9925. struct phy_device *phydev;
  9926. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9927. return -EAGAIN;
  9928. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  9929. return phy_ethtool_ksettings_get(phydev, cmd);
  9930. }
  9931. supported = (SUPPORTED_Autoneg);
  9932. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9933. supported |= (SUPPORTED_1000baseT_Half |
  9934. SUPPORTED_1000baseT_Full);
  9935. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9936. supported |= (SUPPORTED_100baseT_Half |
  9937. SUPPORTED_100baseT_Full |
  9938. SUPPORTED_10baseT_Half |
  9939. SUPPORTED_10baseT_Full |
  9940. SUPPORTED_TP);
  9941. cmd->base.port = PORT_TP;
  9942. } else {
  9943. supported |= SUPPORTED_FIBRE;
  9944. cmd->base.port = PORT_FIBRE;
  9945. }
  9946. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  9947. supported);
  9948. advertising = tp->link_config.advertising;
  9949. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9950. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9951. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9952. advertising |= ADVERTISED_Pause;
  9953. } else {
  9954. advertising |= ADVERTISED_Pause |
  9955. ADVERTISED_Asym_Pause;
  9956. }
  9957. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9958. advertising |= ADVERTISED_Asym_Pause;
  9959. }
  9960. }
  9961. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  9962. advertising);
  9963. if (netif_running(dev) && tp->link_up) {
  9964. cmd->base.speed = tp->link_config.active_speed;
  9965. cmd->base.duplex = tp->link_config.active_duplex;
  9966. ethtool_convert_legacy_u32_to_link_mode(
  9967. cmd->link_modes.lp_advertising,
  9968. tp->link_config.rmt_adv);
  9969. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9970. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9971. cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
  9972. else
  9973. cmd->base.eth_tp_mdix = ETH_TP_MDI;
  9974. }
  9975. } else {
  9976. cmd->base.speed = SPEED_UNKNOWN;
  9977. cmd->base.duplex = DUPLEX_UNKNOWN;
  9978. cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
  9979. }
  9980. cmd->base.phy_address = tp->phy_addr;
  9981. cmd->base.autoneg = tp->link_config.autoneg;
  9982. return 0;
  9983. }
  9984. static int tg3_set_link_ksettings(struct net_device *dev,
  9985. const struct ethtool_link_ksettings *cmd)
  9986. {
  9987. struct tg3 *tp = netdev_priv(dev);
  9988. u32 speed = cmd->base.speed;
  9989. u32 advertising;
  9990. if (tg3_flag(tp, USE_PHYLIB)) {
  9991. struct phy_device *phydev;
  9992. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9993. return -EAGAIN;
  9994. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  9995. return phy_ethtool_ksettings_set(phydev, cmd);
  9996. }
  9997. if (cmd->base.autoneg != AUTONEG_ENABLE &&
  9998. cmd->base.autoneg != AUTONEG_DISABLE)
  9999. return -EINVAL;
  10000. if (cmd->base.autoneg == AUTONEG_DISABLE &&
  10001. cmd->base.duplex != DUPLEX_FULL &&
  10002. cmd->base.duplex != DUPLEX_HALF)
  10003. return -EINVAL;
  10004. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  10005. cmd->link_modes.advertising);
  10006. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10007. u32 mask = ADVERTISED_Autoneg |
  10008. ADVERTISED_Pause |
  10009. ADVERTISED_Asym_Pause;
  10010. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10011. mask |= ADVERTISED_1000baseT_Half |
  10012. ADVERTISED_1000baseT_Full;
  10013. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10014. mask |= ADVERTISED_100baseT_Half |
  10015. ADVERTISED_100baseT_Full |
  10016. ADVERTISED_10baseT_Half |
  10017. ADVERTISED_10baseT_Full |
  10018. ADVERTISED_TP;
  10019. else
  10020. mask |= ADVERTISED_FIBRE;
  10021. if (advertising & ~mask)
  10022. return -EINVAL;
  10023. mask &= (ADVERTISED_1000baseT_Half |
  10024. ADVERTISED_1000baseT_Full |
  10025. ADVERTISED_100baseT_Half |
  10026. ADVERTISED_100baseT_Full |
  10027. ADVERTISED_10baseT_Half |
  10028. ADVERTISED_10baseT_Full);
  10029. advertising &= mask;
  10030. } else {
  10031. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  10032. if (speed != SPEED_1000)
  10033. return -EINVAL;
  10034. if (cmd->base.duplex != DUPLEX_FULL)
  10035. return -EINVAL;
  10036. } else {
  10037. if (speed != SPEED_100 &&
  10038. speed != SPEED_10)
  10039. return -EINVAL;
  10040. }
  10041. }
  10042. tg3_full_lock(tp, 0);
  10043. tp->link_config.autoneg = cmd->base.autoneg;
  10044. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10045. tp->link_config.advertising = (advertising |
  10046. ADVERTISED_Autoneg);
  10047. tp->link_config.speed = SPEED_UNKNOWN;
  10048. tp->link_config.duplex = DUPLEX_UNKNOWN;
  10049. } else {
  10050. tp->link_config.advertising = 0;
  10051. tp->link_config.speed = speed;
  10052. tp->link_config.duplex = cmd->base.duplex;
  10053. }
  10054. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10055. tg3_warn_mgmt_link_flap(tp);
  10056. if (netif_running(dev))
  10057. tg3_setup_phy(tp, true);
  10058. tg3_full_unlock(tp);
  10059. return 0;
  10060. }
  10061. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  10062. {
  10063. struct tg3 *tp = netdev_priv(dev);
  10064. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  10065. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  10066. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  10067. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  10068. }
  10069. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10070. {
  10071. struct tg3 *tp = netdev_priv(dev);
  10072. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  10073. wol->supported = WAKE_MAGIC;
  10074. else
  10075. wol->supported = 0;
  10076. wol->wolopts = 0;
  10077. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  10078. wol->wolopts = WAKE_MAGIC;
  10079. memset(&wol->sopass, 0, sizeof(wol->sopass));
  10080. }
  10081. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10082. {
  10083. struct tg3 *tp = netdev_priv(dev);
  10084. struct device *dp = &tp->pdev->dev;
  10085. if (wol->wolopts & ~WAKE_MAGIC)
  10086. return -EINVAL;
  10087. if ((wol->wolopts & WAKE_MAGIC) &&
  10088. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  10089. return -EINVAL;
  10090. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  10091. if (device_may_wakeup(dp))
  10092. tg3_flag_set(tp, WOL_ENABLE);
  10093. else
  10094. tg3_flag_clear(tp, WOL_ENABLE);
  10095. return 0;
  10096. }
  10097. static u32 tg3_get_msglevel(struct net_device *dev)
  10098. {
  10099. struct tg3 *tp = netdev_priv(dev);
  10100. return tp->msg_enable;
  10101. }
  10102. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  10103. {
  10104. struct tg3 *tp = netdev_priv(dev);
  10105. tp->msg_enable = value;
  10106. }
  10107. static int tg3_nway_reset(struct net_device *dev)
  10108. {
  10109. struct tg3 *tp = netdev_priv(dev);
  10110. int r;
  10111. if (!netif_running(dev))
  10112. return -EAGAIN;
  10113. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10114. return -EINVAL;
  10115. tg3_warn_mgmt_link_flap(tp);
  10116. if (tg3_flag(tp, USE_PHYLIB)) {
  10117. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10118. return -EAGAIN;
  10119. r = phy_start_aneg(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  10120. } else {
  10121. u32 bmcr;
  10122. spin_lock_bh(&tp->lock);
  10123. r = -EINVAL;
  10124. tg3_readphy(tp, MII_BMCR, &bmcr);
  10125. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  10126. ((bmcr & BMCR_ANENABLE) ||
  10127. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  10128. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  10129. BMCR_ANENABLE);
  10130. r = 0;
  10131. }
  10132. spin_unlock_bh(&tp->lock);
  10133. }
  10134. return r;
  10135. }
  10136. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10137. {
  10138. struct tg3 *tp = netdev_priv(dev);
  10139. ering->rx_max_pending = tp->rx_std_ring_mask;
  10140. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10141. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  10142. else
  10143. ering->rx_jumbo_max_pending = 0;
  10144. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  10145. ering->rx_pending = tp->rx_pending;
  10146. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10147. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  10148. else
  10149. ering->rx_jumbo_pending = 0;
  10150. ering->tx_pending = tp->napi[0].tx_pending;
  10151. }
  10152. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10153. {
  10154. struct tg3 *tp = netdev_priv(dev);
  10155. int i, irq_sync = 0, err = 0;
  10156. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  10157. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  10158. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  10159. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  10160. (tg3_flag(tp, TSO_BUG) &&
  10161. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  10162. return -EINVAL;
  10163. if (netif_running(dev)) {
  10164. tg3_phy_stop(tp);
  10165. tg3_netif_stop(tp);
  10166. irq_sync = 1;
  10167. }
  10168. tg3_full_lock(tp, irq_sync);
  10169. tp->rx_pending = ering->rx_pending;
  10170. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10171. tp->rx_pending > 63)
  10172. tp->rx_pending = 63;
  10173. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10174. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10175. for (i = 0; i < tp->irq_max; i++)
  10176. tp->napi[i].tx_pending = ering->tx_pending;
  10177. if (netif_running(dev)) {
  10178. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10179. err = tg3_restart_hw(tp, false);
  10180. if (!err)
  10181. tg3_netif_start(tp);
  10182. }
  10183. tg3_full_unlock(tp);
  10184. if (irq_sync && !err)
  10185. tg3_phy_start(tp);
  10186. return err;
  10187. }
  10188. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10189. {
  10190. struct tg3 *tp = netdev_priv(dev);
  10191. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10192. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10193. epause->rx_pause = 1;
  10194. else
  10195. epause->rx_pause = 0;
  10196. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10197. epause->tx_pause = 1;
  10198. else
  10199. epause->tx_pause = 0;
  10200. }
  10201. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10202. {
  10203. struct tg3 *tp = netdev_priv(dev);
  10204. int err = 0;
  10205. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10206. tg3_warn_mgmt_link_flap(tp);
  10207. if (tg3_flag(tp, USE_PHYLIB)) {
  10208. u32 newadv;
  10209. struct phy_device *phydev;
  10210. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  10211. if (!(phydev->supported & SUPPORTED_Pause) ||
  10212. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10213. (epause->rx_pause != epause->tx_pause)))
  10214. return -EINVAL;
  10215. tp->link_config.flowctrl = 0;
  10216. if (epause->rx_pause) {
  10217. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10218. if (epause->tx_pause) {
  10219. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10220. newadv = ADVERTISED_Pause;
  10221. } else
  10222. newadv = ADVERTISED_Pause |
  10223. ADVERTISED_Asym_Pause;
  10224. } else if (epause->tx_pause) {
  10225. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10226. newadv = ADVERTISED_Asym_Pause;
  10227. } else
  10228. newadv = 0;
  10229. if (epause->autoneg)
  10230. tg3_flag_set(tp, PAUSE_AUTONEG);
  10231. else
  10232. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10233. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10234. u32 oldadv = phydev->advertising &
  10235. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10236. if (oldadv != newadv) {
  10237. phydev->advertising &=
  10238. ~(ADVERTISED_Pause |
  10239. ADVERTISED_Asym_Pause);
  10240. phydev->advertising |= newadv;
  10241. if (phydev->autoneg) {
  10242. /*
  10243. * Always renegotiate the link to
  10244. * inform our link partner of our
  10245. * flow control settings, even if the
  10246. * flow control is forced. Let
  10247. * tg3_adjust_link() do the final
  10248. * flow control setup.
  10249. */
  10250. return phy_start_aneg(phydev);
  10251. }
  10252. }
  10253. if (!epause->autoneg)
  10254. tg3_setup_flow_control(tp, 0, 0);
  10255. } else {
  10256. tp->link_config.advertising &=
  10257. ~(ADVERTISED_Pause |
  10258. ADVERTISED_Asym_Pause);
  10259. tp->link_config.advertising |= newadv;
  10260. }
  10261. } else {
  10262. int irq_sync = 0;
  10263. if (netif_running(dev)) {
  10264. tg3_netif_stop(tp);
  10265. irq_sync = 1;
  10266. }
  10267. tg3_full_lock(tp, irq_sync);
  10268. if (epause->autoneg)
  10269. tg3_flag_set(tp, PAUSE_AUTONEG);
  10270. else
  10271. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10272. if (epause->rx_pause)
  10273. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10274. else
  10275. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10276. if (epause->tx_pause)
  10277. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10278. else
  10279. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10280. if (netif_running(dev)) {
  10281. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10282. err = tg3_restart_hw(tp, false);
  10283. if (!err)
  10284. tg3_netif_start(tp);
  10285. }
  10286. tg3_full_unlock(tp);
  10287. }
  10288. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10289. return err;
  10290. }
  10291. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10292. {
  10293. switch (sset) {
  10294. case ETH_SS_TEST:
  10295. return TG3_NUM_TEST;
  10296. case ETH_SS_STATS:
  10297. return TG3_NUM_STATS;
  10298. default:
  10299. return -EOPNOTSUPP;
  10300. }
  10301. }
  10302. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10303. u32 *rules __always_unused)
  10304. {
  10305. struct tg3 *tp = netdev_priv(dev);
  10306. if (!tg3_flag(tp, SUPPORT_MSIX))
  10307. return -EOPNOTSUPP;
  10308. switch (info->cmd) {
  10309. case ETHTOOL_GRXRINGS:
  10310. if (netif_running(tp->dev))
  10311. info->data = tp->rxq_cnt;
  10312. else {
  10313. info->data = num_online_cpus();
  10314. if (info->data > TG3_RSS_MAX_NUM_QS)
  10315. info->data = TG3_RSS_MAX_NUM_QS;
  10316. }
  10317. return 0;
  10318. default:
  10319. return -EOPNOTSUPP;
  10320. }
  10321. }
  10322. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10323. {
  10324. u32 size = 0;
  10325. struct tg3 *tp = netdev_priv(dev);
  10326. if (tg3_flag(tp, SUPPORT_MSIX))
  10327. size = TG3_RSS_INDIR_TBL_SIZE;
  10328. return size;
  10329. }
  10330. static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, u8 *hfunc)
  10331. {
  10332. struct tg3 *tp = netdev_priv(dev);
  10333. int i;
  10334. if (hfunc)
  10335. *hfunc = ETH_RSS_HASH_TOP;
  10336. if (!indir)
  10337. return 0;
  10338. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10339. indir[i] = tp->rss_ind_tbl[i];
  10340. return 0;
  10341. }
  10342. static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
  10343. const u8 hfunc)
  10344. {
  10345. struct tg3 *tp = netdev_priv(dev);
  10346. size_t i;
  10347. /* We require at least one supported parameter to be changed and no
  10348. * change in any of the unsupported parameters
  10349. */
  10350. if (key ||
  10351. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  10352. return -EOPNOTSUPP;
  10353. if (!indir)
  10354. return 0;
  10355. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10356. tp->rss_ind_tbl[i] = indir[i];
  10357. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10358. return 0;
  10359. /* It is legal to write the indirection
  10360. * table while the device is running.
  10361. */
  10362. tg3_full_lock(tp, 0);
  10363. tg3_rss_write_indir_tbl(tp);
  10364. tg3_full_unlock(tp);
  10365. return 0;
  10366. }
  10367. static void tg3_get_channels(struct net_device *dev,
  10368. struct ethtool_channels *channel)
  10369. {
  10370. struct tg3 *tp = netdev_priv(dev);
  10371. u32 deflt_qs = netif_get_num_default_rss_queues();
  10372. channel->max_rx = tp->rxq_max;
  10373. channel->max_tx = tp->txq_max;
  10374. if (netif_running(dev)) {
  10375. channel->rx_count = tp->rxq_cnt;
  10376. channel->tx_count = tp->txq_cnt;
  10377. } else {
  10378. if (tp->rxq_req)
  10379. channel->rx_count = tp->rxq_req;
  10380. else
  10381. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10382. if (tp->txq_req)
  10383. channel->tx_count = tp->txq_req;
  10384. else
  10385. channel->tx_count = min(deflt_qs, tp->txq_max);
  10386. }
  10387. }
  10388. static int tg3_set_channels(struct net_device *dev,
  10389. struct ethtool_channels *channel)
  10390. {
  10391. struct tg3 *tp = netdev_priv(dev);
  10392. if (!tg3_flag(tp, SUPPORT_MSIX))
  10393. return -EOPNOTSUPP;
  10394. if (channel->rx_count > tp->rxq_max ||
  10395. channel->tx_count > tp->txq_max)
  10396. return -EINVAL;
  10397. tp->rxq_req = channel->rx_count;
  10398. tp->txq_req = channel->tx_count;
  10399. if (!netif_running(dev))
  10400. return 0;
  10401. tg3_stop(tp);
  10402. tg3_carrier_off(tp);
  10403. tg3_start(tp, true, false, false);
  10404. return 0;
  10405. }
  10406. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10407. {
  10408. switch (stringset) {
  10409. case ETH_SS_STATS:
  10410. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10411. break;
  10412. case ETH_SS_TEST:
  10413. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10414. break;
  10415. default:
  10416. WARN_ON(1); /* we need a WARN() */
  10417. break;
  10418. }
  10419. }
  10420. static int tg3_set_phys_id(struct net_device *dev,
  10421. enum ethtool_phys_id_state state)
  10422. {
  10423. struct tg3 *tp = netdev_priv(dev);
  10424. if (!netif_running(tp->dev))
  10425. return -EAGAIN;
  10426. switch (state) {
  10427. case ETHTOOL_ID_ACTIVE:
  10428. return 1; /* cycle on/off once per second */
  10429. case ETHTOOL_ID_ON:
  10430. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10431. LED_CTRL_1000MBPS_ON |
  10432. LED_CTRL_100MBPS_ON |
  10433. LED_CTRL_10MBPS_ON |
  10434. LED_CTRL_TRAFFIC_OVERRIDE |
  10435. LED_CTRL_TRAFFIC_BLINK |
  10436. LED_CTRL_TRAFFIC_LED);
  10437. break;
  10438. case ETHTOOL_ID_OFF:
  10439. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10440. LED_CTRL_TRAFFIC_OVERRIDE);
  10441. break;
  10442. case ETHTOOL_ID_INACTIVE:
  10443. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10444. break;
  10445. }
  10446. return 0;
  10447. }
  10448. static void tg3_get_ethtool_stats(struct net_device *dev,
  10449. struct ethtool_stats *estats, u64 *tmp_stats)
  10450. {
  10451. struct tg3 *tp = netdev_priv(dev);
  10452. if (tp->hw_stats)
  10453. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10454. else
  10455. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10456. }
  10457. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10458. {
  10459. int i;
  10460. __be32 *buf;
  10461. u32 offset = 0, len = 0;
  10462. u32 magic, val;
  10463. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10464. return NULL;
  10465. if (magic == TG3_EEPROM_MAGIC) {
  10466. for (offset = TG3_NVM_DIR_START;
  10467. offset < TG3_NVM_DIR_END;
  10468. offset += TG3_NVM_DIRENT_SIZE) {
  10469. if (tg3_nvram_read(tp, offset, &val))
  10470. return NULL;
  10471. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10472. TG3_NVM_DIRTYPE_EXTVPD)
  10473. break;
  10474. }
  10475. if (offset != TG3_NVM_DIR_END) {
  10476. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10477. if (tg3_nvram_read(tp, offset + 4, &offset))
  10478. return NULL;
  10479. offset = tg3_nvram_logical_addr(tp, offset);
  10480. }
  10481. }
  10482. if (!offset || !len) {
  10483. offset = TG3_NVM_VPD_OFF;
  10484. len = TG3_NVM_VPD_LEN;
  10485. }
  10486. buf = kmalloc(len, GFP_KERNEL);
  10487. if (buf == NULL)
  10488. return NULL;
  10489. if (magic == TG3_EEPROM_MAGIC) {
  10490. for (i = 0; i < len; i += 4) {
  10491. /* The data is in little-endian format in NVRAM.
  10492. * Use the big-endian read routines to preserve
  10493. * the byte order as it exists in NVRAM.
  10494. */
  10495. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10496. goto error;
  10497. }
  10498. } else {
  10499. u8 *ptr;
  10500. ssize_t cnt;
  10501. unsigned int pos = 0;
  10502. ptr = (u8 *)&buf[0];
  10503. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10504. cnt = pci_read_vpd(tp->pdev, pos,
  10505. len - pos, ptr);
  10506. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10507. cnt = 0;
  10508. else if (cnt < 0)
  10509. goto error;
  10510. }
  10511. if (pos != len)
  10512. goto error;
  10513. }
  10514. *vpdlen = len;
  10515. return buf;
  10516. error:
  10517. kfree(buf);
  10518. return NULL;
  10519. }
  10520. #define NVRAM_TEST_SIZE 0x100
  10521. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10522. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10523. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10524. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10525. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10526. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10527. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10528. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10529. static int tg3_test_nvram(struct tg3 *tp)
  10530. {
  10531. u32 csum, magic, len;
  10532. __be32 *buf;
  10533. int i, j, k, err = 0, size;
  10534. if (tg3_flag(tp, NO_NVRAM))
  10535. return 0;
  10536. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10537. return -EIO;
  10538. if (magic == TG3_EEPROM_MAGIC)
  10539. size = NVRAM_TEST_SIZE;
  10540. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10541. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10542. TG3_EEPROM_SB_FORMAT_1) {
  10543. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10544. case TG3_EEPROM_SB_REVISION_0:
  10545. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10546. break;
  10547. case TG3_EEPROM_SB_REVISION_2:
  10548. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10549. break;
  10550. case TG3_EEPROM_SB_REVISION_3:
  10551. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10552. break;
  10553. case TG3_EEPROM_SB_REVISION_4:
  10554. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10555. break;
  10556. case TG3_EEPROM_SB_REVISION_5:
  10557. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10558. break;
  10559. case TG3_EEPROM_SB_REVISION_6:
  10560. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10561. break;
  10562. default:
  10563. return -EIO;
  10564. }
  10565. } else
  10566. return 0;
  10567. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10568. size = NVRAM_SELFBOOT_HW_SIZE;
  10569. else
  10570. return -EIO;
  10571. buf = kmalloc(size, GFP_KERNEL);
  10572. if (buf == NULL)
  10573. return -ENOMEM;
  10574. err = -EIO;
  10575. for (i = 0, j = 0; i < size; i += 4, j++) {
  10576. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10577. if (err)
  10578. break;
  10579. }
  10580. if (i < size)
  10581. goto out;
  10582. /* Selfboot format */
  10583. magic = be32_to_cpu(buf[0]);
  10584. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10585. TG3_EEPROM_MAGIC_FW) {
  10586. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10587. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10588. TG3_EEPROM_SB_REVISION_2) {
  10589. /* For rev 2, the csum doesn't include the MBA. */
  10590. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10591. csum8 += buf8[i];
  10592. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10593. csum8 += buf8[i];
  10594. } else {
  10595. for (i = 0; i < size; i++)
  10596. csum8 += buf8[i];
  10597. }
  10598. if (csum8 == 0) {
  10599. err = 0;
  10600. goto out;
  10601. }
  10602. err = -EIO;
  10603. goto out;
  10604. }
  10605. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10606. TG3_EEPROM_MAGIC_HW) {
  10607. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10608. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10609. u8 *buf8 = (u8 *) buf;
  10610. /* Separate the parity bits and the data bytes. */
  10611. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10612. if ((i == 0) || (i == 8)) {
  10613. int l;
  10614. u8 msk;
  10615. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10616. parity[k++] = buf8[i] & msk;
  10617. i++;
  10618. } else if (i == 16) {
  10619. int l;
  10620. u8 msk;
  10621. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10622. parity[k++] = buf8[i] & msk;
  10623. i++;
  10624. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10625. parity[k++] = buf8[i] & msk;
  10626. i++;
  10627. }
  10628. data[j++] = buf8[i];
  10629. }
  10630. err = -EIO;
  10631. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10632. u8 hw8 = hweight8(data[i]);
  10633. if ((hw8 & 0x1) && parity[i])
  10634. goto out;
  10635. else if (!(hw8 & 0x1) && !parity[i])
  10636. goto out;
  10637. }
  10638. err = 0;
  10639. goto out;
  10640. }
  10641. err = -EIO;
  10642. /* Bootstrap checksum at offset 0x10 */
  10643. csum = calc_crc((unsigned char *) buf, 0x10);
  10644. if (csum != le32_to_cpu(buf[0x10/4]))
  10645. goto out;
  10646. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10647. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10648. if (csum != le32_to_cpu(buf[0xfc/4]))
  10649. goto out;
  10650. kfree(buf);
  10651. buf = tg3_vpd_readblock(tp, &len);
  10652. if (!buf)
  10653. return -ENOMEM;
  10654. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10655. if (i > 0) {
  10656. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10657. if (j < 0)
  10658. goto out;
  10659. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10660. goto out;
  10661. i += PCI_VPD_LRDT_TAG_SIZE;
  10662. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10663. PCI_VPD_RO_KEYWORD_CHKSUM);
  10664. if (j > 0) {
  10665. u8 csum8 = 0;
  10666. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10667. for (i = 0; i <= j; i++)
  10668. csum8 += ((u8 *)buf)[i];
  10669. if (csum8)
  10670. goto out;
  10671. }
  10672. }
  10673. err = 0;
  10674. out:
  10675. kfree(buf);
  10676. return err;
  10677. }
  10678. #define TG3_SERDES_TIMEOUT_SEC 2
  10679. #define TG3_COPPER_TIMEOUT_SEC 6
  10680. static int tg3_test_link(struct tg3 *tp)
  10681. {
  10682. int i, max;
  10683. if (!netif_running(tp->dev))
  10684. return -ENODEV;
  10685. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10686. max = TG3_SERDES_TIMEOUT_SEC;
  10687. else
  10688. max = TG3_COPPER_TIMEOUT_SEC;
  10689. for (i = 0; i < max; i++) {
  10690. if (tp->link_up)
  10691. return 0;
  10692. if (msleep_interruptible(1000))
  10693. break;
  10694. }
  10695. return -EIO;
  10696. }
  10697. /* Only test the commonly used registers */
  10698. static int tg3_test_registers(struct tg3 *tp)
  10699. {
  10700. int i, is_5705, is_5750;
  10701. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10702. static struct {
  10703. u16 offset;
  10704. u16 flags;
  10705. #define TG3_FL_5705 0x1
  10706. #define TG3_FL_NOT_5705 0x2
  10707. #define TG3_FL_NOT_5788 0x4
  10708. #define TG3_FL_NOT_5750 0x8
  10709. u32 read_mask;
  10710. u32 write_mask;
  10711. } reg_tbl[] = {
  10712. /* MAC Control Registers */
  10713. { MAC_MODE, TG3_FL_NOT_5705,
  10714. 0x00000000, 0x00ef6f8c },
  10715. { MAC_MODE, TG3_FL_5705,
  10716. 0x00000000, 0x01ef6b8c },
  10717. { MAC_STATUS, TG3_FL_NOT_5705,
  10718. 0x03800107, 0x00000000 },
  10719. { MAC_STATUS, TG3_FL_5705,
  10720. 0x03800100, 0x00000000 },
  10721. { MAC_ADDR_0_HIGH, 0x0000,
  10722. 0x00000000, 0x0000ffff },
  10723. { MAC_ADDR_0_LOW, 0x0000,
  10724. 0x00000000, 0xffffffff },
  10725. { MAC_RX_MTU_SIZE, 0x0000,
  10726. 0x00000000, 0x0000ffff },
  10727. { MAC_TX_MODE, 0x0000,
  10728. 0x00000000, 0x00000070 },
  10729. { MAC_TX_LENGTHS, 0x0000,
  10730. 0x00000000, 0x00003fff },
  10731. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10732. 0x00000000, 0x000007fc },
  10733. { MAC_RX_MODE, TG3_FL_5705,
  10734. 0x00000000, 0x000007dc },
  10735. { MAC_HASH_REG_0, 0x0000,
  10736. 0x00000000, 0xffffffff },
  10737. { MAC_HASH_REG_1, 0x0000,
  10738. 0x00000000, 0xffffffff },
  10739. { MAC_HASH_REG_2, 0x0000,
  10740. 0x00000000, 0xffffffff },
  10741. { MAC_HASH_REG_3, 0x0000,
  10742. 0x00000000, 0xffffffff },
  10743. /* Receive Data and Receive BD Initiator Control Registers. */
  10744. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10745. 0x00000000, 0xffffffff },
  10746. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10747. 0x00000000, 0xffffffff },
  10748. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10749. 0x00000000, 0x00000003 },
  10750. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10751. 0x00000000, 0xffffffff },
  10752. { RCVDBDI_STD_BD+0, 0x0000,
  10753. 0x00000000, 0xffffffff },
  10754. { RCVDBDI_STD_BD+4, 0x0000,
  10755. 0x00000000, 0xffffffff },
  10756. { RCVDBDI_STD_BD+8, 0x0000,
  10757. 0x00000000, 0xffff0002 },
  10758. { RCVDBDI_STD_BD+0xc, 0x0000,
  10759. 0x00000000, 0xffffffff },
  10760. /* Receive BD Initiator Control Registers. */
  10761. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10762. 0x00000000, 0xffffffff },
  10763. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10764. 0x00000000, 0x000003ff },
  10765. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10766. 0x00000000, 0xffffffff },
  10767. /* Host Coalescing Control Registers. */
  10768. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10769. 0x00000000, 0x00000004 },
  10770. { HOSTCC_MODE, TG3_FL_5705,
  10771. 0x00000000, 0x000000f6 },
  10772. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10773. 0x00000000, 0xffffffff },
  10774. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10775. 0x00000000, 0x000003ff },
  10776. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10777. 0x00000000, 0xffffffff },
  10778. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10779. 0x00000000, 0x000003ff },
  10780. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10781. 0x00000000, 0xffffffff },
  10782. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10783. 0x00000000, 0x000000ff },
  10784. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10785. 0x00000000, 0xffffffff },
  10786. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10787. 0x00000000, 0x000000ff },
  10788. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10789. 0x00000000, 0xffffffff },
  10790. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10791. 0x00000000, 0xffffffff },
  10792. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10793. 0x00000000, 0xffffffff },
  10794. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10795. 0x00000000, 0x000000ff },
  10796. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10797. 0x00000000, 0xffffffff },
  10798. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10799. 0x00000000, 0x000000ff },
  10800. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10801. 0x00000000, 0xffffffff },
  10802. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10803. 0x00000000, 0xffffffff },
  10804. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10805. 0x00000000, 0xffffffff },
  10806. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10807. 0x00000000, 0xffffffff },
  10808. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10809. 0x00000000, 0xffffffff },
  10810. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10811. 0xffffffff, 0x00000000 },
  10812. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10813. 0xffffffff, 0x00000000 },
  10814. /* Buffer Manager Control Registers. */
  10815. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10816. 0x00000000, 0x007fff80 },
  10817. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10818. 0x00000000, 0x007fffff },
  10819. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10820. 0x00000000, 0x0000003f },
  10821. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10822. 0x00000000, 0x000001ff },
  10823. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10824. 0x00000000, 0x000001ff },
  10825. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10826. 0xffffffff, 0x00000000 },
  10827. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10828. 0xffffffff, 0x00000000 },
  10829. /* Mailbox Registers */
  10830. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10831. 0x00000000, 0x000001ff },
  10832. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10833. 0x00000000, 0x000001ff },
  10834. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10835. 0x00000000, 0x000007ff },
  10836. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10837. 0x00000000, 0x000001ff },
  10838. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10839. };
  10840. is_5705 = is_5750 = 0;
  10841. if (tg3_flag(tp, 5705_PLUS)) {
  10842. is_5705 = 1;
  10843. if (tg3_flag(tp, 5750_PLUS))
  10844. is_5750 = 1;
  10845. }
  10846. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10847. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10848. continue;
  10849. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10850. continue;
  10851. if (tg3_flag(tp, IS_5788) &&
  10852. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10853. continue;
  10854. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10855. continue;
  10856. offset = (u32) reg_tbl[i].offset;
  10857. read_mask = reg_tbl[i].read_mask;
  10858. write_mask = reg_tbl[i].write_mask;
  10859. /* Save the original register content */
  10860. save_val = tr32(offset);
  10861. /* Determine the read-only value. */
  10862. read_val = save_val & read_mask;
  10863. /* Write zero to the register, then make sure the read-only bits
  10864. * are not changed and the read/write bits are all zeros.
  10865. */
  10866. tw32(offset, 0);
  10867. val = tr32(offset);
  10868. /* Test the read-only and read/write bits. */
  10869. if (((val & read_mask) != read_val) || (val & write_mask))
  10870. goto out;
  10871. /* Write ones to all the bits defined by RdMask and WrMask, then
  10872. * make sure the read-only bits are not changed and the
  10873. * read/write bits are all ones.
  10874. */
  10875. tw32(offset, read_mask | write_mask);
  10876. val = tr32(offset);
  10877. /* Test the read-only bits. */
  10878. if ((val & read_mask) != read_val)
  10879. goto out;
  10880. /* Test the read/write bits. */
  10881. if ((val & write_mask) != write_mask)
  10882. goto out;
  10883. tw32(offset, save_val);
  10884. }
  10885. return 0;
  10886. out:
  10887. if (netif_msg_hw(tp))
  10888. netdev_err(tp->dev,
  10889. "Register test failed at offset %x\n", offset);
  10890. tw32(offset, save_val);
  10891. return -EIO;
  10892. }
  10893. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10894. {
  10895. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10896. int i;
  10897. u32 j;
  10898. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10899. for (j = 0; j < len; j += 4) {
  10900. u32 val;
  10901. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10902. tg3_read_mem(tp, offset + j, &val);
  10903. if (val != test_pattern[i])
  10904. return -EIO;
  10905. }
  10906. }
  10907. return 0;
  10908. }
  10909. static int tg3_test_memory(struct tg3 *tp)
  10910. {
  10911. static struct mem_entry {
  10912. u32 offset;
  10913. u32 len;
  10914. } mem_tbl_570x[] = {
  10915. { 0x00000000, 0x00b50},
  10916. { 0x00002000, 0x1c000},
  10917. { 0xffffffff, 0x00000}
  10918. }, mem_tbl_5705[] = {
  10919. { 0x00000100, 0x0000c},
  10920. { 0x00000200, 0x00008},
  10921. { 0x00004000, 0x00800},
  10922. { 0x00006000, 0x01000},
  10923. { 0x00008000, 0x02000},
  10924. { 0x00010000, 0x0e000},
  10925. { 0xffffffff, 0x00000}
  10926. }, mem_tbl_5755[] = {
  10927. { 0x00000200, 0x00008},
  10928. { 0x00004000, 0x00800},
  10929. { 0x00006000, 0x00800},
  10930. { 0x00008000, 0x02000},
  10931. { 0x00010000, 0x0c000},
  10932. { 0xffffffff, 0x00000}
  10933. }, mem_tbl_5906[] = {
  10934. { 0x00000200, 0x00008},
  10935. { 0x00004000, 0x00400},
  10936. { 0x00006000, 0x00400},
  10937. { 0x00008000, 0x01000},
  10938. { 0x00010000, 0x01000},
  10939. { 0xffffffff, 0x00000}
  10940. }, mem_tbl_5717[] = {
  10941. { 0x00000200, 0x00008},
  10942. { 0x00010000, 0x0a000},
  10943. { 0x00020000, 0x13c00},
  10944. { 0xffffffff, 0x00000}
  10945. }, mem_tbl_57765[] = {
  10946. { 0x00000200, 0x00008},
  10947. { 0x00004000, 0x00800},
  10948. { 0x00006000, 0x09800},
  10949. { 0x00010000, 0x0a000},
  10950. { 0xffffffff, 0x00000}
  10951. };
  10952. struct mem_entry *mem_tbl;
  10953. int err = 0;
  10954. int i;
  10955. if (tg3_flag(tp, 5717_PLUS))
  10956. mem_tbl = mem_tbl_5717;
  10957. else if (tg3_flag(tp, 57765_CLASS) ||
  10958. tg3_asic_rev(tp) == ASIC_REV_5762)
  10959. mem_tbl = mem_tbl_57765;
  10960. else if (tg3_flag(tp, 5755_PLUS))
  10961. mem_tbl = mem_tbl_5755;
  10962. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10963. mem_tbl = mem_tbl_5906;
  10964. else if (tg3_flag(tp, 5705_PLUS))
  10965. mem_tbl = mem_tbl_5705;
  10966. else
  10967. mem_tbl = mem_tbl_570x;
  10968. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10969. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10970. if (err)
  10971. break;
  10972. }
  10973. return err;
  10974. }
  10975. #define TG3_TSO_MSS 500
  10976. #define TG3_TSO_IP_HDR_LEN 20
  10977. #define TG3_TSO_TCP_HDR_LEN 20
  10978. #define TG3_TSO_TCP_OPT_LEN 12
  10979. static const u8 tg3_tso_header[] = {
  10980. 0x08, 0x00,
  10981. 0x45, 0x00, 0x00, 0x00,
  10982. 0x00, 0x00, 0x40, 0x00,
  10983. 0x40, 0x06, 0x00, 0x00,
  10984. 0x0a, 0x00, 0x00, 0x01,
  10985. 0x0a, 0x00, 0x00, 0x02,
  10986. 0x0d, 0x00, 0xe0, 0x00,
  10987. 0x00, 0x00, 0x01, 0x00,
  10988. 0x00, 0x00, 0x02, 0x00,
  10989. 0x80, 0x10, 0x10, 0x00,
  10990. 0x14, 0x09, 0x00, 0x00,
  10991. 0x01, 0x01, 0x08, 0x0a,
  10992. 0x11, 0x11, 0x11, 0x11,
  10993. 0x11, 0x11, 0x11, 0x11,
  10994. };
  10995. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10996. {
  10997. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10998. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10999. u32 budget;
  11000. struct sk_buff *skb;
  11001. u8 *tx_data, *rx_data;
  11002. dma_addr_t map;
  11003. int num_pkts, tx_len, rx_len, i, err;
  11004. struct tg3_rx_buffer_desc *desc;
  11005. struct tg3_napi *tnapi, *rnapi;
  11006. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  11007. tnapi = &tp->napi[0];
  11008. rnapi = &tp->napi[0];
  11009. if (tp->irq_cnt > 1) {
  11010. if (tg3_flag(tp, ENABLE_RSS))
  11011. rnapi = &tp->napi[1];
  11012. if (tg3_flag(tp, ENABLE_TSS))
  11013. tnapi = &tp->napi[1];
  11014. }
  11015. coal_now = tnapi->coal_now | rnapi->coal_now;
  11016. err = -EIO;
  11017. tx_len = pktsz;
  11018. skb = netdev_alloc_skb(tp->dev, tx_len);
  11019. if (!skb)
  11020. return -ENOMEM;
  11021. tx_data = skb_put(skb, tx_len);
  11022. memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
  11023. memset(tx_data + ETH_ALEN, 0x0, 8);
  11024. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  11025. if (tso_loopback) {
  11026. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  11027. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  11028. TG3_TSO_TCP_OPT_LEN;
  11029. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  11030. sizeof(tg3_tso_header));
  11031. mss = TG3_TSO_MSS;
  11032. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  11033. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  11034. /* Set the total length field in the IP header */
  11035. iph->tot_len = htons((u16)(mss + hdr_len));
  11036. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  11037. TXD_FLAG_CPU_POST_DMA);
  11038. if (tg3_flag(tp, HW_TSO_1) ||
  11039. tg3_flag(tp, HW_TSO_2) ||
  11040. tg3_flag(tp, HW_TSO_3)) {
  11041. struct tcphdr *th;
  11042. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  11043. th = (struct tcphdr *)&tx_data[val];
  11044. th->check = 0;
  11045. } else
  11046. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  11047. if (tg3_flag(tp, HW_TSO_3)) {
  11048. mss |= (hdr_len & 0xc) << 12;
  11049. if (hdr_len & 0x10)
  11050. base_flags |= 0x00000010;
  11051. base_flags |= (hdr_len & 0x3e0) << 5;
  11052. } else if (tg3_flag(tp, HW_TSO_2))
  11053. mss |= hdr_len << 9;
  11054. else if (tg3_flag(tp, HW_TSO_1) ||
  11055. tg3_asic_rev(tp) == ASIC_REV_5705) {
  11056. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  11057. } else {
  11058. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  11059. }
  11060. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  11061. } else {
  11062. num_pkts = 1;
  11063. data_off = ETH_HLEN;
  11064. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  11065. tx_len > VLAN_ETH_FRAME_LEN)
  11066. base_flags |= TXD_FLAG_JMB_PKT;
  11067. }
  11068. for (i = data_off; i < tx_len; i++)
  11069. tx_data[i] = (u8) (i & 0xff);
  11070. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  11071. if (pci_dma_mapping_error(tp->pdev, map)) {
  11072. dev_kfree_skb(skb);
  11073. return -EIO;
  11074. }
  11075. val = tnapi->tx_prod;
  11076. tnapi->tx_buffers[val].skb = skb;
  11077. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  11078. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11079. rnapi->coal_now);
  11080. udelay(10);
  11081. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  11082. budget = tg3_tx_avail(tnapi);
  11083. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  11084. base_flags | TXD_FLAG_END, mss, 0)) {
  11085. tnapi->tx_buffers[val].skb = NULL;
  11086. dev_kfree_skb(skb);
  11087. return -EIO;
  11088. }
  11089. tnapi->tx_prod++;
  11090. /* Sync BD data before updating mailbox */
  11091. wmb();
  11092. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  11093. tr32_mailbox(tnapi->prodmbox);
  11094. udelay(10);
  11095. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  11096. for (i = 0; i < 35; i++) {
  11097. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11098. coal_now);
  11099. udelay(10);
  11100. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  11101. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  11102. if ((tx_idx == tnapi->tx_prod) &&
  11103. (rx_idx == (rx_start_idx + num_pkts)))
  11104. break;
  11105. }
  11106. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  11107. dev_kfree_skb(skb);
  11108. if (tx_idx != tnapi->tx_prod)
  11109. goto out;
  11110. if (rx_idx != rx_start_idx + num_pkts)
  11111. goto out;
  11112. val = data_off;
  11113. while (rx_idx != rx_start_idx) {
  11114. desc = &rnapi->rx_rcb[rx_start_idx++];
  11115. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  11116. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  11117. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  11118. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  11119. goto out;
  11120. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  11121. - ETH_FCS_LEN;
  11122. if (!tso_loopback) {
  11123. if (rx_len != tx_len)
  11124. goto out;
  11125. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  11126. if (opaque_key != RXD_OPAQUE_RING_STD)
  11127. goto out;
  11128. } else {
  11129. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  11130. goto out;
  11131. }
  11132. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  11133. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  11134. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  11135. goto out;
  11136. }
  11137. if (opaque_key == RXD_OPAQUE_RING_STD) {
  11138. rx_data = tpr->rx_std_buffers[desc_idx].data;
  11139. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  11140. mapping);
  11141. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  11142. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  11143. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  11144. mapping);
  11145. } else
  11146. goto out;
  11147. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  11148. PCI_DMA_FROMDEVICE);
  11149. rx_data += TG3_RX_OFFSET(tp);
  11150. for (i = data_off; i < rx_len; i++, val++) {
  11151. if (*(rx_data + i) != (u8) (val & 0xff))
  11152. goto out;
  11153. }
  11154. }
  11155. err = 0;
  11156. /* tg3_free_rings will unmap and free the rx_data */
  11157. out:
  11158. return err;
  11159. }
  11160. #define TG3_STD_LOOPBACK_FAILED 1
  11161. #define TG3_JMB_LOOPBACK_FAILED 2
  11162. #define TG3_TSO_LOOPBACK_FAILED 4
  11163. #define TG3_LOOPBACK_FAILED \
  11164. (TG3_STD_LOOPBACK_FAILED | \
  11165. TG3_JMB_LOOPBACK_FAILED | \
  11166. TG3_TSO_LOOPBACK_FAILED)
  11167. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  11168. {
  11169. int err = -EIO;
  11170. u32 eee_cap;
  11171. u32 jmb_pkt_sz = 9000;
  11172. if (tp->dma_limit)
  11173. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  11174. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  11175. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11176. if (!netif_running(tp->dev)) {
  11177. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11178. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11179. if (do_extlpbk)
  11180. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11181. goto done;
  11182. }
  11183. err = tg3_reset_hw(tp, true);
  11184. if (err) {
  11185. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11186. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11187. if (do_extlpbk)
  11188. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11189. goto done;
  11190. }
  11191. if (tg3_flag(tp, ENABLE_RSS)) {
  11192. int i;
  11193. /* Reroute all rx packets to the 1st queue */
  11194. for (i = MAC_RSS_INDIR_TBL_0;
  11195. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11196. tw32(i, 0x0);
  11197. }
  11198. /* HW errata - mac loopback fails in some cases on 5780.
  11199. * Normal traffic and PHY loopback are not affected by
  11200. * errata. Also, the MAC loopback test is deprecated for
  11201. * all newer ASIC revisions.
  11202. */
  11203. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11204. !tg3_flag(tp, CPMU_PRESENT)) {
  11205. tg3_mac_loopback(tp, true);
  11206. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11207. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11208. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11209. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11210. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11211. tg3_mac_loopback(tp, false);
  11212. }
  11213. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11214. !tg3_flag(tp, USE_PHYLIB)) {
  11215. int i;
  11216. tg3_phy_lpbk_set(tp, 0, false);
  11217. /* Wait for link */
  11218. for (i = 0; i < 100; i++) {
  11219. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11220. break;
  11221. mdelay(1);
  11222. }
  11223. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11224. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11225. if (tg3_flag(tp, TSO_CAPABLE) &&
  11226. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11227. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11228. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11229. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11230. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11231. if (do_extlpbk) {
  11232. tg3_phy_lpbk_set(tp, 0, true);
  11233. /* All link indications report up, but the hardware
  11234. * isn't really ready for about 20 msec. Double it
  11235. * to be sure.
  11236. */
  11237. mdelay(40);
  11238. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11239. data[TG3_EXT_LOOPB_TEST] |=
  11240. TG3_STD_LOOPBACK_FAILED;
  11241. if (tg3_flag(tp, TSO_CAPABLE) &&
  11242. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11243. data[TG3_EXT_LOOPB_TEST] |=
  11244. TG3_TSO_LOOPBACK_FAILED;
  11245. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11246. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11247. data[TG3_EXT_LOOPB_TEST] |=
  11248. TG3_JMB_LOOPBACK_FAILED;
  11249. }
  11250. /* Re-enable gphy autopowerdown. */
  11251. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11252. tg3_phy_toggle_apd(tp, true);
  11253. }
  11254. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11255. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11256. done:
  11257. tp->phy_flags |= eee_cap;
  11258. return err;
  11259. }
  11260. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11261. u64 *data)
  11262. {
  11263. struct tg3 *tp = netdev_priv(dev);
  11264. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11265. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11266. if (tg3_power_up(tp)) {
  11267. etest->flags |= ETH_TEST_FL_FAILED;
  11268. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11269. return;
  11270. }
  11271. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11272. }
  11273. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11274. if (tg3_test_nvram(tp) != 0) {
  11275. etest->flags |= ETH_TEST_FL_FAILED;
  11276. data[TG3_NVRAM_TEST] = 1;
  11277. }
  11278. if (!doextlpbk && tg3_test_link(tp)) {
  11279. etest->flags |= ETH_TEST_FL_FAILED;
  11280. data[TG3_LINK_TEST] = 1;
  11281. }
  11282. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11283. int err, err2 = 0, irq_sync = 0;
  11284. if (netif_running(dev)) {
  11285. tg3_phy_stop(tp);
  11286. tg3_netif_stop(tp);
  11287. irq_sync = 1;
  11288. }
  11289. tg3_full_lock(tp, irq_sync);
  11290. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11291. err = tg3_nvram_lock(tp);
  11292. tg3_halt_cpu(tp, RX_CPU_BASE);
  11293. if (!tg3_flag(tp, 5705_PLUS))
  11294. tg3_halt_cpu(tp, TX_CPU_BASE);
  11295. if (!err)
  11296. tg3_nvram_unlock(tp);
  11297. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11298. tg3_phy_reset(tp);
  11299. if (tg3_test_registers(tp) != 0) {
  11300. etest->flags |= ETH_TEST_FL_FAILED;
  11301. data[TG3_REGISTER_TEST] = 1;
  11302. }
  11303. if (tg3_test_memory(tp) != 0) {
  11304. etest->flags |= ETH_TEST_FL_FAILED;
  11305. data[TG3_MEMORY_TEST] = 1;
  11306. }
  11307. if (doextlpbk)
  11308. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11309. if (tg3_test_loopback(tp, data, doextlpbk))
  11310. etest->flags |= ETH_TEST_FL_FAILED;
  11311. tg3_full_unlock(tp);
  11312. if (tg3_test_interrupt(tp) != 0) {
  11313. etest->flags |= ETH_TEST_FL_FAILED;
  11314. data[TG3_INTERRUPT_TEST] = 1;
  11315. }
  11316. tg3_full_lock(tp, 0);
  11317. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11318. if (netif_running(dev)) {
  11319. tg3_flag_set(tp, INIT_COMPLETE);
  11320. err2 = tg3_restart_hw(tp, true);
  11321. if (!err2)
  11322. tg3_netif_start(tp);
  11323. }
  11324. tg3_full_unlock(tp);
  11325. if (irq_sync && !err2)
  11326. tg3_phy_start(tp);
  11327. }
  11328. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11329. tg3_power_down_prepare(tp);
  11330. }
  11331. static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
  11332. {
  11333. struct tg3 *tp = netdev_priv(dev);
  11334. struct hwtstamp_config stmpconf;
  11335. if (!tg3_flag(tp, PTP_CAPABLE))
  11336. return -EOPNOTSUPP;
  11337. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11338. return -EFAULT;
  11339. if (stmpconf.flags)
  11340. return -EINVAL;
  11341. if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
  11342. stmpconf.tx_type != HWTSTAMP_TX_OFF)
  11343. return -ERANGE;
  11344. switch (stmpconf.rx_filter) {
  11345. case HWTSTAMP_FILTER_NONE:
  11346. tp->rxptpctl = 0;
  11347. break;
  11348. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11349. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11350. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11351. break;
  11352. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11353. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11354. TG3_RX_PTP_CTL_SYNC_EVNT;
  11355. break;
  11356. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11357. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11358. TG3_RX_PTP_CTL_DELAY_REQ;
  11359. break;
  11360. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11361. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11362. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11363. break;
  11364. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11365. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11366. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11367. break;
  11368. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11369. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11370. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11371. break;
  11372. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11373. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11374. TG3_RX_PTP_CTL_SYNC_EVNT;
  11375. break;
  11376. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11377. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11378. TG3_RX_PTP_CTL_SYNC_EVNT;
  11379. break;
  11380. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11381. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11382. TG3_RX_PTP_CTL_SYNC_EVNT;
  11383. break;
  11384. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11385. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11386. TG3_RX_PTP_CTL_DELAY_REQ;
  11387. break;
  11388. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11389. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11390. TG3_RX_PTP_CTL_DELAY_REQ;
  11391. break;
  11392. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11393. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11394. TG3_RX_PTP_CTL_DELAY_REQ;
  11395. break;
  11396. default:
  11397. return -ERANGE;
  11398. }
  11399. if (netif_running(dev) && tp->rxptpctl)
  11400. tw32(TG3_RX_PTP_CTL,
  11401. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11402. if (stmpconf.tx_type == HWTSTAMP_TX_ON)
  11403. tg3_flag_set(tp, TX_TSTAMP_EN);
  11404. else
  11405. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11406. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11407. -EFAULT : 0;
  11408. }
  11409. static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
  11410. {
  11411. struct tg3 *tp = netdev_priv(dev);
  11412. struct hwtstamp_config stmpconf;
  11413. if (!tg3_flag(tp, PTP_CAPABLE))
  11414. return -EOPNOTSUPP;
  11415. stmpconf.flags = 0;
  11416. stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
  11417. HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
  11418. switch (tp->rxptpctl) {
  11419. case 0:
  11420. stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
  11421. break;
  11422. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
  11423. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  11424. break;
  11425. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11426. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
  11427. break;
  11428. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11429. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
  11430. break;
  11431. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11432. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  11433. break;
  11434. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11435. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  11436. break;
  11437. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11438. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  11439. break;
  11440. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11441. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
  11442. break;
  11443. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11444. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
  11445. break;
  11446. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11447. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
  11448. break;
  11449. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11450. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
  11451. break;
  11452. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11453. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
  11454. break;
  11455. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11456. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
  11457. break;
  11458. default:
  11459. WARN_ON_ONCE(1);
  11460. return -ERANGE;
  11461. }
  11462. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11463. -EFAULT : 0;
  11464. }
  11465. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11466. {
  11467. struct mii_ioctl_data *data = if_mii(ifr);
  11468. struct tg3 *tp = netdev_priv(dev);
  11469. int err;
  11470. if (tg3_flag(tp, USE_PHYLIB)) {
  11471. struct phy_device *phydev;
  11472. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11473. return -EAGAIN;
  11474. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  11475. return phy_mii_ioctl(phydev, ifr, cmd);
  11476. }
  11477. switch (cmd) {
  11478. case SIOCGMIIPHY:
  11479. data->phy_id = tp->phy_addr;
  11480. /* fallthru */
  11481. case SIOCGMIIREG: {
  11482. u32 mii_regval;
  11483. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11484. break; /* We have no PHY */
  11485. if (!netif_running(dev))
  11486. return -EAGAIN;
  11487. spin_lock_bh(&tp->lock);
  11488. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11489. data->reg_num & 0x1f, &mii_regval);
  11490. spin_unlock_bh(&tp->lock);
  11491. data->val_out = mii_regval;
  11492. return err;
  11493. }
  11494. case SIOCSMIIREG:
  11495. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11496. break; /* We have no PHY */
  11497. if (!netif_running(dev))
  11498. return -EAGAIN;
  11499. spin_lock_bh(&tp->lock);
  11500. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11501. data->reg_num & 0x1f, data->val_in);
  11502. spin_unlock_bh(&tp->lock);
  11503. return err;
  11504. case SIOCSHWTSTAMP:
  11505. return tg3_hwtstamp_set(dev, ifr);
  11506. case SIOCGHWTSTAMP:
  11507. return tg3_hwtstamp_get(dev, ifr);
  11508. default:
  11509. /* do nothing */
  11510. break;
  11511. }
  11512. return -EOPNOTSUPP;
  11513. }
  11514. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11515. {
  11516. struct tg3 *tp = netdev_priv(dev);
  11517. memcpy(ec, &tp->coal, sizeof(*ec));
  11518. return 0;
  11519. }
  11520. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11521. {
  11522. struct tg3 *tp = netdev_priv(dev);
  11523. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11524. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11525. if (!tg3_flag(tp, 5705_PLUS)) {
  11526. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11527. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11528. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11529. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11530. }
  11531. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11532. (!ec->rx_coalesce_usecs) ||
  11533. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11534. (!ec->tx_coalesce_usecs) ||
  11535. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11536. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11537. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11538. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11539. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11540. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11541. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11542. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11543. return -EINVAL;
  11544. /* Only copy relevant parameters, ignore all others. */
  11545. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11546. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11547. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11548. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11549. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11550. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11551. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11552. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11553. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11554. if (netif_running(dev)) {
  11555. tg3_full_lock(tp, 0);
  11556. __tg3_set_coalesce(tp, &tp->coal);
  11557. tg3_full_unlock(tp);
  11558. }
  11559. return 0;
  11560. }
  11561. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11562. {
  11563. struct tg3 *tp = netdev_priv(dev);
  11564. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11565. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11566. return -EOPNOTSUPP;
  11567. }
  11568. if (edata->advertised != tp->eee.advertised) {
  11569. netdev_warn(tp->dev,
  11570. "Direct manipulation of EEE advertisement is not supported\n");
  11571. return -EINVAL;
  11572. }
  11573. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11574. netdev_warn(tp->dev,
  11575. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11576. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11577. return -EINVAL;
  11578. }
  11579. tp->eee = *edata;
  11580. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11581. tg3_warn_mgmt_link_flap(tp);
  11582. if (netif_running(tp->dev)) {
  11583. tg3_full_lock(tp, 0);
  11584. tg3_setup_eee(tp);
  11585. tg3_phy_reset(tp);
  11586. tg3_full_unlock(tp);
  11587. }
  11588. return 0;
  11589. }
  11590. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11591. {
  11592. struct tg3 *tp = netdev_priv(dev);
  11593. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11594. netdev_warn(tp->dev,
  11595. "Board does not support EEE!\n");
  11596. return -EOPNOTSUPP;
  11597. }
  11598. *edata = tp->eee;
  11599. return 0;
  11600. }
  11601. static const struct ethtool_ops tg3_ethtool_ops = {
  11602. .get_drvinfo = tg3_get_drvinfo,
  11603. .get_regs_len = tg3_get_regs_len,
  11604. .get_regs = tg3_get_regs,
  11605. .get_wol = tg3_get_wol,
  11606. .set_wol = tg3_set_wol,
  11607. .get_msglevel = tg3_get_msglevel,
  11608. .set_msglevel = tg3_set_msglevel,
  11609. .nway_reset = tg3_nway_reset,
  11610. .get_link = ethtool_op_get_link,
  11611. .get_eeprom_len = tg3_get_eeprom_len,
  11612. .get_eeprom = tg3_get_eeprom,
  11613. .set_eeprom = tg3_set_eeprom,
  11614. .get_ringparam = tg3_get_ringparam,
  11615. .set_ringparam = tg3_set_ringparam,
  11616. .get_pauseparam = tg3_get_pauseparam,
  11617. .set_pauseparam = tg3_set_pauseparam,
  11618. .self_test = tg3_self_test,
  11619. .get_strings = tg3_get_strings,
  11620. .set_phys_id = tg3_set_phys_id,
  11621. .get_ethtool_stats = tg3_get_ethtool_stats,
  11622. .get_coalesce = tg3_get_coalesce,
  11623. .set_coalesce = tg3_set_coalesce,
  11624. .get_sset_count = tg3_get_sset_count,
  11625. .get_rxnfc = tg3_get_rxnfc,
  11626. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11627. .get_rxfh = tg3_get_rxfh,
  11628. .set_rxfh = tg3_set_rxfh,
  11629. .get_channels = tg3_get_channels,
  11630. .set_channels = tg3_set_channels,
  11631. .get_ts_info = tg3_get_ts_info,
  11632. .get_eee = tg3_get_eee,
  11633. .set_eee = tg3_set_eee,
  11634. .get_link_ksettings = tg3_get_link_ksettings,
  11635. .set_link_ksettings = tg3_set_link_ksettings,
  11636. };
  11637. static void tg3_get_stats64(struct net_device *dev,
  11638. struct rtnl_link_stats64 *stats)
  11639. {
  11640. struct tg3 *tp = netdev_priv(dev);
  11641. spin_lock_bh(&tp->lock);
  11642. if (!tp->hw_stats) {
  11643. *stats = tp->net_stats_prev;
  11644. spin_unlock_bh(&tp->lock);
  11645. return;
  11646. }
  11647. tg3_get_nstats(tp, stats);
  11648. spin_unlock_bh(&tp->lock);
  11649. }
  11650. static void tg3_set_rx_mode(struct net_device *dev)
  11651. {
  11652. struct tg3 *tp = netdev_priv(dev);
  11653. if (!netif_running(dev))
  11654. return;
  11655. tg3_full_lock(tp, 0);
  11656. __tg3_set_rx_mode(dev);
  11657. tg3_full_unlock(tp);
  11658. }
  11659. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11660. int new_mtu)
  11661. {
  11662. dev->mtu = new_mtu;
  11663. if (new_mtu > ETH_DATA_LEN) {
  11664. if (tg3_flag(tp, 5780_CLASS)) {
  11665. netdev_update_features(dev);
  11666. tg3_flag_clear(tp, TSO_CAPABLE);
  11667. } else {
  11668. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11669. }
  11670. } else {
  11671. if (tg3_flag(tp, 5780_CLASS)) {
  11672. tg3_flag_set(tp, TSO_CAPABLE);
  11673. netdev_update_features(dev);
  11674. }
  11675. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11676. }
  11677. }
  11678. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11679. {
  11680. struct tg3 *tp = netdev_priv(dev);
  11681. int err;
  11682. bool reset_phy = false;
  11683. if (!netif_running(dev)) {
  11684. /* We'll just catch it later when the
  11685. * device is up'd.
  11686. */
  11687. tg3_set_mtu(dev, tp, new_mtu);
  11688. return 0;
  11689. }
  11690. tg3_phy_stop(tp);
  11691. tg3_netif_stop(tp);
  11692. tg3_set_mtu(dev, tp, new_mtu);
  11693. tg3_full_lock(tp, 1);
  11694. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11695. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11696. * breaks all requests to 256 bytes.
  11697. */
  11698. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11699. reset_phy = true;
  11700. err = tg3_restart_hw(tp, reset_phy);
  11701. if (!err)
  11702. tg3_netif_start(tp);
  11703. tg3_full_unlock(tp);
  11704. if (!err)
  11705. tg3_phy_start(tp);
  11706. return err;
  11707. }
  11708. static const struct net_device_ops tg3_netdev_ops = {
  11709. .ndo_open = tg3_open,
  11710. .ndo_stop = tg3_close,
  11711. .ndo_start_xmit = tg3_start_xmit,
  11712. .ndo_get_stats64 = tg3_get_stats64,
  11713. .ndo_validate_addr = eth_validate_addr,
  11714. .ndo_set_rx_mode = tg3_set_rx_mode,
  11715. .ndo_set_mac_address = tg3_set_mac_addr,
  11716. .ndo_do_ioctl = tg3_ioctl,
  11717. .ndo_tx_timeout = tg3_tx_timeout,
  11718. .ndo_change_mtu = tg3_change_mtu,
  11719. .ndo_fix_features = tg3_fix_features,
  11720. .ndo_set_features = tg3_set_features,
  11721. #ifdef CONFIG_NET_POLL_CONTROLLER
  11722. .ndo_poll_controller = tg3_poll_controller,
  11723. #endif
  11724. };
  11725. static void tg3_get_eeprom_size(struct tg3 *tp)
  11726. {
  11727. u32 cursize, val, magic;
  11728. tp->nvram_size = EEPROM_CHIP_SIZE;
  11729. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11730. return;
  11731. if ((magic != TG3_EEPROM_MAGIC) &&
  11732. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11733. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11734. return;
  11735. /*
  11736. * Size the chip by reading offsets at increasing powers of two.
  11737. * When we encounter our validation signature, we know the addressing
  11738. * has wrapped around, and thus have our chip size.
  11739. */
  11740. cursize = 0x10;
  11741. while (cursize < tp->nvram_size) {
  11742. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11743. return;
  11744. if (val == magic)
  11745. break;
  11746. cursize <<= 1;
  11747. }
  11748. tp->nvram_size = cursize;
  11749. }
  11750. static void tg3_get_nvram_size(struct tg3 *tp)
  11751. {
  11752. u32 val;
  11753. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11754. return;
  11755. /* Selfboot format */
  11756. if (val != TG3_EEPROM_MAGIC) {
  11757. tg3_get_eeprom_size(tp);
  11758. return;
  11759. }
  11760. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11761. if (val != 0) {
  11762. /* This is confusing. We want to operate on the
  11763. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11764. * call will read from NVRAM and byteswap the data
  11765. * according to the byteswapping settings for all
  11766. * other register accesses. This ensures the data we
  11767. * want will always reside in the lower 16-bits.
  11768. * However, the data in NVRAM is in LE format, which
  11769. * means the data from the NVRAM read will always be
  11770. * opposite the endianness of the CPU. The 16-bit
  11771. * byteswap then brings the data to CPU endianness.
  11772. */
  11773. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11774. return;
  11775. }
  11776. }
  11777. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11778. }
  11779. static void tg3_get_nvram_info(struct tg3 *tp)
  11780. {
  11781. u32 nvcfg1;
  11782. nvcfg1 = tr32(NVRAM_CFG1);
  11783. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11784. tg3_flag_set(tp, FLASH);
  11785. } else {
  11786. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11787. tw32(NVRAM_CFG1, nvcfg1);
  11788. }
  11789. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11790. tg3_flag(tp, 5780_CLASS)) {
  11791. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11792. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11793. tp->nvram_jedecnum = JEDEC_ATMEL;
  11794. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11795. tg3_flag_set(tp, NVRAM_BUFFERED);
  11796. break;
  11797. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11798. tp->nvram_jedecnum = JEDEC_ATMEL;
  11799. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11800. break;
  11801. case FLASH_VENDOR_ATMEL_EEPROM:
  11802. tp->nvram_jedecnum = JEDEC_ATMEL;
  11803. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11804. tg3_flag_set(tp, NVRAM_BUFFERED);
  11805. break;
  11806. case FLASH_VENDOR_ST:
  11807. tp->nvram_jedecnum = JEDEC_ST;
  11808. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11809. tg3_flag_set(tp, NVRAM_BUFFERED);
  11810. break;
  11811. case FLASH_VENDOR_SAIFUN:
  11812. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11813. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11814. break;
  11815. case FLASH_VENDOR_SST_SMALL:
  11816. case FLASH_VENDOR_SST_LARGE:
  11817. tp->nvram_jedecnum = JEDEC_SST;
  11818. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11819. break;
  11820. }
  11821. } else {
  11822. tp->nvram_jedecnum = JEDEC_ATMEL;
  11823. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11824. tg3_flag_set(tp, NVRAM_BUFFERED);
  11825. }
  11826. }
  11827. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11828. {
  11829. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11830. case FLASH_5752PAGE_SIZE_256:
  11831. tp->nvram_pagesize = 256;
  11832. break;
  11833. case FLASH_5752PAGE_SIZE_512:
  11834. tp->nvram_pagesize = 512;
  11835. break;
  11836. case FLASH_5752PAGE_SIZE_1K:
  11837. tp->nvram_pagesize = 1024;
  11838. break;
  11839. case FLASH_5752PAGE_SIZE_2K:
  11840. tp->nvram_pagesize = 2048;
  11841. break;
  11842. case FLASH_5752PAGE_SIZE_4K:
  11843. tp->nvram_pagesize = 4096;
  11844. break;
  11845. case FLASH_5752PAGE_SIZE_264:
  11846. tp->nvram_pagesize = 264;
  11847. break;
  11848. case FLASH_5752PAGE_SIZE_528:
  11849. tp->nvram_pagesize = 528;
  11850. break;
  11851. }
  11852. }
  11853. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11854. {
  11855. u32 nvcfg1;
  11856. nvcfg1 = tr32(NVRAM_CFG1);
  11857. /* NVRAM protection for TPM */
  11858. if (nvcfg1 & (1 << 27))
  11859. tg3_flag_set(tp, PROTECTED_NVRAM);
  11860. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11861. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11862. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11863. tp->nvram_jedecnum = JEDEC_ATMEL;
  11864. tg3_flag_set(tp, NVRAM_BUFFERED);
  11865. break;
  11866. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11867. tp->nvram_jedecnum = JEDEC_ATMEL;
  11868. tg3_flag_set(tp, NVRAM_BUFFERED);
  11869. tg3_flag_set(tp, FLASH);
  11870. break;
  11871. case FLASH_5752VENDOR_ST_M45PE10:
  11872. case FLASH_5752VENDOR_ST_M45PE20:
  11873. case FLASH_5752VENDOR_ST_M45PE40:
  11874. tp->nvram_jedecnum = JEDEC_ST;
  11875. tg3_flag_set(tp, NVRAM_BUFFERED);
  11876. tg3_flag_set(tp, FLASH);
  11877. break;
  11878. }
  11879. if (tg3_flag(tp, FLASH)) {
  11880. tg3_nvram_get_pagesize(tp, nvcfg1);
  11881. } else {
  11882. /* For eeprom, set pagesize to maximum eeprom size */
  11883. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11884. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11885. tw32(NVRAM_CFG1, nvcfg1);
  11886. }
  11887. }
  11888. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11889. {
  11890. u32 nvcfg1, protect = 0;
  11891. nvcfg1 = tr32(NVRAM_CFG1);
  11892. /* NVRAM protection for TPM */
  11893. if (nvcfg1 & (1 << 27)) {
  11894. tg3_flag_set(tp, PROTECTED_NVRAM);
  11895. protect = 1;
  11896. }
  11897. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11898. switch (nvcfg1) {
  11899. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11900. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11901. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11902. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11903. tp->nvram_jedecnum = JEDEC_ATMEL;
  11904. tg3_flag_set(tp, NVRAM_BUFFERED);
  11905. tg3_flag_set(tp, FLASH);
  11906. tp->nvram_pagesize = 264;
  11907. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11908. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11909. tp->nvram_size = (protect ? 0x3e200 :
  11910. TG3_NVRAM_SIZE_512KB);
  11911. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11912. tp->nvram_size = (protect ? 0x1f200 :
  11913. TG3_NVRAM_SIZE_256KB);
  11914. else
  11915. tp->nvram_size = (protect ? 0x1f200 :
  11916. TG3_NVRAM_SIZE_128KB);
  11917. break;
  11918. case FLASH_5752VENDOR_ST_M45PE10:
  11919. case FLASH_5752VENDOR_ST_M45PE20:
  11920. case FLASH_5752VENDOR_ST_M45PE40:
  11921. tp->nvram_jedecnum = JEDEC_ST;
  11922. tg3_flag_set(tp, NVRAM_BUFFERED);
  11923. tg3_flag_set(tp, FLASH);
  11924. tp->nvram_pagesize = 256;
  11925. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11926. tp->nvram_size = (protect ?
  11927. TG3_NVRAM_SIZE_64KB :
  11928. TG3_NVRAM_SIZE_128KB);
  11929. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11930. tp->nvram_size = (protect ?
  11931. TG3_NVRAM_SIZE_64KB :
  11932. TG3_NVRAM_SIZE_256KB);
  11933. else
  11934. tp->nvram_size = (protect ?
  11935. TG3_NVRAM_SIZE_128KB :
  11936. TG3_NVRAM_SIZE_512KB);
  11937. break;
  11938. }
  11939. }
  11940. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11941. {
  11942. u32 nvcfg1;
  11943. nvcfg1 = tr32(NVRAM_CFG1);
  11944. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11945. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11946. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11947. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11948. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11949. tp->nvram_jedecnum = JEDEC_ATMEL;
  11950. tg3_flag_set(tp, NVRAM_BUFFERED);
  11951. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11952. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11953. tw32(NVRAM_CFG1, nvcfg1);
  11954. break;
  11955. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11956. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11957. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11958. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11959. tp->nvram_jedecnum = JEDEC_ATMEL;
  11960. tg3_flag_set(tp, NVRAM_BUFFERED);
  11961. tg3_flag_set(tp, FLASH);
  11962. tp->nvram_pagesize = 264;
  11963. break;
  11964. case FLASH_5752VENDOR_ST_M45PE10:
  11965. case FLASH_5752VENDOR_ST_M45PE20:
  11966. case FLASH_5752VENDOR_ST_M45PE40:
  11967. tp->nvram_jedecnum = JEDEC_ST;
  11968. tg3_flag_set(tp, NVRAM_BUFFERED);
  11969. tg3_flag_set(tp, FLASH);
  11970. tp->nvram_pagesize = 256;
  11971. break;
  11972. }
  11973. }
  11974. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11975. {
  11976. u32 nvcfg1, protect = 0;
  11977. nvcfg1 = tr32(NVRAM_CFG1);
  11978. /* NVRAM protection for TPM */
  11979. if (nvcfg1 & (1 << 27)) {
  11980. tg3_flag_set(tp, PROTECTED_NVRAM);
  11981. protect = 1;
  11982. }
  11983. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11984. switch (nvcfg1) {
  11985. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11986. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11987. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11988. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11989. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11990. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11991. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11992. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11993. tp->nvram_jedecnum = JEDEC_ATMEL;
  11994. tg3_flag_set(tp, NVRAM_BUFFERED);
  11995. tg3_flag_set(tp, FLASH);
  11996. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11997. tp->nvram_pagesize = 256;
  11998. break;
  11999. case FLASH_5761VENDOR_ST_A_M45PE20:
  12000. case FLASH_5761VENDOR_ST_A_M45PE40:
  12001. case FLASH_5761VENDOR_ST_A_M45PE80:
  12002. case FLASH_5761VENDOR_ST_A_M45PE16:
  12003. case FLASH_5761VENDOR_ST_M_M45PE20:
  12004. case FLASH_5761VENDOR_ST_M_M45PE40:
  12005. case FLASH_5761VENDOR_ST_M_M45PE80:
  12006. case FLASH_5761VENDOR_ST_M_M45PE16:
  12007. tp->nvram_jedecnum = JEDEC_ST;
  12008. tg3_flag_set(tp, NVRAM_BUFFERED);
  12009. tg3_flag_set(tp, FLASH);
  12010. tp->nvram_pagesize = 256;
  12011. break;
  12012. }
  12013. if (protect) {
  12014. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  12015. } else {
  12016. switch (nvcfg1) {
  12017. case FLASH_5761VENDOR_ATMEL_ADB161D:
  12018. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12019. case FLASH_5761VENDOR_ST_A_M45PE16:
  12020. case FLASH_5761VENDOR_ST_M_M45PE16:
  12021. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  12022. break;
  12023. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12024. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12025. case FLASH_5761VENDOR_ST_A_M45PE80:
  12026. case FLASH_5761VENDOR_ST_M_M45PE80:
  12027. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12028. break;
  12029. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12030. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12031. case FLASH_5761VENDOR_ST_A_M45PE40:
  12032. case FLASH_5761VENDOR_ST_M_M45PE40:
  12033. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12034. break;
  12035. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12036. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12037. case FLASH_5761VENDOR_ST_A_M45PE20:
  12038. case FLASH_5761VENDOR_ST_M_M45PE20:
  12039. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12040. break;
  12041. }
  12042. }
  12043. }
  12044. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  12045. {
  12046. tp->nvram_jedecnum = JEDEC_ATMEL;
  12047. tg3_flag_set(tp, NVRAM_BUFFERED);
  12048. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12049. }
  12050. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  12051. {
  12052. u32 nvcfg1;
  12053. nvcfg1 = tr32(NVRAM_CFG1);
  12054. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12055. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  12056. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  12057. tp->nvram_jedecnum = JEDEC_ATMEL;
  12058. tg3_flag_set(tp, NVRAM_BUFFERED);
  12059. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12060. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12061. tw32(NVRAM_CFG1, nvcfg1);
  12062. return;
  12063. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12064. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12065. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12066. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12067. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12068. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12069. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12070. tp->nvram_jedecnum = JEDEC_ATMEL;
  12071. tg3_flag_set(tp, NVRAM_BUFFERED);
  12072. tg3_flag_set(tp, FLASH);
  12073. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12074. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12075. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12076. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12077. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12078. break;
  12079. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12080. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12081. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12082. break;
  12083. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12084. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12085. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12086. break;
  12087. }
  12088. break;
  12089. case FLASH_5752VENDOR_ST_M45PE10:
  12090. case FLASH_5752VENDOR_ST_M45PE20:
  12091. case FLASH_5752VENDOR_ST_M45PE40:
  12092. tp->nvram_jedecnum = JEDEC_ST;
  12093. tg3_flag_set(tp, NVRAM_BUFFERED);
  12094. tg3_flag_set(tp, FLASH);
  12095. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12096. case FLASH_5752VENDOR_ST_M45PE10:
  12097. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12098. break;
  12099. case FLASH_5752VENDOR_ST_M45PE20:
  12100. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12101. break;
  12102. case FLASH_5752VENDOR_ST_M45PE40:
  12103. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12104. break;
  12105. }
  12106. break;
  12107. default:
  12108. tg3_flag_set(tp, NO_NVRAM);
  12109. return;
  12110. }
  12111. tg3_nvram_get_pagesize(tp, nvcfg1);
  12112. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12113. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12114. }
  12115. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  12116. {
  12117. u32 nvcfg1;
  12118. nvcfg1 = tr32(NVRAM_CFG1);
  12119. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12120. case FLASH_5717VENDOR_ATMEL_EEPROM:
  12121. case FLASH_5717VENDOR_MICRO_EEPROM:
  12122. tp->nvram_jedecnum = JEDEC_ATMEL;
  12123. tg3_flag_set(tp, NVRAM_BUFFERED);
  12124. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12125. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12126. tw32(NVRAM_CFG1, nvcfg1);
  12127. return;
  12128. case FLASH_5717VENDOR_ATMEL_MDB011D:
  12129. case FLASH_5717VENDOR_ATMEL_ADB011B:
  12130. case FLASH_5717VENDOR_ATMEL_ADB011D:
  12131. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12132. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12133. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12134. case FLASH_5717VENDOR_ATMEL_45USPT:
  12135. tp->nvram_jedecnum = JEDEC_ATMEL;
  12136. tg3_flag_set(tp, NVRAM_BUFFERED);
  12137. tg3_flag_set(tp, FLASH);
  12138. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12139. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12140. /* Detect size with tg3_nvram_get_size() */
  12141. break;
  12142. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12143. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12144. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12145. break;
  12146. default:
  12147. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12148. break;
  12149. }
  12150. break;
  12151. case FLASH_5717VENDOR_ST_M_M25PE10:
  12152. case FLASH_5717VENDOR_ST_A_M25PE10:
  12153. case FLASH_5717VENDOR_ST_M_M45PE10:
  12154. case FLASH_5717VENDOR_ST_A_M45PE10:
  12155. case FLASH_5717VENDOR_ST_M_M25PE20:
  12156. case FLASH_5717VENDOR_ST_A_M25PE20:
  12157. case FLASH_5717VENDOR_ST_M_M45PE20:
  12158. case FLASH_5717VENDOR_ST_A_M45PE20:
  12159. case FLASH_5717VENDOR_ST_25USPT:
  12160. case FLASH_5717VENDOR_ST_45USPT:
  12161. tp->nvram_jedecnum = JEDEC_ST;
  12162. tg3_flag_set(tp, NVRAM_BUFFERED);
  12163. tg3_flag_set(tp, FLASH);
  12164. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12165. case FLASH_5717VENDOR_ST_M_M25PE20:
  12166. case FLASH_5717VENDOR_ST_M_M45PE20:
  12167. /* Detect size with tg3_nvram_get_size() */
  12168. break;
  12169. case FLASH_5717VENDOR_ST_A_M25PE20:
  12170. case FLASH_5717VENDOR_ST_A_M45PE20:
  12171. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12172. break;
  12173. default:
  12174. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12175. break;
  12176. }
  12177. break;
  12178. default:
  12179. tg3_flag_set(tp, NO_NVRAM);
  12180. return;
  12181. }
  12182. tg3_nvram_get_pagesize(tp, nvcfg1);
  12183. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12184. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12185. }
  12186. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  12187. {
  12188. u32 nvcfg1, nvmpinstrp;
  12189. nvcfg1 = tr32(NVRAM_CFG1);
  12190. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  12191. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12192. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  12193. tg3_flag_set(tp, NO_NVRAM);
  12194. return;
  12195. }
  12196. switch (nvmpinstrp) {
  12197. case FLASH_5762_EEPROM_HD:
  12198. nvmpinstrp = FLASH_5720_EEPROM_HD;
  12199. break;
  12200. case FLASH_5762_EEPROM_LD:
  12201. nvmpinstrp = FLASH_5720_EEPROM_LD;
  12202. break;
  12203. case FLASH_5720VENDOR_M_ST_M45PE20:
  12204. /* This pinstrap supports multiple sizes, so force it
  12205. * to read the actual size from location 0xf0.
  12206. */
  12207. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  12208. break;
  12209. }
  12210. }
  12211. switch (nvmpinstrp) {
  12212. case FLASH_5720_EEPROM_HD:
  12213. case FLASH_5720_EEPROM_LD:
  12214. tp->nvram_jedecnum = JEDEC_ATMEL;
  12215. tg3_flag_set(tp, NVRAM_BUFFERED);
  12216. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12217. tw32(NVRAM_CFG1, nvcfg1);
  12218. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  12219. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12220. else
  12221. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12222. return;
  12223. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12224. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12225. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12226. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12227. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12228. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12229. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12230. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12231. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12232. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12233. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12234. case FLASH_5720VENDOR_ATMEL_45USPT:
  12235. tp->nvram_jedecnum = JEDEC_ATMEL;
  12236. tg3_flag_set(tp, NVRAM_BUFFERED);
  12237. tg3_flag_set(tp, FLASH);
  12238. switch (nvmpinstrp) {
  12239. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12240. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12241. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12242. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12243. break;
  12244. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12245. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12246. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12247. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12248. break;
  12249. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12250. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12251. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12252. break;
  12253. default:
  12254. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12255. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12256. break;
  12257. }
  12258. break;
  12259. case FLASH_5720VENDOR_M_ST_M25PE10:
  12260. case FLASH_5720VENDOR_M_ST_M45PE10:
  12261. case FLASH_5720VENDOR_A_ST_M25PE10:
  12262. case FLASH_5720VENDOR_A_ST_M45PE10:
  12263. case FLASH_5720VENDOR_M_ST_M25PE20:
  12264. case FLASH_5720VENDOR_M_ST_M45PE20:
  12265. case FLASH_5720VENDOR_A_ST_M25PE20:
  12266. case FLASH_5720VENDOR_A_ST_M45PE20:
  12267. case FLASH_5720VENDOR_M_ST_M25PE40:
  12268. case FLASH_5720VENDOR_M_ST_M45PE40:
  12269. case FLASH_5720VENDOR_A_ST_M25PE40:
  12270. case FLASH_5720VENDOR_A_ST_M45PE40:
  12271. case FLASH_5720VENDOR_M_ST_M25PE80:
  12272. case FLASH_5720VENDOR_M_ST_M45PE80:
  12273. case FLASH_5720VENDOR_A_ST_M25PE80:
  12274. case FLASH_5720VENDOR_A_ST_M45PE80:
  12275. case FLASH_5720VENDOR_ST_25USPT:
  12276. case FLASH_5720VENDOR_ST_45USPT:
  12277. tp->nvram_jedecnum = JEDEC_ST;
  12278. tg3_flag_set(tp, NVRAM_BUFFERED);
  12279. tg3_flag_set(tp, FLASH);
  12280. switch (nvmpinstrp) {
  12281. case FLASH_5720VENDOR_M_ST_M25PE20:
  12282. case FLASH_5720VENDOR_M_ST_M45PE20:
  12283. case FLASH_5720VENDOR_A_ST_M25PE20:
  12284. case FLASH_5720VENDOR_A_ST_M45PE20:
  12285. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12286. break;
  12287. case FLASH_5720VENDOR_M_ST_M25PE40:
  12288. case FLASH_5720VENDOR_M_ST_M45PE40:
  12289. case FLASH_5720VENDOR_A_ST_M25PE40:
  12290. case FLASH_5720VENDOR_A_ST_M45PE40:
  12291. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12292. break;
  12293. case FLASH_5720VENDOR_M_ST_M25PE80:
  12294. case FLASH_5720VENDOR_M_ST_M45PE80:
  12295. case FLASH_5720VENDOR_A_ST_M25PE80:
  12296. case FLASH_5720VENDOR_A_ST_M45PE80:
  12297. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12298. break;
  12299. default:
  12300. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12301. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12302. break;
  12303. }
  12304. break;
  12305. default:
  12306. tg3_flag_set(tp, NO_NVRAM);
  12307. return;
  12308. }
  12309. tg3_nvram_get_pagesize(tp, nvcfg1);
  12310. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12311. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12312. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12313. u32 val;
  12314. if (tg3_nvram_read(tp, 0, &val))
  12315. return;
  12316. if (val != TG3_EEPROM_MAGIC &&
  12317. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12318. tg3_flag_set(tp, NO_NVRAM);
  12319. }
  12320. }
  12321. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12322. static void tg3_nvram_init(struct tg3 *tp)
  12323. {
  12324. if (tg3_flag(tp, IS_SSB_CORE)) {
  12325. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12326. tg3_flag_clear(tp, NVRAM);
  12327. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12328. tg3_flag_set(tp, NO_NVRAM);
  12329. return;
  12330. }
  12331. tw32_f(GRC_EEPROM_ADDR,
  12332. (EEPROM_ADDR_FSM_RESET |
  12333. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12334. EEPROM_ADDR_CLKPERD_SHIFT)));
  12335. msleep(1);
  12336. /* Enable seeprom accesses. */
  12337. tw32_f(GRC_LOCAL_CTRL,
  12338. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12339. udelay(100);
  12340. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12341. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12342. tg3_flag_set(tp, NVRAM);
  12343. if (tg3_nvram_lock(tp)) {
  12344. netdev_warn(tp->dev,
  12345. "Cannot get nvram lock, %s failed\n",
  12346. __func__);
  12347. return;
  12348. }
  12349. tg3_enable_nvram_access(tp);
  12350. tp->nvram_size = 0;
  12351. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12352. tg3_get_5752_nvram_info(tp);
  12353. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12354. tg3_get_5755_nvram_info(tp);
  12355. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12356. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12357. tg3_asic_rev(tp) == ASIC_REV_5785)
  12358. tg3_get_5787_nvram_info(tp);
  12359. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12360. tg3_get_5761_nvram_info(tp);
  12361. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12362. tg3_get_5906_nvram_info(tp);
  12363. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12364. tg3_flag(tp, 57765_CLASS))
  12365. tg3_get_57780_nvram_info(tp);
  12366. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12367. tg3_asic_rev(tp) == ASIC_REV_5719)
  12368. tg3_get_5717_nvram_info(tp);
  12369. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12370. tg3_asic_rev(tp) == ASIC_REV_5762)
  12371. tg3_get_5720_nvram_info(tp);
  12372. else
  12373. tg3_get_nvram_info(tp);
  12374. if (tp->nvram_size == 0)
  12375. tg3_get_nvram_size(tp);
  12376. tg3_disable_nvram_access(tp);
  12377. tg3_nvram_unlock(tp);
  12378. } else {
  12379. tg3_flag_clear(tp, NVRAM);
  12380. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12381. tg3_get_eeprom_size(tp);
  12382. }
  12383. }
  12384. struct subsys_tbl_ent {
  12385. u16 subsys_vendor, subsys_devid;
  12386. u32 phy_id;
  12387. };
  12388. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12389. /* Broadcom boards. */
  12390. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12391. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12392. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12393. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12394. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12395. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12396. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12397. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12398. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12399. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12400. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12401. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12402. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12403. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12404. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12405. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12406. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12407. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12408. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12409. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12410. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12411. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12412. /* 3com boards. */
  12413. { TG3PCI_SUBVENDOR_ID_3COM,
  12414. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12415. { TG3PCI_SUBVENDOR_ID_3COM,
  12416. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12417. { TG3PCI_SUBVENDOR_ID_3COM,
  12418. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12419. { TG3PCI_SUBVENDOR_ID_3COM,
  12420. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12421. { TG3PCI_SUBVENDOR_ID_3COM,
  12422. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12423. /* DELL boards. */
  12424. { TG3PCI_SUBVENDOR_ID_DELL,
  12425. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12426. { TG3PCI_SUBVENDOR_ID_DELL,
  12427. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12428. { TG3PCI_SUBVENDOR_ID_DELL,
  12429. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12430. { TG3PCI_SUBVENDOR_ID_DELL,
  12431. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12432. /* Compaq boards. */
  12433. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12434. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12435. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12436. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12437. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12438. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12439. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12440. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12441. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12442. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12443. /* IBM boards. */
  12444. { TG3PCI_SUBVENDOR_ID_IBM,
  12445. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12446. };
  12447. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12448. {
  12449. int i;
  12450. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12451. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12452. tp->pdev->subsystem_vendor) &&
  12453. (subsys_id_to_phy_id[i].subsys_devid ==
  12454. tp->pdev->subsystem_device))
  12455. return &subsys_id_to_phy_id[i];
  12456. }
  12457. return NULL;
  12458. }
  12459. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12460. {
  12461. u32 val;
  12462. tp->phy_id = TG3_PHY_ID_INVALID;
  12463. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12464. /* Assume an onboard device and WOL capable by default. */
  12465. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12466. tg3_flag_set(tp, WOL_CAP);
  12467. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12468. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12469. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12470. tg3_flag_set(tp, IS_NIC);
  12471. }
  12472. val = tr32(VCPU_CFGSHDW);
  12473. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12474. tg3_flag_set(tp, ASPM_WORKAROUND);
  12475. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12476. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12477. tg3_flag_set(tp, WOL_ENABLE);
  12478. device_set_wakeup_enable(&tp->pdev->dev, true);
  12479. }
  12480. goto done;
  12481. }
  12482. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12483. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12484. u32 nic_cfg, led_cfg;
  12485. u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
  12486. u32 nic_phy_id, ver, eeprom_phy_id;
  12487. int eeprom_phy_serdes = 0;
  12488. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12489. tp->nic_sram_data_cfg = nic_cfg;
  12490. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12491. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12492. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12493. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12494. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12495. (ver > 0) && (ver < 0x100))
  12496. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12497. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12498. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12499. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12500. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12501. tg3_asic_rev(tp) == ASIC_REV_5720)
  12502. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
  12503. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12504. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12505. eeprom_phy_serdes = 1;
  12506. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12507. if (nic_phy_id != 0) {
  12508. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12509. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12510. eeprom_phy_id = (id1 >> 16) << 10;
  12511. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12512. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12513. } else
  12514. eeprom_phy_id = 0;
  12515. tp->phy_id = eeprom_phy_id;
  12516. if (eeprom_phy_serdes) {
  12517. if (!tg3_flag(tp, 5705_PLUS))
  12518. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12519. else
  12520. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12521. }
  12522. if (tg3_flag(tp, 5750_PLUS))
  12523. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12524. SHASTA_EXT_LED_MODE_MASK);
  12525. else
  12526. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12527. switch (led_cfg) {
  12528. default:
  12529. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12530. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12531. break;
  12532. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12533. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12534. break;
  12535. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12536. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12537. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12538. * read on some older 5700/5701 bootcode.
  12539. */
  12540. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12541. tg3_asic_rev(tp) == ASIC_REV_5701)
  12542. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12543. break;
  12544. case SHASTA_EXT_LED_SHARED:
  12545. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12546. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12547. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12548. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12549. LED_CTRL_MODE_PHY_2);
  12550. if (tg3_flag(tp, 5717_PLUS) ||
  12551. tg3_asic_rev(tp) == ASIC_REV_5762)
  12552. tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
  12553. LED_CTRL_BLINK_RATE_MASK;
  12554. break;
  12555. case SHASTA_EXT_LED_MAC:
  12556. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12557. break;
  12558. case SHASTA_EXT_LED_COMBO:
  12559. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12560. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12561. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12562. LED_CTRL_MODE_PHY_2);
  12563. break;
  12564. }
  12565. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12566. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12567. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12568. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12569. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12570. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12571. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12572. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12573. if ((tp->pdev->subsystem_vendor ==
  12574. PCI_VENDOR_ID_ARIMA) &&
  12575. (tp->pdev->subsystem_device == 0x205a ||
  12576. tp->pdev->subsystem_device == 0x2063))
  12577. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12578. } else {
  12579. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12580. tg3_flag_set(tp, IS_NIC);
  12581. }
  12582. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12583. tg3_flag_set(tp, ENABLE_ASF);
  12584. if (tg3_flag(tp, 5750_PLUS))
  12585. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12586. }
  12587. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12588. tg3_flag(tp, 5750_PLUS))
  12589. tg3_flag_set(tp, ENABLE_APE);
  12590. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12591. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12592. tg3_flag_clear(tp, WOL_CAP);
  12593. if (tg3_flag(tp, WOL_CAP) &&
  12594. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12595. tg3_flag_set(tp, WOL_ENABLE);
  12596. device_set_wakeup_enable(&tp->pdev->dev, true);
  12597. }
  12598. if (cfg2 & (1 << 17))
  12599. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12600. /* serdes signal pre-emphasis in register 0x590 set by */
  12601. /* bootcode if bit 18 is set */
  12602. if (cfg2 & (1 << 18))
  12603. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12604. if ((tg3_flag(tp, 57765_PLUS) ||
  12605. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12606. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12607. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12608. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12609. if (tg3_flag(tp, PCI_EXPRESS)) {
  12610. u32 cfg3;
  12611. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12612. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12613. !tg3_flag(tp, 57765_PLUS) &&
  12614. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12615. tg3_flag_set(tp, ASPM_WORKAROUND);
  12616. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12617. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12618. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12619. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12620. }
  12621. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12622. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12623. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12624. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12625. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12626. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12627. if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
  12628. tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
  12629. }
  12630. done:
  12631. if (tg3_flag(tp, WOL_CAP))
  12632. device_set_wakeup_enable(&tp->pdev->dev,
  12633. tg3_flag(tp, WOL_ENABLE));
  12634. else
  12635. device_set_wakeup_capable(&tp->pdev->dev, false);
  12636. }
  12637. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12638. {
  12639. int i, err;
  12640. u32 val2, off = offset * 8;
  12641. err = tg3_nvram_lock(tp);
  12642. if (err)
  12643. return err;
  12644. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12645. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12646. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12647. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12648. udelay(10);
  12649. for (i = 0; i < 100; i++) {
  12650. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12651. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12652. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12653. break;
  12654. }
  12655. udelay(10);
  12656. }
  12657. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12658. tg3_nvram_unlock(tp);
  12659. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12660. return 0;
  12661. return -EBUSY;
  12662. }
  12663. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12664. {
  12665. int i;
  12666. u32 val;
  12667. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12668. tw32(OTP_CTRL, cmd);
  12669. /* Wait for up to 1 ms for command to execute. */
  12670. for (i = 0; i < 100; i++) {
  12671. val = tr32(OTP_STATUS);
  12672. if (val & OTP_STATUS_CMD_DONE)
  12673. break;
  12674. udelay(10);
  12675. }
  12676. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12677. }
  12678. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12679. * configuration is a 32-bit value that straddles the alignment boundary.
  12680. * We do two 32-bit reads and then shift and merge the results.
  12681. */
  12682. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12683. {
  12684. u32 bhalf_otp, thalf_otp;
  12685. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12686. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12687. return 0;
  12688. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12689. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12690. return 0;
  12691. thalf_otp = tr32(OTP_READ_DATA);
  12692. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12693. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12694. return 0;
  12695. bhalf_otp = tr32(OTP_READ_DATA);
  12696. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12697. }
  12698. static void tg3_phy_init_link_config(struct tg3 *tp)
  12699. {
  12700. u32 adv = ADVERTISED_Autoneg;
  12701. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  12702. if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
  12703. adv |= ADVERTISED_1000baseT_Half;
  12704. adv |= ADVERTISED_1000baseT_Full;
  12705. }
  12706. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12707. adv |= ADVERTISED_100baseT_Half |
  12708. ADVERTISED_100baseT_Full |
  12709. ADVERTISED_10baseT_Half |
  12710. ADVERTISED_10baseT_Full |
  12711. ADVERTISED_TP;
  12712. else
  12713. adv |= ADVERTISED_FIBRE;
  12714. tp->link_config.advertising = adv;
  12715. tp->link_config.speed = SPEED_UNKNOWN;
  12716. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12717. tp->link_config.autoneg = AUTONEG_ENABLE;
  12718. tp->link_config.active_speed = SPEED_UNKNOWN;
  12719. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12720. tp->old_link = -1;
  12721. }
  12722. static int tg3_phy_probe(struct tg3 *tp)
  12723. {
  12724. u32 hw_phy_id_1, hw_phy_id_2;
  12725. u32 hw_phy_id, hw_phy_id_masked;
  12726. int err;
  12727. /* flow control autonegotiation is default behavior */
  12728. tg3_flag_set(tp, PAUSE_AUTONEG);
  12729. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12730. if (tg3_flag(tp, ENABLE_APE)) {
  12731. switch (tp->pci_fn) {
  12732. case 0:
  12733. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12734. break;
  12735. case 1:
  12736. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12737. break;
  12738. case 2:
  12739. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12740. break;
  12741. case 3:
  12742. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12743. break;
  12744. }
  12745. }
  12746. if (!tg3_flag(tp, ENABLE_ASF) &&
  12747. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12748. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12749. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12750. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12751. if (tg3_flag(tp, USE_PHYLIB))
  12752. return tg3_phy_init(tp);
  12753. /* Reading the PHY ID register can conflict with ASF
  12754. * firmware access to the PHY hardware.
  12755. */
  12756. err = 0;
  12757. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12758. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12759. } else {
  12760. /* Now read the physical PHY_ID from the chip and verify
  12761. * that it is sane. If it doesn't look good, we fall back
  12762. * to either the hard-coded table based PHY_ID and failing
  12763. * that the value found in the eeprom area.
  12764. */
  12765. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12766. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12767. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12768. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12769. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12770. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12771. }
  12772. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12773. tp->phy_id = hw_phy_id;
  12774. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12775. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12776. else
  12777. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12778. } else {
  12779. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12780. /* Do nothing, phy ID already set up in
  12781. * tg3_get_eeprom_hw_cfg().
  12782. */
  12783. } else {
  12784. struct subsys_tbl_ent *p;
  12785. /* No eeprom signature? Try the hardcoded
  12786. * subsys device table.
  12787. */
  12788. p = tg3_lookup_by_subsys(tp);
  12789. if (p) {
  12790. tp->phy_id = p->phy_id;
  12791. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12792. /* For now we saw the IDs 0xbc050cd0,
  12793. * 0xbc050f80 and 0xbc050c30 on devices
  12794. * connected to an BCM4785 and there are
  12795. * probably more. Just assume that the phy is
  12796. * supported when it is connected to a SSB core
  12797. * for now.
  12798. */
  12799. return -ENODEV;
  12800. }
  12801. if (!tp->phy_id ||
  12802. tp->phy_id == TG3_PHY_ID_BCM8002)
  12803. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12804. }
  12805. }
  12806. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12807. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12808. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12809. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12810. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12811. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12812. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12813. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12814. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12815. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12816. tp->eee.supported = SUPPORTED_100baseT_Full |
  12817. SUPPORTED_1000baseT_Full;
  12818. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12819. ADVERTISED_1000baseT_Full;
  12820. tp->eee.eee_enabled = 1;
  12821. tp->eee.tx_lpi_enabled = 1;
  12822. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12823. }
  12824. tg3_phy_init_link_config(tp);
  12825. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12826. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12827. !tg3_flag(tp, ENABLE_APE) &&
  12828. !tg3_flag(tp, ENABLE_ASF)) {
  12829. u32 bmsr, dummy;
  12830. tg3_readphy(tp, MII_BMSR, &bmsr);
  12831. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12832. (bmsr & BMSR_LSTATUS))
  12833. goto skip_phy_reset;
  12834. err = tg3_phy_reset(tp);
  12835. if (err)
  12836. return err;
  12837. tg3_phy_set_wirespeed(tp);
  12838. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12839. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12840. tp->link_config.flowctrl);
  12841. tg3_writephy(tp, MII_BMCR,
  12842. BMCR_ANENABLE | BMCR_ANRESTART);
  12843. }
  12844. }
  12845. skip_phy_reset:
  12846. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12847. err = tg3_init_5401phy_dsp(tp);
  12848. if (err)
  12849. return err;
  12850. err = tg3_init_5401phy_dsp(tp);
  12851. }
  12852. return err;
  12853. }
  12854. static void tg3_read_vpd(struct tg3 *tp)
  12855. {
  12856. u8 *vpd_data;
  12857. unsigned int block_end, rosize, len;
  12858. u32 vpdlen;
  12859. int j, i = 0;
  12860. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12861. if (!vpd_data)
  12862. goto out_no_vpd;
  12863. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12864. if (i < 0)
  12865. goto out_not_found;
  12866. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12867. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12868. i += PCI_VPD_LRDT_TAG_SIZE;
  12869. if (block_end > vpdlen)
  12870. goto out_not_found;
  12871. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12872. PCI_VPD_RO_KEYWORD_MFR_ID);
  12873. if (j > 0) {
  12874. len = pci_vpd_info_field_size(&vpd_data[j]);
  12875. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12876. if (j + len > block_end || len != 4 ||
  12877. memcmp(&vpd_data[j], "1028", 4))
  12878. goto partno;
  12879. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12880. PCI_VPD_RO_KEYWORD_VENDOR0);
  12881. if (j < 0)
  12882. goto partno;
  12883. len = pci_vpd_info_field_size(&vpd_data[j]);
  12884. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12885. if (j + len > block_end)
  12886. goto partno;
  12887. if (len >= sizeof(tp->fw_ver))
  12888. len = sizeof(tp->fw_ver) - 1;
  12889. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12890. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12891. &vpd_data[j]);
  12892. }
  12893. partno:
  12894. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12895. PCI_VPD_RO_KEYWORD_PARTNO);
  12896. if (i < 0)
  12897. goto out_not_found;
  12898. len = pci_vpd_info_field_size(&vpd_data[i]);
  12899. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12900. if (len > TG3_BPN_SIZE ||
  12901. (len + i) > vpdlen)
  12902. goto out_not_found;
  12903. memcpy(tp->board_part_number, &vpd_data[i], len);
  12904. out_not_found:
  12905. kfree(vpd_data);
  12906. if (tp->board_part_number[0])
  12907. return;
  12908. out_no_vpd:
  12909. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12910. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12911. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12912. strcpy(tp->board_part_number, "BCM5717");
  12913. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12914. strcpy(tp->board_part_number, "BCM5718");
  12915. else
  12916. goto nomatch;
  12917. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12918. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12919. strcpy(tp->board_part_number, "BCM57780");
  12920. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12921. strcpy(tp->board_part_number, "BCM57760");
  12922. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12923. strcpy(tp->board_part_number, "BCM57790");
  12924. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12925. strcpy(tp->board_part_number, "BCM57788");
  12926. else
  12927. goto nomatch;
  12928. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12929. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12930. strcpy(tp->board_part_number, "BCM57761");
  12931. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12932. strcpy(tp->board_part_number, "BCM57765");
  12933. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12934. strcpy(tp->board_part_number, "BCM57781");
  12935. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12936. strcpy(tp->board_part_number, "BCM57785");
  12937. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12938. strcpy(tp->board_part_number, "BCM57791");
  12939. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12940. strcpy(tp->board_part_number, "BCM57795");
  12941. else
  12942. goto nomatch;
  12943. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12944. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12945. strcpy(tp->board_part_number, "BCM57762");
  12946. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12947. strcpy(tp->board_part_number, "BCM57766");
  12948. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12949. strcpy(tp->board_part_number, "BCM57782");
  12950. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12951. strcpy(tp->board_part_number, "BCM57786");
  12952. else
  12953. goto nomatch;
  12954. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12955. strcpy(tp->board_part_number, "BCM95906");
  12956. } else {
  12957. nomatch:
  12958. strcpy(tp->board_part_number, "none");
  12959. }
  12960. }
  12961. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12962. {
  12963. u32 val;
  12964. if (tg3_nvram_read(tp, offset, &val) ||
  12965. (val & 0xfc000000) != 0x0c000000 ||
  12966. tg3_nvram_read(tp, offset + 4, &val) ||
  12967. val != 0)
  12968. return 0;
  12969. return 1;
  12970. }
  12971. static void tg3_read_bc_ver(struct tg3 *tp)
  12972. {
  12973. u32 val, offset, start, ver_offset;
  12974. int i, dst_off;
  12975. bool newver = false;
  12976. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12977. tg3_nvram_read(tp, 0x4, &start))
  12978. return;
  12979. offset = tg3_nvram_logical_addr(tp, offset);
  12980. if (tg3_nvram_read(tp, offset, &val))
  12981. return;
  12982. if ((val & 0xfc000000) == 0x0c000000) {
  12983. if (tg3_nvram_read(tp, offset + 4, &val))
  12984. return;
  12985. if (val == 0)
  12986. newver = true;
  12987. }
  12988. dst_off = strlen(tp->fw_ver);
  12989. if (newver) {
  12990. if (TG3_VER_SIZE - dst_off < 16 ||
  12991. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12992. return;
  12993. offset = offset + ver_offset - start;
  12994. for (i = 0; i < 16; i += 4) {
  12995. __be32 v;
  12996. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12997. return;
  12998. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12999. }
  13000. } else {
  13001. u32 major, minor;
  13002. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  13003. return;
  13004. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  13005. TG3_NVM_BCVER_MAJSFT;
  13006. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  13007. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  13008. "v%d.%02d", major, minor);
  13009. }
  13010. }
  13011. static void tg3_read_hwsb_ver(struct tg3 *tp)
  13012. {
  13013. u32 val, major, minor;
  13014. /* Use native endian representation */
  13015. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  13016. return;
  13017. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  13018. TG3_NVM_HWSB_CFG1_MAJSFT;
  13019. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  13020. TG3_NVM_HWSB_CFG1_MINSFT;
  13021. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  13022. }
  13023. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  13024. {
  13025. u32 offset, major, minor, build;
  13026. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  13027. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  13028. return;
  13029. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  13030. case TG3_EEPROM_SB_REVISION_0:
  13031. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  13032. break;
  13033. case TG3_EEPROM_SB_REVISION_2:
  13034. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  13035. break;
  13036. case TG3_EEPROM_SB_REVISION_3:
  13037. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  13038. break;
  13039. case TG3_EEPROM_SB_REVISION_4:
  13040. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  13041. break;
  13042. case TG3_EEPROM_SB_REVISION_5:
  13043. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  13044. break;
  13045. case TG3_EEPROM_SB_REVISION_6:
  13046. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  13047. break;
  13048. default:
  13049. return;
  13050. }
  13051. if (tg3_nvram_read(tp, offset, &val))
  13052. return;
  13053. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  13054. TG3_EEPROM_SB_EDH_BLD_SHFT;
  13055. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  13056. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  13057. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  13058. if (minor > 99 || build > 26)
  13059. return;
  13060. offset = strlen(tp->fw_ver);
  13061. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  13062. " v%d.%02d", major, minor);
  13063. if (build > 0) {
  13064. offset = strlen(tp->fw_ver);
  13065. if (offset < TG3_VER_SIZE - 1)
  13066. tp->fw_ver[offset] = 'a' + build - 1;
  13067. }
  13068. }
  13069. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  13070. {
  13071. u32 val, offset, start;
  13072. int i, vlen;
  13073. for (offset = TG3_NVM_DIR_START;
  13074. offset < TG3_NVM_DIR_END;
  13075. offset += TG3_NVM_DIRENT_SIZE) {
  13076. if (tg3_nvram_read(tp, offset, &val))
  13077. return;
  13078. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  13079. break;
  13080. }
  13081. if (offset == TG3_NVM_DIR_END)
  13082. return;
  13083. if (!tg3_flag(tp, 5705_PLUS))
  13084. start = 0x08000000;
  13085. else if (tg3_nvram_read(tp, offset - 4, &start))
  13086. return;
  13087. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  13088. !tg3_fw_img_is_valid(tp, offset) ||
  13089. tg3_nvram_read(tp, offset + 8, &val))
  13090. return;
  13091. offset += val - start;
  13092. vlen = strlen(tp->fw_ver);
  13093. tp->fw_ver[vlen++] = ',';
  13094. tp->fw_ver[vlen++] = ' ';
  13095. for (i = 0; i < 4; i++) {
  13096. __be32 v;
  13097. if (tg3_nvram_read_be32(tp, offset, &v))
  13098. return;
  13099. offset += sizeof(v);
  13100. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  13101. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  13102. break;
  13103. }
  13104. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  13105. vlen += sizeof(v);
  13106. }
  13107. }
  13108. static void tg3_probe_ncsi(struct tg3 *tp)
  13109. {
  13110. u32 apedata;
  13111. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  13112. if (apedata != APE_SEG_SIG_MAGIC)
  13113. return;
  13114. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  13115. if (!(apedata & APE_FW_STATUS_READY))
  13116. return;
  13117. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  13118. tg3_flag_set(tp, APE_HAS_NCSI);
  13119. }
  13120. static void tg3_read_dash_ver(struct tg3 *tp)
  13121. {
  13122. int vlen;
  13123. u32 apedata;
  13124. char *fwtype;
  13125. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  13126. if (tg3_flag(tp, APE_HAS_NCSI))
  13127. fwtype = "NCSI";
  13128. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  13129. fwtype = "SMASH";
  13130. else
  13131. fwtype = "DASH";
  13132. vlen = strlen(tp->fw_ver);
  13133. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  13134. fwtype,
  13135. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  13136. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  13137. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  13138. (apedata & APE_FW_VERSION_BLDMSK));
  13139. }
  13140. static void tg3_read_otp_ver(struct tg3 *tp)
  13141. {
  13142. u32 val, val2;
  13143. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  13144. return;
  13145. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  13146. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  13147. TG3_OTP_MAGIC0_VALID(val)) {
  13148. u64 val64 = (u64) val << 32 | val2;
  13149. u32 ver = 0;
  13150. int i, vlen;
  13151. for (i = 0; i < 7; i++) {
  13152. if ((val64 & 0xff) == 0)
  13153. break;
  13154. ver = val64 & 0xff;
  13155. val64 >>= 8;
  13156. }
  13157. vlen = strlen(tp->fw_ver);
  13158. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  13159. }
  13160. }
  13161. static void tg3_read_fw_ver(struct tg3 *tp)
  13162. {
  13163. u32 val;
  13164. bool vpd_vers = false;
  13165. if (tp->fw_ver[0] != 0)
  13166. vpd_vers = true;
  13167. if (tg3_flag(tp, NO_NVRAM)) {
  13168. strcat(tp->fw_ver, "sb");
  13169. tg3_read_otp_ver(tp);
  13170. return;
  13171. }
  13172. if (tg3_nvram_read(tp, 0, &val))
  13173. return;
  13174. if (val == TG3_EEPROM_MAGIC)
  13175. tg3_read_bc_ver(tp);
  13176. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  13177. tg3_read_sb_ver(tp, val);
  13178. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  13179. tg3_read_hwsb_ver(tp);
  13180. if (tg3_flag(tp, ENABLE_ASF)) {
  13181. if (tg3_flag(tp, ENABLE_APE)) {
  13182. tg3_probe_ncsi(tp);
  13183. if (!vpd_vers)
  13184. tg3_read_dash_ver(tp);
  13185. } else if (!vpd_vers) {
  13186. tg3_read_mgmtfw_ver(tp);
  13187. }
  13188. }
  13189. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  13190. }
  13191. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  13192. {
  13193. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  13194. return TG3_RX_RET_MAX_SIZE_5717;
  13195. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  13196. return TG3_RX_RET_MAX_SIZE_5700;
  13197. else
  13198. return TG3_RX_RET_MAX_SIZE_5705;
  13199. }
  13200. static const struct pci_device_id tg3_write_reorder_chipsets[] = {
  13201. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  13202. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  13203. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  13204. { },
  13205. };
  13206. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  13207. {
  13208. struct pci_dev *peer;
  13209. unsigned int func, devnr = tp->pdev->devfn & ~7;
  13210. for (func = 0; func < 8; func++) {
  13211. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  13212. if (peer && peer != tp->pdev)
  13213. break;
  13214. pci_dev_put(peer);
  13215. }
  13216. /* 5704 can be configured in single-port mode, set peer to
  13217. * tp->pdev in that case.
  13218. */
  13219. if (!peer) {
  13220. peer = tp->pdev;
  13221. return peer;
  13222. }
  13223. /*
  13224. * We don't need to keep the refcount elevated; there's no way
  13225. * to remove one half of this device without removing the other
  13226. */
  13227. pci_dev_put(peer);
  13228. return peer;
  13229. }
  13230. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  13231. {
  13232. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  13233. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  13234. u32 reg;
  13235. /* All devices that use the alternate
  13236. * ASIC REV location have a CPMU.
  13237. */
  13238. tg3_flag_set(tp, CPMU_PRESENT);
  13239. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13240. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13241. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13242. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13243. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13244. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  13245. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  13246. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13247. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13248. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  13249. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
  13250. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13251. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13252. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13253. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13254. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13255. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13256. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13257. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13258. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13259. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13260. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13261. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13262. else
  13263. reg = TG3PCI_PRODID_ASICREV;
  13264. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13265. }
  13266. /* Wrong chip ID in 5752 A0. This code can be removed later
  13267. * as A0 is not in production.
  13268. */
  13269. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13270. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13271. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13272. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13273. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13274. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13275. tg3_asic_rev(tp) == ASIC_REV_5720)
  13276. tg3_flag_set(tp, 5717_PLUS);
  13277. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13278. tg3_asic_rev(tp) == ASIC_REV_57766)
  13279. tg3_flag_set(tp, 57765_CLASS);
  13280. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13281. tg3_asic_rev(tp) == ASIC_REV_5762)
  13282. tg3_flag_set(tp, 57765_PLUS);
  13283. /* Intentionally exclude ASIC_REV_5906 */
  13284. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13285. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13286. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13287. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13288. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13289. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13290. tg3_flag(tp, 57765_PLUS))
  13291. tg3_flag_set(tp, 5755_PLUS);
  13292. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13293. tg3_asic_rev(tp) == ASIC_REV_5714)
  13294. tg3_flag_set(tp, 5780_CLASS);
  13295. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13296. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13297. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13298. tg3_flag(tp, 5755_PLUS) ||
  13299. tg3_flag(tp, 5780_CLASS))
  13300. tg3_flag_set(tp, 5750_PLUS);
  13301. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13302. tg3_flag(tp, 5750_PLUS))
  13303. tg3_flag_set(tp, 5705_PLUS);
  13304. }
  13305. static bool tg3_10_100_only_device(struct tg3 *tp,
  13306. const struct pci_device_id *ent)
  13307. {
  13308. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13309. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13310. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13311. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13312. return true;
  13313. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13314. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13315. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13316. return true;
  13317. } else {
  13318. return true;
  13319. }
  13320. }
  13321. return false;
  13322. }
  13323. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13324. {
  13325. u32 misc_ctrl_reg;
  13326. u32 pci_state_reg, grc_misc_cfg;
  13327. u32 val;
  13328. u16 pci_cmd;
  13329. int err;
  13330. /* Force memory write invalidate off. If we leave it on,
  13331. * then on 5700_BX chips we have to enable a workaround.
  13332. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13333. * to match the cacheline size. The Broadcom driver have this
  13334. * workaround but turns MWI off all the times so never uses
  13335. * it. This seems to suggest that the workaround is insufficient.
  13336. */
  13337. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13338. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13339. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13340. /* Important! -- Make sure register accesses are byteswapped
  13341. * correctly. Also, for those chips that require it, make
  13342. * sure that indirect register accesses are enabled before
  13343. * the first operation.
  13344. */
  13345. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13346. &misc_ctrl_reg);
  13347. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13348. MISC_HOST_CTRL_CHIPREV);
  13349. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13350. tp->misc_host_ctrl);
  13351. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13352. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13353. * we need to disable memory and use config. cycles
  13354. * only to access all registers. The 5702/03 chips
  13355. * can mistakenly decode the special cycles from the
  13356. * ICH chipsets as memory write cycles, causing corruption
  13357. * of register and memory space. Only certain ICH bridges
  13358. * will drive special cycles with non-zero data during the
  13359. * address phase which can fall within the 5703's address
  13360. * range. This is not an ICH bug as the PCI spec allows
  13361. * non-zero address during special cycles. However, only
  13362. * these ICH bridges are known to drive non-zero addresses
  13363. * during special cycles.
  13364. *
  13365. * Since special cycles do not cross PCI bridges, we only
  13366. * enable this workaround if the 5703 is on the secondary
  13367. * bus of these ICH bridges.
  13368. */
  13369. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13370. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13371. static struct tg3_dev_id {
  13372. u32 vendor;
  13373. u32 device;
  13374. u32 rev;
  13375. } ich_chipsets[] = {
  13376. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13377. PCI_ANY_ID },
  13378. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13379. PCI_ANY_ID },
  13380. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13381. 0xa },
  13382. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13383. PCI_ANY_ID },
  13384. { },
  13385. };
  13386. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13387. struct pci_dev *bridge = NULL;
  13388. while (pci_id->vendor != 0) {
  13389. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13390. bridge);
  13391. if (!bridge) {
  13392. pci_id++;
  13393. continue;
  13394. }
  13395. if (pci_id->rev != PCI_ANY_ID) {
  13396. if (bridge->revision > pci_id->rev)
  13397. continue;
  13398. }
  13399. if (bridge->subordinate &&
  13400. (bridge->subordinate->number ==
  13401. tp->pdev->bus->number)) {
  13402. tg3_flag_set(tp, ICH_WORKAROUND);
  13403. pci_dev_put(bridge);
  13404. break;
  13405. }
  13406. }
  13407. }
  13408. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13409. static struct tg3_dev_id {
  13410. u32 vendor;
  13411. u32 device;
  13412. } bridge_chipsets[] = {
  13413. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13414. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13415. { },
  13416. };
  13417. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13418. struct pci_dev *bridge = NULL;
  13419. while (pci_id->vendor != 0) {
  13420. bridge = pci_get_device(pci_id->vendor,
  13421. pci_id->device,
  13422. bridge);
  13423. if (!bridge) {
  13424. pci_id++;
  13425. continue;
  13426. }
  13427. if (bridge->subordinate &&
  13428. (bridge->subordinate->number <=
  13429. tp->pdev->bus->number) &&
  13430. (bridge->subordinate->busn_res.end >=
  13431. tp->pdev->bus->number)) {
  13432. tg3_flag_set(tp, 5701_DMA_BUG);
  13433. pci_dev_put(bridge);
  13434. break;
  13435. }
  13436. }
  13437. }
  13438. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13439. * DMA addresses > 40-bit. This bridge may have other additional
  13440. * 57xx devices behind it in some 4-port NIC designs for example.
  13441. * Any tg3 device found behind the bridge will also need the 40-bit
  13442. * DMA workaround.
  13443. */
  13444. if (tg3_flag(tp, 5780_CLASS)) {
  13445. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13446. tp->msi_cap = tp->pdev->msi_cap;
  13447. } else {
  13448. struct pci_dev *bridge = NULL;
  13449. do {
  13450. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13451. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13452. bridge);
  13453. if (bridge && bridge->subordinate &&
  13454. (bridge->subordinate->number <=
  13455. tp->pdev->bus->number) &&
  13456. (bridge->subordinate->busn_res.end >=
  13457. tp->pdev->bus->number)) {
  13458. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13459. pci_dev_put(bridge);
  13460. break;
  13461. }
  13462. } while (bridge);
  13463. }
  13464. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13465. tg3_asic_rev(tp) == ASIC_REV_5714)
  13466. tp->pdev_peer = tg3_find_peer(tp);
  13467. /* Determine TSO capabilities */
  13468. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13469. ; /* Do nothing. HW bug. */
  13470. else if (tg3_flag(tp, 57765_PLUS))
  13471. tg3_flag_set(tp, HW_TSO_3);
  13472. else if (tg3_flag(tp, 5755_PLUS) ||
  13473. tg3_asic_rev(tp) == ASIC_REV_5906)
  13474. tg3_flag_set(tp, HW_TSO_2);
  13475. else if (tg3_flag(tp, 5750_PLUS)) {
  13476. tg3_flag_set(tp, HW_TSO_1);
  13477. tg3_flag_set(tp, TSO_BUG);
  13478. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13479. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13480. tg3_flag_clear(tp, TSO_BUG);
  13481. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13482. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13483. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13484. tg3_flag_set(tp, FW_TSO);
  13485. tg3_flag_set(tp, TSO_BUG);
  13486. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13487. tp->fw_needed = FIRMWARE_TG3TSO5;
  13488. else
  13489. tp->fw_needed = FIRMWARE_TG3TSO;
  13490. }
  13491. /* Selectively allow TSO based on operating conditions */
  13492. if (tg3_flag(tp, HW_TSO_1) ||
  13493. tg3_flag(tp, HW_TSO_2) ||
  13494. tg3_flag(tp, HW_TSO_3) ||
  13495. tg3_flag(tp, FW_TSO)) {
  13496. /* For firmware TSO, assume ASF is disabled.
  13497. * We'll disable TSO later if we discover ASF
  13498. * is enabled in tg3_get_eeprom_hw_cfg().
  13499. */
  13500. tg3_flag_set(tp, TSO_CAPABLE);
  13501. } else {
  13502. tg3_flag_clear(tp, TSO_CAPABLE);
  13503. tg3_flag_clear(tp, TSO_BUG);
  13504. tp->fw_needed = NULL;
  13505. }
  13506. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13507. tp->fw_needed = FIRMWARE_TG3;
  13508. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13509. tp->fw_needed = FIRMWARE_TG357766;
  13510. tp->irq_max = 1;
  13511. if (tg3_flag(tp, 5750_PLUS)) {
  13512. tg3_flag_set(tp, SUPPORT_MSI);
  13513. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13514. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13515. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13516. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13517. tp->pdev_peer == tp->pdev))
  13518. tg3_flag_clear(tp, SUPPORT_MSI);
  13519. if (tg3_flag(tp, 5755_PLUS) ||
  13520. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13521. tg3_flag_set(tp, 1SHOT_MSI);
  13522. }
  13523. if (tg3_flag(tp, 57765_PLUS)) {
  13524. tg3_flag_set(tp, SUPPORT_MSIX);
  13525. tp->irq_max = TG3_IRQ_MAX_VECS;
  13526. }
  13527. }
  13528. tp->txq_max = 1;
  13529. tp->rxq_max = 1;
  13530. if (tp->irq_max > 1) {
  13531. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13532. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13533. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13534. tg3_asic_rev(tp) == ASIC_REV_5720)
  13535. tp->txq_max = tp->irq_max - 1;
  13536. }
  13537. if (tg3_flag(tp, 5755_PLUS) ||
  13538. tg3_asic_rev(tp) == ASIC_REV_5906)
  13539. tg3_flag_set(tp, SHORT_DMA_BUG);
  13540. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13541. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13542. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13543. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13544. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13545. tg3_asic_rev(tp) == ASIC_REV_5762)
  13546. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13547. if (tg3_flag(tp, 57765_PLUS) &&
  13548. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13549. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13550. if (!tg3_flag(tp, 5705_PLUS) ||
  13551. tg3_flag(tp, 5780_CLASS) ||
  13552. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13553. tg3_flag_set(tp, JUMBO_CAPABLE);
  13554. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13555. &pci_state_reg);
  13556. if (pci_is_pcie(tp->pdev)) {
  13557. u16 lnkctl;
  13558. tg3_flag_set(tp, PCI_EXPRESS);
  13559. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13560. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13561. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13562. tg3_flag_clear(tp, HW_TSO_2);
  13563. tg3_flag_clear(tp, TSO_CAPABLE);
  13564. }
  13565. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13566. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13567. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13568. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13569. tg3_flag_set(tp, CLKREQ_BUG);
  13570. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13571. tg3_flag_set(tp, L1PLLPD_EN);
  13572. }
  13573. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13574. /* BCM5785 devices are effectively PCIe devices, and should
  13575. * follow PCIe codepaths, but do not have a PCIe capabilities
  13576. * section.
  13577. */
  13578. tg3_flag_set(tp, PCI_EXPRESS);
  13579. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13580. tg3_flag(tp, 5780_CLASS)) {
  13581. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13582. if (!tp->pcix_cap) {
  13583. dev_err(&tp->pdev->dev,
  13584. "Cannot find PCI-X capability, aborting\n");
  13585. return -EIO;
  13586. }
  13587. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13588. tg3_flag_set(tp, PCIX_MODE);
  13589. }
  13590. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13591. * reordering to the mailbox registers done by the host
  13592. * controller can cause major troubles. We read back from
  13593. * every mailbox register write to force the writes to be
  13594. * posted to the chip in order.
  13595. */
  13596. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13597. !tg3_flag(tp, PCI_EXPRESS))
  13598. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13599. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13600. &tp->pci_cacheline_sz);
  13601. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13602. &tp->pci_lat_timer);
  13603. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13604. tp->pci_lat_timer < 64) {
  13605. tp->pci_lat_timer = 64;
  13606. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13607. tp->pci_lat_timer);
  13608. }
  13609. /* Important! -- It is critical that the PCI-X hw workaround
  13610. * situation is decided before the first MMIO register access.
  13611. */
  13612. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13613. /* 5700 BX chips need to have their TX producer index
  13614. * mailboxes written twice to workaround a bug.
  13615. */
  13616. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13617. /* If we are in PCI-X mode, enable register write workaround.
  13618. *
  13619. * The workaround is to use indirect register accesses
  13620. * for all chip writes not to mailbox registers.
  13621. */
  13622. if (tg3_flag(tp, PCIX_MODE)) {
  13623. u32 pm_reg;
  13624. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13625. /* The chip can have it's power management PCI config
  13626. * space registers clobbered due to this bug.
  13627. * So explicitly force the chip into D0 here.
  13628. */
  13629. pci_read_config_dword(tp->pdev,
  13630. tp->pdev->pm_cap + PCI_PM_CTRL,
  13631. &pm_reg);
  13632. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13633. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13634. pci_write_config_dword(tp->pdev,
  13635. tp->pdev->pm_cap + PCI_PM_CTRL,
  13636. pm_reg);
  13637. /* Also, force SERR#/PERR# in PCI command. */
  13638. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13639. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13640. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13641. }
  13642. }
  13643. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13644. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13645. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13646. tg3_flag_set(tp, PCI_32BIT);
  13647. /* Chip-specific fixup from Broadcom driver */
  13648. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13649. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13650. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13651. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13652. }
  13653. /* Default fast path register access methods */
  13654. tp->read32 = tg3_read32;
  13655. tp->write32 = tg3_write32;
  13656. tp->read32_mbox = tg3_read32;
  13657. tp->write32_mbox = tg3_write32;
  13658. tp->write32_tx_mbox = tg3_write32;
  13659. tp->write32_rx_mbox = tg3_write32;
  13660. /* Various workaround register access methods */
  13661. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13662. tp->write32 = tg3_write_indirect_reg32;
  13663. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13664. (tg3_flag(tp, PCI_EXPRESS) &&
  13665. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13666. /*
  13667. * Back to back register writes can cause problems on these
  13668. * chips, the workaround is to read back all reg writes
  13669. * except those to mailbox regs.
  13670. *
  13671. * See tg3_write_indirect_reg32().
  13672. */
  13673. tp->write32 = tg3_write_flush_reg32;
  13674. }
  13675. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13676. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13677. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13678. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13679. }
  13680. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13681. tp->read32 = tg3_read_indirect_reg32;
  13682. tp->write32 = tg3_write_indirect_reg32;
  13683. tp->read32_mbox = tg3_read_indirect_mbox;
  13684. tp->write32_mbox = tg3_write_indirect_mbox;
  13685. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13686. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13687. iounmap(tp->regs);
  13688. tp->regs = NULL;
  13689. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13690. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13691. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13692. }
  13693. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13694. tp->read32_mbox = tg3_read32_mbox_5906;
  13695. tp->write32_mbox = tg3_write32_mbox_5906;
  13696. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13697. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13698. }
  13699. if (tp->write32 == tg3_write_indirect_reg32 ||
  13700. (tg3_flag(tp, PCIX_MODE) &&
  13701. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13702. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13703. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13704. /* The memory arbiter has to be enabled in order for SRAM accesses
  13705. * to succeed. Normally on powerup the tg3 chip firmware will make
  13706. * sure it is enabled, but other entities such as system netboot
  13707. * code might disable it.
  13708. */
  13709. val = tr32(MEMARB_MODE);
  13710. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13711. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13712. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13713. tg3_flag(tp, 5780_CLASS)) {
  13714. if (tg3_flag(tp, PCIX_MODE)) {
  13715. pci_read_config_dword(tp->pdev,
  13716. tp->pcix_cap + PCI_X_STATUS,
  13717. &val);
  13718. tp->pci_fn = val & 0x7;
  13719. }
  13720. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13721. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13722. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13723. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13724. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13725. val = tr32(TG3_CPMU_STATUS);
  13726. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13727. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13728. else
  13729. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13730. TG3_CPMU_STATUS_FSHFT_5719;
  13731. }
  13732. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13733. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13734. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13735. }
  13736. /* Get eeprom hw config before calling tg3_set_power_state().
  13737. * In particular, the TG3_FLAG_IS_NIC flag must be
  13738. * determined before calling tg3_set_power_state() so that
  13739. * we know whether or not to switch out of Vaux power.
  13740. * When the flag is set, it means that GPIO1 is used for eeprom
  13741. * write protect and also implies that it is a LOM where GPIOs
  13742. * are not used to switch power.
  13743. */
  13744. tg3_get_eeprom_hw_cfg(tp);
  13745. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13746. tg3_flag_clear(tp, TSO_CAPABLE);
  13747. tg3_flag_clear(tp, TSO_BUG);
  13748. tp->fw_needed = NULL;
  13749. }
  13750. if (tg3_flag(tp, ENABLE_APE)) {
  13751. /* Allow reads and writes to the
  13752. * APE register and memory space.
  13753. */
  13754. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13755. PCISTATE_ALLOW_APE_SHMEM_WR |
  13756. PCISTATE_ALLOW_APE_PSPACE_WR;
  13757. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13758. pci_state_reg);
  13759. tg3_ape_lock_init(tp);
  13760. }
  13761. /* Set up tp->grc_local_ctrl before calling
  13762. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13763. * will bring 5700's external PHY out of reset.
  13764. * It is also used as eeprom write protect on LOMs.
  13765. */
  13766. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13767. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13768. tg3_flag(tp, EEPROM_WRITE_PROT))
  13769. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13770. GRC_LCLCTRL_GPIO_OUTPUT1);
  13771. /* Unused GPIO3 must be driven as output on 5752 because there
  13772. * are no pull-up resistors on unused GPIO pins.
  13773. */
  13774. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13775. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13776. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13777. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13778. tg3_flag(tp, 57765_CLASS))
  13779. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13780. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13781. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13782. /* Turn off the debug UART. */
  13783. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13784. if (tg3_flag(tp, IS_NIC))
  13785. /* Keep VMain power. */
  13786. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13787. GRC_LCLCTRL_GPIO_OUTPUT0;
  13788. }
  13789. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13790. tp->grc_local_ctrl |=
  13791. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13792. /* Switch out of Vaux if it is a NIC */
  13793. tg3_pwrsrc_switch_to_vmain(tp);
  13794. /* Derive initial jumbo mode from MTU assigned in
  13795. * ether_setup() via the alloc_etherdev() call
  13796. */
  13797. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13798. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13799. /* Determine WakeOnLan speed to use. */
  13800. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13801. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13802. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13803. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13804. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13805. } else {
  13806. tg3_flag_set(tp, WOL_SPEED_100MB);
  13807. }
  13808. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13809. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13810. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13811. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13812. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13813. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13814. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13815. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13816. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13817. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13818. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13819. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13820. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13821. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13822. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13823. if (tg3_flag(tp, 5705_PLUS) &&
  13824. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13825. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13826. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13827. !tg3_flag(tp, 57765_PLUS)) {
  13828. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13829. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13830. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13831. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13832. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13833. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13834. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13835. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13836. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13837. } else
  13838. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13839. }
  13840. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13841. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13842. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13843. if (tp->phy_otp == 0)
  13844. tp->phy_otp = TG3_OTP_DEFAULT;
  13845. }
  13846. if (tg3_flag(tp, CPMU_PRESENT))
  13847. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13848. else
  13849. tp->mi_mode = MAC_MI_MODE_BASE;
  13850. tp->coalesce_mode = 0;
  13851. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13852. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13853. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13854. /* Set these bits to enable statistics workaround. */
  13855. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13856. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  13857. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13858. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13859. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13860. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13861. }
  13862. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13863. tg3_asic_rev(tp) == ASIC_REV_57780)
  13864. tg3_flag_set(tp, USE_PHYLIB);
  13865. err = tg3_mdio_init(tp);
  13866. if (err)
  13867. return err;
  13868. /* Initialize data/descriptor byte/word swapping. */
  13869. val = tr32(GRC_MODE);
  13870. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13871. tg3_asic_rev(tp) == ASIC_REV_5762)
  13872. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13873. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13874. GRC_MODE_B2HRX_ENABLE |
  13875. GRC_MODE_HTX2B_ENABLE |
  13876. GRC_MODE_HOST_STACKUP);
  13877. else
  13878. val &= GRC_MODE_HOST_STACKUP;
  13879. tw32(GRC_MODE, val | tp->grc_mode);
  13880. tg3_switch_clocks(tp);
  13881. /* Clear this out for sanity. */
  13882. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13883. /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
  13884. tw32(TG3PCI_REG_BASE_ADDR, 0);
  13885. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13886. &pci_state_reg);
  13887. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13888. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13889. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13890. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13891. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13892. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13893. void __iomem *sram_base;
  13894. /* Write some dummy words into the SRAM status block
  13895. * area, see if it reads back correctly. If the return
  13896. * value is bad, force enable the PCIX workaround.
  13897. */
  13898. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13899. writel(0x00000000, sram_base);
  13900. writel(0x00000000, sram_base + 4);
  13901. writel(0xffffffff, sram_base + 4);
  13902. if (readl(sram_base) != 0x00000000)
  13903. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13904. }
  13905. }
  13906. udelay(50);
  13907. tg3_nvram_init(tp);
  13908. /* If the device has an NVRAM, no need to load patch firmware */
  13909. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13910. !tg3_flag(tp, NO_NVRAM))
  13911. tp->fw_needed = NULL;
  13912. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13913. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13914. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13915. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13916. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13917. tg3_flag_set(tp, IS_5788);
  13918. if (!tg3_flag(tp, IS_5788) &&
  13919. tg3_asic_rev(tp) != ASIC_REV_5700)
  13920. tg3_flag_set(tp, TAGGED_STATUS);
  13921. if (tg3_flag(tp, TAGGED_STATUS)) {
  13922. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13923. HOSTCC_MODE_CLRTICK_TXBD);
  13924. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13925. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13926. tp->misc_host_ctrl);
  13927. }
  13928. /* Preserve the APE MAC_MODE bits */
  13929. if (tg3_flag(tp, ENABLE_APE))
  13930. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13931. else
  13932. tp->mac_mode = 0;
  13933. if (tg3_10_100_only_device(tp, ent))
  13934. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13935. err = tg3_phy_probe(tp);
  13936. if (err) {
  13937. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13938. /* ... but do not return immediately ... */
  13939. tg3_mdio_fini(tp);
  13940. }
  13941. tg3_read_vpd(tp);
  13942. tg3_read_fw_ver(tp);
  13943. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13944. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13945. } else {
  13946. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13947. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13948. else
  13949. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13950. }
  13951. /* 5700 {AX,BX} chips have a broken status block link
  13952. * change bit implementation, so we must use the
  13953. * status register in those cases.
  13954. */
  13955. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13956. tg3_flag_set(tp, USE_LINKCHG_REG);
  13957. else
  13958. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13959. /* The led_ctrl is set during tg3_phy_probe, here we might
  13960. * have to force the link status polling mechanism based
  13961. * upon subsystem IDs.
  13962. */
  13963. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13964. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13965. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13966. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13967. tg3_flag_set(tp, USE_LINKCHG_REG);
  13968. }
  13969. /* For all SERDES we poll the MAC status register. */
  13970. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13971. tg3_flag_set(tp, POLL_SERDES);
  13972. else
  13973. tg3_flag_clear(tp, POLL_SERDES);
  13974. if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
  13975. tg3_flag_set(tp, POLL_CPMU_LINK);
  13976. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13977. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13978. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13979. tg3_flag(tp, PCIX_MODE)) {
  13980. tp->rx_offset = NET_SKB_PAD;
  13981. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13982. tp->rx_copy_thresh = ~(u16)0;
  13983. #endif
  13984. }
  13985. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13986. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13987. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13988. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13989. /* Increment the rx prod index on the rx std ring by at most
  13990. * 8 for these chips to workaround hw errata.
  13991. */
  13992. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13993. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13994. tg3_asic_rev(tp) == ASIC_REV_5755)
  13995. tp->rx_std_max_post = 8;
  13996. if (tg3_flag(tp, ASPM_WORKAROUND))
  13997. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13998. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13999. return err;
  14000. }
  14001. #ifdef CONFIG_SPARC
  14002. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  14003. {
  14004. struct net_device *dev = tp->dev;
  14005. struct pci_dev *pdev = tp->pdev;
  14006. struct device_node *dp = pci_device_to_OF_node(pdev);
  14007. const unsigned char *addr;
  14008. int len;
  14009. addr = of_get_property(dp, "local-mac-address", &len);
  14010. if (addr && len == ETH_ALEN) {
  14011. memcpy(dev->dev_addr, addr, ETH_ALEN);
  14012. return 0;
  14013. }
  14014. return -ENODEV;
  14015. }
  14016. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  14017. {
  14018. struct net_device *dev = tp->dev;
  14019. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  14020. return 0;
  14021. }
  14022. #endif
  14023. static int tg3_get_device_address(struct tg3 *tp)
  14024. {
  14025. struct net_device *dev = tp->dev;
  14026. u32 hi, lo, mac_offset;
  14027. int addr_ok = 0;
  14028. int err;
  14029. #ifdef CONFIG_SPARC
  14030. if (!tg3_get_macaddr_sparc(tp))
  14031. return 0;
  14032. #endif
  14033. if (tg3_flag(tp, IS_SSB_CORE)) {
  14034. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  14035. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  14036. return 0;
  14037. }
  14038. mac_offset = 0x7c;
  14039. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  14040. tg3_flag(tp, 5780_CLASS)) {
  14041. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  14042. mac_offset = 0xcc;
  14043. if (tg3_nvram_lock(tp))
  14044. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  14045. else
  14046. tg3_nvram_unlock(tp);
  14047. } else if (tg3_flag(tp, 5717_PLUS)) {
  14048. if (tp->pci_fn & 1)
  14049. mac_offset = 0xcc;
  14050. if (tp->pci_fn > 1)
  14051. mac_offset += 0x18c;
  14052. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  14053. mac_offset = 0x10;
  14054. /* First try to get it from MAC address mailbox. */
  14055. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  14056. if ((hi >> 16) == 0x484b) {
  14057. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14058. dev->dev_addr[1] = (hi >> 0) & 0xff;
  14059. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  14060. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14061. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14062. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14063. dev->dev_addr[5] = (lo >> 0) & 0xff;
  14064. /* Some old bootcode may report a 0 MAC address in SRAM */
  14065. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  14066. }
  14067. if (!addr_ok) {
  14068. /* Next, try NVRAM. */
  14069. if (!tg3_flag(tp, NO_NVRAM) &&
  14070. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  14071. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  14072. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  14073. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  14074. }
  14075. /* Finally just fetch it out of the MAC control regs. */
  14076. else {
  14077. hi = tr32(MAC_ADDR_0_HIGH);
  14078. lo = tr32(MAC_ADDR_0_LOW);
  14079. dev->dev_addr[5] = lo & 0xff;
  14080. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14081. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14082. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14083. dev->dev_addr[1] = hi & 0xff;
  14084. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14085. }
  14086. }
  14087. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  14088. #ifdef CONFIG_SPARC
  14089. if (!tg3_get_default_macaddr_sparc(tp))
  14090. return 0;
  14091. #endif
  14092. return -EINVAL;
  14093. }
  14094. return 0;
  14095. }
  14096. #define BOUNDARY_SINGLE_CACHELINE 1
  14097. #define BOUNDARY_MULTI_CACHELINE 2
  14098. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  14099. {
  14100. int cacheline_size;
  14101. u8 byte;
  14102. int goal;
  14103. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  14104. if (byte == 0)
  14105. cacheline_size = 1024;
  14106. else
  14107. cacheline_size = (int) byte * 4;
  14108. /* On 5703 and later chips, the boundary bits have no
  14109. * effect.
  14110. */
  14111. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14112. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  14113. !tg3_flag(tp, PCI_EXPRESS))
  14114. goto out;
  14115. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  14116. goal = BOUNDARY_MULTI_CACHELINE;
  14117. #else
  14118. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  14119. goal = BOUNDARY_SINGLE_CACHELINE;
  14120. #else
  14121. goal = 0;
  14122. #endif
  14123. #endif
  14124. if (tg3_flag(tp, 57765_PLUS)) {
  14125. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  14126. goto out;
  14127. }
  14128. if (!goal)
  14129. goto out;
  14130. /* PCI controllers on most RISC systems tend to disconnect
  14131. * when a device tries to burst across a cache-line boundary.
  14132. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  14133. *
  14134. * Unfortunately, for PCI-E there are only limited
  14135. * write-side controls for this, and thus for reads
  14136. * we will still get the disconnects. We'll also waste
  14137. * these PCI cycles for both read and write for chips
  14138. * other than 5700 and 5701 which do not implement the
  14139. * boundary bits.
  14140. */
  14141. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  14142. switch (cacheline_size) {
  14143. case 16:
  14144. case 32:
  14145. case 64:
  14146. case 128:
  14147. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14148. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  14149. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  14150. } else {
  14151. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14152. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14153. }
  14154. break;
  14155. case 256:
  14156. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  14157. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  14158. break;
  14159. default:
  14160. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14161. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14162. break;
  14163. }
  14164. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  14165. switch (cacheline_size) {
  14166. case 16:
  14167. case 32:
  14168. case 64:
  14169. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14170. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14171. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  14172. break;
  14173. }
  14174. /* fallthrough */
  14175. case 128:
  14176. default:
  14177. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14178. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  14179. break;
  14180. }
  14181. } else {
  14182. switch (cacheline_size) {
  14183. case 16:
  14184. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14185. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  14186. DMA_RWCTRL_WRITE_BNDRY_16);
  14187. break;
  14188. }
  14189. /* fallthrough */
  14190. case 32:
  14191. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14192. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  14193. DMA_RWCTRL_WRITE_BNDRY_32);
  14194. break;
  14195. }
  14196. /* fallthrough */
  14197. case 64:
  14198. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14199. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  14200. DMA_RWCTRL_WRITE_BNDRY_64);
  14201. break;
  14202. }
  14203. /* fallthrough */
  14204. case 128:
  14205. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14206. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  14207. DMA_RWCTRL_WRITE_BNDRY_128);
  14208. break;
  14209. }
  14210. /* fallthrough */
  14211. case 256:
  14212. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  14213. DMA_RWCTRL_WRITE_BNDRY_256);
  14214. break;
  14215. case 512:
  14216. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  14217. DMA_RWCTRL_WRITE_BNDRY_512);
  14218. break;
  14219. case 1024:
  14220. default:
  14221. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  14222. DMA_RWCTRL_WRITE_BNDRY_1024);
  14223. break;
  14224. }
  14225. }
  14226. out:
  14227. return val;
  14228. }
  14229. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  14230. int size, bool to_device)
  14231. {
  14232. struct tg3_internal_buffer_desc test_desc;
  14233. u32 sram_dma_descs;
  14234. int i, ret;
  14235. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  14236. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  14237. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  14238. tw32(RDMAC_STATUS, 0);
  14239. tw32(WDMAC_STATUS, 0);
  14240. tw32(BUFMGR_MODE, 0);
  14241. tw32(FTQ_RESET, 0);
  14242. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14243. test_desc.addr_lo = buf_dma & 0xffffffff;
  14244. test_desc.nic_mbuf = 0x00002100;
  14245. test_desc.len = size;
  14246. /*
  14247. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14248. * the *second* time the tg3 driver was getting loaded after an
  14249. * initial scan.
  14250. *
  14251. * Broadcom tells me:
  14252. * ...the DMA engine is connected to the GRC block and a DMA
  14253. * reset may affect the GRC block in some unpredictable way...
  14254. * The behavior of resets to individual blocks has not been tested.
  14255. *
  14256. * Broadcom noted the GRC reset will also reset all sub-components.
  14257. */
  14258. if (to_device) {
  14259. test_desc.cqid_sqid = (13 << 8) | 2;
  14260. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14261. udelay(40);
  14262. } else {
  14263. test_desc.cqid_sqid = (16 << 8) | 7;
  14264. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14265. udelay(40);
  14266. }
  14267. test_desc.flags = 0x00000005;
  14268. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14269. u32 val;
  14270. val = *(((u32 *)&test_desc) + i);
  14271. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14272. sram_dma_descs + (i * sizeof(u32)));
  14273. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14274. }
  14275. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14276. if (to_device)
  14277. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14278. else
  14279. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14280. ret = -ENODEV;
  14281. for (i = 0; i < 40; i++) {
  14282. u32 val;
  14283. if (to_device)
  14284. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14285. else
  14286. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14287. if ((val & 0xffff) == sram_dma_descs) {
  14288. ret = 0;
  14289. break;
  14290. }
  14291. udelay(100);
  14292. }
  14293. return ret;
  14294. }
  14295. #define TEST_BUFFER_SIZE 0x2000
  14296. static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
  14297. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14298. { },
  14299. };
  14300. static int tg3_test_dma(struct tg3 *tp)
  14301. {
  14302. dma_addr_t buf_dma;
  14303. u32 *buf, saved_dma_rwctrl;
  14304. int ret = 0;
  14305. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14306. &buf_dma, GFP_KERNEL);
  14307. if (!buf) {
  14308. ret = -ENOMEM;
  14309. goto out_nofree;
  14310. }
  14311. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14312. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14313. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14314. if (tg3_flag(tp, 57765_PLUS))
  14315. goto out;
  14316. if (tg3_flag(tp, PCI_EXPRESS)) {
  14317. /* DMA read watermark not used on PCIE */
  14318. tp->dma_rwctrl |= 0x00180000;
  14319. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14320. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14321. tg3_asic_rev(tp) == ASIC_REV_5750)
  14322. tp->dma_rwctrl |= 0x003f0000;
  14323. else
  14324. tp->dma_rwctrl |= 0x003f000f;
  14325. } else {
  14326. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14327. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14328. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14329. u32 read_water = 0x7;
  14330. /* If the 5704 is behind the EPB bridge, we can
  14331. * do the less restrictive ONE_DMA workaround for
  14332. * better performance.
  14333. */
  14334. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14335. tg3_asic_rev(tp) == ASIC_REV_5704)
  14336. tp->dma_rwctrl |= 0x8000;
  14337. else if (ccval == 0x6 || ccval == 0x7)
  14338. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14339. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14340. read_water = 4;
  14341. /* Set bit 23 to enable PCIX hw bug fix */
  14342. tp->dma_rwctrl |=
  14343. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14344. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14345. (1 << 23);
  14346. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14347. /* 5780 always in PCIX mode */
  14348. tp->dma_rwctrl |= 0x00144000;
  14349. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14350. /* 5714 always in PCIX mode */
  14351. tp->dma_rwctrl |= 0x00148000;
  14352. } else {
  14353. tp->dma_rwctrl |= 0x001b000f;
  14354. }
  14355. }
  14356. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14357. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14358. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14359. tg3_asic_rev(tp) == ASIC_REV_5704)
  14360. tp->dma_rwctrl &= 0xfffffff0;
  14361. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14362. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14363. /* Remove this if it causes problems for some boards. */
  14364. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14365. /* On 5700/5701 chips, we need to set this bit.
  14366. * Otherwise the chip will issue cacheline transactions
  14367. * to streamable DMA memory with not all the byte
  14368. * enables turned on. This is an error on several
  14369. * RISC PCI controllers, in particular sparc64.
  14370. *
  14371. * On 5703/5704 chips, this bit has been reassigned
  14372. * a different meaning. In particular, it is used
  14373. * on those chips to enable a PCI-X workaround.
  14374. */
  14375. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14376. }
  14377. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14378. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14379. tg3_asic_rev(tp) != ASIC_REV_5701)
  14380. goto out;
  14381. /* It is best to perform DMA test with maximum write burst size
  14382. * to expose the 5700/5701 write DMA bug.
  14383. */
  14384. saved_dma_rwctrl = tp->dma_rwctrl;
  14385. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14386. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14387. while (1) {
  14388. u32 *p = buf, i;
  14389. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14390. p[i] = i;
  14391. /* Send the buffer to the chip. */
  14392. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14393. if (ret) {
  14394. dev_err(&tp->pdev->dev,
  14395. "%s: Buffer write failed. err = %d\n",
  14396. __func__, ret);
  14397. break;
  14398. }
  14399. /* Now read it back. */
  14400. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14401. if (ret) {
  14402. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14403. "err = %d\n", __func__, ret);
  14404. break;
  14405. }
  14406. /* Verify it. */
  14407. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14408. if (p[i] == i)
  14409. continue;
  14410. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14411. DMA_RWCTRL_WRITE_BNDRY_16) {
  14412. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14413. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14414. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14415. break;
  14416. } else {
  14417. dev_err(&tp->pdev->dev,
  14418. "%s: Buffer corrupted on read back! "
  14419. "(%d != %d)\n", __func__, p[i], i);
  14420. ret = -ENODEV;
  14421. goto out;
  14422. }
  14423. }
  14424. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14425. /* Success. */
  14426. ret = 0;
  14427. break;
  14428. }
  14429. }
  14430. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14431. DMA_RWCTRL_WRITE_BNDRY_16) {
  14432. /* DMA test passed without adjusting DMA boundary,
  14433. * now look for chipsets that are known to expose the
  14434. * DMA bug without failing the test.
  14435. */
  14436. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14437. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14438. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14439. } else {
  14440. /* Safe to use the calculated DMA boundary. */
  14441. tp->dma_rwctrl = saved_dma_rwctrl;
  14442. }
  14443. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14444. }
  14445. out:
  14446. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14447. out_nofree:
  14448. return ret;
  14449. }
  14450. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14451. {
  14452. if (tg3_flag(tp, 57765_PLUS)) {
  14453. tp->bufmgr_config.mbuf_read_dma_low_water =
  14454. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14455. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14456. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14457. tp->bufmgr_config.mbuf_high_water =
  14458. DEFAULT_MB_HIGH_WATER_57765;
  14459. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14460. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14461. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14462. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14463. tp->bufmgr_config.mbuf_high_water_jumbo =
  14464. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14465. } else if (tg3_flag(tp, 5705_PLUS)) {
  14466. tp->bufmgr_config.mbuf_read_dma_low_water =
  14467. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14468. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14469. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14470. tp->bufmgr_config.mbuf_high_water =
  14471. DEFAULT_MB_HIGH_WATER_5705;
  14472. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14473. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14474. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14475. tp->bufmgr_config.mbuf_high_water =
  14476. DEFAULT_MB_HIGH_WATER_5906;
  14477. }
  14478. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14479. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14480. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14481. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14482. tp->bufmgr_config.mbuf_high_water_jumbo =
  14483. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14484. } else {
  14485. tp->bufmgr_config.mbuf_read_dma_low_water =
  14486. DEFAULT_MB_RDMA_LOW_WATER;
  14487. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14488. DEFAULT_MB_MACRX_LOW_WATER;
  14489. tp->bufmgr_config.mbuf_high_water =
  14490. DEFAULT_MB_HIGH_WATER;
  14491. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14492. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14493. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14494. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14495. tp->bufmgr_config.mbuf_high_water_jumbo =
  14496. DEFAULT_MB_HIGH_WATER_JUMBO;
  14497. }
  14498. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14499. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14500. }
  14501. static char *tg3_phy_string(struct tg3 *tp)
  14502. {
  14503. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14504. case TG3_PHY_ID_BCM5400: return "5400";
  14505. case TG3_PHY_ID_BCM5401: return "5401";
  14506. case TG3_PHY_ID_BCM5411: return "5411";
  14507. case TG3_PHY_ID_BCM5701: return "5701";
  14508. case TG3_PHY_ID_BCM5703: return "5703";
  14509. case TG3_PHY_ID_BCM5704: return "5704";
  14510. case TG3_PHY_ID_BCM5705: return "5705";
  14511. case TG3_PHY_ID_BCM5750: return "5750";
  14512. case TG3_PHY_ID_BCM5752: return "5752";
  14513. case TG3_PHY_ID_BCM5714: return "5714";
  14514. case TG3_PHY_ID_BCM5780: return "5780";
  14515. case TG3_PHY_ID_BCM5755: return "5755";
  14516. case TG3_PHY_ID_BCM5787: return "5787";
  14517. case TG3_PHY_ID_BCM5784: return "5784";
  14518. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14519. case TG3_PHY_ID_BCM5906: return "5906";
  14520. case TG3_PHY_ID_BCM5761: return "5761";
  14521. case TG3_PHY_ID_BCM5718C: return "5718C";
  14522. case TG3_PHY_ID_BCM5718S: return "5718S";
  14523. case TG3_PHY_ID_BCM57765: return "57765";
  14524. case TG3_PHY_ID_BCM5719C: return "5719C";
  14525. case TG3_PHY_ID_BCM5720C: return "5720C";
  14526. case TG3_PHY_ID_BCM5762: return "5762C";
  14527. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14528. case 0: return "serdes";
  14529. default: return "unknown";
  14530. }
  14531. }
  14532. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14533. {
  14534. if (tg3_flag(tp, PCI_EXPRESS)) {
  14535. strcpy(str, "PCI Express");
  14536. return str;
  14537. } else if (tg3_flag(tp, PCIX_MODE)) {
  14538. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14539. strcpy(str, "PCIX:");
  14540. if ((clock_ctrl == 7) ||
  14541. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14542. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14543. strcat(str, "133MHz");
  14544. else if (clock_ctrl == 0)
  14545. strcat(str, "33MHz");
  14546. else if (clock_ctrl == 2)
  14547. strcat(str, "50MHz");
  14548. else if (clock_ctrl == 4)
  14549. strcat(str, "66MHz");
  14550. else if (clock_ctrl == 6)
  14551. strcat(str, "100MHz");
  14552. } else {
  14553. strcpy(str, "PCI:");
  14554. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14555. strcat(str, "66MHz");
  14556. else
  14557. strcat(str, "33MHz");
  14558. }
  14559. if (tg3_flag(tp, PCI_32BIT))
  14560. strcat(str, ":32-bit");
  14561. else
  14562. strcat(str, ":64-bit");
  14563. return str;
  14564. }
  14565. static void tg3_init_coal(struct tg3 *tp)
  14566. {
  14567. struct ethtool_coalesce *ec = &tp->coal;
  14568. memset(ec, 0, sizeof(*ec));
  14569. ec->cmd = ETHTOOL_GCOALESCE;
  14570. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14571. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14572. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14573. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14574. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14575. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14576. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14577. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14578. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14579. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14580. HOSTCC_MODE_CLRTICK_TXBD)) {
  14581. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14582. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14583. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14584. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14585. }
  14586. if (tg3_flag(tp, 5705_PLUS)) {
  14587. ec->rx_coalesce_usecs_irq = 0;
  14588. ec->tx_coalesce_usecs_irq = 0;
  14589. ec->stats_block_coalesce_usecs = 0;
  14590. }
  14591. }
  14592. static int tg3_init_one(struct pci_dev *pdev,
  14593. const struct pci_device_id *ent)
  14594. {
  14595. struct net_device *dev;
  14596. struct tg3 *tp;
  14597. int i, err;
  14598. u32 sndmbx, rcvmbx, intmbx;
  14599. char str[40];
  14600. u64 dma_mask, persist_dma_mask;
  14601. netdev_features_t features = 0;
  14602. printk_once(KERN_INFO "%s\n", version);
  14603. err = pci_enable_device(pdev);
  14604. if (err) {
  14605. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14606. return err;
  14607. }
  14608. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14609. if (err) {
  14610. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14611. goto err_out_disable_pdev;
  14612. }
  14613. pci_set_master(pdev);
  14614. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14615. if (!dev) {
  14616. err = -ENOMEM;
  14617. goto err_out_free_res;
  14618. }
  14619. SET_NETDEV_DEV(dev, &pdev->dev);
  14620. tp = netdev_priv(dev);
  14621. tp->pdev = pdev;
  14622. tp->dev = dev;
  14623. tp->rx_mode = TG3_DEF_RX_MODE;
  14624. tp->tx_mode = TG3_DEF_TX_MODE;
  14625. tp->irq_sync = 1;
  14626. tp->pcierr_recovery = false;
  14627. if (tg3_debug > 0)
  14628. tp->msg_enable = tg3_debug;
  14629. else
  14630. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14631. if (pdev_is_ssb_gige_core(pdev)) {
  14632. tg3_flag_set(tp, IS_SSB_CORE);
  14633. if (ssb_gige_must_flush_posted_writes(pdev))
  14634. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14635. if (ssb_gige_one_dma_at_once(pdev))
  14636. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14637. if (ssb_gige_have_roboswitch(pdev)) {
  14638. tg3_flag_set(tp, USE_PHYLIB);
  14639. tg3_flag_set(tp, ROBOSWITCH);
  14640. }
  14641. if (ssb_gige_is_rgmii(pdev))
  14642. tg3_flag_set(tp, RGMII_MODE);
  14643. }
  14644. /* The word/byte swap controls here control register access byte
  14645. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14646. * setting below.
  14647. */
  14648. tp->misc_host_ctrl =
  14649. MISC_HOST_CTRL_MASK_PCI_INT |
  14650. MISC_HOST_CTRL_WORD_SWAP |
  14651. MISC_HOST_CTRL_INDIR_ACCESS |
  14652. MISC_HOST_CTRL_PCISTATE_RW;
  14653. /* The NONFRM (non-frame) byte/word swap controls take effect
  14654. * on descriptor entries, anything which isn't packet data.
  14655. *
  14656. * The StrongARM chips on the board (one for tx, one for rx)
  14657. * are running in big-endian mode.
  14658. */
  14659. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14660. GRC_MODE_WSWAP_NONFRM_DATA);
  14661. #ifdef __BIG_ENDIAN
  14662. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14663. #endif
  14664. spin_lock_init(&tp->lock);
  14665. spin_lock_init(&tp->indirect_lock);
  14666. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14667. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14668. if (!tp->regs) {
  14669. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14670. err = -ENOMEM;
  14671. goto err_out_free_dev;
  14672. }
  14673. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14674. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14675. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14676. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14677. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14678. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14679. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14680. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14681. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14682. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  14683. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  14684. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14685. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14686. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  14687. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
  14688. tg3_flag_set(tp, ENABLE_APE);
  14689. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14690. if (!tp->aperegs) {
  14691. dev_err(&pdev->dev,
  14692. "Cannot map APE registers, aborting\n");
  14693. err = -ENOMEM;
  14694. goto err_out_iounmap;
  14695. }
  14696. }
  14697. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14698. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14699. dev->ethtool_ops = &tg3_ethtool_ops;
  14700. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14701. dev->netdev_ops = &tg3_netdev_ops;
  14702. dev->irq = pdev->irq;
  14703. err = tg3_get_invariants(tp, ent);
  14704. if (err) {
  14705. dev_err(&pdev->dev,
  14706. "Problem fetching invariants of chip, aborting\n");
  14707. goto err_out_apeunmap;
  14708. }
  14709. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14710. * device behind the EPB cannot support DMA addresses > 40-bit.
  14711. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14712. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14713. * do DMA address check in tg3_start_xmit().
  14714. */
  14715. if (tg3_flag(tp, IS_5788))
  14716. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14717. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14718. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14719. #ifdef CONFIG_HIGHMEM
  14720. dma_mask = DMA_BIT_MASK(64);
  14721. #endif
  14722. } else
  14723. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14724. /* Configure DMA attributes. */
  14725. if (dma_mask > DMA_BIT_MASK(32)) {
  14726. err = pci_set_dma_mask(pdev, dma_mask);
  14727. if (!err) {
  14728. features |= NETIF_F_HIGHDMA;
  14729. err = pci_set_consistent_dma_mask(pdev,
  14730. persist_dma_mask);
  14731. if (err < 0) {
  14732. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14733. "DMA for consistent allocations\n");
  14734. goto err_out_apeunmap;
  14735. }
  14736. }
  14737. }
  14738. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14739. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14740. if (err) {
  14741. dev_err(&pdev->dev,
  14742. "No usable DMA configuration, aborting\n");
  14743. goto err_out_apeunmap;
  14744. }
  14745. }
  14746. tg3_init_bufmgr_config(tp);
  14747. /* 5700 B0 chips do not support checksumming correctly due
  14748. * to hardware bugs.
  14749. */
  14750. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14751. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14752. if (tg3_flag(tp, 5755_PLUS))
  14753. features |= NETIF_F_IPV6_CSUM;
  14754. }
  14755. /* TSO is on by default on chips that support hardware TSO.
  14756. * Firmware TSO on older chips gives lower performance, so it
  14757. * is off by default, but can be enabled using ethtool.
  14758. */
  14759. if ((tg3_flag(tp, HW_TSO_1) ||
  14760. tg3_flag(tp, HW_TSO_2) ||
  14761. tg3_flag(tp, HW_TSO_3)) &&
  14762. (features & NETIF_F_IP_CSUM))
  14763. features |= NETIF_F_TSO;
  14764. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14765. if (features & NETIF_F_IPV6_CSUM)
  14766. features |= NETIF_F_TSO6;
  14767. if (tg3_flag(tp, HW_TSO_3) ||
  14768. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14769. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14770. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14771. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14772. tg3_asic_rev(tp) == ASIC_REV_57780)
  14773. features |= NETIF_F_TSO_ECN;
  14774. }
  14775. dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
  14776. NETIF_F_HW_VLAN_CTAG_RX;
  14777. dev->vlan_features |= features;
  14778. /*
  14779. * Add loopback capability only for a subset of devices that support
  14780. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14781. * loopback for the remaining devices.
  14782. */
  14783. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14784. !tg3_flag(tp, CPMU_PRESENT))
  14785. /* Add the loopback capability */
  14786. features |= NETIF_F_LOOPBACK;
  14787. dev->hw_features |= features;
  14788. dev->priv_flags |= IFF_UNICAST_FLT;
  14789. /* MTU range: 60 - 9000 or 1500, depending on hardware */
  14790. dev->min_mtu = TG3_MIN_MTU;
  14791. dev->max_mtu = TG3_MAX_MTU(tp);
  14792. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14793. !tg3_flag(tp, TSO_CAPABLE) &&
  14794. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14795. tg3_flag_set(tp, MAX_RXPEND_64);
  14796. tp->rx_pending = 63;
  14797. }
  14798. err = tg3_get_device_address(tp);
  14799. if (err) {
  14800. dev_err(&pdev->dev,
  14801. "Could not obtain valid ethernet address, aborting\n");
  14802. goto err_out_apeunmap;
  14803. }
  14804. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14805. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14806. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14807. for (i = 0; i < tp->irq_max; i++) {
  14808. struct tg3_napi *tnapi = &tp->napi[i];
  14809. tnapi->tp = tp;
  14810. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14811. tnapi->int_mbox = intmbx;
  14812. if (i <= 4)
  14813. intmbx += 0x8;
  14814. else
  14815. intmbx += 0x4;
  14816. tnapi->consmbox = rcvmbx;
  14817. tnapi->prodmbox = sndmbx;
  14818. if (i)
  14819. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14820. else
  14821. tnapi->coal_now = HOSTCC_MODE_NOW;
  14822. if (!tg3_flag(tp, SUPPORT_MSIX))
  14823. break;
  14824. /*
  14825. * If we support MSIX, we'll be using RSS. If we're using
  14826. * RSS, the first vector only handles link interrupts and the
  14827. * remaining vectors handle rx and tx interrupts. Reuse the
  14828. * mailbox values for the next iteration. The values we setup
  14829. * above are still useful for the single vectored mode.
  14830. */
  14831. if (!i)
  14832. continue;
  14833. rcvmbx += 0x8;
  14834. if (sndmbx & 0x4)
  14835. sndmbx -= 0x4;
  14836. else
  14837. sndmbx += 0xc;
  14838. }
  14839. /*
  14840. * Reset chip in case UNDI or EFI driver did not shutdown
  14841. * DMA self test will enable WDMAC and we'll see (spurious)
  14842. * pending DMA on the PCI bus at that point.
  14843. */
  14844. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14845. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14846. tg3_full_lock(tp, 0);
  14847. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14848. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14849. tg3_full_unlock(tp);
  14850. }
  14851. err = tg3_test_dma(tp);
  14852. if (err) {
  14853. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14854. goto err_out_apeunmap;
  14855. }
  14856. tg3_init_coal(tp);
  14857. pci_set_drvdata(pdev, dev);
  14858. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14859. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14860. tg3_asic_rev(tp) == ASIC_REV_5762)
  14861. tg3_flag_set(tp, PTP_CAPABLE);
  14862. tg3_timer_init(tp);
  14863. tg3_carrier_off(tp);
  14864. err = register_netdev(dev);
  14865. if (err) {
  14866. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14867. goto err_out_apeunmap;
  14868. }
  14869. if (tg3_flag(tp, PTP_CAPABLE)) {
  14870. tg3_ptp_init(tp);
  14871. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  14872. &tp->pdev->dev);
  14873. if (IS_ERR(tp->ptp_clock))
  14874. tp->ptp_clock = NULL;
  14875. }
  14876. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14877. tp->board_part_number,
  14878. tg3_chip_rev_id(tp),
  14879. tg3_bus_string(tp, str),
  14880. dev->dev_addr);
  14881. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)) {
  14882. char *ethtype;
  14883. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14884. ethtype = "10/100Base-TX";
  14885. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14886. ethtype = "1000Base-SX";
  14887. else
  14888. ethtype = "10/100/1000Base-T";
  14889. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14890. "(WireSpeed[%d], EEE[%d])\n",
  14891. tg3_phy_string(tp), ethtype,
  14892. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14893. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14894. }
  14895. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14896. (dev->features & NETIF_F_RXCSUM) != 0,
  14897. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14898. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14899. tg3_flag(tp, ENABLE_ASF) != 0,
  14900. tg3_flag(tp, TSO_CAPABLE) != 0);
  14901. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14902. tp->dma_rwctrl,
  14903. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14904. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14905. pci_save_state(pdev);
  14906. return 0;
  14907. err_out_apeunmap:
  14908. if (tp->aperegs) {
  14909. iounmap(tp->aperegs);
  14910. tp->aperegs = NULL;
  14911. }
  14912. err_out_iounmap:
  14913. if (tp->regs) {
  14914. iounmap(tp->regs);
  14915. tp->regs = NULL;
  14916. }
  14917. err_out_free_dev:
  14918. free_netdev(dev);
  14919. err_out_free_res:
  14920. pci_release_regions(pdev);
  14921. err_out_disable_pdev:
  14922. if (pci_is_enabled(pdev))
  14923. pci_disable_device(pdev);
  14924. return err;
  14925. }
  14926. static void tg3_remove_one(struct pci_dev *pdev)
  14927. {
  14928. struct net_device *dev = pci_get_drvdata(pdev);
  14929. if (dev) {
  14930. struct tg3 *tp = netdev_priv(dev);
  14931. tg3_ptp_fini(tp);
  14932. release_firmware(tp->fw);
  14933. tg3_reset_task_cancel(tp);
  14934. if (tg3_flag(tp, USE_PHYLIB)) {
  14935. tg3_phy_fini(tp);
  14936. tg3_mdio_fini(tp);
  14937. }
  14938. unregister_netdev(dev);
  14939. if (tp->aperegs) {
  14940. iounmap(tp->aperegs);
  14941. tp->aperegs = NULL;
  14942. }
  14943. if (tp->regs) {
  14944. iounmap(tp->regs);
  14945. tp->regs = NULL;
  14946. }
  14947. free_netdev(dev);
  14948. pci_release_regions(pdev);
  14949. pci_disable_device(pdev);
  14950. }
  14951. }
  14952. #ifdef CONFIG_PM_SLEEP
  14953. static int tg3_suspend(struct device *device)
  14954. {
  14955. struct pci_dev *pdev = to_pci_dev(device);
  14956. struct net_device *dev = pci_get_drvdata(pdev);
  14957. struct tg3 *tp = netdev_priv(dev);
  14958. int err = 0;
  14959. rtnl_lock();
  14960. if (!netif_running(dev))
  14961. goto unlock;
  14962. tg3_reset_task_cancel(tp);
  14963. tg3_phy_stop(tp);
  14964. tg3_netif_stop(tp);
  14965. tg3_timer_stop(tp);
  14966. tg3_full_lock(tp, 1);
  14967. tg3_disable_ints(tp);
  14968. tg3_full_unlock(tp);
  14969. netif_device_detach(dev);
  14970. tg3_full_lock(tp, 0);
  14971. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14972. tg3_flag_clear(tp, INIT_COMPLETE);
  14973. tg3_full_unlock(tp);
  14974. err = tg3_power_down_prepare(tp);
  14975. if (err) {
  14976. int err2;
  14977. tg3_full_lock(tp, 0);
  14978. tg3_flag_set(tp, INIT_COMPLETE);
  14979. err2 = tg3_restart_hw(tp, true);
  14980. if (err2)
  14981. goto out;
  14982. tg3_timer_start(tp);
  14983. netif_device_attach(dev);
  14984. tg3_netif_start(tp);
  14985. out:
  14986. tg3_full_unlock(tp);
  14987. if (!err2)
  14988. tg3_phy_start(tp);
  14989. }
  14990. unlock:
  14991. rtnl_unlock();
  14992. return err;
  14993. }
  14994. static int tg3_resume(struct device *device)
  14995. {
  14996. struct pci_dev *pdev = to_pci_dev(device);
  14997. struct net_device *dev = pci_get_drvdata(pdev);
  14998. struct tg3 *tp = netdev_priv(dev);
  14999. int err = 0;
  15000. rtnl_lock();
  15001. if (!netif_running(dev))
  15002. goto unlock;
  15003. netif_device_attach(dev);
  15004. tg3_full_lock(tp, 0);
  15005. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15006. tg3_flag_set(tp, INIT_COMPLETE);
  15007. err = tg3_restart_hw(tp,
  15008. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  15009. if (err)
  15010. goto out;
  15011. tg3_timer_start(tp);
  15012. tg3_netif_start(tp);
  15013. out:
  15014. tg3_full_unlock(tp);
  15015. if (!err)
  15016. tg3_phy_start(tp);
  15017. unlock:
  15018. rtnl_unlock();
  15019. return err;
  15020. }
  15021. #endif /* CONFIG_PM_SLEEP */
  15022. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  15023. static void tg3_shutdown(struct pci_dev *pdev)
  15024. {
  15025. struct net_device *dev = pci_get_drvdata(pdev);
  15026. struct tg3 *tp = netdev_priv(dev);
  15027. rtnl_lock();
  15028. netif_device_detach(dev);
  15029. if (netif_running(dev))
  15030. dev_close(dev);
  15031. if (system_state == SYSTEM_POWER_OFF)
  15032. tg3_power_down(tp);
  15033. rtnl_unlock();
  15034. }
  15035. /**
  15036. * tg3_io_error_detected - called when PCI error is detected
  15037. * @pdev: Pointer to PCI device
  15038. * @state: The current pci connection state
  15039. *
  15040. * This function is called after a PCI bus error affecting
  15041. * this device has been detected.
  15042. */
  15043. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  15044. pci_channel_state_t state)
  15045. {
  15046. struct net_device *netdev = pci_get_drvdata(pdev);
  15047. struct tg3 *tp = netdev_priv(netdev);
  15048. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  15049. netdev_info(netdev, "PCI I/O error detected\n");
  15050. rtnl_lock();
  15051. /* We probably don't have netdev yet */
  15052. if (!netdev || !netif_running(netdev))
  15053. goto done;
  15054. /* We needn't recover from permanent error */
  15055. if (state == pci_channel_io_frozen)
  15056. tp->pcierr_recovery = true;
  15057. tg3_phy_stop(tp);
  15058. tg3_netif_stop(tp);
  15059. tg3_timer_stop(tp);
  15060. /* Want to make sure that the reset task doesn't run */
  15061. tg3_reset_task_cancel(tp);
  15062. netif_device_detach(netdev);
  15063. /* Clean up software state, even if MMIO is blocked */
  15064. tg3_full_lock(tp, 0);
  15065. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  15066. tg3_full_unlock(tp);
  15067. done:
  15068. if (state == pci_channel_io_perm_failure) {
  15069. if (netdev) {
  15070. tg3_napi_enable(tp);
  15071. dev_close(netdev);
  15072. }
  15073. err = PCI_ERS_RESULT_DISCONNECT;
  15074. } else {
  15075. pci_disable_device(pdev);
  15076. }
  15077. rtnl_unlock();
  15078. return err;
  15079. }
  15080. /**
  15081. * tg3_io_slot_reset - called after the pci bus has been reset.
  15082. * @pdev: Pointer to PCI device
  15083. *
  15084. * Restart the card from scratch, as if from a cold-boot.
  15085. * At this point, the card has exprienced a hard reset,
  15086. * followed by fixups by BIOS, and has its config space
  15087. * set up identically to what it was at cold boot.
  15088. */
  15089. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  15090. {
  15091. struct net_device *netdev = pci_get_drvdata(pdev);
  15092. struct tg3 *tp = netdev_priv(netdev);
  15093. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  15094. int err;
  15095. rtnl_lock();
  15096. if (pci_enable_device(pdev)) {
  15097. dev_err(&pdev->dev,
  15098. "Cannot re-enable PCI device after reset.\n");
  15099. goto done;
  15100. }
  15101. pci_set_master(pdev);
  15102. pci_restore_state(pdev);
  15103. pci_save_state(pdev);
  15104. if (!netdev || !netif_running(netdev)) {
  15105. rc = PCI_ERS_RESULT_RECOVERED;
  15106. goto done;
  15107. }
  15108. err = tg3_power_up(tp);
  15109. if (err)
  15110. goto done;
  15111. rc = PCI_ERS_RESULT_RECOVERED;
  15112. done:
  15113. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  15114. tg3_napi_enable(tp);
  15115. dev_close(netdev);
  15116. }
  15117. rtnl_unlock();
  15118. return rc;
  15119. }
  15120. /**
  15121. * tg3_io_resume - called when traffic can start flowing again.
  15122. * @pdev: Pointer to PCI device
  15123. *
  15124. * This callback is called when the error recovery driver tells
  15125. * us that its OK to resume normal operation.
  15126. */
  15127. static void tg3_io_resume(struct pci_dev *pdev)
  15128. {
  15129. struct net_device *netdev = pci_get_drvdata(pdev);
  15130. struct tg3 *tp = netdev_priv(netdev);
  15131. int err;
  15132. rtnl_lock();
  15133. if (!netdev || !netif_running(netdev))
  15134. goto done;
  15135. tg3_full_lock(tp, 0);
  15136. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15137. tg3_flag_set(tp, INIT_COMPLETE);
  15138. err = tg3_restart_hw(tp, true);
  15139. if (err) {
  15140. tg3_full_unlock(tp);
  15141. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  15142. goto done;
  15143. }
  15144. netif_device_attach(netdev);
  15145. tg3_timer_start(tp);
  15146. tg3_netif_start(tp);
  15147. tg3_full_unlock(tp);
  15148. tg3_phy_start(tp);
  15149. done:
  15150. tp->pcierr_recovery = false;
  15151. rtnl_unlock();
  15152. }
  15153. static const struct pci_error_handlers tg3_err_handler = {
  15154. .error_detected = tg3_io_error_detected,
  15155. .slot_reset = tg3_io_slot_reset,
  15156. .resume = tg3_io_resume
  15157. };
  15158. static struct pci_driver tg3_driver = {
  15159. .name = DRV_MODULE_NAME,
  15160. .id_table = tg3_pci_tbl,
  15161. .probe = tg3_init_one,
  15162. .remove = tg3_remove_one,
  15163. .err_handler = &tg3_err_handler,
  15164. .driver.pm = &tg3_pm_ops,
  15165. .shutdown = tg3_shutdown,
  15166. };
  15167. module_pci_driver(tg3_driver);