gfx_v9_0.c 145 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "gc/gc_9_0_offset.h"
  31. #include "gc/gc_9_0_sh_mask.h"
  32. #include "vega10_enum.h"
  33. #include "hdp/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/vega12_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/vega12_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/vega12_me.bin");
  57. MODULE_FIRMWARE("amdgpu/vega12_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/vega12_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/vega12_rlc.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  61. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  62. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  63. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  64. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  65. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  66. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  67. {
  68. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  69. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  70. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  71. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  72. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  73. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  74. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x01000107),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  85. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  86. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  87. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff),
  90. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  91. };
  92. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  93. {
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  95. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  96. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  97. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  100. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800)
  101. };
  102. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  103. {
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  113. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  114. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  115. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  116. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  119. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  120. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  121. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  125. };
  126. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  127. {
  128. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  129. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  130. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  131. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  134. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  135. };
  136. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  137. {
  138. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  139. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  140. };
  141. static const struct soc15_reg_golden golden_settings_gc_9_2_1[] =
  142. {
  143. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  144. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  145. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  146. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  147. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  148. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  149. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  150. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  151. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  152. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  153. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  154. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  155. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  156. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  157. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  158. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  159. };
  160. static const struct soc15_reg_golden golden_settings_gc_9_2_1_vg12[] =
  161. {
  162. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x00000080, 0x04000080),
  163. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  164. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  165. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24104041),
  166. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24104041),
  167. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
  168. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
  169. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  170. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x76325410),
  171. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000)
  172. };
  173. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  174. #define VEGA12_GB_ADDR_CONFIG_GOLDEN 0x24104041
  175. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  176. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  177. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  178. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  179. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  180. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  181. struct amdgpu_cu_info *cu_info);
  182. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  183. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  184. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  185. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  186. {
  187. switch (adev->asic_type) {
  188. case CHIP_VEGA10:
  189. soc15_program_register_sequence(adev,
  190. golden_settings_gc_9_0,
  191. ARRAY_SIZE(golden_settings_gc_9_0));
  192. soc15_program_register_sequence(adev,
  193. golden_settings_gc_9_0_vg10,
  194. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  195. break;
  196. case CHIP_VEGA12:
  197. soc15_program_register_sequence(adev,
  198. golden_settings_gc_9_2_1,
  199. ARRAY_SIZE(golden_settings_gc_9_2_1));
  200. soc15_program_register_sequence(adev,
  201. golden_settings_gc_9_2_1_vg12,
  202. ARRAY_SIZE(golden_settings_gc_9_2_1_vg12));
  203. break;
  204. case CHIP_RAVEN:
  205. soc15_program_register_sequence(adev,
  206. golden_settings_gc_9_1,
  207. ARRAY_SIZE(golden_settings_gc_9_1));
  208. soc15_program_register_sequence(adev,
  209. golden_settings_gc_9_1_rv1,
  210. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  211. break;
  212. default:
  213. break;
  214. }
  215. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  216. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  217. }
  218. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  219. {
  220. adev->gfx.scratch.num_reg = 8;
  221. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  222. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  223. }
  224. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  225. bool wc, uint32_t reg, uint32_t val)
  226. {
  227. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  228. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  229. WRITE_DATA_DST_SEL(0) |
  230. (wc ? WR_CONFIRM : 0));
  231. amdgpu_ring_write(ring, reg);
  232. amdgpu_ring_write(ring, 0);
  233. amdgpu_ring_write(ring, val);
  234. }
  235. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  236. int mem_space, int opt, uint32_t addr0,
  237. uint32_t addr1, uint32_t ref, uint32_t mask,
  238. uint32_t inv)
  239. {
  240. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  241. amdgpu_ring_write(ring,
  242. /* memory (1) or register (0) */
  243. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  244. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  245. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  246. WAIT_REG_MEM_ENGINE(eng_sel)));
  247. if (mem_space)
  248. BUG_ON(addr0 & 0x3); /* Dword align */
  249. amdgpu_ring_write(ring, addr0);
  250. amdgpu_ring_write(ring, addr1);
  251. amdgpu_ring_write(ring, ref);
  252. amdgpu_ring_write(ring, mask);
  253. amdgpu_ring_write(ring, inv); /* poll interval */
  254. }
  255. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  256. {
  257. struct amdgpu_device *adev = ring->adev;
  258. uint32_t scratch;
  259. uint32_t tmp = 0;
  260. unsigned i;
  261. int r;
  262. r = amdgpu_gfx_scratch_get(adev, &scratch);
  263. if (r) {
  264. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  265. return r;
  266. }
  267. WREG32(scratch, 0xCAFEDEAD);
  268. r = amdgpu_ring_alloc(ring, 3);
  269. if (r) {
  270. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  271. ring->idx, r);
  272. amdgpu_gfx_scratch_free(adev, scratch);
  273. return r;
  274. }
  275. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  276. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  277. amdgpu_ring_write(ring, 0xDEADBEEF);
  278. amdgpu_ring_commit(ring);
  279. for (i = 0; i < adev->usec_timeout; i++) {
  280. tmp = RREG32(scratch);
  281. if (tmp == 0xDEADBEEF)
  282. break;
  283. DRM_UDELAY(1);
  284. }
  285. if (i < adev->usec_timeout) {
  286. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  287. ring->idx, i);
  288. } else {
  289. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  290. ring->idx, scratch, tmp);
  291. r = -EINVAL;
  292. }
  293. amdgpu_gfx_scratch_free(adev, scratch);
  294. return r;
  295. }
  296. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  297. {
  298. struct amdgpu_device *adev = ring->adev;
  299. struct amdgpu_ib ib;
  300. struct dma_fence *f = NULL;
  301. unsigned index;
  302. uint64_t gpu_addr;
  303. uint32_t tmp;
  304. long r;
  305. r = amdgpu_device_wb_get(adev, &index);
  306. if (r) {
  307. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  308. return r;
  309. }
  310. gpu_addr = adev->wb.gpu_addr + (index * 4);
  311. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  312. memset(&ib, 0, sizeof(ib));
  313. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  314. if (r) {
  315. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  316. goto err1;
  317. }
  318. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  319. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  320. ib.ptr[2] = lower_32_bits(gpu_addr);
  321. ib.ptr[3] = upper_32_bits(gpu_addr);
  322. ib.ptr[4] = 0xDEADBEEF;
  323. ib.length_dw = 5;
  324. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  325. if (r)
  326. goto err2;
  327. r = dma_fence_wait_timeout(f, false, timeout);
  328. if (r == 0) {
  329. DRM_ERROR("amdgpu: IB test timed out.\n");
  330. r = -ETIMEDOUT;
  331. goto err2;
  332. } else if (r < 0) {
  333. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  334. goto err2;
  335. }
  336. tmp = adev->wb.wb[index];
  337. if (tmp == 0xDEADBEEF) {
  338. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  339. r = 0;
  340. } else {
  341. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  342. r = -EINVAL;
  343. }
  344. err2:
  345. amdgpu_ib_free(adev, &ib, NULL);
  346. dma_fence_put(f);
  347. err1:
  348. amdgpu_device_wb_free(adev, index);
  349. return r;
  350. }
  351. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  352. {
  353. release_firmware(adev->gfx.pfp_fw);
  354. adev->gfx.pfp_fw = NULL;
  355. release_firmware(adev->gfx.me_fw);
  356. adev->gfx.me_fw = NULL;
  357. release_firmware(adev->gfx.ce_fw);
  358. adev->gfx.ce_fw = NULL;
  359. release_firmware(adev->gfx.rlc_fw);
  360. adev->gfx.rlc_fw = NULL;
  361. release_firmware(adev->gfx.mec_fw);
  362. adev->gfx.mec_fw = NULL;
  363. release_firmware(adev->gfx.mec2_fw);
  364. adev->gfx.mec2_fw = NULL;
  365. kfree(adev->gfx.rlc.register_list_format);
  366. }
  367. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  368. {
  369. const char *chip_name;
  370. char fw_name[30];
  371. int err;
  372. struct amdgpu_firmware_info *info = NULL;
  373. const struct common_firmware_header *header = NULL;
  374. const struct gfx_firmware_header_v1_0 *cp_hdr;
  375. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  376. unsigned int *tmp = NULL;
  377. unsigned int i = 0;
  378. DRM_DEBUG("\n");
  379. switch (adev->asic_type) {
  380. case CHIP_VEGA10:
  381. chip_name = "vega10";
  382. break;
  383. case CHIP_VEGA12:
  384. chip_name = "vega12";
  385. break;
  386. case CHIP_RAVEN:
  387. chip_name = "raven";
  388. break;
  389. default:
  390. BUG();
  391. }
  392. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  393. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  394. if (err)
  395. goto out;
  396. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  397. if (err)
  398. goto out;
  399. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  400. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  401. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  402. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  403. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  404. if (err)
  405. goto out;
  406. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  407. if (err)
  408. goto out;
  409. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  410. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  411. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  412. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  413. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  414. if (err)
  415. goto out;
  416. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  417. if (err)
  418. goto out;
  419. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  420. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  421. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  422. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  423. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  424. if (err)
  425. goto out;
  426. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  427. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  428. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  429. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  430. adev->gfx.rlc.save_and_restore_offset =
  431. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  432. adev->gfx.rlc.clear_state_descriptor_offset =
  433. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  434. adev->gfx.rlc.avail_scratch_ram_locations =
  435. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  436. adev->gfx.rlc.reg_restore_list_size =
  437. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  438. adev->gfx.rlc.reg_list_format_start =
  439. le32_to_cpu(rlc_hdr->reg_list_format_start);
  440. adev->gfx.rlc.reg_list_format_separate_start =
  441. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  442. adev->gfx.rlc.starting_offsets_start =
  443. le32_to_cpu(rlc_hdr->starting_offsets_start);
  444. adev->gfx.rlc.reg_list_format_size_bytes =
  445. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  446. adev->gfx.rlc.reg_list_size_bytes =
  447. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  448. adev->gfx.rlc.register_list_format =
  449. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  450. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  451. if (!adev->gfx.rlc.register_list_format) {
  452. err = -ENOMEM;
  453. goto out;
  454. }
  455. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  456. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  457. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  458. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  459. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  460. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  461. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  462. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  463. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  464. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  465. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  466. if (err)
  467. goto out;
  468. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  469. if (err)
  470. goto out;
  471. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  472. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  473. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  474. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  475. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  476. if (!err) {
  477. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  478. if (err)
  479. goto out;
  480. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  481. adev->gfx.mec2_fw->data;
  482. adev->gfx.mec2_fw_version =
  483. le32_to_cpu(cp_hdr->header.ucode_version);
  484. adev->gfx.mec2_feature_version =
  485. le32_to_cpu(cp_hdr->ucode_feature_version);
  486. } else {
  487. err = 0;
  488. adev->gfx.mec2_fw = NULL;
  489. }
  490. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  491. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  492. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  493. info->fw = adev->gfx.pfp_fw;
  494. header = (const struct common_firmware_header *)info->fw->data;
  495. adev->firmware.fw_size +=
  496. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  497. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  498. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  499. info->fw = adev->gfx.me_fw;
  500. header = (const struct common_firmware_header *)info->fw->data;
  501. adev->firmware.fw_size +=
  502. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  503. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  504. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  505. info->fw = adev->gfx.ce_fw;
  506. header = (const struct common_firmware_header *)info->fw->data;
  507. adev->firmware.fw_size +=
  508. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  509. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  510. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  511. info->fw = adev->gfx.rlc_fw;
  512. header = (const struct common_firmware_header *)info->fw->data;
  513. adev->firmware.fw_size +=
  514. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  515. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  516. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  517. info->fw = adev->gfx.mec_fw;
  518. header = (const struct common_firmware_header *)info->fw->data;
  519. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  520. adev->firmware.fw_size +=
  521. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  522. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  523. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  524. info->fw = adev->gfx.mec_fw;
  525. adev->firmware.fw_size +=
  526. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  527. if (adev->gfx.mec2_fw) {
  528. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  529. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  530. info->fw = adev->gfx.mec2_fw;
  531. header = (const struct common_firmware_header *)info->fw->data;
  532. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  533. adev->firmware.fw_size +=
  534. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  535. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  536. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  537. info->fw = adev->gfx.mec2_fw;
  538. adev->firmware.fw_size +=
  539. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  540. }
  541. }
  542. out:
  543. if (err) {
  544. dev_err(adev->dev,
  545. "gfx9: Failed to load firmware \"%s\"\n",
  546. fw_name);
  547. release_firmware(adev->gfx.pfp_fw);
  548. adev->gfx.pfp_fw = NULL;
  549. release_firmware(adev->gfx.me_fw);
  550. adev->gfx.me_fw = NULL;
  551. release_firmware(adev->gfx.ce_fw);
  552. adev->gfx.ce_fw = NULL;
  553. release_firmware(adev->gfx.rlc_fw);
  554. adev->gfx.rlc_fw = NULL;
  555. release_firmware(adev->gfx.mec_fw);
  556. adev->gfx.mec_fw = NULL;
  557. release_firmware(adev->gfx.mec2_fw);
  558. adev->gfx.mec2_fw = NULL;
  559. }
  560. return err;
  561. }
  562. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  563. {
  564. u32 count = 0;
  565. const struct cs_section_def *sect = NULL;
  566. const struct cs_extent_def *ext = NULL;
  567. /* begin clear state */
  568. count += 2;
  569. /* context control state */
  570. count += 3;
  571. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  572. for (ext = sect->section; ext->extent != NULL; ++ext) {
  573. if (sect->id == SECT_CONTEXT)
  574. count += 2 + ext->reg_count;
  575. else
  576. return 0;
  577. }
  578. }
  579. /* end clear state */
  580. count += 2;
  581. /* clear state */
  582. count += 2;
  583. return count;
  584. }
  585. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  586. volatile u32 *buffer)
  587. {
  588. u32 count = 0, i;
  589. const struct cs_section_def *sect = NULL;
  590. const struct cs_extent_def *ext = NULL;
  591. if (adev->gfx.rlc.cs_data == NULL)
  592. return;
  593. if (buffer == NULL)
  594. return;
  595. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  596. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  597. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  598. buffer[count++] = cpu_to_le32(0x80000000);
  599. buffer[count++] = cpu_to_le32(0x80000000);
  600. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  601. for (ext = sect->section; ext->extent != NULL; ++ext) {
  602. if (sect->id == SECT_CONTEXT) {
  603. buffer[count++] =
  604. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  605. buffer[count++] = cpu_to_le32(ext->reg_index -
  606. PACKET3_SET_CONTEXT_REG_START);
  607. for (i = 0; i < ext->reg_count; i++)
  608. buffer[count++] = cpu_to_le32(ext->extent[i]);
  609. } else {
  610. return;
  611. }
  612. }
  613. }
  614. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  615. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  616. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  617. buffer[count++] = cpu_to_le32(0);
  618. }
  619. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  620. {
  621. uint32_t data;
  622. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  623. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  624. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  625. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  626. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  627. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  628. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  629. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  630. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  631. mutex_lock(&adev->grbm_idx_mutex);
  632. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  633. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  634. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  635. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  636. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  637. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  638. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  639. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  640. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  641. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  642. data &= 0x0000FFFF;
  643. data |= 0x00C00000;
  644. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  645. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  646. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  647. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  648. * but used for RLC_LB_CNTL configuration */
  649. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  650. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  651. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  652. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  653. mutex_unlock(&adev->grbm_idx_mutex);
  654. }
  655. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  656. {
  657. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  658. }
  659. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  660. {
  661. const __le32 *fw_data;
  662. volatile u32 *dst_ptr;
  663. int me, i, max_me = 5;
  664. u32 bo_offset = 0;
  665. u32 table_offset, table_size;
  666. /* write the cp table buffer */
  667. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  668. for (me = 0; me < max_me; me++) {
  669. if (me == 0) {
  670. const struct gfx_firmware_header_v1_0 *hdr =
  671. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  672. fw_data = (const __le32 *)
  673. (adev->gfx.ce_fw->data +
  674. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  675. table_offset = le32_to_cpu(hdr->jt_offset);
  676. table_size = le32_to_cpu(hdr->jt_size);
  677. } else if (me == 1) {
  678. const struct gfx_firmware_header_v1_0 *hdr =
  679. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  680. fw_data = (const __le32 *)
  681. (adev->gfx.pfp_fw->data +
  682. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  683. table_offset = le32_to_cpu(hdr->jt_offset);
  684. table_size = le32_to_cpu(hdr->jt_size);
  685. } else if (me == 2) {
  686. const struct gfx_firmware_header_v1_0 *hdr =
  687. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  688. fw_data = (const __le32 *)
  689. (adev->gfx.me_fw->data +
  690. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  691. table_offset = le32_to_cpu(hdr->jt_offset);
  692. table_size = le32_to_cpu(hdr->jt_size);
  693. } else if (me == 3) {
  694. const struct gfx_firmware_header_v1_0 *hdr =
  695. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  696. fw_data = (const __le32 *)
  697. (adev->gfx.mec_fw->data +
  698. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  699. table_offset = le32_to_cpu(hdr->jt_offset);
  700. table_size = le32_to_cpu(hdr->jt_size);
  701. } else if (me == 4) {
  702. const struct gfx_firmware_header_v1_0 *hdr =
  703. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  704. fw_data = (const __le32 *)
  705. (adev->gfx.mec2_fw->data +
  706. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  707. table_offset = le32_to_cpu(hdr->jt_offset);
  708. table_size = le32_to_cpu(hdr->jt_size);
  709. }
  710. for (i = 0; i < table_size; i ++) {
  711. dst_ptr[bo_offset + i] =
  712. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  713. }
  714. bo_offset += table_size;
  715. }
  716. }
  717. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  718. {
  719. /* clear state block */
  720. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  721. &adev->gfx.rlc.clear_state_gpu_addr,
  722. (void **)&adev->gfx.rlc.cs_ptr);
  723. /* jump table block */
  724. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  725. &adev->gfx.rlc.cp_table_gpu_addr,
  726. (void **)&adev->gfx.rlc.cp_table_ptr);
  727. }
  728. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  729. {
  730. volatile u32 *dst_ptr;
  731. u32 dws;
  732. const struct cs_section_def *cs_data;
  733. int r;
  734. adev->gfx.rlc.cs_data = gfx9_cs_data;
  735. cs_data = adev->gfx.rlc.cs_data;
  736. if (cs_data) {
  737. /* clear state block */
  738. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  739. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  740. AMDGPU_GEM_DOMAIN_VRAM,
  741. &adev->gfx.rlc.clear_state_obj,
  742. &adev->gfx.rlc.clear_state_gpu_addr,
  743. (void **)&adev->gfx.rlc.cs_ptr);
  744. if (r) {
  745. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  746. r);
  747. gfx_v9_0_rlc_fini(adev);
  748. return r;
  749. }
  750. /* set up the cs buffer */
  751. dst_ptr = adev->gfx.rlc.cs_ptr;
  752. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  753. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  754. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  755. }
  756. if (adev->asic_type == CHIP_RAVEN) {
  757. /* TODO: double check the cp_table_size for RV */
  758. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  759. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  760. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  761. &adev->gfx.rlc.cp_table_obj,
  762. &adev->gfx.rlc.cp_table_gpu_addr,
  763. (void **)&adev->gfx.rlc.cp_table_ptr);
  764. if (r) {
  765. dev_err(adev->dev,
  766. "(%d) failed to create cp table bo\n", r);
  767. gfx_v9_0_rlc_fini(adev);
  768. return r;
  769. }
  770. rv_init_cp_jump_table(adev);
  771. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  772. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  773. gfx_v9_0_init_lbpw(adev);
  774. }
  775. return 0;
  776. }
  777. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  778. {
  779. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  780. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  781. }
  782. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  783. {
  784. int r;
  785. u32 *hpd;
  786. const __le32 *fw_data;
  787. unsigned fw_size;
  788. u32 *fw;
  789. size_t mec_hpd_size;
  790. const struct gfx_firmware_header_v1_0 *mec_hdr;
  791. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  792. /* take ownership of the relevant compute queues */
  793. amdgpu_gfx_compute_queue_acquire(adev);
  794. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  795. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  796. AMDGPU_GEM_DOMAIN_GTT,
  797. &adev->gfx.mec.hpd_eop_obj,
  798. &adev->gfx.mec.hpd_eop_gpu_addr,
  799. (void **)&hpd);
  800. if (r) {
  801. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  802. gfx_v9_0_mec_fini(adev);
  803. return r;
  804. }
  805. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  806. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  807. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  808. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  809. fw_data = (const __le32 *)
  810. (adev->gfx.mec_fw->data +
  811. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  812. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  813. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  814. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  815. &adev->gfx.mec.mec_fw_obj,
  816. &adev->gfx.mec.mec_fw_gpu_addr,
  817. (void **)&fw);
  818. if (r) {
  819. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  820. gfx_v9_0_mec_fini(adev);
  821. return r;
  822. }
  823. memcpy(fw, fw_data, fw_size);
  824. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  825. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  826. return 0;
  827. }
  828. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  829. {
  830. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  831. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  832. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  833. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  834. (SQ_IND_INDEX__FORCE_READ_MASK));
  835. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  836. }
  837. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  838. uint32_t wave, uint32_t thread,
  839. uint32_t regno, uint32_t num, uint32_t *out)
  840. {
  841. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  842. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  843. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  844. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  845. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  846. (SQ_IND_INDEX__FORCE_READ_MASK) |
  847. (SQ_IND_INDEX__AUTO_INCR_MASK));
  848. while (num--)
  849. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  850. }
  851. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  852. {
  853. /* type 1 wave data */
  854. dst[(*no_fields)++] = 1;
  855. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  856. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  857. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  858. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  859. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  860. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  861. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  862. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  863. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  864. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  865. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  866. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  867. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  868. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  869. }
  870. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  871. uint32_t wave, uint32_t start,
  872. uint32_t size, uint32_t *dst)
  873. {
  874. wave_read_regs(
  875. adev, simd, wave, 0,
  876. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  877. }
  878. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  879. uint32_t wave, uint32_t thread,
  880. uint32_t start, uint32_t size,
  881. uint32_t *dst)
  882. {
  883. wave_read_regs(
  884. adev, simd, wave, thread,
  885. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  886. }
  887. static void gfx_v9_0_select_me_pipe_q(struct amdgpu_device *adev,
  888. u32 me, u32 pipe, u32 q)
  889. {
  890. soc15_grbm_select(adev, me, pipe, q, 0);
  891. }
  892. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  893. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  894. .select_se_sh = &gfx_v9_0_select_se_sh,
  895. .read_wave_data = &gfx_v9_0_read_wave_data,
  896. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  897. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  898. .select_me_pipe_q = &gfx_v9_0_select_me_pipe_q
  899. };
  900. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  901. {
  902. u32 gb_addr_config;
  903. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  904. switch (adev->asic_type) {
  905. case CHIP_VEGA10:
  906. adev->gfx.config.max_hw_contexts = 8;
  907. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  908. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  909. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  910. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  911. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  912. break;
  913. case CHIP_VEGA12:
  914. adev->gfx.config.max_hw_contexts = 8;
  915. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  916. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  917. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  918. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  919. gb_addr_config = VEGA12_GB_ADDR_CONFIG_GOLDEN;
  920. DRM_INFO("fix gfx.config for vega12\n");
  921. break;
  922. case CHIP_RAVEN:
  923. adev->gfx.config.max_hw_contexts = 8;
  924. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  925. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  926. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  927. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  928. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  929. break;
  930. default:
  931. BUG();
  932. break;
  933. }
  934. adev->gfx.config.gb_addr_config = gb_addr_config;
  935. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  936. REG_GET_FIELD(
  937. adev->gfx.config.gb_addr_config,
  938. GB_ADDR_CONFIG,
  939. NUM_PIPES);
  940. adev->gfx.config.max_tile_pipes =
  941. adev->gfx.config.gb_addr_config_fields.num_pipes;
  942. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  943. REG_GET_FIELD(
  944. adev->gfx.config.gb_addr_config,
  945. GB_ADDR_CONFIG,
  946. NUM_BANKS);
  947. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  948. REG_GET_FIELD(
  949. adev->gfx.config.gb_addr_config,
  950. GB_ADDR_CONFIG,
  951. MAX_COMPRESSED_FRAGS);
  952. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  953. REG_GET_FIELD(
  954. adev->gfx.config.gb_addr_config,
  955. GB_ADDR_CONFIG,
  956. NUM_RB_PER_SE);
  957. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  958. REG_GET_FIELD(
  959. adev->gfx.config.gb_addr_config,
  960. GB_ADDR_CONFIG,
  961. NUM_SHADER_ENGINES);
  962. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  963. REG_GET_FIELD(
  964. adev->gfx.config.gb_addr_config,
  965. GB_ADDR_CONFIG,
  966. PIPE_INTERLEAVE_SIZE));
  967. }
  968. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  969. struct amdgpu_ngg_buf *ngg_buf,
  970. int size_se,
  971. int default_size_se)
  972. {
  973. int r;
  974. if (size_se < 0) {
  975. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  976. return -EINVAL;
  977. }
  978. size_se = size_se ? size_se : default_size_se;
  979. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  980. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  981. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  982. &ngg_buf->bo,
  983. &ngg_buf->gpu_addr,
  984. NULL);
  985. if (r) {
  986. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  987. return r;
  988. }
  989. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  990. return r;
  991. }
  992. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  993. {
  994. int i;
  995. for (i = 0; i < NGG_BUF_MAX; i++)
  996. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  997. &adev->gfx.ngg.buf[i].gpu_addr,
  998. NULL);
  999. memset(&adev->gfx.ngg.buf[0], 0,
  1000. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1001. adev->gfx.ngg.init = false;
  1002. return 0;
  1003. }
  1004. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1005. {
  1006. int r;
  1007. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1008. return 0;
  1009. /* GDS reserve memory: 64 bytes alignment */
  1010. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1011. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1012. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1013. adev->gfx.ngg.gds_reserve_addr = RREG32_SOC15(GC, 0, mmGDS_VMID0_BASE);
  1014. adev->gfx.ngg.gds_reserve_addr += RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  1015. /* Primitive Buffer */
  1016. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1017. amdgpu_prim_buf_per_se,
  1018. 64 * 1024);
  1019. if (r) {
  1020. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1021. goto err;
  1022. }
  1023. /* Position Buffer */
  1024. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1025. amdgpu_pos_buf_per_se,
  1026. 256 * 1024);
  1027. if (r) {
  1028. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1029. goto err;
  1030. }
  1031. /* Control Sideband */
  1032. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1033. amdgpu_cntl_sb_buf_per_se,
  1034. 256);
  1035. if (r) {
  1036. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1037. goto err;
  1038. }
  1039. /* Parameter Cache, not created by default */
  1040. if (amdgpu_param_buf_per_se <= 0)
  1041. goto out;
  1042. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1043. amdgpu_param_buf_per_se,
  1044. 512 * 1024);
  1045. if (r) {
  1046. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1047. goto err;
  1048. }
  1049. out:
  1050. adev->gfx.ngg.init = true;
  1051. return 0;
  1052. err:
  1053. gfx_v9_0_ngg_fini(adev);
  1054. return r;
  1055. }
  1056. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1057. {
  1058. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1059. int r;
  1060. u32 data, base;
  1061. if (!amdgpu_ngg)
  1062. return 0;
  1063. /* Program buffer size */
  1064. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1065. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1066. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1067. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1068. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1069. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1070. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1071. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1072. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1073. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1074. /* Program buffer base address */
  1075. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1076. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1077. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1078. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1079. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1080. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1081. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1082. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1083. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1084. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1085. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1086. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1087. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1088. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1089. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1090. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1091. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1092. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1093. /* Clear GDS reserved memory */
  1094. r = amdgpu_ring_alloc(ring, 17);
  1095. if (r) {
  1096. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1097. ring->idx, r);
  1098. return r;
  1099. }
  1100. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1101. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1102. (adev->gds.mem.total_size +
  1103. adev->gfx.ngg.gds_reserve_size) >>
  1104. AMDGPU_GDS_SHIFT);
  1105. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1106. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1107. PACKET3_DMA_DATA_DST_SEL(1) |
  1108. PACKET3_DMA_DATA_SRC_SEL(2)));
  1109. amdgpu_ring_write(ring, 0);
  1110. amdgpu_ring_write(ring, 0);
  1111. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1112. amdgpu_ring_write(ring, 0);
  1113. amdgpu_ring_write(ring, PACKET3_DMA_DATA_CMD_RAW_WAIT |
  1114. adev->gfx.ngg.gds_reserve_size);
  1115. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1116. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1117. amdgpu_ring_commit(ring);
  1118. return 0;
  1119. }
  1120. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1121. int mec, int pipe, int queue)
  1122. {
  1123. int r;
  1124. unsigned irq_type;
  1125. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1126. ring = &adev->gfx.compute_ring[ring_id];
  1127. /* mec0 is me1 */
  1128. ring->me = mec + 1;
  1129. ring->pipe = pipe;
  1130. ring->queue = queue;
  1131. ring->ring_obj = NULL;
  1132. ring->use_doorbell = true;
  1133. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1134. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1135. + (ring_id * GFX9_MEC_HPD_SIZE);
  1136. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1137. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1138. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1139. + ring->pipe;
  1140. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1141. r = amdgpu_ring_init(adev, ring, 1024,
  1142. &adev->gfx.eop_irq, irq_type);
  1143. if (r)
  1144. return r;
  1145. return 0;
  1146. }
  1147. static int gfx_v9_0_sw_init(void *handle)
  1148. {
  1149. int i, j, k, r, ring_id;
  1150. struct amdgpu_ring *ring;
  1151. struct amdgpu_kiq *kiq;
  1152. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1153. switch (adev->asic_type) {
  1154. case CHIP_VEGA10:
  1155. case CHIP_VEGA12:
  1156. case CHIP_RAVEN:
  1157. adev->gfx.mec.num_mec = 2;
  1158. break;
  1159. default:
  1160. adev->gfx.mec.num_mec = 1;
  1161. break;
  1162. }
  1163. adev->gfx.mec.num_pipe_per_mec = 4;
  1164. adev->gfx.mec.num_queue_per_pipe = 8;
  1165. /* KIQ event */
  1166. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1167. if (r)
  1168. return r;
  1169. /* EOP Event */
  1170. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1171. if (r)
  1172. return r;
  1173. /* Privileged reg */
  1174. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 184,
  1175. &adev->gfx.priv_reg_irq);
  1176. if (r)
  1177. return r;
  1178. /* Privileged inst */
  1179. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, 185,
  1180. &adev->gfx.priv_inst_irq);
  1181. if (r)
  1182. return r;
  1183. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1184. gfx_v9_0_scratch_init(adev);
  1185. r = gfx_v9_0_init_microcode(adev);
  1186. if (r) {
  1187. DRM_ERROR("Failed to load gfx firmware!\n");
  1188. return r;
  1189. }
  1190. r = gfx_v9_0_rlc_init(adev);
  1191. if (r) {
  1192. DRM_ERROR("Failed to init rlc BOs!\n");
  1193. return r;
  1194. }
  1195. r = gfx_v9_0_mec_init(adev);
  1196. if (r) {
  1197. DRM_ERROR("Failed to init MEC BOs!\n");
  1198. return r;
  1199. }
  1200. /* set up the gfx ring */
  1201. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1202. ring = &adev->gfx.gfx_ring[i];
  1203. ring->ring_obj = NULL;
  1204. if (!i)
  1205. sprintf(ring->name, "gfx");
  1206. else
  1207. sprintf(ring->name, "gfx_%d", i);
  1208. ring->use_doorbell = true;
  1209. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1210. r = amdgpu_ring_init(adev, ring, 1024,
  1211. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1212. if (r)
  1213. return r;
  1214. }
  1215. /* set up the compute queues - allocate horizontally across pipes */
  1216. ring_id = 0;
  1217. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1218. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1219. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1220. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1221. continue;
  1222. r = gfx_v9_0_compute_ring_init(adev,
  1223. ring_id,
  1224. i, k, j);
  1225. if (r)
  1226. return r;
  1227. ring_id++;
  1228. }
  1229. }
  1230. }
  1231. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1232. if (r) {
  1233. DRM_ERROR("Failed to init KIQ BOs!\n");
  1234. return r;
  1235. }
  1236. kiq = &adev->gfx.kiq;
  1237. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1238. if (r)
  1239. return r;
  1240. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1241. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1242. if (r)
  1243. return r;
  1244. /* reserve GDS, GWS and OA resource for gfx */
  1245. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1246. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1247. &adev->gds.gds_gfx_bo, NULL, NULL);
  1248. if (r)
  1249. return r;
  1250. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1251. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1252. &adev->gds.gws_gfx_bo, NULL, NULL);
  1253. if (r)
  1254. return r;
  1255. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1256. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1257. &adev->gds.oa_gfx_bo, NULL, NULL);
  1258. if (r)
  1259. return r;
  1260. adev->gfx.ce_ram_size = 0x8000;
  1261. gfx_v9_0_gpu_early_init(adev);
  1262. r = gfx_v9_0_ngg_init(adev);
  1263. if (r)
  1264. return r;
  1265. return 0;
  1266. }
  1267. static int gfx_v9_0_sw_fini(void *handle)
  1268. {
  1269. int i;
  1270. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1271. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1272. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1273. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1274. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1275. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1276. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1277. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1278. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1279. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1280. amdgpu_gfx_kiq_fini(adev);
  1281. gfx_v9_0_mec_fini(adev);
  1282. gfx_v9_0_ngg_fini(adev);
  1283. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1284. &adev->gfx.rlc.clear_state_gpu_addr,
  1285. (void **)&adev->gfx.rlc.cs_ptr);
  1286. if (adev->asic_type == CHIP_RAVEN) {
  1287. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1288. &adev->gfx.rlc.cp_table_gpu_addr,
  1289. (void **)&adev->gfx.rlc.cp_table_ptr);
  1290. }
  1291. gfx_v9_0_free_microcode(adev);
  1292. return 0;
  1293. }
  1294. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1295. {
  1296. /* TODO */
  1297. }
  1298. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1299. {
  1300. u32 data;
  1301. if (instance == 0xffffffff)
  1302. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1303. else
  1304. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1305. if (se_num == 0xffffffff)
  1306. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1307. else
  1308. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1309. if (sh_num == 0xffffffff)
  1310. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1311. else
  1312. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1313. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1314. }
  1315. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1316. {
  1317. u32 data, mask;
  1318. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1319. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1320. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1321. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1322. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1323. adev->gfx.config.max_sh_per_se);
  1324. return (~data) & mask;
  1325. }
  1326. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1327. {
  1328. int i, j;
  1329. u32 data;
  1330. u32 active_rbs = 0;
  1331. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1332. adev->gfx.config.max_sh_per_se;
  1333. mutex_lock(&adev->grbm_idx_mutex);
  1334. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1335. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1336. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1337. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1338. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1339. rb_bitmap_width_per_sh);
  1340. }
  1341. }
  1342. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1343. mutex_unlock(&adev->grbm_idx_mutex);
  1344. adev->gfx.config.backend_enable_mask = active_rbs;
  1345. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1346. }
  1347. #define DEFAULT_SH_MEM_BASES (0x6000)
  1348. #define FIRST_COMPUTE_VMID (8)
  1349. #define LAST_COMPUTE_VMID (16)
  1350. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1351. {
  1352. int i;
  1353. uint32_t sh_mem_config;
  1354. uint32_t sh_mem_bases;
  1355. /*
  1356. * Configure apertures:
  1357. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1358. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1359. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1360. */
  1361. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1362. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1363. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1364. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1365. mutex_lock(&adev->srbm_mutex);
  1366. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1367. soc15_grbm_select(adev, 0, 0, 0, i);
  1368. /* CP and shaders */
  1369. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1370. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1371. }
  1372. soc15_grbm_select(adev, 0, 0, 0, 0);
  1373. mutex_unlock(&adev->srbm_mutex);
  1374. }
  1375. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1376. {
  1377. u32 tmp;
  1378. int i;
  1379. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1380. gfx_v9_0_tiling_mode_table_init(adev);
  1381. gfx_v9_0_setup_rb(adev);
  1382. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1383. /* XXX SH_MEM regs */
  1384. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1385. mutex_lock(&adev->srbm_mutex);
  1386. for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids; i++) {
  1387. soc15_grbm_select(adev, 0, 0, 0, i);
  1388. /* CP and shaders */
  1389. if (i == 0) {
  1390. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1391. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1392. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1393. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1394. } else {
  1395. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1396. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1397. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1398. tmp = adev->gmc.shared_aperture_start >> 48;
  1399. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1400. }
  1401. }
  1402. soc15_grbm_select(adev, 0, 0, 0, 0);
  1403. mutex_unlock(&adev->srbm_mutex);
  1404. gfx_v9_0_init_compute_vmid(adev);
  1405. mutex_lock(&adev->grbm_idx_mutex);
  1406. /*
  1407. * making sure that the following register writes will be broadcasted
  1408. * to all the shaders
  1409. */
  1410. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1411. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1412. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1413. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1414. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1415. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1416. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1417. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1418. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1419. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1420. mutex_unlock(&adev->grbm_idx_mutex);
  1421. }
  1422. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1423. {
  1424. u32 i, j, k;
  1425. u32 mask;
  1426. mutex_lock(&adev->grbm_idx_mutex);
  1427. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1428. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1429. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1430. for (k = 0; k < adev->usec_timeout; k++) {
  1431. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1432. break;
  1433. udelay(1);
  1434. }
  1435. if (k == adev->usec_timeout) {
  1436. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1437. 0xffffffff, 0xffffffff);
  1438. mutex_unlock(&adev->grbm_idx_mutex);
  1439. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1440. i, j);
  1441. return;
  1442. }
  1443. }
  1444. }
  1445. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1446. mutex_unlock(&adev->grbm_idx_mutex);
  1447. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1448. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1449. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1450. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1451. for (k = 0; k < adev->usec_timeout; k++) {
  1452. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1453. break;
  1454. udelay(1);
  1455. }
  1456. }
  1457. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1458. bool enable)
  1459. {
  1460. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1461. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1462. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1463. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1464. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1465. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1466. }
  1467. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1468. {
  1469. /* csib */
  1470. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1471. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1472. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1473. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1474. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1475. adev->gfx.rlc.clear_state_size);
  1476. }
  1477. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1478. int indirect_offset,
  1479. int list_size,
  1480. int *unique_indirect_regs,
  1481. int *unique_indirect_reg_count,
  1482. int max_indirect_reg_count,
  1483. int *indirect_start_offsets,
  1484. int *indirect_start_offsets_count,
  1485. int max_indirect_start_offsets_count)
  1486. {
  1487. int idx;
  1488. bool new_entry = true;
  1489. for (; indirect_offset < list_size; indirect_offset++) {
  1490. if (new_entry) {
  1491. new_entry = false;
  1492. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1493. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1494. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1495. }
  1496. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1497. new_entry = true;
  1498. continue;
  1499. }
  1500. indirect_offset += 2;
  1501. /* look for the matching indice */
  1502. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1503. if (unique_indirect_regs[idx] ==
  1504. register_list_format[indirect_offset])
  1505. break;
  1506. }
  1507. if (idx >= *unique_indirect_reg_count) {
  1508. unique_indirect_regs[*unique_indirect_reg_count] =
  1509. register_list_format[indirect_offset];
  1510. idx = *unique_indirect_reg_count;
  1511. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1512. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1513. }
  1514. register_list_format[indirect_offset] = idx;
  1515. }
  1516. }
  1517. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1518. {
  1519. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1520. int unique_indirect_reg_count = 0;
  1521. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1522. int indirect_start_offsets_count = 0;
  1523. int list_size = 0;
  1524. int i = 0;
  1525. u32 tmp = 0;
  1526. u32 *register_list_format =
  1527. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1528. if (!register_list_format)
  1529. return -ENOMEM;
  1530. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1531. adev->gfx.rlc.reg_list_format_size_bytes);
  1532. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1533. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1534. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1535. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1536. unique_indirect_regs,
  1537. &unique_indirect_reg_count,
  1538. ARRAY_SIZE(unique_indirect_regs),
  1539. indirect_start_offsets,
  1540. &indirect_start_offsets_count,
  1541. ARRAY_SIZE(indirect_start_offsets));
  1542. /* enable auto inc in case it is disabled */
  1543. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1544. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1545. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1546. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1547. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1548. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1549. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1550. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1551. adev->gfx.rlc.register_restore[i]);
  1552. /* load direct register */
  1553. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1554. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1555. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1556. adev->gfx.rlc.register_restore[i]);
  1557. /* load indirect register */
  1558. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1559. adev->gfx.rlc.reg_list_format_start);
  1560. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1561. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1562. register_list_format[i]);
  1563. /* set save/restore list size */
  1564. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1565. list_size = list_size >> 1;
  1566. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1567. adev->gfx.rlc.reg_restore_list_size);
  1568. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1569. /* write the starting offsets to RLC scratch ram */
  1570. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1571. adev->gfx.rlc.starting_offsets_start);
  1572. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1573. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1574. indirect_start_offsets[i]);
  1575. /* load unique indirect regs*/
  1576. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1577. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1578. unique_indirect_regs[i] & 0x3FFFF);
  1579. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1580. unique_indirect_regs[i] >> 20);
  1581. }
  1582. kfree(register_list_format);
  1583. return 0;
  1584. }
  1585. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1586. {
  1587. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1588. }
  1589. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1590. bool enable)
  1591. {
  1592. uint32_t data = 0;
  1593. uint32_t default_data = 0;
  1594. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1595. if (enable == true) {
  1596. /* enable GFXIP control over CGPG */
  1597. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1598. if(default_data != data)
  1599. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1600. /* update status */
  1601. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1602. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1603. if(default_data != data)
  1604. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1605. } else {
  1606. /* restore GFXIP control over GCPG */
  1607. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1608. if(default_data != data)
  1609. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1610. }
  1611. }
  1612. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1613. {
  1614. uint32_t data = 0;
  1615. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1616. AMD_PG_SUPPORT_GFX_SMG |
  1617. AMD_PG_SUPPORT_GFX_DMG)) {
  1618. /* init IDLE_POLL_COUNT = 60 */
  1619. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1620. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1621. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1622. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1623. /* init RLC PG Delay */
  1624. data = 0;
  1625. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1626. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1627. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1628. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1629. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1630. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1631. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1632. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1633. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1634. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1635. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1636. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1637. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1638. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1639. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1640. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1641. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1642. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1643. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1644. }
  1645. }
  1646. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1647. bool enable)
  1648. {
  1649. uint32_t data = 0;
  1650. uint32_t default_data = 0;
  1651. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1652. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1653. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1654. enable ? 1 : 0);
  1655. if (default_data != data)
  1656. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1657. }
  1658. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1659. bool enable)
  1660. {
  1661. uint32_t data = 0;
  1662. uint32_t default_data = 0;
  1663. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1664. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1665. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1666. enable ? 1 : 0);
  1667. if(default_data != data)
  1668. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1669. }
  1670. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1671. bool enable)
  1672. {
  1673. uint32_t data = 0;
  1674. uint32_t default_data = 0;
  1675. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1676. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1677. CP_PG_DISABLE,
  1678. enable ? 0 : 1);
  1679. if(default_data != data)
  1680. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1681. }
  1682. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1683. bool enable)
  1684. {
  1685. uint32_t data, default_data;
  1686. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1687. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1688. GFX_POWER_GATING_ENABLE,
  1689. enable ? 1 : 0);
  1690. if(default_data != data)
  1691. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1692. }
  1693. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1694. bool enable)
  1695. {
  1696. uint32_t data, default_data;
  1697. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1698. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1699. GFX_PIPELINE_PG_ENABLE,
  1700. enable ? 1 : 0);
  1701. if(default_data != data)
  1702. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1703. if (!enable)
  1704. /* read any GFX register to wake up GFX */
  1705. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1706. }
  1707. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1708. bool enable)
  1709. {
  1710. uint32_t data, default_data;
  1711. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1712. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1713. STATIC_PER_CU_PG_ENABLE,
  1714. enable ? 1 : 0);
  1715. if(default_data != data)
  1716. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1717. }
  1718. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1719. bool enable)
  1720. {
  1721. uint32_t data, default_data;
  1722. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1723. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1724. DYN_PER_CU_PG_ENABLE,
  1725. enable ? 1 : 0);
  1726. if(default_data != data)
  1727. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1728. }
  1729. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1730. {
  1731. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1732. AMD_PG_SUPPORT_GFX_SMG |
  1733. AMD_PG_SUPPORT_GFX_DMG |
  1734. AMD_PG_SUPPORT_CP |
  1735. AMD_PG_SUPPORT_GDS |
  1736. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1737. gfx_v9_0_init_csb(adev);
  1738. gfx_v9_0_init_rlc_save_restore_list(adev);
  1739. gfx_v9_0_enable_save_restore_machine(adev);
  1740. if (adev->asic_type == CHIP_RAVEN) {
  1741. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1742. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1743. gfx_v9_0_init_gfx_power_gating(adev);
  1744. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1745. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1746. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1747. } else {
  1748. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1749. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1750. }
  1751. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1752. gfx_v9_0_enable_cp_power_gating(adev, true);
  1753. else
  1754. gfx_v9_0_enable_cp_power_gating(adev, false);
  1755. }
  1756. }
  1757. }
  1758. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1759. {
  1760. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1761. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1762. gfx_v9_0_wait_for_rlc_serdes(adev);
  1763. }
  1764. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1765. {
  1766. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1767. udelay(50);
  1768. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1769. udelay(50);
  1770. }
  1771. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1772. {
  1773. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1774. u32 rlc_ucode_ver;
  1775. #endif
  1776. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1777. /* carrizo do enable cp interrupt after cp inited */
  1778. if (!(adev->flags & AMD_IS_APU))
  1779. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1780. udelay(50);
  1781. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1782. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1783. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1784. if(rlc_ucode_ver == 0x108) {
  1785. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1786. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1787. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1788. * default is 0x9C4 to create a 100us interval */
  1789. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1790. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1791. * to disable the page fault retry interrupts, default is
  1792. * 0x100 (256) */
  1793. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1794. }
  1795. #endif
  1796. }
  1797. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1798. {
  1799. const struct rlc_firmware_header_v2_0 *hdr;
  1800. const __le32 *fw_data;
  1801. unsigned i, fw_size;
  1802. if (!adev->gfx.rlc_fw)
  1803. return -EINVAL;
  1804. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1805. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1806. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1807. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1808. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1809. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1810. RLCG_UCODE_LOADING_START_ADDRESS);
  1811. for (i = 0; i < fw_size; i++)
  1812. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1813. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1814. return 0;
  1815. }
  1816. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1817. {
  1818. int r;
  1819. if (amdgpu_sriov_vf(adev)) {
  1820. gfx_v9_0_init_csb(adev);
  1821. return 0;
  1822. }
  1823. gfx_v9_0_rlc_stop(adev);
  1824. /* disable CG */
  1825. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1826. /* disable PG */
  1827. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1828. gfx_v9_0_rlc_reset(adev);
  1829. gfx_v9_0_init_pg(adev);
  1830. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1831. /* legacy rlc firmware loading */
  1832. r = gfx_v9_0_rlc_load_microcode(adev);
  1833. if (r)
  1834. return r;
  1835. }
  1836. if (adev->asic_type == CHIP_RAVEN) {
  1837. if (amdgpu_lbpw != 0)
  1838. gfx_v9_0_enable_lbpw(adev, true);
  1839. else
  1840. gfx_v9_0_enable_lbpw(adev, false);
  1841. }
  1842. gfx_v9_0_rlc_start(adev);
  1843. return 0;
  1844. }
  1845. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1846. {
  1847. int i;
  1848. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1849. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1850. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1851. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1852. if (!enable) {
  1853. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1854. adev->gfx.gfx_ring[i].ready = false;
  1855. }
  1856. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1857. udelay(50);
  1858. }
  1859. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1860. {
  1861. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1862. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1863. const struct gfx_firmware_header_v1_0 *me_hdr;
  1864. const __le32 *fw_data;
  1865. unsigned i, fw_size;
  1866. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1867. return -EINVAL;
  1868. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1869. adev->gfx.pfp_fw->data;
  1870. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1871. adev->gfx.ce_fw->data;
  1872. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1873. adev->gfx.me_fw->data;
  1874. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1875. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1876. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1877. gfx_v9_0_cp_gfx_enable(adev, false);
  1878. /* PFP */
  1879. fw_data = (const __le32 *)
  1880. (adev->gfx.pfp_fw->data +
  1881. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1882. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1883. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1884. for (i = 0; i < fw_size; i++)
  1885. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1886. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1887. /* CE */
  1888. fw_data = (const __le32 *)
  1889. (adev->gfx.ce_fw->data +
  1890. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1891. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1892. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1893. for (i = 0; i < fw_size; i++)
  1894. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1895. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1896. /* ME */
  1897. fw_data = (const __le32 *)
  1898. (adev->gfx.me_fw->data +
  1899. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1900. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1901. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1902. for (i = 0; i < fw_size; i++)
  1903. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1904. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1905. return 0;
  1906. }
  1907. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1908. {
  1909. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1910. const struct cs_section_def *sect = NULL;
  1911. const struct cs_extent_def *ext = NULL;
  1912. int r, i, tmp;
  1913. /* init the CP */
  1914. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1915. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1916. gfx_v9_0_cp_gfx_enable(adev, true);
  1917. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1918. if (r) {
  1919. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1920. return r;
  1921. }
  1922. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1923. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1924. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1925. amdgpu_ring_write(ring, 0x80000000);
  1926. amdgpu_ring_write(ring, 0x80000000);
  1927. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1928. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1929. if (sect->id == SECT_CONTEXT) {
  1930. amdgpu_ring_write(ring,
  1931. PACKET3(PACKET3_SET_CONTEXT_REG,
  1932. ext->reg_count));
  1933. amdgpu_ring_write(ring,
  1934. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1935. for (i = 0; i < ext->reg_count; i++)
  1936. amdgpu_ring_write(ring, ext->extent[i]);
  1937. }
  1938. }
  1939. }
  1940. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1941. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1942. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1943. amdgpu_ring_write(ring, 0);
  1944. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1945. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1946. amdgpu_ring_write(ring, 0x8000);
  1947. amdgpu_ring_write(ring, 0x8000);
  1948. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1949. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1950. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1951. amdgpu_ring_write(ring, tmp);
  1952. amdgpu_ring_write(ring, 0);
  1953. amdgpu_ring_commit(ring);
  1954. return 0;
  1955. }
  1956. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1957. {
  1958. struct amdgpu_ring *ring;
  1959. u32 tmp;
  1960. u32 rb_bufsz;
  1961. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1962. /* Set the write pointer delay */
  1963. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1964. /* set the RB to use vmid 0 */
  1965. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1966. /* Set ring buffer size */
  1967. ring = &adev->gfx.gfx_ring[0];
  1968. rb_bufsz = order_base_2(ring->ring_size / 8);
  1969. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1970. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1971. #ifdef __BIG_ENDIAN
  1972. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1973. #endif
  1974. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1975. /* Initialize the ring buffer's write pointers */
  1976. ring->wptr = 0;
  1977. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1978. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1979. /* set the wb address wether it's enabled or not */
  1980. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1981. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1982. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1983. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1984. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1985. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1986. mdelay(1);
  1987. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1988. rb_addr = ring->gpu_addr >> 8;
  1989. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1990. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1991. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1992. if (ring->use_doorbell) {
  1993. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1994. DOORBELL_OFFSET, ring->doorbell_index);
  1995. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1996. DOORBELL_EN, 1);
  1997. } else {
  1998. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1999. }
  2000. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  2001. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2002. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  2003. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2004. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  2005. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2006. /* start the ring */
  2007. gfx_v9_0_cp_gfx_start(adev);
  2008. ring->ready = true;
  2009. return 0;
  2010. }
  2011. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2012. {
  2013. int i;
  2014. if (enable) {
  2015. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2016. } else {
  2017. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2018. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2019. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2020. adev->gfx.compute_ring[i].ready = false;
  2021. adev->gfx.kiq.ring.ready = false;
  2022. }
  2023. udelay(50);
  2024. }
  2025. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2026. {
  2027. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2028. const __le32 *fw_data;
  2029. unsigned i;
  2030. u32 tmp;
  2031. if (!adev->gfx.mec_fw)
  2032. return -EINVAL;
  2033. gfx_v9_0_cp_compute_enable(adev, false);
  2034. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2035. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2036. fw_data = (const __le32 *)
  2037. (adev->gfx.mec_fw->data +
  2038. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2039. tmp = 0;
  2040. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2041. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2042. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2043. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2044. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2045. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2046. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2047. /* MEC1 */
  2048. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2049. mec_hdr->jt_offset);
  2050. for (i = 0; i < mec_hdr->jt_size; i++)
  2051. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2052. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2053. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2054. adev->gfx.mec_fw_version);
  2055. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2056. return 0;
  2057. }
  2058. /* KIQ functions */
  2059. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2060. {
  2061. uint32_t tmp;
  2062. struct amdgpu_device *adev = ring->adev;
  2063. /* tell RLC which is KIQ queue */
  2064. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2065. tmp &= 0xffffff00;
  2066. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2067. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2068. tmp |= 0x80;
  2069. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2070. }
  2071. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2072. {
  2073. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2074. uint32_t scratch, tmp = 0;
  2075. uint64_t queue_mask = 0;
  2076. int r, i;
  2077. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2078. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2079. continue;
  2080. /* This situation may be hit in the future if a new HW
  2081. * generation exposes more than 64 queues. If so, the
  2082. * definition of queue_mask needs updating */
  2083. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2084. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2085. break;
  2086. }
  2087. queue_mask |= (1ull << i);
  2088. }
  2089. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2090. if (r) {
  2091. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2092. return r;
  2093. }
  2094. WREG32(scratch, 0xCAFEDEAD);
  2095. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2096. if (r) {
  2097. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2098. amdgpu_gfx_scratch_free(adev, scratch);
  2099. return r;
  2100. }
  2101. /* set resources */
  2102. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2103. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2104. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2105. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2106. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2107. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2108. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2109. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2110. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2111. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2112. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2113. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2114. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2115. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2116. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2117. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2118. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2119. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2120. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2121. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2122. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2123. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2124. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2125. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2126. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2127. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2128. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2129. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2130. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2131. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2132. }
  2133. /* write to scratch for completion */
  2134. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2135. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2136. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2137. amdgpu_ring_commit(kiq_ring);
  2138. for (i = 0; i < adev->usec_timeout; i++) {
  2139. tmp = RREG32(scratch);
  2140. if (tmp == 0xDEADBEEF)
  2141. break;
  2142. DRM_UDELAY(1);
  2143. }
  2144. if (i >= adev->usec_timeout) {
  2145. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2146. scratch, tmp);
  2147. r = -EINVAL;
  2148. }
  2149. amdgpu_gfx_scratch_free(adev, scratch);
  2150. return r;
  2151. }
  2152. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2153. {
  2154. struct amdgpu_device *adev = ring->adev;
  2155. struct v9_mqd *mqd = ring->mqd_ptr;
  2156. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2157. uint32_t tmp;
  2158. mqd->header = 0xC0310800;
  2159. mqd->compute_pipelinestat_enable = 0x00000001;
  2160. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2161. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2162. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2163. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2164. mqd->compute_misc_reserved = 0x00000003;
  2165. mqd->dynamic_cu_mask_addr_lo =
  2166. lower_32_bits(ring->mqd_gpu_addr
  2167. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2168. mqd->dynamic_cu_mask_addr_hi =
  2169. upper_32_bits(ring->mqd_gpu_addr
  2170. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2171. eop_base_addr = ring->eop_gpu_addr >> 8;
  2172. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2173. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2174. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2175. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2176. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2177. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2178. mqd->cp_hqd_eop_control = tmp;
  2179. /* enable doorbell? */
  2180. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2181. if (ring->use_doorbell) {
  2182. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2183. DOORBELL_OFFSET, ring->doorbell_index);
  2184. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2185. DOORBELL_EN, 1);
  2186. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2187. DOORBELL_SOURCE, 0);
  2188. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2189. DOORBELL_HIT, 0);
  2190. } else {
  2191. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2192. DOORBELL_EN, 0);
  2193. }
  2194. mqd->cp_hqd_pq_doorbell_control = tmp;
  2195. /* disable the queue if it's active */
  2196. ring->wptr = 0;
  2197. mqd->cp_hqd_dequeue_request = 0;
  2198. mqd->cp_hqd_pq_rptr = 0;
  2199. mqd->cp_hqd_pq_wptr_lo = 0;
  2200. mqd->cp_hqd_pq_wptr_hi = 0;
  2201. /* set the pointer to the MQD */
  2202. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2203. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2204. /* set MQD vmid to 0 */
  2205. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2206. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2207. mqd->cp_mqd_control = tmp;
  2208. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2209. hqd_gpu_addr = ring->gpu_addr >> 8;
  2210. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2211. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2212. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2213. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2214. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2215. (order_base_2(ring->ring_size / 4) - 1));
  2216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2217. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2218. #ifdef __BIG_ENDIAN
  2219. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2220. #endif
  2221. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2222. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2223. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2224. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2225. mqd->cp_hqd_pq_control = tmp;
  2226. /* set the wb address whether it's enabled or not */
  2227. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2228. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2229. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2230. upper_32_bits(wb_gpu_addr) & 0xffff;
  2231. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2232. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2233. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2234. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2235. tmp = 0;
  2236. /* enable the doorbell if requested */
  2237. if (ring->use_doorbell) {
  2238. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2239. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2240. DOORBELL_OFFSET, ring->doorbell_index);
  2241. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2242. DOORBELL_EN, 1);
  2243. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2244. DOORBELL_SOURCE, 0);
  2245. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2246. DOORBELL_HIT, 0);
  2247. }
  2248. mqd->cp_hqd_pq_doorbell_control = tmp;
  2249. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2250. ring->wptr = 0;
  2251. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2252. /* set the vmid for the queue */
  2253. mqd->cp_hqd_vmid = 0;
  2254. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2255. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2256. mqd->cp_hqd_persistent_state = tmp;
  2257. /* set MIN_IB_AVAIL_SIZE */
  2258. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2259. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2260. mqd->cp_hqd_ib_control = tmp;
  2261. /* activate the queue */
  2262. mqd->cp_hqd_active = 1;
  2263. return 0;
  2264. }
  2265. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2266. {
  2267. struct amdgpu_device *adev = ring->adev;
  2268. struct v9_mqd *mqd = ring->mqd_ptr;
  2269. int j;
  2270. /* disable wptr polling */
  2271. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2272. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2273. mqd->cp_hqd_eop_base_addr_lo);
  2274. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2275. mqd->cp_hqd_eop_base_addr_hi);
  2276. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2277. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2278. mqd->cp_hqd_eop_control);
  2279. /* enable doorbell? */
  2280. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2281. mqd->cp_hqd_pq_doorbell_control);
  2282. /* disable the queue if it's active */
  2283. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2284. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2285. for (j = 0; j < adev->usec_timeout; j++) {
  2286. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2287. break;
  2288. udelay(1);
  2289. }
  2290. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2291. mqd->cp_hqd_dequeue_request);
  2292. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2293. mqd->cp_hqd_pq_rptr);
  2294. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2295. mqd->cp_hqd_pq_wptr_lo);
  2296. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2297. mqd->cp_hqd_pq_wptr_hi);
  2298. }
  2299. /* set the pointer to the MQD */
  2300. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2301. mqd->cp_mqd_base_addr_lo);
  2302. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2303. mqd->cp_mqd_base_addr_hi);
  2304. /* set MQD vmid to 0 */
  2305. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2306. mqd->cp_mqd_control);
  2307. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2308. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2309. mqd->cp_hqd_pq_base_lo);
  2310. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2311. mqd->cp_hqd_pq_base_hi);
  2312. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2313. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2314. mqd->cp_hqd_pq_control);
  2315. /* set the wb address whether it's enabled or not */
  2316. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2317. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2318. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2319. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2320. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2321. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2322. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2323. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2324. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2325. /* enable the doorbell if requested */
  2326. if (ring->use_doorbell) {
  2327. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2328. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2329. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2330. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2331. }
  2332. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2333. mqd->cp_hqd_pq_doorbell_control);
  2334. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2335. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2336. mqd->cp_hqd_pq_wptr_lo);
  2337. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2338. mqd->cp_hqd_pq_wptr_hi);
  2339. /* set the vmid for the queue */
  2340. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2341. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2342. mqd->cp_hqd_persistent_state);
  2343. /* activate the queue */
  2344. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2345. mqd->cp_hqd_active);
  2346. if (ring->use_doorbell)
  2347. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2348. return 0;
  2349. }
  2350. static int gfx_v9_0_kiq_fini_register(struct amdgpu_ring *ring)
  2351. {
  2352. struct amdgpu_device *adev = ring->adev;
  2353. int j;
  2354. /* disable the queue if it's active */
  2355. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2356. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2357. for (j = 0; j < adev->usec_timeout; j++) {
  2358. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2359. break;
  2360. udelay(1);
  2361. }
  2362. if (j == AMDGPU_MAX_USEC_TIMEOUT) {
  2363. DRM_DEBUG("KIQ dequeue request failed.\n");
  2364. /* Manual disable if dequeue request times out */
  2365. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 0);
  2366. }
  2367. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2368. 0);
  2369. }
  2370. WREG32_SOC15(GC, 0, mmCP_HQD_IQ_TIMER, 0);
  2371. WREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL, 0);
  2372. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, 0);
  2373. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0x40000000);
  2374. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
  2375. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, 0);
  2376. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, 0);
  2377. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, 0);
  2378. return 0;
  2379. }
  2380. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2381. {
  2382. struct amdgpu_device *adev = ring->adev;
  2383. struct v9_mqd *mqd = ring->mqd_ptr;
  2384. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2385. gfx_v9_0_kiq_setting(ring);
  2386. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2387. /* reset MQD to a clean status */
  2388. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2389. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2390. /* reset ring buffer */
  2391. ring->wptr = 0;
  2392. amdgpu_ring_clear_ring(ring);
  2393. mutex_lock(&adev->srbm_mutex);
  2394. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2395. gfx_v9_0_kiq_init_register(ring);
  2396. soc15_grbm_select(adev, 0, 0, 0, 0);
  2397. mutex_unlock(&adev->srbm_mutex);
  2398. } else {
  2399. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2400. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2401. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2402. mutex_lock(&adev->srbm_mutex);
  2403. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2404. gfx_v9_0_mqd_init(ring);
  2405. gfx_v9_0_kiq_init_register(ring);
  2406. soc15_grbm_select(adev, 0, 0, 0, 0);
  2407. mutex_unlock(&adev->srbm_mutex);
  2408. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2409. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2410. }
  2411. return 0;
  2412. }
  2413. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2414. {
  2415. struct amdgpu_device *adev = ring->adev;
  2416. struct v9_mqd *mqd = ring->mqd_ptr;
  2417. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2418. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2419. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2420. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2421. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2422. mutex_lock(&adev->srbm_mutex);
  2423. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2424. gfx_v9_0_mqd_init(ring);
  2425. soc15_grbm_select(adev, 0, 0, 0, 0);
  2426. mutex_unlock(&adev->srbm_mutex);
  2427. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2428. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2429. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2430. /* reset MQD to a clean status */
  2431. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2432. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2433. /* reset ring buffer */
  2434. ring->wptr = 0;
  2435. amdgpu_ring_clear_ring(ring);
  2436. } else {
  2437. amdgpu_ring_clear_ring(ring);
  2438. }
  2439. return 0;
  2440. }
  2441. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2442. {
  2443. struct amdgpu_ring *ring = NULL;
  2444. int r = 0, i;
  2445. gfx_v9_0_cp_compute_enable(adev, true);
  2446. ring = &adev->gfx.kiq.ring;
  2447. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2448. if (unlikely(r != 0))
  2449. goto done;
  2450. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2451. if (!r) {
  2452. r = gfx_v9_0_kiq_init_queue(ring);
  2453. amdgpu_bo_kunmap(ring->mqd_obj);
  2454. ring->mqd_ptr = NULL;
  2455. }
  2456. amdgpu_bo_unreserve(ring->mqd_obj);
  2457. if (r)
  2458. goto done;
  2459. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2460. ring = &adev->gfx.compute_ring[i];
  2461. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2462. if (unlikely(r != 0))
  2463. goto done;
  2464. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2465. if (!r) {
  2466. r = gfx_v9_0_kcq_init_queue(ring);
  2467. amdgpu_bo_kunmap(ring->mqd_obj);
  2468. ring->mqd_ptr = NULL;
  2469. }
  2470. amdgpu_bo_unreserve(ring->mqd_obj);
  2471. if (r)
  2472. goto done;
  2473. }
  2474. r = gfx_v9_0_kiq_kcq_enable(adev);
  2475. done:
  2476. return r;
  2477. }
  2478. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2479. {
  2480. int r, i;
  2481. struct amdgpu_ring *ring;
  2482. if (!(adev->flags & AMD_IS_APU))
  2483. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2484. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2485. /* legacy firmware loading */
  2486. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2487. if (r)
  2488. return r;
  2489. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2490. if (r)
  2491. return r;
  2492. }
  2493. r = gfx_v9_0_cp_gfx_resume(adev);
  2494. if (r)
  2495. return r;
  2496. r = gfx_v9_0_kiq_resume(adev);
  2497. if (r)
  2498. return r;
  2499. ring = &adev->gfx.gfx_ring[0];
  2500. r = amdgpu_ring_test_ring(ring);
  2501. if (r) {
  2502. ring->ready = false;
  2503. return r;
  2504. }
  2505. ring = &adev->gfx.kiq.ring;
  2506. ring->ready = true;
  2507. r = amdgpu_ring_test_ring(ring);
  2508. if (r)
  2509. ring->ready = false;
  2510. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2511. ring = &adev->gfx.compute_ring[i];
  2512. ring->ready = true;
  2513. r = amdgpu_ring_test_ring(ring);
  2514. if (r)
  2515. ring->ready = false;
  2516. }
  2517. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2518. return 0;
  2519. }
  2520. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2521. {
  2522. gfx_v9_0_cp_gfx_enable(adev, enable);
  2523. gfx_v9_0_cp_compute_enable(adev, enable);
  2524. }
  2525. static int gfx_v9_0_hw_init(void *handle)
  2526. {
  2527. int r;
  2528. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2529. gfx_v9_0_init_golden_registers(adev);
  2530. gfx_v9_0_gpu_init(adev);
  2531. r = gfx_v9_0_rlc_resume(adev);
  2532. if (r)
  2533. return r;
  2534. r = gfx_v9_0_cp_resume(adev);
  2535. if (r)
  2536. return r;
  2537. r = gfx_v9_0_ngg_en(adev);
  2538. if (r)
  2539. return r;
  2540. return r;
  2541. }
  2542. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2543. {
  2544. struct amdgpu_device *adev = kiq_ring->adev;
  2545. uint32_t scratch, tmp = 0;
  2546. int r, i;
  2547. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2548. if (r) {
  2549. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2550. return r;
  2551. }
  2552. WREG32(scratch, 0xCAFEDEAD);
  2553. r = amdgpu_ring_alloc(kiq_ring, 10);
  2554. if (r) {
  2555. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2556. amdgpu_gfx_scratch_free(adev, scratch);
  2557. return r;
  2558. }
  2559. /* unmap queues */
  2560. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2561. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2562. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2563. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2564. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2565. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2566. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2567. amdgpu_ring_write(kiq_ring, 0);
  2568. amdgpu_ring_write(kiq_ring, 0);
  2569. amdgpu_ring_write(kiq_ring, 0);
  2570. /* write to scratch for completion */
  2571. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2572. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2573. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2574. amdgpu_ring_commit(kiq_ring);
  2575. for (i = 0; i < adev->usec_timeout; i++) {
  2576. tmp = RREG32(scratch);
  2577. if (tmp == 0xDEADBEEF)
  2578. break;
  2579. DRM_UDELAY(1);
  2580. }
  2581. if (i >= adev->usec_timeout) {
  2582. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2583. r = -EINVAL;
  2584. }
  2585. amdgpu_gfx_scratch_free(adev, scratch);
  2586. return r;
  2587. }
  2588. static int gfx_v9_0_hw_fini(void *handle)
  2589. {
  2590. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2591. int i;
  2592. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2593. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2594. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2595. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2596. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2597. if (amdgpu_sriov_vf(adev)) {
  2598. gfx_v9_0_cp_gfx_enable(adev, false);
  2599. /* must disable polling for SRIOV when hw finished, otherwise
  2600. * CPC engine may still keep fetching WB address which is already
  2601. * invalid after sw finished and trigger DMAR reading error in
  2602. * hypervisor side.
  2603. */
  2604. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2605. return 0;
  2606. }
  2607. /* Use deinitialize sequence from CAIL when unbinding device from driver,
  2608. * otherwise KIQ is hanging when binding back
  2609. */
  2610. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2611. mutex_lock(&adev->srbm_mutex);
  2612. soc15_grbm_select(adev, adev->gfx.kiq.ring.me,
  2613. adev->gfx.kiq.ring.pipe,
  2614. adev->gfx.kiq.ring.queue, 0);
  2615. gfx_v9_0_kiq_fini_register(&adev->gfx.kiq.ring);
  2616. soc15_grbm_select(adev, 0, 0, 0, 0);
  2617. mutex_unlock(&adev->srbm_mutex);
  2618. }
  2619. gfx_v9_0_cp_enable(adev, false);
  2620. gfx_v9_0_rlc_stop(adev);
  2621. return 0;
  2622. }
  2623. static int gfx_v9_0_suspend(void *handle)
  2624. {
  2625. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2626. adev->gfx.in_suspend = true;
  2627. return gfx_v9_0_hw_fini(adev);
  2628. }
  2629. static int gfx_v9_0_resume(void *handle)
  2630. {
  2631. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2632. int r;
  2633. r = gfx_v9_0_hw_init(adev);
  2634. adev->gfx.in_suspend = false;
  2635. return r;
  2636. }
  2637. static bool gfx_v9_0_is_idle(void *handle)
  2638. {
  2639. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2640. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2641. GRBM_STATUS, GUI_ACTIVE))
  2642. return false;
  2643. else
  2644. return true;
  2645. }
  2646. static int gfx_v9_0_wait_for_idle(void *handle)
  2647. {
  2648. unsigned i;
  2649. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2650. for (i = 0; i < adev->usec_timeout; i++) {
  2651. if (gfx_v9_0_is_idle(handle))
  2652. return 0;
  2653. udelay(1);
  2654. }
  2655. return -ETIMEDOUT;
  2656. }
  2657. static int gfx_v9_0_soft_reset(void *handle)
  2658. {
  2659. u32 grbm_soft_reset = 0;
  2660. u32 tmp;
  2661. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2662. /* GRBM_STATUS */
  2663. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2664. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2665. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2666. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2667. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2668. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2669. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2670. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2671. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2672. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2673. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2674. }
  2675. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2676. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2677. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2678. }
  2679. /* GRBM_STATUS2 */
  2680. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2681. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2682. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2683. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2684. if (grbm_soft_reset) {
  2685. /* stop the rlc */
  2686. gfx_v9_0_rlc_stop(adev);
  2687. /* Disable GFX parsing/prefetching */
  2688. gfx_v9_0_cp_gfx_enable(adev, false);
  2689. /* Disable MEC parsing/prefetching */
  2690. gfx_v9_0_cp_compute_enable(adev, false);
  2691. if (grbm_soft_reset) {
  2692. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2693. tmp |= grbm_soft_reset;
  2694. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2695. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2696. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2697. udelay(50);
  2698. tmp &= ~grbm_soft_reset;
  2699. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2700. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2701. }
  2702. /* Wait a little for things to settle down */
  2703. udelay(50);
  2704. }
  2705. return 0;
  2706. }
  2707. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2708. {
  2709. uint64_t clock;
  2710. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2711. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2712. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2713. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2714. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2715. return clock;
  2716. }
  2717. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2718. uint32_t vmid,
  2719. uint32_t gds_base, uint32_t gds_size,
  2720. uint32_t gws_base, uint32_t gws_size,
  2721. uint32_t oa_base, uint32_t oa_size)
  2722. {
  2723. struct amdgpu_device *adev = ring->adev;
  2724. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2725. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2726. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2727. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2728. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2729. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2730. /* GDS Base */
  2731. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2732. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2733. gds_base);
  2734. /* GDS Size */
  2735. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2736. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2737. gds_size);
  2738. /* GWS */
  2739. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2740. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2741. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2742. /* OA */
  2743. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2744. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2745. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2746. }
  2747. static int gfx_v9_0_early_init(void *handle)
  2748. {
  2749. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2750. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2751. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2752. gfx_v9_0_set_ring_funcs(adev);
  2753. gfx_v9_0_set_irq_funcs(adev);
  2754. gfx_v9_0_set_gds_init(adev);
  2755. gfx_v9_0_set_rlc_funcs(adev);
  2756. return 0;
  2757. }
  2758. static int gfx_v9_0_late_init(void *handle)
  2759. {
  2760. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2761. int r;
  2762. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2763. if (r)
  2764. return r;
  2765. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2766. if (r)
  2767. return r;
  2768. return 0;
  2769. }
  2770. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2771. {
  2772. uint32_t rlc_setting, data;
  2773. unsigned i;
  2774. if (adev->gfx.rlc.in_safe_mode)
  2775. return;
  2776. /* if RLC is not enabled, do nothing */
  2777. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2778. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2779. return;
  2780. if (adev->cg_flags &
  2781. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2782. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2783. data = RLC_SAFE_MODE__CMD_MASK;
  2784. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2785. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2786. /* wait for RLC_SAFE_MODE */
  2787. for (i = 0; i < adev->usec_timeout; i++) {
  2788. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2789. break;
  2790. udelay(1);
  2791. }
  2792. adev->gfx.rlc.in_safe_mode = true;
  2793. }
  2794. }
  2795. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2796. {
  2797. uint32_t rlc_setting, data;
  2798. if (!adev->gfx.rlc.in_safe_mode)
  2799. return;
  2800. /* if RLC is not enabled, do nothing */
  2801. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2802. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2803. return;
  2804. if (adev->cg_flags &
  2805. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2806. /*
  2807. * Try to exit safe mode only if it is already in safe
  2808. * mode.
  2809. */
  2810. data = RLC_SAFE_MODE__CMD_MASK;
  2811. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2812. adev->gfx.rlc.in_safe_mode = false;
  2813. }
  2814. }
  2815. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2816. bool enable)
  2817. {
  2818. /* TODO: double check if we need to perform under safe mdoe */
  2819. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2820. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2821. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2822. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2823. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2824. } else {
  2825. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2826. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2827. }
  2828. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2829. }
  2830. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2831. bool enable)
  2832. {
  2833. /* TODO: double check if we need to perform under safe mode */
  2834. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2835. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2836. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2837. else
  2838. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2839. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2840. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2841. else
  2842. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2843. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2844. }
  2845. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2846. bool enable)
  2847. {
  2848. uint32_t data, def;
  2849. /* It is disabled by HW by default */
  2850. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2851. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2852. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2853. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2854. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2855. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2856. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2857. /* only for Vega10 & Raven1 */
  2858. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2859. if (def != data)
  2860. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2861. /* MGLS is a global flag to control all MGLS in GFX */
  2862. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2863. /* 2 - RLC memory Light sleep */
  2864. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2865. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2866. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2867. if (def != data)
  2868. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2869. }
  2870. /* 3 - CP memory Light sleep */
  2871. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2872. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2873. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2874. if (def != data)
  2875. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2876. }
  2877. }
  2878. } else {
  2879. /* 1 - MGCG_OVERRIDE */
  2880. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2881. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2882. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2883. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2884. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2885. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2886. if (def != data)
  2887. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2888. /* 2 - disable MGLS in RLC */
  2889. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2890. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2891. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2892. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2893. }
  2894. /* 3 - disable MGLS in CP */
  2895. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2896. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2897. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2898. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2899. }
  2900. }
  2901. }
  2902. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2903. bool enable)
  2904. {
  2905. uint32_t data, def;
  2906. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2907. /* Enable 3D CGCG/CGLS */
  2908. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2909. /* write cmd to clear cgcg/cgls ov */
  2910. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2911. /* unset CGCG override */
  2912. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2913. /* update CGCG and CGLS override bits */
  2914. if (def != data)
  2915. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2916. /* enable 3Dcgcg FSM(0x0020003f) */
  2917. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2918. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2919. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2920. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2921. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2922. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2923. if (def != data)
  2924. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2925. /* set IDLE_POLL_COUNT(0x00900100) */
  2926. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2927. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2928. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2929. if (def != data)
  2930. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2931. } else {
  2932. /* Disable CGCG/CGLS */
  2933. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2934. /* disable cgcg, cgls should be disabled */
  2935. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2936. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2937. /* disable cgcg and cgls in FSM */
  2938. if (def != data)
  2939. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2940. }
  2941. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2942. }
  2943. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2944. bool enable)
  2945. {
  2946. uint32_t def, data;
  2947. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2948. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2949. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2950. /* unset CGCG override */
  2951. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2952. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2953. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2954. else
  2955. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2956. /* update CGCG and CGLS override bits */
  2957. if (def != data)
  2958. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2959. /* enable cgcg FSM(0x0020003F) */
  2960. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2961. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2962. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2963. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2964. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2965. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2966. if (def != data)
  2967. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2968. /* set IDLE_POLL_COUNT(0x00900100) */
  2969. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2970. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2971. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2972. if (def != data)
  2973. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2974. } else {
  2975. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2976. /* reset CGCG/CGLS bits */
  2977. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2978. /* disable cgcg and cgls in FSM */
  2979. if (def != data)
  2980. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2981. }
  2982. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2983. }
  2984. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2985. bool enable)
  2986. {
  2987. if (enable) {
  2988. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2989. * === MGCG + MGLS ===
  2990. */
  2991. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2992. /* === CGCG /CGLS for GFX 3D Only === */
  2993. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2994. /* === CGCG + CGLS === */
  2995. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2996. } else {
  2997. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2998. * === CGCG + CGLS ===
  2999. */
  3000. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3001. /* === CGCG /CGLS for GFX 3D Only === */
  3002. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3003. /* === MGCG + MGLS === */
  3004. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3005. }
  3006. return 0;
  3007. }
  3008. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  3009. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  3010. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  3011. };
  3012. static int gfx_v9_0_set_powergating_state(void *handle,
  3013. enum amd_powergating_state state)
  3014. {
  3015. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3016. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  3017. switch (adev->asic_type) {
  3018. case CHIP_RAVEN:
  3019. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3020. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  3021. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  3022. } else {
  3023. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  3024. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  3025. }
  3026. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3027. gfx_v9_0_enable_cp_power_gating(adev, true);
  3028. else
  3029. gfx_v9_0_enable_cp_power_gating(adev, false);
  3030. /* update gfx cgpg state */
  3031. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  3032. /* update mgcg state */
  3033. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  3034. break;
  3035. default:
  3036. break;
  3037. }
  3038. return 0;
  3039. }
  3040. static int gfx_v9_0_set_clockgating_state(void *handle,
  3041. enum amd_clockgating_state state)
  3042. {
  3043. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3044. if (amdgpu_sriov_vf(adev))
  3045. return 0;
  3046. switch (adev->asic_type) {
  3047. case CHIP_VEGA10:
  3048. case CHIP_VEGA12:
  3049. case CHIP_RAVEN:
  3050. gfx_v9_0_update_gfx_clock_gating(adev,
  3051. state == AMD_CG_STATE_GATE ? true : false);
  3052. break;
  3053. default:
  3054. break;
  3055. }
  3056. return 0;
  3057. }
  3058. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3059. {
  3060. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3061. int data;
  3062. if (amdgpu_sriov_vf(adev))
  3063. *flags = 0;
  3064. /* AMD_CG_SUPPORT_GFX_MGCG */
  3065. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3066. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3067. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3068. /* AMD_CG_SUPPORT_GFX_CGCG */
  3069. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3070. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3071. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3072. /* AMD_CG_SUPPORT_GFX_CGLS */
  3073. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3074. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3075. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3076. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3077. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3078. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3079. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3080. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3081. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3082. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3083. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3084. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3085. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3086. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3087. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3088. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3089. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3090. }
  3091. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3092. {
  3093. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3094. }
  3095. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3096. {
  3097. struct amdgpu_device *adev = ring->adev;
  3098. u64 wptr;
  3099. /* XXX check if swapping is necessary on BE */
  3100. if (ring->use_doorbell) {
  3101. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3102. } else {
  3103. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3104. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3105. }
  3106. return wptr;
  3107. }
  3108. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3109. {
  3110. struct amdgpu_device *adev = ring->adev;
  3111. if (ring->use_doorbell) {
  3112. /* XXX check if swapping is necessary on BE */
  3113. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3114. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3115. } else {
  3116. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3117. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3118. }
  3119. }
  3120. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3121. {
  3122. struct amdgpu_device *adev = ring->adev;
  3123. u32 ref_and_mask, reg_mem_engine;
  3124. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3125. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3126. switch (ring->me) {
  3127. case 1:
  3128. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3129. break;
  3130. case 2:
  3131. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3132. break;
  3133. default:
  3134. return;
  3135. }
  3136. reg_mem_engine = 0;
  3137. } else {
  3138. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3139. reg_mem_engine = 1; /* pfp */
  3140. }
  3141. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3142. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3143. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3144. ref_and_mask, ref_and_mask, 0x20);
  3145. }
  3146. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3147. struct amdgpu_ib *ib,
  3148. unsigned vmid, bool ctx_switch)
  3149. {
  3150. u32 header, control = 0;
  3151. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3152. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3153. else
  3154. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3155. control |= ib->length_dw | (vmid << 24);
  3156. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3157. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3158. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3159. gfx_v9_0_ring_emit_de_meta(ring);
  3160. }
  3161. amdgpu_ring_write(ring, header);
  3162. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3163. amdgpu_ring_write(ring,
  3164. #ifdef __BIG_ENDIAN
  3165. (2 << 0) |
  3166. #endif
  3167. lower_32_bits(ib->gpu_addr));
  3168. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3169. amdgpu_ring_write(ring, control);
  3170. }
  3171. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3172. struct amdgpu_ib *ib,
  3173. unsigned vmid, bool ctx_switch)
  3174. {
  3175. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  3176. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3177. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3178. amdgpu_ring_write(ring,
  3179. #ifdef __BIG_ENDIAN
  3180. (2 << 0) |
  3181. #endif
  3182. lower_32_bits(ib->gpu_addr));
  3183. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3184. amdgpu_ring_write(ring, control);
  3185. }
  3186. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3187. u64 seq, unsigned flags)
  3188. {
  3189. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3190. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3191. /* RELEASE_MEM - flush caches, send int */
  3192. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3193. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3194. EOP_TC_ACTION_EN |
  3195. EOP_TC_WB_ACTION_EN |
  3196. EOP_TC_MD_ACTION_EN |
  3197. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3198. EVENT_INDEX(5)));
  3199. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3200. /*
  3201. * the address should be Qword aligned if 64bit write, Dword
  3202. * aligned if only send 32bit data low (discard data high)
  3203. */
  3204. if (write64bit)
  3205. BUG_ON(addr & 0x7);
  3206. else
  3207. BUG_ON(addr & 0x3);
  3208. amdgpu_ring_write(ring, lower_32_bits(addr));
  3209. amdgpu_ring_write(ring, upper_32_bits(addr));
  3210. amdgpu_ring_write(ring, lower_32_bits(seq));
  3211. amdgpu_ring_write(ring, upper_32_bits(seq));
  3212. amdgpu_ring_write(ring, 0);
  3213. }
  3214. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3215. {
  3216. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3217. uint32_t seq = ring->fence_drv.sync_seq;
  3218. uint64_t addr = ring->fence_drv.gpu_addr;
  3219. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3220. lower_32_bits(addr), upper_32_bits(addr),
  3221. seq, 0xffffffff, 4);
  3222. }
  3223. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3224. unsigned vmid, uint64_t pd_addr)
  3225. {
  3226. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  3227. /* compute doesn't have PFP */
  3228. if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
  3229. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3230. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3231. amdgpu_ring_write(ring, 0x0);
  3232. }
  3233. }
  3234. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3235. {
  3236. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3237. }
  3238. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3239. {
  3240. u64 wptr;
  3241. /* XXX check if swapping is necessary on BE */
  3242. if (ring->use_doorbell)
  3243. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3244. else
  3245. BUG();
  3246. return wptr;
  3247. }
  3248. static void gfx_v9_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  3249. bool acquire)
  3250. {
  3251. struct amdgpu_device *adev = ring->adev;
  3252. int pipe_num, tmp, reg;
  3253. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  3254. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  3255. /* first me only has 2 entries, GFX and HP3D */
  3256. if (ring->me > 0)
  3257. pipe_num -= 2;
  3258. reg = SOC15_REG_OFFSET(GC, 0, mmSPI_WCL_PIPE_PERCENT_GFX) + pipe_num;
  3259. tmp = RREG32(reg);
  3260. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  3261. WREG32(reg, tmp);
  3262. }
  3263. static void gfx_v9_0_pipe_reserve_resources(struct amdgpu_device *adev,
  3264. struct amdgpu_ring *ring,
  3265. bool acquire)
  3266. {
  3267. int i, pipe;
  3268. bool reserve;
  3269. struct amdgpu_ring *iring;
  3270. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  3271. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  3272. if (acquire)
  3273. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3274. else
  3275. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3276. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  3277. /* Clear all reservations - everyone reacquires all resources */
  3278. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  3279. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  3280. true);
  3281. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  3282. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  3283. true);
  3284. } else {
  3285. /* Lower all pipes without a current reservation */
  3286. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  3287. iring = &adev->gfx.gfx_ring[i];
  3288. pipe = amdgpu_gfx_queue_to_bit(adev,
  3289. iring->me,
  3290. iring->pipe,
  3291. 0);
  3292. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3293. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3294. }
  3295. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  3296. iring = &adev->gfx.compute_ring[i];
  3297. pipe = amdgpu_gfx_queue_to_bit(adev,
  3298. iring->me,
  3299. iring->pipe,
  3300. 0);
  3301. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3302. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3303. }
  3304. }
  3305. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  3306. }
  3307. static void gfx_v9_0_hqd_set_priority(struct amdgpu_device *adev,
  3308. struct amdgpu_ring *ring,
  3309. bool acquire)
  3310. {
  3311. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  3312. uint32_t queue_priority = acquire ? 0xf : 0x0;
  3313. mutex_lock(&adev->srbm_mutex);
  3314. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  3315. WREG32_SOC15(GC, 0, mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  3316. WREG32_SOC15(GC, 0, mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  3317. soc15_grbm_select(adev, 0, 0, 0, 0);
  3318. mutex_unlock(&adev->srbm_mutex);
  3319. }
  3320. static void gfx_v9_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  3321. enum drm_sched_priority priority)
  3322. {
  3323. struct amdgpu_device *adev = ring->adev;
  3324. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  3325. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  3326. return;
  3327. gfx_v9_0_hqd_set_priority(adev, ring, acquire);
  3328. gfx_v9_0_pipe_reserve_resources(adev, ring, acquire);
  3329. }
  3330. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3331. {
  3332. struct amdgpu_device *adev = ring->adev;
  3333. /* XXX check if swapping is necessary on BE */
  3334. if (ring->use_doorbell) {
  3335. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3336. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3337. } else{
  3338. BUG(); /* only DOORBELL method supported on gfx9 now */
  3339. }
  3340. }
  3341. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3342. u64 seq, unsigned int flags)
  3343. {
  3344. struct amdgpu_device *adev = ring->adev;
  3345. /* we only allocate 32bit for each seq wb address */
  3346. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3347. /* write fence seq to the "addr" */
  3348. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3349. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3350. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3351. amdgpu_ring_write(ring, lower_32_bits(addr));
  3352. amdgpu_ring_write(ring, upper_32_bits(addr));
  3353. amdgpu_ring_write(ring, lower_32_bits(seq));
  3354. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3355. /* set register to trigger INT */
  3356. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3357. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3358. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3359. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3360. amdgpu_ring_write(ring, 0);
  3361. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3362. }
  3363. }
  3364. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3365. {
  3366. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3367. amdgpu_ring_write(ring, 0);
  3368. }
  3369. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3370. {
  3371. struct v9_ce_ib_state ce_payload = {0};
  3372. uint64_t csa_addr;
  3373. int cnt;
  3374. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3375. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3376. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3377. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3378. WRITE_DATA_DST_SEL(8) |
  3379. WR_CONFIRM) |
  3380. WRITE_DATA_CACHE_POLICY(0));
  3381. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3382. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3383. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3384. }
  3385. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3386. {
  3387. struct v9_de_ib_state de_payload = {0};
  3388. uint64_t csa_addr, gds_addr;
  3389. int cnt;
  3390. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3391. gds_addr = csa_addr + 4096;
  3392. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3393. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3394. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3395. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3396. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3397. WRITE_DATA_DST_SEL(8) |
  3398. WR_CONFIRM) |
  3399. WRITE_DATA_CACHE_POLICY(0));
  3400. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3401. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3402. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3403. }
  3404. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3405. {
  3406. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3407. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3408. }
  3409. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3410. {
  3411. uint32_t dw2 = 0;
  3412. if (amdgpu_sriov_vf(ring->adev))
  3413. gfx_v9_0_ring_emit_ce_meta(ring);
  3414. gfx_v9_0_ring_emit_tmz(ring, true);
  3415. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3416. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3417. /* set load_global_config & load_global_uconfig */
  3418. dw2 |= 0x8001;
  3419. /* set load_cs_sh_regs */
  3420. dw2 |= 0x01000000;
  3421. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3422. dw2 |= 0x10002;
  3423. /* set load_ce_ram if preamble presented */
  3424. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3425. dw2 |= 0x10000000;
  3426. } else {
  3427. /* still load_ce_ram if this is the first time preamble presented
  3428. * although there is no context switch happens.
  3429. */
  3430. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3431. dw2 |= 0x10000000;
  3432. }
  3433. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3434. amdgpu_ring_write(ring, dw2);
  3435. amdgpu_ring_write(ring, 0);
  3436. }
  3437. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3438. {
  3439. unsigned ret;
  3440. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3441. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3442. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3443. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3444. ret = ring->wptr & ring->buf_mask;
  3445. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3446. return ret;
  3447. }
  3448. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3449. {
  3450. unsigned cur;
  3451. BUG_ON(offset > ring->buf_mask);
  3452. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3453. cur = (ring->wptr & ring->buf_mask) - 1;
  3454. if (likely(cur > offset))
  3455. ring->ring[offset] = cur - offset;
  3456. else
  3457. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3458. }
  3459. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3460. {
  3461. struct amdgpu_device *adev = ring->adev;
  3462. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3463. amdgpu_ring_write(ring, 0 | /* src: register*/
  3464. (5 << 8) | /* dst: memory */
  3465. (1 << 20)); /* write confirm */
  3466. amdgpu_ring_write(ring, reg);
  3467. amdgpu_ring_write(ring, 0);
  3468. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3469. adev->virt.reg_val_offs * 4));
  3470. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3471. adev->virt.reg_val_offs * 4));
  3472. }
  3473. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3474. uint32_t val)
  3475. {
  3476. uint32_t cmd = 0;
  3477. switch (ring->funcs->type) {
  3478. case AMDGPU_RING_TYPE_GFX:
  3479. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  3480. break;
  3481. case AMDGPU_RING_TYPE_KIQ:
  3482. cmd = (1 << 16); /* no inc addr */
  3483. break;
  3484. default:
  3485. cmd = WR_CONFIRM;
  3486. break;
  3487. }
  3488. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3489. amdgpu_ring_write(ring, cmd);
  3490. amdgpu_ring_write(ring, reg);
  3491. amdgpu_ring_write(ring, 0);
  3492. amdgpu_ring_write(ring, val);
  3493. }
  3494. static void gfx_v9_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  3495. uint32_t val, uint32_t mask)
  3496. {
  3497. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
  3498. }
  3499. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3500. enum amdgpu_interrupt_state state)
  3501. {
  3502. switch (state) {
  3503. case AMDGPU_IRQ_STATE_DISABLE:
  3504. case AMDGPU_IRQ_STATE_ENABLE:
  3505. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3506. TIME_STAMP_INT_ENABLE,
  3507. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3508. break;
  3509. default:
  3510. break;
  3511. }
  3512. }
  3513. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3514. int me, int pipe,
  3515. enum amdgpu_interrupt_state state)
  3516. {
  3517. u32 mec_int_cntl, mec_int_cntl_reg;
  3518. /*
  3519. * amdgpu controls only the first MEC. That's why this function only
  3520. * handles the setting of interrupts for this specific MEC. All other
  3521. * pipes' interrupts are set by amdkfd.
  3522. */
  3523. if (me == 1) {
  3524. switch (pipe) {
  3525. case 0:
  3526. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3527. break;
  3528. case 1:
  3529. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3530. break;
  3531. case 2:
  3532. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3533. break;
  3534. case 3:
  3535. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3536. break;
  3537. default:
  3538. DRM_DEBUG("invalid pipe %d\n", pipe);
  3539. return;
  3540. }
  3541. } else {
  3542. DRM_DEBUG("invalid me %d\n", me);
  3543. return;
  3544. }
  3545. switch (state) {
  3546. case AMDGPU_IRQ_STATE_DISABLE:
  3547. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3548. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3549. TIME_STAMP_INT_ENABLE, 0);
  3550. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3551. break;
  3552. case AMDGPU_IRQ_STATE_ENABLE:
  3553. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3554. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3555. TIME_STAMP_INT_ENABLE, 1);
  3556. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3557. break;
  3558. default:
  3559. break;
  3560. }
  3561. }
  3562. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3563. struct amdgpu_irq_src *source,
  3564. unsigned type,
  3565. enum amdgpu_interrupt_state state)
  3566. {
  3567. switch (state) {
  3568. case AMDGPU_IRQ_STATE_DISABLE:
  3569. case AMDGPU_IRQ_STATE_ENABLE:
  3570. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3571. PRIV_REG_INT_ENABLE,
  3572. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3573. break;
  3574. default:
  3575. break;
  3576. }
  3577. return 0;
  3578. }
  3579. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3580. struct amdgpu_irq_src *source,
  3581. unsigned type,
  3582. enum amdgpu_interrupt_state state)
  3583. {
  3584. switch (state) {
  3585. case AMDGPU_IRQ_STATE_DISABLE:
  3586. case AMDGPU_IRQ_STATE_ENABLE:
  3587. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3588. PRIV_INSTR_INT_ENABLE,
  3589. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3590. default:
  3591. break;
  3592. }
  3593. return 0;
  3594. }
  3595. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3596. struct amdgpu_irq_src *src,
  3597. unsigned type,
  3598. enum amdgpu_interrupt_state state)
  3599. {
  3600. switch (type) {
  3601. case AMDGPU_CP_IRQ_GFX_EOP:
  3602. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3603. break;
  3604. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3605. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3606. break;
  3607. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3608. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3609. break;
  3610. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3611. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3612. break;
  3613. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3614. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3615. break;
  3616. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3617. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3618. break;
  3619. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3620. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3621. break;
  3622. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3623. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3624. break;
  3625. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3626. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3627. break;
  3628. default:
  3629. break;
  3630. }
  3631. return 0;
  3632. }
  3633. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3634. struct amdgpu_irq_src *source,
  3635. struct amdgpu_iv_entry *entry)
  3636. {
  3637. int i;
  3638. u8 me_id, pipe_id, queue_id;
  3639. struct amdgpu_ring *ring;
  3640. DRM_DEBUG("IH: CP EOP\n");
  3641. me_id = (entry->ring_id & 0x0c) >> 2;
  3642. pipe_id = (entry->ring_id & 0x03) >> 0;
  3643. queue_id = (entry->ring_id & 0x70) >> 4;
  3644. switch (me_id) {
  3645. case 0:
  3646. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3647. break;
  3648. case 1:
  3649. case 2:
  3650. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3651. ring = &adev->gfx.compute_ring[i];
  3652. /* Per-queue interrupt is supported for MEC starting from VI.
  3653. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3654. */
  3655. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3656. amdgpu_fence_process(ring);
  3657. }
  3658. break;
  3659. }
  3660. return 0;
  3661. }
  3662. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3663. struct amdgpu_irq_src *source,
  3664. struct amdgpu_iv_entry *entry)
  3665. {
  3666. DRM_ERROR("Illegal register access in command stream\n");
  3667. schedule_work(&adev->reset_work);
  3668. return 0;
  3669. }
  3670. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3671. struct amdgpu_irq_src *source,
  3672. struct amdgpu_iv_entry *entry)
  3673. {
  3674. DRM_ERROR("Illegal instruction in command stream\n");
  3675. schedule_work(&adev->reset_work);
  3676. return 0;
  3677. }
  3678. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3679. struct amdgpu_irq_src *src,
  3680. unsigned int type,
  3681. enum amdgpu_interrupt_state state)
  3682. {
  3683. uint32_t tmp, target;
  3684. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3685. if (ring->me == 1)
  3686. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3687. else
  3688. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3689. target += ring->pipe;
  3690. switch (type) {
  3691. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3692. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3693. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3694. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3695. GENERIC2_INT_ENABLE, 0);
  3696. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3697. tmp = RREG32(target);
  3698. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3699. GENERIC2_INT_ENABLE, 0);
  3700. WREG32(target, tmp);
  3701. } else {
  3702. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3703. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3704. GENERIC2_INT_ENABLE, 1);
  3705. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3706. tmp = RREG32(target);
  3707. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3708. GENERIC2_INT_ENABLE, 1);
  3709. WREG32(target, tmp);
  3710. }
  3711. break;
  3712. default:
  3713. BUG(); /* kiq only support GENERIC2_INT now */
  3714. break;
  3715. }
  3716. return 0;
  3717. }
  3718. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3719. struct amdgpu_irq_src *source,
  3720. struct amdgpu_iv_entry *entry)
  3721. {
  3722. u8 me_id, pipe_id, queue_id;
  3723. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3724. me_id = (entry->ring_id & 0x0c) >> 2;
  3725. pipe_id = (entry->ring_id & 0x03) >> 0;
  3726. queue_id = (entry->ring_id & 0x70) >> 4;
  3727. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3728. me_id, pipe_id, queue_id);
  3729. amdgpu_fence_process(ring);
  3730. return 0;
  3731. }
  3732. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3733. .name = "gfx_v9_0",
  3734. .early_init = gfx_v9_0_early_init,
  3735. .late_init = gfx_v9_0_late_init,
  3736. .sw_init = gfx_v9_0_sw_init,
  3737. .sw_fini = gfx_v9_0_sw_fini,
  3738. .hw_init = gfx_v9_0_hw_init,
  3739. .hw_fini = gfx_v9_0_hw_fini,
  3740. .suspend = gfx_v9_0_suspend,
  3741. .resume = gfx_v9_0_resume,
  3742. .is_idle = gfx_v9_0_is_idle,
  3743. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3744. .soft_reset = gfx_v9_0_soft_reset,
  3745. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3746. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3747. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3748. };
  3749. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3750. .type = AMDGPU_RING_TYPE_GFX,
  3751. .align_mask = 0xff,
  3752. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3753. .support_64bit_ptrs = true,
  3754. .vmhub = AMDGPU_GFXHUB,
  3755. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3756. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3757. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3758. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3759. 5 + /* COND_EXEC */
  3760. 7 + /* PIPELINE_SYNC */
  3761. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3762. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3763. 2 + /* VM_FLUSH */
  3764. 8 + /* FENCE for VM_FLUSH */
  3765. 20 + /* GDS switch */
  3766. 4 + /* double SWITCH_BUFFER,
  3767. the first COND_EXEC jump to the place just
  3768. prior to this double SWITCH_BUFFER */
  3769. 5 + /* COND_EXEC */
  3770. 7 + /* HDP_flush */
  3771. 4 + /* VGT_flush */
  3772. 14 + /* CE_META */
  3773. 31 + /* DE_META */
  3774. 3 + /* CNTX_CTRL */
  3775. 5 + /* HDP_INVL */
  3776. 8 + 8 + /* FENCE x2 */
  3777. 2, /* SWITCH_BUFFER */
  3778. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3779. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3780. .emit_fence = gfx_v9_0_ring_emit_fence,
  3781. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3782. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3783. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3784. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3785. .test_ring = gfx_v9_0_ring_test_ring,
  3786. .test_ib = gfx_v9_0_ring_test_ib,
  3787. .insert_nop = amdgpu_ring_insert_nop,
  3788. .pad_ib = amdgpu_ring_generic_pad_ib,
  3789. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3790. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3791. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3792. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3793. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3794. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3795. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3796. };
  3797. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3798. .type = AMDGPU_RING_TYPE_COMPUTE,
  3799. .align_mask = 0xff,
  3800. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3801. .support_64bit_ptrs = true,
  3802. .vmhub = AMDGPU_GFXHUB,
  3803. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3804. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3805. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3806. .emit_frame_size =
  3807. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3808. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3809. 5 + /* hdp invalidate */
  3810. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3811. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3812. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3813. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3814. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3815. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3816. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3817. .emit_fence = gfx_v9_0_ring_emit_fence,
  3818. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3819. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3820. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3821. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3822. .test_ring = gfx_v9_0_ring_test_ring,
  3823. .test_ib = gfx_v9_0_ring_test_ib,
  3824. .insert_nop = amdgpu_ring_insert_nop,
  3825. .pad_ib = amdgpu_ring_generic_pad_ib,
  3826. .set_priority = gfx_v9_0_ring_set_priority_compute,
  3827. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3828. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3829. };
  3830. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3831. .type = AMDGPU_RING_TYPE_KIQ,
  3832. .align_mask = 0xff,
  3833. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3834. .support_64bit_ptrs = true,
  3835. .vmhub = AMDGPU_GFXHUB,
  3836. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3837. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3838. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3839. .emit_frame_size =
  3840. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3841. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3842. 5 + /* hdp invalidate */
  3843. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3844. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3845. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3846. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3847. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3848. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3849. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3850. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3851. .test_ring = gfx_v9_0_ring_test_ring,
  3852. .test_ib = gfx_v9_0_ring_test_ib,
  3853. .insert_nop = amdgpu_ring_insert_nop,
  3854. .pad_ib = amdgpu_ring_generic_pad_ib,
  3855. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3856. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3857. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3858. };
  3859. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3860. {
  3861. int i;
  3862. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3863. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3864. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3865. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3866. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3867. }
  3868. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3869. .set = gfx_v9_0_kiq_set_interrupt_state,
  3870. .process = gfx_v9_0_kiq_irq,
  3871. };
  3872. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3873. .set = gfx_v9_0_set_eop_interrupt_state,
  3874. .process = gfx_v9_0_eop_irq,
  3875. };
  3876. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3877. .set = gfx_v9_0_set_priv_reg_fault_state,
  3878. .process = gfx_v9_0_priv_reg_irq,
  3879. };
  3880. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3881. .set = gfx_v9_0_set_priv_inst_fault_state,
  3882. .process = gfx_v9_0_priv_inst_irq,
  3883. };
  3884. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3885. {
  3886. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3887. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3888. adev->gfx.priv_reg_irq.num_types = 1;
  3889. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3890. adev->gfx.priv_inst_irq.num_types = 1;
  3891. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3892. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3893. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3894. }
  3895. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3896. {
  3897. switch (adev->asic_type) {
  3898. case CHIP_VEGA10:
  3899. case CHIP_VEGA12:
  3900. case CHIP_RAVEN:
  3901. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3902. break;
  3903. default:
  3904. break;
  3905. }
  3906. }
  3907. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3908. {
  3909. /* init asci gds info */
  3910. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3911. adev->gds.gws.total_size = 64;
  3912. adev->gds.oa.total_size = 16;
  3913. if (adev->gds.mem.total_size == 64 * 1024) {
  3914. adev->gds.mem.gfx_partition_size = 4096;
  3915. adev->gds.mem.cs_partition_size = 4096;
  3916. adev->gds.gws.gfx_partition_size = 4;
  3917. adev->gds.gws.cs_partition_size = 4;
  3918. adev->gds.oa.gfx_partition_size = 4;
  3919. adev->gds.oa.cs_partition_size = 1;
  3920. } else {
  3921. adev->gds.mem.gfx_partition_size = 1024;
  3922. adev->gds.mem.cs_partition_size = 1024;
  3923. adev->gds.gws.gfx_partition_size = 16;
  3924. adev->gds.gws.cs_partition_size = 16;
  3925. adev->gds.oa.gfx_partition_size = 4;
  3926. adev->gds.oa.cs_partition_size = 4;
  3927. }
  3928. }
  3929. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3930. u32 bitmap)
  3931. {
  3932. u32 data;
  3933. if (!bitmap)
  3934. return;
  3935. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3936. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3937. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3938. }
  3939. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3940. {
  3941. u32 data, mask;
  3942. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3943. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3944. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3945. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3946. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3947. return (~data) & mask;
  3948. }
  3949. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3950. struct amdgpu_cu_info *cu_info)
  3951. {
  3952. int i, j, k, counter, active_cu_number = 0;
  3953. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3954. unsigned disable_masks[4 * 2];
  3955. if (!adev || !cu_info)
  3956. return -EINVAL;
  3957. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3958. mutex_lock(&adev->grbm_idx_mutex);
  3959. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3960. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3961. mask = 1;
  3962. ao_bitmap = 0;
  3963. counter = 0;
  3964. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3965. if (i < 4 && j < 2)
  3966. gfx_v9_0_set_user_cu_inactive_bitmap(
  3967. adev, disable_masks[i * 2 + j]);
  3968. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3969. cu_info->bitmap[i][j] = bitmap;
  3970. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3971. if (bitmap & mask) {
  3972. if (counter < adev->gfx.config.max_cu_per_sh)
  3973. ao_bitmap |= mask;
  3974. counter ++;
  3975. }
  3976. mask <<= 1;
  3977. }
  3978. active_cu_number += counter;
  3979. if (i < 2 && j < 2)
  3980. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3981. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3982. }
  3983. }
  3984. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3985. mutex_unlock(&adev->grbm_idx_mutex);
  3986. cu_info->number = active_cu_number;
  3987. cu_info->ao_cu_mask = ao_cu_mask;
  3988. return 0;
  3989. }
  3990. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3991. {
  3992. .type = AMD_IP_BLOCK_TYPE_GFX,
  3993. .major = 9,
  3994. .minor = 0,
  3995. .rev = 0,
  3996. .funcs = &gfx_v9_0_ip_funcs,
  3997. };